US20120258589A1 - Method of fabricating coaxial through-silicon via - Google Patents

Method of fabricating coaxial through-silicon via Download PDF

Info

Publication number
US20120258589A1
US20120258589A1 US13/495,092 US201213495092A US2012258589A1 US 20120258589 A1 US20120258589 A1 US 20120258589A1 US 201213495092 A US201213495092 A US 201213495092A US 2012258589 A1 US2012258589 A1 US 2012258589A1
Authority
US
United States
Prior art keywords
recited
conductor
substrate
tsv
polyimide
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US13/495,092
Other versions
US8394715B2 (en
Inventor
Richard P. Volant
Mukta G. Farooq
Paul F. Findeis
Kevin S. Petrarca
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Priority to US13/495,092 priority Critical patent/US8394715B2/en
Publication of US20120258589A1 publication Critical patent/US20120258589A1/en
Application granted granted Critical
Publication of US8394715B2 publication Critical patent/US8394715B2/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76898Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/50Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor for integrated circuit devices, e.g. power bus, number of leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • the present invention relates generally to a method of fabricating semiconductor devices, and more particularly, to a method of fabricating an interconnect coaxial and triaxial through-silicon via (TSV) device.
  • TSV through-silicon via
  • Typical electronic systems may comprise a variety of electronic components fabricated specifically for a particular function. Sometimes it is impossible for these various components to be fabricated on the same substrate due to material or processing differences or performance issues. It is therefore usually necessary to package the separate components and then connect them externally to function together as a system.
  • FIG. 1 is a top-down view of prior art through-chip conductors 40 C and 40 D for low inductance chip-to-chip integration cited previously.
  • conductor 40 C two concentric features 40 A and 152 are formed separately using the following processes: lithography, etching, deposition, surface polish or planarization. Bertin's structure, as described in the aforementioned patent, is provided with an outer conductor that is electrically connected to the Si substrate in which it resides at the same potential as the aforementioned Si substrate.
  • two individual features referenced as 40 A are illustrated surrounded by feature 152 .
  • isolation from the signal to the substrate and/or adjacent structures is generally determined by the thickness and properties of the sidewall passivation.
  • it is normally a thin oxide, preferably 1 ⁇ m or less.
  • SACVD sub-atmospheric chemical vapor deposition
  • HTP high aspect ratio process
  • it enables a non-thermal oxide to be deposited in a trench or via.
  • the film quality may be rather poor.
  • SACVD With a dielectric constant of about 5 to 7, as compared to approximately 4 for a good tetraethylorthosilicate (TEOS) film, SACVD is considered a good choice in view of it being conformal at low temperature (430° C.). In addition, a furnace oxidation cannot be used after the devices are built due to its high temperature, above 1000° C.
  • coaxial conductors work best in the aforementioned situations.
  • An advantage of a coaxial structure over other types of transmission lines is that in an ideal coaxial conductor, the electromagnetic field carrying the signal exists only in the space between the inner and outer conductors. This allows coaxial conductor to be installed next to conductive materials without the power losses that occur in other transmission lines, and provides protection of the signal from external electromagnetic interference.
  • a method of manufacturing a TSV coaxial or triaxial via in a silicon substrate is described.
  • the aforementioned structure is fabricated by way of two or more independent electrical conductors which are insulated with respect to each other and to the silicon substrate.
  • the two electrical conductors are set at different potentials, and at a different potential than the silicon substrate, making it possible to operate the inventive structure as a TSV coaxial.
  • the two independent conductors are formed concurrently, as will be described hereinafter.
  • Multiple layers using various insulator materials can be used as insulators. The layers can be selected based on the dielectric properties, fill properties, interfacial adhesion, CTE match, and the like. The structure thus described overcomes any defects in the outer insulation layer that may lead to leakage.
  • three independent conductors insulated from one another and the substrate can be manufactured to form a triaxial TSV structure.
  • a method of forming an integrated (IC) co-axial through-silicon via (TSV) structure includes: forming on a substrate at least one TSV vertically down from a top surface of the substrate by etching an inner conductor of tubular shape leaving exposed a post made of the same material as the substrate, the inner conductor being separated from the post by a first dielectric; and etching an outer conductor of tubular shape concentric to the inner conductor separated from the inner conductor by a second insulator surrounding an outer surface of the inner conductor, the outer conductor being insulated from the substrate by the first insulator.
  • a method of forming an IC TSV on a substrate includes: forming an outer TSV sidewall concentric to a sidewall of the central post, and depositing a conformal dielectric film substantially upon a top surface of an underlying active layer; depositing a barrier, a liner and a seed for copper plating and a conformal plated copper layer, forming an inner or signal conductor and an outer conductor or shield; depositing a barrier layer covering the copper inner conductor and the outer conductor; filling any remaining via space with dielectric; and planarizing a top surface and a bottom surface of the substrate until the copper conductors are separated from one another.
  • the conductive lines can be connected to active layers provided with interconnect wires or passive circuitry formed on the substrate, attaching the coaxial or triaxial structures thus formed to interconnect wiring set at different voltages.
  • the structure thus formed provides a solution in the form of a coaxial TSV fabricated such that the center conductor and outer shield are formed concurrently, providing a significant capacitance reduction. Any insulator may be used to fill the central region, as long as it has acceptable levels of breakdown voltage (Vbd), and leakage current (J) at operating conditions.
  • Vbd breakdown voltage
  • J leakage current
  • the multiple layers can be used as insulators, e.g., material A, followed by material B, and the like, wherein the layers are selected based on their dielectric properties, fill properties, interfacial adhesion, CTE match, and the like.
  • the insulator e.g., PSPI
  • PSPI may be filled from either side of the wafer, the backside filling preferably done after a backside thinning process.
  • the present invention overcomes any defects in the outer insulation layer which may lead to leakage.
  • FIG. 1 is a top-down view of prior art etched annular vias
  • FIGS. 2 and 3 illustrate respectively a top down view and a perspective view of an annular via etched into a substrate
  • FIGS. 4 and 5 respectively show a top down and a cross-sectional view of the annular via after deposition of a (HARP) dielectric layer;
  • FIG. 6 illustrates a liner and seed deposition topped by a conformal copper plate, in according to an embodiment of the invention
  • FIG. 7 illustrates the next fabrication step showing the annular coaxial TSV having a reverse liner or barrier deposition set to protect the plated copper;
  • FIGS. 8 and 9 depict the step of filling the trench with PSPI followed by an etch back of the PSPI on the upper surface.
  • FIG. 10 illustrates removing the barrier/liner, copper and liner using a chemical-mechanical planarization (CMP);
  • CMP chemical-mechanical planarization
  • FIG. 11 is a side view of the coaxial TSV showing a backside thinning and etch to expose the bottom of the vias;
  • FIG. 12 shows the coaxial structure after dielectric backside deposition and patterning
  • FIG. 13 illustrates the final coaxial structure after backside CMP, according to the present invention.
  • FIGS. 14 and 15 respectively show a top-down and a perspective view of a triaxial structure, according to another embodiment of the present invention.
  • FIG. 2 depicts a top-down view of an annular via 30 etched into silicon substrate 40 .
  • the active built layers 45 are not shown in the plan view for clarity.
  • the structure is provided with a center post 40 a made of the same substrate material as defined by the etch.
  • the width of the central post is of the order of 6 ⁇ m.
  • FIG. 3 is a cross-sectional view of FIG. 2 showing an active layer 45 .
  • the substrate 40 and the center post 40 a are preferably made of silicon employing conventional lithography applicable to Damascene structures.
  • Layer(s) 45 represent(s) active layers that include, among others, wiring levels of any semiconductor IC or passive circuitry constructed on the substrate 40 . At the present juncture, the active layer shorts the top surface of the annular via 30 .
  • FIGS. 4 and 5 are respectively top-down and cross-sectional views of the annular via 30 after depositing on all exposed surfaces electrically insulating material, such as TEOS (tetraethyl orthosilicate) or Harp (High Aspect Ratio Process) insulator outer wall 70 , insulator inner wall 70 a, and insulator top surface 70 b.
  • electrically insulating material such as TEOS (tetraethyl orthosilicate) or Harp (High Aspect Ratio Process) insulator outer wall 70 , insulator inner wall 70 a, and insulator top surface 70 b.
  • the purpose of this layer is to electrically isolate the substrate from any conductive material, and is used to fill the via and to reduce the migration of conductive material into the substrate.
  • the insulator outer wall 70 is preferably formed by a dielectric film covering the sidewalls of the via 30 outer conductor.
  • the insulator inner wall 70 a is preferably made of a dielectric film covering the central post 40 a of the via.
  • the insulator inner wall 70 b is a dielectric film that is deposited substantially upon the top surface of the underlying active build layer(s) 45 .
  • Any insulator may be used to fill the central region, as long as it has acceptable levels of breakdown voltage (Vbd), and leakage current (J) at operating conditions.
  • a preferred insulator such as PSPI (photosensitive polyimide) may be filled from either side of the wafer. However, the backside filling is preferably performed once the backside thinning has been completed.
  • FIG. 6 there is shown a liner and seed conformal deposition required for Cu plating and a conformal plated Cu layer, preferably to a demonstrated thickness of 2 ⁇ m.
  • the conductor 50 represents what is to become the inner or signal conductor.
  • element 60 become the outer conductor or shield.
  • Element 55 represents a conductive layer, preferably made of copper, and is referred as the Cu overburden which subsequently is removed in a later process step. It is worth noting that thus far the inner and outer walls still remain connected to one another.
  • FIG. 7 shows the next step in the process where protective or barrier layer 95 is deposited, and is preferably made of Ta/TaN or TaN which is deposited conformally covering the copper inner signal conductor 50 , the Cu overburden 55 ( FIG. 6 ), and outer conductor 60 , that is intended to protect the Cu from future process operations.
  • FIG. 8 depicts the process steps of filling the remaining via space with polyimide or any other non-conductive filler, followed by curing it. This step will be referred henceforth as PSPI fill.
  • FIG. 9 illustrates the now totally filled via following the removal of any excess polyimide from the top surface, while leaving the polyimide within the via. This can be accomplished with oxygen plasma, commonly known as an ash process.
  • FIG. 10 shows the structure after performing a chemical-mechanical polish (CMP) operation to the top surface of the structure to remove the Cu overburden 55 including the upper portion of the barrier/liner material 95 , while making the entire structure(s) substantially planar. While the top surfaces of the TSVs are now separated from each other, the TSVs still remain connected to one another at the respective bottoms of the TSVs.
  • CMP chemical-mechanical polish
  • FIG. 11 depicts the first process performed on the backside 200 of the substrate, opposite from the active side. This process can be achieved by first filing the substrate (or wafer).
  • the backside 200 of the substrate is substantially thinned out using a combination of mechanical grinding, chemical and dry etching in order to expose the bottom portion of the vias which include the center post 40 a, inner dielectric 70 a, inner conductor 50 , the middle dielectric fill 80 , outer conductor 60 and the outer wall insulator 70 . Note that at this point, the inner and outer conductors remain interconnected.
  • FIG. 12 illustrates the addition of a conformal dielectric layer 250 deposition on the backside of the substrate.
  • a dielectric diffusion barrier is preferably used to avoid copper contamination of the silicon.
  • FIG. 13 depicts the structure following the CMP performed on the backside of the substrate 40 intended to remove any protruding portions of the vias, leaving the dielectric 250 and the via structures substantially planar. It further also removes the bottom portion of the conductive materials in the vias such that the inner conductor 50 is now electrically isolated from the outer conductor 60 .
  • the step of filling the trench with PSPI followed by planarization can be formed by exposing using the same annular mask and develop,
  • the initial photolithography can advantageously use a positive resist.
  • PSPI is typically a negative resist (and must be in this case). Since the same mask is used with opposite tone resists, the features will be negative with respect to one another. Therefore, by using the same mask with PSPI, a pillar of PSPI will be formed over the TSVs, and followed by RIE to remove the very top of the PSPI, while leaving PSPI inside the trench.
  • the non-photo sensitive polyimide i.e., a polyimide which is patterned with the use of a resist (i.e., because it is not light sensitive surface), and is followed by CMP planarization.
  • a dielectric layer is deposited ( FIG. 12 , 250 ) and polished ( FIG. 13 ), thereby completing the formation of a coaxial TSV.
  • the final structure of the coaxial TSV ends with its two ends independent of one another, operating with a voltage and ground respectively attached to the inner and outer ends of the coaxial.
  • the construction of the coaxial has describes ensures that the inner and outer conductive walls of the coaxial avoid generating any cross-talk noise.
  • FIGS. 14 and 15 respectively illustrate a planar and a cross-section view of another embodiment of the invention, namely, a triaxial via which is formed using the same process flow as was previously described for the coaxial via.
  • the structure is converted into a unique triaxial via by etching a hole within what was the center post ( FIG. 5 , 40 a ) at the same time the annular is etched.
  • the process flow is exactly the same as for the aforementioned coaxial structure.
  • the main difference resides in a pattern being etched at the beginning of the process. Patterning the structure at the first lithography step with a third recess enables forming a third conductor in the substrate. It is worth noting that additive concentric rings may be added to a fourth and a fifth conductor. The number of additional conductor rings added is limited by available space on the substrate.
  • the structure thus defined can be manufactured using techniques and materials that are compatible with CMOS technology.
  • a desired resist pattern is first created using lithography, It is followed by etching, e.g., reactive ion etch (RIE) to remove the silicon from unprotected areas, forming the outermost wall of the coaxial structures, and defining the inner wall of the annulus.
  • etching e.g., reactive ion etch (RIE) to remove the silicon from unprotected areas, forming the outermost wall of the coaxial structures, and defining the inner wall of the annulus.
  • RIE reactive ion etch
  • the outer diameter could range from 10 to 50 ⁇ m, while the inner would be 5 to 25 ⁇ m.
  • a conformal insulator deposition in the range of 0.20 to 2.00 ⁇ m thickness.
  • a barrier liner is deposited which typically comprises TaN/Ta with thicknesses ranging from 50 to 500 A.
  • seed deposition preferably by Cu ranging from 0.01 to 1 ⁇ m.
  • the wafer is then sent through a Cu electroplating bath to deposit plated Cu that covers the walls but does not fill the annular region completely. Typically, the plating process is stopped when the unfilled annular region is within range of 1 to 5 ⁇ m.
  • a second barrier layer e.g., Ta/TaN with thicknesses ranging from 50 to 500 A.
  • the next step consists of depositing a polymer, e.g., a polyimide or a photosensitive polyimide, such as fluorinated polyimide, polyorganohydrosilane, polyphenylenes, polysiloxanes, copolymers of divinylsiloxane and bisbenzocyclobutene, polybenzil, polyarylethers and polytetraflurorethylene.
  • a polymer e.g., a polyimide or a photosensitive polyimide, such as fluorinated polyimide, polyorganohydrosilane, polyphenylenes, polysiloxanes, copolymers of divinylsiloxane and bisbenzocyclobutene, polybenzil, polyarylethers and polytetraflurorethylene.
  • the polyimide is preferably cured according to manufacturer specifications.
  • the polymer is then removed from the uppermost surface, preferably using a plasma ash or similar process. This exposes the Barrier
  • the wafer is then back-side thinned to expose the bottom of the TSVs such that they protrude from the back surface.
  • the amount of protrusion should be equal to or be greater than the thickness of the two barrier layers, added to the copper, and added to the via insulating layer.
  • the next step is to depose an insulator or insulators, e.g., nitride/oxide/nitride. It is followed by a polish or chemical-mechanical polish (CMP) step that removes the nitride/oxide/nitride, and the bottom of the TSV, such that the inner and outer conductors are now electrically isolated.
  • CMP chemical-mechanical polish
  • the isolation mentioned above applies only to the outer shield.
  • the isolation to the inner conductor is now defined by the film (PSPI) that resides between the inner conductor and the outer conductor.
  • PSPI film

Abstract

A method of fabricating a through-silicon via (TSV) structure forming a unique coaxial or triaxial interconnect within the silicon substrate. The TSV structure is provided with two or more independent electrical conductors insulated from another and from the substrate. The electrical conductors can be connected to different voltages or ground, making it possible to operate the TSV structure as a coaxial or triaxial device. Multiple layers using various insulator materials can be used as insulator, wherein the layers are selected based on dielectric properties, fill properties, interfacial adhesion, CTE match, and the like. The TSV structure overcomes defects in the outer insulation layer that may lead to leakage.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application is a Divisional of currently co-pending U.S. patent application Ser. No. 12/607,098, filed on Oct. 28, 2009, the subject matter of which is incorporated herein by reference in its entirety.
  • TECHNICAL FIELD
  • The present invention relates generally to a method of fabricating semiconductor devices, and more particularly, to a method of fabricating an interconnect coaxial and triaxial through-silicon via (TSV) device.
  • Typical electronic systems may comprise a variety of electronic components fabricated specifically for a particular function. Sometimes it is impossible for these various components to be fabricated on the same substrate due to material or processing differences or performance issues. It is therefore usually necessary to package the separate components and then connect them externally to function together as a system.
  • Usually components are connected using wire bonding or C4 flip chip packages. With microelectronics constantly scaling downward in size, the limits of direct scaling may soon be reached. Along with scaling of devices, there is an additional issue related to scaling the interconnects in order to accommodate such devices and their increasing densities.
  • Device speeds and therefore product performance is becoming limited by the interconnects between the various circuits involved in an overall product. For example, a CPU interfacing with memory or I/O circuits may become performance limited by the length and performance of the wires connecting them. The same issues also drive increased power requirements as well as heat dissipation limitations.
  • Traditional coaxial connections are described, e.g., in U.S. Pat. No. 6,410,431 to Bertin et al, in which an outer and annular cylinder and inner cylinder are filled with electrically conducting material, and the middle annular cylinder is filled with an electrically insulating material. The method of forming this structure involves sequential processing steps for each discrete portion of the coaxial structure.
  • FIG. 1 is a top-down view of prior art through- chip conductors 40C and 40D for low inductance chip-to-chip integration cited previously. Referring to conductor 40C, two concentric features 40A and 152 are formed separately using the following processes: lithography, etching, deposition, surface polish or planarization. Bertin's structure, as described in the aforementioned patent, is provided with an outer conductor that is electrically connected to the Si substrate in which it resides at the same potential as the aforementioned Si substrate. In the second embodiment, shown in conductor 40D, two individual features referenced as 40A are illustrated surrounded by feature 152.
  • In a conventional TSV, isolation from the signal to the substrate and/or adjacent structures is generally determined by the thickness and properties of the sidewall passivation. In the prior art, it is normally a thin oxide, preferably 1 μm or less. When it is manufactured by sub-atmospheric chemical vapor deposition (SACVD), also referred to as a high aspect ratio process (HARP), which in this case refers to an oxide deposition process typically CVD, it enables a non-thermal oxide to be deposited in a trench or via. However, the film quality may be rather poor. With a dielectric constant of about 5 to 7, as compared to approximately 4 for a good tetraethylorthosilicate (TEOS) film, SACVD is considered a good choice in view of it being conformal at low temperature (430° C.). In addition, a furnace oxidation cannot be used after the devices are built due to its high temperature, above 1000° C.
  • It is known that coaxial conductors work best in the aforementioned situations. An advantage of a coaxial structure over other types of transmission lines is that in an ideal coaxial conductor, the electromagnetic field carrying the signal exists only in the space between the inner and outer conductors. This allows coaxial conductor to be installed next to conductive materials without the power losses that occur in other transmission lines, and provides protection of the signal from external electromagnetic interference.
  • Accordingly, there is a need for a solution in the form of a coaxial TSV fabricated such that the center conductor provided with an outer shield, all of which are constructed using conventional CMOS processes.
  • SUMMARY
  • In accordance with a first aspect of an embodiment of the invention, a method of manufacturing a TSV coaxial or triaxial via in a silicon substrate is described.
  • In another aspect of the invention, the aforementioned structure is fabricated by way of two or more independent electrical conductors which are insulated with respect to each other and to the silicon substrate. The two electrical conductors are set at different potentials, and at a different potential than the silicon substrate, making it possible to operate the inventive structure as a TSV coaxial. The two independent conductors are formed concurrently, as will be described hereinafter. Multiple layers using various insulator materials can be used as insulators. The layers can be selected based on the dielectric properties, fill properties, interfacial adhesion, CTE match, and the like. The structure thus described overcomes any defects in the outer insulation layer that may lead to leakage.
  • In still another aspect of the invention, three independent conductors insulated from one another and the substrate can be manufactured to form a triaxial TSV structure.
  • In yet another aspect of the invention, a method of forming an integrated (IC) co-axial through-silicon via (TSV) structure is provided that includes: forming on a substrate at least one TSV vertically down from a top surface of the substrate by etching an inner conductor of tubular shape leaving exposed a post made of the same material as the substrate, the inner conductor being separated from the post by a first dielectric; and etching an outer conductor of tubular shape concentric to the inner conductor separated from the inner conductor by a second insulator surrounding an outer surface of the inner conductor, the outer conductor being insulated from the substrate by the first insulator.
  • In yet another aspect of the invention, a method of forming an IC TSV on a substrate is provided that includes: forming an outer TSV sidewall concentric to a sidewall of the central post, and depositing a conformal dielectric film substantially upon a top surface of an underlying active layer; depositing a barrier, a liner and a seed for copper plating and a conformal plated copper layer, forming an inner or signal conductor and an outer conductor or shield; depositing a barrier layer covering the copper inner conductor and the outer conductor; filling any remaining via space with dielectric; and planarizing a top surface and a bottom surface of the substrate until the copper conductors are separated from one another.
  • The conductive lines can be connected to active layers provided with interconnect wires or passive circuitry formed on the substrate, attaching the coaxial or triaxial structures thus formed to interconnect wiring set at different voltages. The structure thus formed provides a solution in the form of a coaxial TSV fabricated such that the center conductor and outer shield are formed concurrently, providing a significant capacitance reduction. Any insulator may be used to fill the central region, as long as it has acceptable levels of breakdown voltage (Vbd), and leakage current (J) at operating conditions.
  • The multiple layers can be used as insulators, e.g., material A, followed by material B, and the like, wherein the layers are selected based on their dielectric properties, fill properties, interfacial adhesion, CTE match, and the like. The insulator (e.g., PSPI) may be filled from either side of the wafer, the backside filling preferably done after a backside thinning process.
  • The present invention overcomes any defects in the outer insulation layer which may lead to leakage.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The present invention will be understood and appreciated more fully from the following detailed description of the invention, taken in conjunction with the accompanying drawings of which:
  • FIG. 1 is a top-down view of prior art etched annular vias;
  • FIGS. 2 and 3 illustrate respectively a top down view and a perspective view of an annular via etched into a substrate;
  • FIGS. 4 and 5 respectively show a top down and a cross-sectional view of the annular via after deposition of a (HARP) dielectric layer;
  • FIG. 6 illustrates a liner and seed deposition topped by a conformal copper plate, in according to an embodiment of the invention;
  • FIG. 7 illustrates the next fabrication step showing the annular coaxial TSV having a reverse liner or barrier deposition set to protect the plated copper;
  • FIGS. 8 and 9 depict the step of filling the trench with PSPI followed by an etch back of the PSPI on the upper surface.
  • FIG. 10 illustrates removing the barrier/liner, copper and liner using a chemical-mechanical planarization (CMP);
  • FIG. 11 is a side view of the coaxial TSV showing a backside thinning and etch to expose the bottom of the vias;
  • FIG. 12 shows the coaxial structure after dielectric backside deposition and patterning;
  • FIG. 13 illustrates the final coaxial structure after backside CMP, according to the present invention; and
  • FIGS. 14 and 15 respectively show a top-down and a perspective view of a triaxial structure, according to another embodiment of the present invention.
  • DETAILED DESCRIPTION
  • The accompanying drawings, which are incorporated in and which constitute part of the specification, illustrate the presently preferred embodiments of the invention which, together with the general description given above and the detailed description of the preferred embodiments given below serve to explain the principles of the invention.
  • It will be appreciated that for simplicity and clarity of illustration, elements shown in the drawings have not necessarily been drawn to scale. For example, dimensions of some of the elements may be exaggerated relative to other elements for clarity.
  • FIG. 2 depicts a top-down view of an annular via 30 etched into silicon substrate 40. The active built layers 45 are not shown in the plan view for clarity. The structure is provided with a center post 40 a made of the same substrate material as defined by the etch. The width of the central post is of the order of 6 μm.
  • FIG. 3 is a cross-sectional view of FIG. 2 showing an active layer 45. In a preferred embodiment, the substrate 40 and the center post 40 a are preferably made of silicon employing conventional lithography applicable to Damascene structures. Layer(s) 45 represent(s) active layers that include, among others, wiring levels of any semiconductor IC or passive circuitry constructed on the substrate 40. At the present juncture, the active layer shorts the top surface of the annular via 30.
  • FIGS. 4 and 5 are respectively top-down and cross-sectional views of the annular via 30 after depositing on all exposed surfaces electrically insulating material, such as TEOS (tetraethyl orthosilicate) or Harp (High Aspect Ratio Process) insulator outer wall 70, insulator inner wall 70 a, and insulator top surface 70 b. The purpose of this layer is to electrically isolate the substrate from any conductive material, and is used to fill the via and to reduce the migration of conductive material into the substrate.
  • The insulator outer wall 70 is preferably formed by a dielectric film covering the sidewalls of the via 30 outer conductor. The insulator inner wall 70 a is preferably made of a dielectric film covering the central post 40 a of the via. The insulator inner wall 70 b is a dielectric film that is deposited substantially upon the top surface of the underlying active build layer(s) 45. Any insulator may be used to fill the central region, as long as it has acceptable levels of breakdown voltage (Vbd), and leakage current (J) at operating conditions. A preferred insulator such as PSPI (photosensitive polyimide) may be filled from either side of the wafer. However, the backside filling is preferably performed once the backside thinning has been completed.
  • Referring to FIG. 6, there is shown a liner and seed conformal deposition required for Cu plating and a conformal plated Cu layer, preferably to a demonstrated thickness of 2 μm. The conductor 50 represents what is to become the inner or signal conductor. Similarly, element 60 become the outer conductor or shield. Element 55 represents a conductive layer, preferably made of copper, and is referred as the Cu overburden which subsequently is removed in a later process step. It is worth noting that thus far the inner and outer walls still remain connected to one another.
  • FIG. 7 shows the next step in the process where protective or barrier layer 95 is deposited, and is preferably made of Ta/TaN or TaN which is deposited conformally covering the copper inner signal conductor 50, the Cu overburden 55 (FIG. 6), and outer conductor 60, that is intended to protect the Cu from future process operations.
  • FIG. 8 depicts the process steps of filling the remaining via space with polyimide or any other non-conductive filler, followed by curing it. This step will be referred henceforth as PSPI fill.
  • FIG. 9 illustrates the now totally filled via following the removal of any excess polyimide from the top surface, while leaving the polyimide within the via. This can be accomplished with oxygen plasma, commonly known as an ash process.
  • FIG. 10 shows the structure after performing a chemical-mechanical polish (CMP) operation to the top surface of the structure to remove the Cu overburden 55 including the upper portion of the barrier/liner material 95, while making the entire structure(s) substantially planar. While the top surfaces of the TSVs are now separated from each other, the TSVs still remain connected to one another at the respective bottoms of the TSVs.
  • FIG. 11 depicts the first process performed on the backside 200 of the substrate, opposite from the active side. This process can be achieved by first filing the substrate (or wafer). In an embodiment of the invention, the backside 200 of the substrate is substantially thinned out using a combination of mechanical grinding, chemical and dry etching in order to expose the bottom portion of the vias which include the center post 40 a, inner dielectric 70 a, inner conductor 50, the middle dielectric fill 80, outer conductor 60 and the outer wall insulator 70. Note that at this point, the inner and outer conductors remain interconnected.
  • FIG. 12 illustrates the addition of a conformal dielectric layer 250 deposition on the backside of the substrate. A dielectric diffusion barrier is preferably used to avoid copper contamination of the silicon.
  • FIG. 13 depicts the structure following the CMP performed on the backside of the substrate 40 intended to remove any protruding portions of the vias, leaving the dielectric 250 and the via structures substantially planar. It further also removes the bottom portion of the conductive materials in the vias such that the inner conductor 50 is now electrically isolated from the outer conductor 60.
  • The step of filling the trench with PSPI followed by planarization can be formed by exposing using the same annular mask and develop, The initial photolithography can advantageously use a positive resist. The expose and develop steps that follow form the TSV image in the photoresist. PSPI is typically a negative resist (and must be in this case). Since the same mask is used with opposite tone resists, the features will be negative with respect to one another. Therefore, by using the same mask with PSPI, a pillar of PSPI will be formed over the TSVs, and followed by RIE to remove the very top of the PSPI, while leaving PSPI inside the trench. In an alternate approach, once the Cu has been protected, one can etch the non-photo sensitive polyimide, i.e., a polyimide which is patterned with the use of a resist (i.e., because it is not light sensitive surface), and is followed by CMP planarization.
  • With the backside thinning completed, a dielectric layer is deposited (FIG. 12, 250) and polished (FIG. 13), thereby completing the formation of a coaxial TSV.
  • The final structure of the coaxial TSV ends with its two ends independent of one another, operating with a voltage and ground respectively attached to the inner and outer ends of the coaxial. The construction of the coaxial has describes ensures that the inner and outer conductive walls of the coaxial avoid generating any cross-talk noise.
  • FIGS. 14 and 15 respectively illustrate a planar and a cross-section view of another embodiment of the invention, namely, a triaxial via which is formed using the same process flow as was previously described for the coaxial via. The structure is converted into a unique triaxial via by etching a hole within what was the center post (FIG. 5, 40 a) at the same time the annular is etched. This results in a three conductor via with 50 a as the inner or signal conductor, 52 as the middle or inner shield conductor and 60 a as the outer shield conductor, all of which are electrically independent of each other.
  • As previously illustrated, the process flow is exactly the same as for the aforementioned coaxial structure. The main difference resides in a pattern being etched at the beginning of the process. Patterning the structure at the first lithography step with a third recess enables forming a third conductor in the substrate. It is worth noting that additive concentric rings may be added to a fourth and a fifth conductor. The number of additional conductor rings added is limited by available space on the substrate.
  • The structure thus defined can be manufactured using techniques and materials that are compatible with CMOS technology.
  • In one embodiment of the invention, a desired resist pattern is first created using lithography, It is followed by etching, e.g., reactive ion etch (RIE) to remove the silicon from unprotected areas, forming the outermost wall of the coaxial structures, and defining the inner wall of the annulus.
  • For illustrative purposes, the outer diameter could range from 10 to 50 μm, while the inner would be 5 to 25 μm. This is followed by a conformal insulator deposition in the range of 0.20 to 2.00 μm thickness. In the next step, a barrier liner is deposited which typically comprises TaN/Ta with thicknesses ranging from 50 to 500 A. This is followed by seed deposition, preferably by Cu ranging from 0.01 to 1 μm. The wafer is then sent through a Cu electroplating bath to deposit plated Cu that covers the walls but does not fill the annular region completely. Typically, the plating process is stopped when the unfilled annular region is within range of 1 to 5 μm. This is followed by deposition of a second barrier layer, e.g., Ta/TaN with thicknesses ranging from 50 to 500 A.
  • The next step consists of depositing a polymer, e.g., a polyimide or a photosensitive polyimide, such as fluorinated polyimide, polyorganohydrosilane, polyphenylenes, polysiloxanes, copolymers of divinylsiloxane and bisbenzocyclobutene, polybenzil, polyarylethers and polytetraflurorethylene. The polyimide is preferably cured according to manufacturer specifications. The polymer is then removed from the uppermost surface, preferably using a plasma ash or similar process. This exposes the Barrier 2/Cu/Barrier 1, which are subsequently removed from the uppermost surface of the wafer by a polish or CMP polish or other similar processes.
  • The wafer is then back-side thinned to expose the bottom of the TSVs such that they protrude from the back surface. The amount of protrusion should be equal to or be greater than the thickness of the two barrier layers, added to the copper, and added to the via insulating layer. The next step is to depose an insulator or insulators, e.g., nitride/oxide/nitride. It is followed by a polish or chemical-mechanical polish (CMP) step that removes the nitride/oxide/nitride, and the bottom of the TSV, such that the inner and outer conductors are now electrically isolated.
  • With the coaxial disclosure, the isolation mentioned above applies only to the outer shield. The isolation to the inner conductor is now defined by the film (PSPI) that resides between the inner conductor and the outer conductor. This film can be thicker, i.e., 2 μm or more, and have a better dielectric constant, e.g., 3.3=k, for HD-4004 manufactured by DuPont.
  • Furthermore, it is advantageous to employ a lower k value material as the insulating layer that separates the conductors, since this helps reducing the capacitance, and, thereby, allows the signals to travel faster through the TSV.
  • While the present invention has been particularly described in conjunction of a simple illustrative embodiment, it is to be understood that one of ordinary skill in the art that the foregoing and other changes in form and detail may be made therein without departing from the spirit and scope of the invention.

Claims (19)

1. A method of forming an integrated (IC) co-axial through-silicon via (TSV) structure comprising:
forming on a substrate at least one TSV vertically down from a top surface of said substrate by etching an inner conductor of tubular shape leaving exposed a post made of the same material as said substrate, said inner conductor being separated from said post by a first dielectric; and
etching an outer conductor of tubular shape concentric to said inner conductor separated from said inner conductor by a second insulator surrounding an outer surface of said inner conductor, said outer conductor being insulated from said substrate by said first insulator.
2. The method of claim 1, further comprising:
i) forming an outer TSV sidewall concentric to a sidewall of said central post, and depositing a conformal dielectric film substantially upon a top surface of an underlying active layer;
ii) depositing a barrier, a liner and a seed for copper plating and a conformal plated copper layer, forming an inner or signal conductor and an outer conductor or shield;
iii) depositing a barrier layer covering said copper inner conductor and said outer conductor;
iv) filling any remaining via space with dielectric; and
v) planarizing a top surface and a bottom surface of said substrate until said copper conductors are separated from one another.
3. The method as recited in claim 2 wherein said depositing said barrier layer is comprises material made of Ta, TaN or TaN covering said copper inner or signal conductor and said outer or shield Cu conductor.
4. The method as recited in claim 2, wherein said filling said remaining via space is performed with a photosensitive polyimide insulator (PSPI) fill.
5. The method as recited in claim 2, wherein said filling said via is followed by removing excess polyimide from a top surface while leaving the polyimide within said via.
6. The method as recited in claim 5, wherein said removing of said excess polyimide is followed by an ash process.
7. The method as recited in claim 2, wherein said planarizing said front and back surfaces of said substrate leaves said top surfaces of said TSVs separated from each other while leaving said TSVs remain connected to one another at the respective bottoms of the TSVs.
8. The method as recited in claim 7, wherein following said planarizing said backside of said substrate removes protruding portions of said vias, and further removes a bottom portion of said conductive materials in said vias leaving said inner conductor electrically isolated from said outer conductor.
9. The method as recited in claim 1, further comprising connecting said conductive lines to active layers to interconnect wires or passive circuitry formed upon said substrate.
10. The method as recited in claim 9, further comprising connecting said conductive lines to a voltage or to ground.
11. The method as recited in claim 2, wherein forming said TSV comprises an annular via having an inner and an outer wall filled with insulating material deposited on exposed surfaces.
12. The method as recited in claim 11 wherein said forming said insulated outer wall comprises a dielectric film covering sidewalls of said TSV outer conductor, and said insulator inner wall comprises a dielectric film covering said central post.
13. The method as recited in claim 11, wherein said insulating material electrically insulates said substrate from said conductive lines.
14. The method as recited in claim 11 wherein said insulating material is a photosensitive polyimide insulator (PSPI).
15. The method as recited in claim 14, wherein said insulating by way of PSPI is achieved using polyimide, benzocyclobutene or fluorinated polyimide, polyorganohydrosilane, polyphenylenes, polysiloxanes, copolymers of divinylsiloxane and bisbenzocyclobutene, polybenzil, polyarylethers and polytetraflurorethylene, and photosensitive polymers.
16. The method as recited in claim 1, further comprises filling said center post with polyimide.
17. The method as recited in claim 1, further comprising planarizing said TSV topside and backside surfaces, severing a connection between said conductive lines.
18. The method as recited in claim 17, wherein two of said severed conductive lines respectively connected to a voltage and to ground and coupled to said center post, forming a coaxial TSV.
19. The method as recited in claim 1, further comprises forming a triaxial TSV by connecting three of said conductive lines respectively to voltages and to ground and coupled to two center posts.
US13/495,092 2009-10-28 2012-06-13 Method of fabricating coaxial through-silicon via Active US8394715B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/495,092 US8394715B2 (en) 2009-10-28 2012-06-13 Method of fabricating coaxial through-silicon via

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US12/607,098 US8242604B2 (en) 2009-10-28 2009-10-28 Coaxial through-silicon via
US13/495,092 US8394715B2 (en) 2009-10-28 2012-06-13 Method of fabricating coaxial through-silicon via

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/607,098 Division US8242604B2 (en) 2009-10-28 2009-10-28 Coaxial through-silicon via

Publications (2)

Publication Number Publication Date
US20120258589A1 true US20120258589A1 (en) 2012-10-11
US8394715B2 US8394715B2 (en) 2013-03-12

Family

ID=43897695

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/607,098 Active 2029-12-24 US8242604B2 (en) 2009-10-28 2009-10-28 Coaxial through-silicon via
US13/495,092 Active US8394715B2 (en) 2009-10-28 2012-06-13 Method of fabricating coaxial through-silicon via

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/607,098 Active 2029-12-24 US8242604B2 (en) 2009-10-28 2009-10-28 Coaxial through-silicon via

Country Status (6)

Country Link
US (2) US8242604B2 (en)
CN (1) CN102598245B (en)
DE (1) DE112010004204B4 (en)
GB (1) GB2487154B (en)
TW (1) TWI487081B (en)
WO (1) WO2011056374A2 (en)

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130330925A1 (en) * 2012-06-07 2013-12-12 Samsung Electronics Co., Ltd. Methods of treating a device-substrate and support-substrates used therein
FR3007197A1 (en) * 2013-06-18 2014-12-19 St Microelectronics Crolles 2 METHOD OF MAKING A THROUGH ELECTRICAL CONNECTION AND A CAPACITOR CROSSING IN A SUBSTRATE, AND CORRESPONDING DEVICE
US8940631B1 (en) * 2013-03-15 2015-01-27 Maxim Integrated Products, Inc. Methods of forming coaxial feedthroughs for 3D integrated circuits
KR20150125272A (en) * 2014-04-30 2015-11-09 전자부품연구원 Coaxial through silicon via structure and manufacturing method thereof
WO2017039631A1 (en) * 2015-08-31 2017-03-09 Intel Corporation Coaxial vias
US20170256490A1 (en) * 2016-03-07 2017-09-07 Micron Technology, Inc. Low capacitance through substrate via structures
CN107644838A (en) * 2017-08-31 2018-01-30 长江存储科技有限责任公司 Wafer three-dimensional integration lead technique and its structure for three-dimensional storage
WO2019099989A1 (en) * 2017-11-17 2019-05-23 Texas Instruments Incorporated Electronic substrate having differential coaxial vias
US10607887B2 (en) 2017-08-31 2020-03-31 Yangtze Memory Technologies Co., Ltd. Method for forming three-dimensional integrated wiring structure and semiconductor structure thereof
US10651087B2 (en) 2017-08-31 2020-05-12 Yangtze Memory Technologies Co., Ltd. Method for forming three-dimensional integrated wiring structure and semiconductor structure thereof
US11304298B2 (en) * 2020-09-02 2022-04-12 Timothy Leigh LeClair Coaxial thru-via conductor configurations in electronic packaging substrates
US11574230B1 (en) * 2015-04-27 2023-02-07 Rigetti & Co, Llc Microwave integrated quantum circuits with vias and methods for making the same
US11770982B1 (en) 2017-06-19 2023-09-26 Rigetti & Co, Llc Microwave integrated quantum circuits with cap wafers and their methods of manufacture

Families Citing this family (88)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7767493B2 (en) * 2005-06-14 2010-08-03 John Trezza Post & penetration interconnection
US7157372B1 (en) 2005-06-14 2007-01-02 Cubic Wafer Inc. Coaxial through chip connection
US8456015B2 (en) * 2005-06-14 2013-06-04 Cufer Asset Ltd. L.L.C. Triaxial through-chip connection
US8242604B2 (en) * 2009-10-28 2012-08-14 International Business Machines Corporation Coaxial through-silicon via
US8304863B2 (en) * 2010-02-09 2012-11-06 International Business Machines Corporation Electromigration immune through-substrate vias
US8252682B2 (en) * 2010-02-12 2012-08-28 Taiwan Semiconductor Manufacturing Company, Ltd. Method for thinning a wafer
FR2958076B1 (en) * 2010-03-24 2012-08-17 St Microelectronics Sa METHOD FOR FORMING ELECTRIC VIAS
US20110291287A1 (en) * 2010-05-25 2011-12-01 Xilinx, Inc. Through-silicon vias with low parasitic capacitance
DE102010029504B4 (en) * 2010-05-31 2014-02-27 Robert Bosch Gmbh Device with a via and method for its production
US9530726B2 (en) * 2010-06-28 2016-12-27 Samsung Electronics Co., Ltd. Semiconductor device and method of fabricating the same
US8928159B2 (en) 2010-09-02 2015-01-06 Taiwan Semiconductor Manufacturing & Company, Ltd. Alignment marks in substrate having through-substrate via (TSV)
US8692381B1 (en) * 2011-01-06 2014-04-08 Xilinx, Inc. Integrated circuits with a resistance to single event upset occurrence and methods for providing the same
US8629536B2 (en) 2011-02-01 2014-01-14 International Business Machines Corporation High performance on-chip vertical coaxial cable, method of manufacture and design structure
US20120319293A1 (en) * 2011-06-17 2012-12-20 Bok Eng Cheah Microelectronic device, stacked die package and computing system containing same, method of manufacturing a multi-channel communication pathway in same, and method of enabling electrical communication between components of a stacked-die package
US8487425B2 (en) * 2011-06-23 2013-07-16 International Business Machines Corporation Optimized annular copper TSV
US20130015504A1 (en) * 2011-07-11 2013-01-17 Chien-Li Kuo Tsv structure and method for forming the same
US8691691B2 (en) 2011-07-29 2014-04-08 International Business Machines Corporation TSV pillar as an interconnecting structure
TWI467742B (en) * 2011-08-03 2015-01-01 矽品精密工業股份有限公司 Layer structure with emi-shielding effect
WO2013048501A1 (en) * 2011-09-30 2013-04-04 Intel Corporation Interlayer communications for 3d integrated circuit stack
US9076680B2 (en) * 2011-10-18 2015-07-07 Micron Technology, Inc. Integrated circuitry, methods of forming capacitors, and methods of forming integrated circuitry comprising an array of capacitors and circuitry peripheral to the array
CN103066040B (en) * 2011-10-21 2015-07-29 中国科学院上海微系统与信息技术研究所 A kind of wafer level that can be used for microwave frequency band wears silicon transmission structure and manufacture method
EP2597677B1 (en) 2011-11-23 2014-08-06 ams AG Semiconductor device with through-substrate via covered by a solder ball and related method of production
US8541883B2 (en) 2011-11-29 2013-09-24 Advanced Semiconductor Engineering, Inc. Semiconductor device having shielded conductive vias
US8546953B2 (en) * 2011-12-13 2013-10-01 Taiwan Semiconductor Manufacturing Co., Ltd. Through silicon via (TSV) isolation structures for noise reduction in 3D integrated circuit
US10020244B2 (en) * 2012-03-27 2018-07-10 Cree, Inc. Polymer via plugs with high thermal integrity
WO2013147856A1 (en) * 2012-03-30 2013-10-03 Intel Corporation Process and material for preventing deleterious expansion of high aspect ratio copper filled through silicon vias (tsvs)
US8975910B2 (en) 2012-04-27 2015-03-10 International Business Machines Corporation Through-silicon-via with sacrificial dielectric line
FR2990296A1 (en) * 2012-05-03 2013-11-08 St Microelectronics Sa CONNECTING A CHIP PROVIDED WITH THROUGH VIAS WITH OTHER ELEMENTS
US8940637B2 (en) 2012-07-05 2015-01-27 Globalfoundries Singapore Pte. Ltd. Method for forming through silicon via with wafer backside protection
EP2688092A1 (en) 2012-07-19 2014-01-22 Ipdia Semiconductor die with a through silicon via and corresponding manufacturing process
US8652926B1 (en) 2012-07-26 2014-02-18 Micron Technology, Inc. Methods of forming capacitors
US8709936B2 (en) * 2012-07-31 2014-04-29 International Business Machines Corporation Method and structure of forming backside through silicon via connections
US9153542B2 (en) 2012-08-01 2015-10-06 Advanced Semiconductor Engineering, Inc. Semiconductor package having an antenna and manufacturing method thereof
US8772126B2 (en) * 2012-08-10 2014-07-08 Infineon Technologies Ag Method of manufacturing a semiconductor device including grinding from a back surface and semiconductor device
CN103633017B (en) * 2012-08-29 2016-03-16 中芯国际集成电路制造(上海)有限公司 The formation method of semiconductor structure
KR101975541B1 (en) * 2012-09-03 2019-05-07 에스케이하이닉스 주식회사 TSV structure of semiconductor memory device and testing method thereof
US9607862B2 (en) * 2012-09-11 2017-03-28 Globalfoundries Inc. Extrusion-resistant solder interconnect structures and methods of forming
KR20140073163A (en) * 2012-12-06 2014-06-16 삼성전자주식회사 Semiconductor device and method of forming the same
US8916979B2 (en) 2012-12-28 2014-12-23 Taiwan Semiconductor Manufacturing Company, Ltd. Through-vias and methods of forming the same
US20140199833A1 (en) * 2013-01-11 2014-07-17 Applied Materials, Inc. Methods for performing a via reveal etching process for forming through-silicon vias in a substrate
US8791550B1 (en) 2013-01-15 2014-07-29 International Business Machines Corporation Hybrid conductor through-silicon-via for power distribution and signal transmission
CN106024730B (en) * 2013-03-29 2019-07-12 日月光半导体制造股份有限公司 Semiconductor package assembly and a manufacturing method thereof
US9337261B2 (en) 2013-04-10 2016-05-10 GlobalFoundries, Inc. Method of forming microelectronic or micromechanical structures
US20150028482A1 (en) * 2013-07-23 2015-01-29 Globalfoundries Inc. Device layout for reducing through-silicon-via stress
US9070674B2 (en) 2013-07-23 2015-06-30 Avago Technologies General Ip (Singapore) Pte. Ltd. Through-silicon coaxial via structure and method
CN103390580A (en) * 2013-08-20 2013-11-13 华进半导体封装先导技术研发中心有限公司 Back exposing method of TSV (through silicon via)
CN103456684A (en) * 2013-09-13 2013-12-18 华进半导体封装先导技术研发中心有限公司 Manufacturing method of temperature safety valve (TSV) back connection end
CN103633045B (en) * 2013-11-04 2016-08-17 中国航天科技集团公司第九研究院第七七一研究所 The three-dimensional integrated interconnection structure of TSV high frequency based on SOI
EP3087604A4 (en) * 2013-12-23 2017-09-06 Intel Corporation Through-body-via isolated coaxial capacitor and techniques for forming same
US9543229B2 (en) * 2013-12-27 2017-01-10 International Business Machines Corporation Combination of TSV and back side wiring in 3D integration
US9476927B2 (en) 2014-01-22 2016-10-25 GlobalFoundries, Inc. Structure and method to determine through silicon via build integrity
US20150255388A1 (en) 2014-03-09 2015-09-10 International Business Machines Corporation Enhancement of iso-via reliability
CN103887231B (en) * 2014-04-02 2017-02-15 华进半导体封装先导技术研发中心有限公司 Self-alignment technology for leak holes and dielectric layer on back of TSV and TSV
US9123738B1 (en) * 2014-05-16 2015-09-01 Xilinx, Inc. Transmission line via structure
KR102327422B1 (en) * 2014-07-08 2021-11-17 인텔 코포레이션 Through-body via liner deposition
KR20160025449A (en) * 2014-08-27 2016-03-08 제이에스알 가부시끼가이샤 Method for forming three-dimensional wiring, circuit device having three-dimensional wiring, and composition for forming metal film for three-dimensional wiring
CN104201165B (en) * 2014-09-15 2017-02-15 西安理工大学 Double-ring silicon through silicon via structure and manufacturing method thereof
US20160093530A1 (en) * 2014-09-29 2016-03-31 Innovative Micro Technology Method for forming through substrate vias
CN105590868B (en) * 2014-10-20 2018-09-25 中芯国际集成电路制造(上海)有限公司 A kind of semiconductor devices and preparation method thereof, electronic device
US9443799B2 (en) 2014-12-16 2016-09-13 International Business Machines Corporation Interposer with lattice construction and embedded conductive metal structures
US9299686B1 (en) * 2015-01-16 2016-03-29 International Business Machines Corporation Implementing integrated circuit chip attach in three dimensional stack using vapor deposited solder Cu pillars
US9401323B1 (en) 2015-04-03 2016-07-26 International Business Machines Corporation Protected through semiconductor via (TSV)
KR101644266B1 (en) * 2015-04-08 2016-07-29 주식회사 스탠딩에그 Method of manufacturing cap substrate, method of manufacturing mems device using the same, and mems device
US9812359B2 (en) 2015-06-08 2017-11-07 Globalfoundries Inc. Thru-silicon-via structures
KR102444235B1 (en) * 2015-08-13 2022-09-16 삼성전자주식회사 MRAM(Magnetic Random Access Memory) device and MRAM package comprising magnetic shielding layer and methods for the MRAM device and the MRAM package
KR20180058757A (en) * 2015-09-23 2018-06-01 난양 테크놀러지컬 유니버시티 Semiconductor device and semiconductor device forming method
CN105280617A (en) * 2015-10-15 2016-01-27 西安电子科技大学 Heavily doped silicon shielding silicon through hole structure and manufacturing method thereof
US9806025B2 (en) * 2015-12-29 2017-10-31 Globalfoundries Inc. SOI wafers with buried dielectric layers to prevent Cu diffusion
US9807867B2 (en) 2016-02-04 2017-10-31 Taiwan Semiconductor Manufacturing Co., Ltd. Interconnect structure and method of manufacturing the same
US9929085B2 (en) 2016-06-02 2018-03-27 Globalfoundries Inc. Integrated circuit structure having deep trench capacitor and through-silicon via and method of forming same
US9892970B2 (en) 2016-06-02 2018-02-13 Globalfoundries Inc. Integrated circuit structure having deep trench capacitor and through-silicon via and method of forming same
US10236208B2 (en) 2016-06-16 2019-03-19 Advanced Semiconductor Engineering, Inc. Semiconductor package structure and method of manufacturing the same
US9887195B1 (en) * 2016-10-19 2018-02-06 Raytheon Company Coaxial connector feed-through for multi-level interconnected semiconductor wafers
US10211137B2 (en) * 2017-06-08 2019-02-19 Advanced Semiconductor Engineering, Inc. Semiconductor device package
CN109285825B (en) * 2017-07-21 2021-02-05 联华电子股份有限公司 Chip stacking structure and manufacturing method of tube core stacking structure
US10923416B2 (en) * 2017-08-30 2021-02-16 Taiwan Semiconductor Manufacturing Co., Ltd. Interconnect structure with insulation layer and method of forming the same
US10658280B2 (en) * 2017-12-29 2020-05-19 Advanced Semiconductor Engineering, Inc. Electrical device including a through-silicon via structure
US10319629B1 (en) 2018-05-08 2019-06-11 International Business Machines Corporation Skip via for metal interconnects
CN108964627B (en) * 2018-06-06 2022-03-15 杭州电子科技大学 RC passive equalizer structure for shielding differential silicon through hole and design method thereof
US10707151B2 (en) * 2018-11-20 2020-07-07 Nanya Technology Corporation Through silicon via structure and method for manufacturing the same
KR102321330B1 (en) 2019-05-31 2021-11-04 한국전자기술연구원 Half coaxial transmission line, semiconductor package including the same, and manufacturing method thereof
US11158781B2 (en) 2019-11-27 2021-10-26 International Business Machines Corporation Permanent wafer handlers with through silicon vias for thermalization and qubit modification
CN111739870A (en) * 2020-07-10 2020-10-02 电子科技大学 High polymer buffer layer copper coaxial TGV, adapter plate and preparation method thereof
US11792918B2 (en) 2021-01-28 2023-10-17 Unimicron Technology Corp. Co-axial via structure
US20220240375A1 (en) * 2021-01-28 2022-07-28 Unimicron Technology Corp. Co-axial via structure and manufacturing method of the same
US20220407203A1 (en) * 2021-06-17 2022-12-22 Intel Corporation Coaxial structure in a glass substrate
CN114566478B (en) * 2022-04-28 2022-08-05 武汉大学 Coaxial double-ring TSV structure with low thermal stress and high electrical property and preparation method
CN114724967A (en) * 2022-06-08 2022-07-08 江苏芯德半导体科技有限公司 Packaging method of heterogeneous chip packaging structure with TSV

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6410431B2 (en) * 1998-04-07 2002-06-25 International Business Machines Corporation Through-chip conductors for low inductance chip-to-chip integration and off-chip connections
US20050121768A1 (en) * 2003-12-05 2005-06-09 International Business Machines Corporation Silicon chip carrier with conductive through-vias and method for fabricating same
US20060278992A1 (en) * 2005-06-14 2006-12-14 John Trezza Post & penetration interconnection
US7538033B2 (en) * 2005-06-14 2009-05-26 John Trezza Post-attachment chip-to-chip connection
US7564115B2 (en) * 2007-05-16 2009-07-21 Taiwan Semiconductor Manufacturing Company, Ltd. Tapered through-silicon via structure
US20110049717A1 (en) * 2009-09-03 2011-03-03 Texas Instruments Incorporated Integrated circuits having tsvs including metal gettering dielectric liners
US8242604B2 (en) * 2009-10-28 2012-08-14 International Business Machines Corporation Coaxial through-silicon via

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5115090A (en) * 1990-03-30 1992-05-19 Sachdev Krishna G Viscosity stable, essentially gel-free polyamic acid compositions
JP4023076B2 (en) * 2000-07-27 2007-12-19 富士通株式会社 Front and back conductive substrate and manufacturing method thereof
JP2006019455A (en) * 2004-06-30 2006-01-19 Nec Electronics Corp Semiconductor device and manufacturing method thereof
US20070042563A1 (en) * 2005-08-19 2007-02-22 Honeywell International Inc. Single crystal based through the wafer connections technical field
KR100800161B1 (en) * 2006-09-30 2008-02-01 주식회사 하이닉스반도체 Method for forming through silicon via
KR100871382B1 (en) * 2007-06-26 2008-12-02 주식회사 하이닉스반도체 Through silicon via stack package and method for manufacturing of the same
US7615710B2 (en) * 2007-08-01 2009-11-10 Adc Telecommunications, Inc. Hinge for cable trough cover
US7902069B2 (en) * 2007-08-02 2011-03-08 International Business Machines Corporation Small area, robust silicon via structure and process
US7821107B2 (en) * 2008-04-22 2010-10-26 Micron Technology, Inc. Die stacking with an annular via having a recessed socket
US7772081B2 (en) * 2008-09-17 2010-08-10 Stats Chippac, Ltd. Semiconductor device and method of forming high-frequency circuit structure and method thereof
US8053902B2 (en) * 2008-12-02 2011-11-08 Taiwan Semiconductor Manufacturing Company, Ltd. Isolation structure for protecting dielectric layers from degradation
US7839163B2 (en) * 2009-01-22 2010-11-23 International Business Machines Corporation Programmable through silicon via
US8067308B2 (en) * 2009-06-08 2011-11-29 Stats Chippac, Ltd. Semiconductor device and method of forming an interconnect structure with TSV using encapsulant for structural support
US8294240B2 (en) * 2009-06-08 2012-10-23 Qualcomm Incorporated Through silicon via with embedded decoupling capacitor
KR20110050957A (en) * 2009-11-09 2011-05-17 삼성전자주식회사 Through via contact in semiconductor device and method of forming the same
US8405201B2 (en) * 2009-11-09 2013-03-26 Taiwan Semiconductor Manufacturing Company, Ltd. Through-silicon via structure
KR20110055973A (en) * 2009-11-20 2011-05-26 주식회사 하이닉스반도체 Semiconductor chip module and semiconductor package including the same
US8276002B2 (en) * 2009-11-23 2012-09-25 International Business Machines Corporation Power delivery in a heterogeneous 3-D stacked apparatus

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6410431B2 (en) * 1998-04-07 2002-06-25 International Business Machines Corporation Through-chip conductors for low inductance chip-to-chip integration and off-chip connections
US20050121768A1 (en) * 2003-12-05 2005-06-09 International Business Machines Corporation Silicon chip carrier with conductive through-vias and method for fabricating same
US20060278992A1 (en) * 2005-06-14 2006-12-14 John Trezza Post & penetration interconnection
US7538033B2 (en) * 2005-06-14 2009-05-26 John Trezza Post-attachment chip-to-chip connection
US8067312B2 (en) * 2005-06-14 2011-11-29 Cufer Asset Ltd. L.L.C. Coaxial through chip connection
US7564115B2 (en) * 2007-05-16 2009-07-21 Taiwan Semiconductor Manufacturing Company, Ltd. Tapered through-silicon via structure
US20110049717A1 (en) * 2009-09-03 2011-03-03 Texas Instruments Incorporated Integrated circuits having tsvs including metal gettering dielectric liners
US8242604B2 (en) * 2009-10-28 2012-08-14 International Business Machines Corporation Coaxial through-silicon via

Cited By (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20130330925A1 (en) * 2012-06-07 2013-12-12 Samsung Electronics Co., Ltd. Methods of treating a device-substrate and support-substrates used therein
US8940631B1 (en) * 2013-03-15 2015-01-27 Maxim Integrated Products, Inc. Methods of forming coaxial feedthroughs for 3D integrated circuits
US9184113B1 (en) 2013-03-15 2015-11-10 Maxim Integrated Products, Inc. Methods of forming coaxial feedthroughs for 3D integrated circuits
FR3007197A1 (en) * 2013-06-18 2014-12-19 St Microelectronics Crolles 2 METHOD OF MAKING A THROUGH ELECTRICAL CONNECTION AND A CAPACITOR CROSSING IN A SUBSTRATE, AND CORRESPONDING DEVICE
EP2816624A1 (en) * 2013-06-18 2014-12-24 STMicroelectronics (Crolles 2) SAS Method for producing a through electrical connection and a through capacitor in a substrate, and corresponding device
US9224796B2 (en) 2013-06-18 2015-12-29 Stmicroelectronics (Crolles 2) Sas Process for producing a through-silicon via and a through-silicon capacitor in a substrate, and corresponding device
KR20150125272A (en) * 2014-04-30 2015-11-09 전자부품연구원 Coaxial through silicon via structure and manufacturing method thereof
KR101582612B1 (en) 2014-04-30 2016-01-05 전자부품연구원 Coaxial through silicon via structure and manufacturing method thereof
US11574230B1 (en) * 2015-04-27 2023-02-07 Rigetti & Co, Llc Microwave integrated quantum circuits with vias and methods for making the same
US10276483B2 (en) 2015-08-31 2019-04-30 Intel Corporation Coaxial vias
WO2017039631A1 (en) * 2015-08-31 2017-03-09 Intel Corporation Coaxial vias
US11362018B2 (en) 2016-03-07 2022-06-14 Micron Technology, Inc. Low capacitance through substrate via structures
JP2019507960A (en) * 2016-03-07 2019-03-22 マイクロン テクノロジー,インク. Low capacitance through substrate via structure
US20170256490A1 (en) * 2016-03-07 2017-09-07 Micron Technology, Inc. Low capacitance through substrate via structures
US10490483B2 (en) * 2016-03-07 2019-11-26 Micron Technology, Inc. Low capacitance through substrate via structures
US11770982B1 (en) 2017-06-19 2023-09-26 Rigetti & Co, Llc Microwave integrated quantum circuits with cap wafers and their methods of manufacture
CN107644838A (en) * 2017-08-31 2018-01-30 长江存储科技有限责任公司 Wafer three-dimensional integration lead technique and its structure for three-dimensional storage
US10607887B2 (en) 2017-08-31 2020-03-31 Yangtze Memory Technologies Co., Ltd. Method for forming three-dimensional integrated wiring structure and semiconductor structure thereof
US10651087B2 (en) 2017-08-31 2020-05-12 Yangtze Memory Technologies Co., Ltd. Method for forming three-dimensional integrated wiring structure and semiconductor structure thereof
US11056387B2 (en) 2017-08-31 2021-07-06 Yangtze Memory Technologies Co., Ltd. Method for forming three-dimensional integrated wiring structure and semiconductor structure thereof
WO2019099989A1 (en) * 2017-11-17 2019-05-23 Texas Instruments Incorporated Electronic substrate having differential coaxial vias
US11160163B2 (en) 2017-11-17 2021-10-26 Texas Instruments Incorporated Electronic substrate having differential coaxial vias
US11800636B2 (en) 2017-11-17 2023-10-24 Texas Instruments Incorporated Electronic substrate having differential coaxial vias
US11304298B2 (en) * 2020-09-02 2022-04-12 Timothy Leigh LeClair Coaxial thru-via conductor configurations in electronic packaging substrates

Also Published As

Publication number Publication date
WO2011056374A2 (en) 2011-05-12
WO2011056374A3 (en) 2011-07-28
US20110095435A1 (en) 2011-04-28
DE112010004204B4 (en) 2019-04-04
TW201126684A (en) 2011-08-01
TWI487081B (en) 2015-06-01
DE112010004204T5 (en) 2012-08-30
GB201206104D0 (en) 2012-05-16
GB2487154A (en) 2012-07-11
CN102598245B (en) 2014-12-10
US8242604B2 (en) 2012-08-14
CN102598245A (en) 2012-07-18
GB2487154B (en) 2014-02-05
US8394715B2 (en) 2013-03-12

Similar Documents

Publication Publication Date Title
US8394715B2 (en) Method of fabricating coaxial through-silicon via
US11398405B2 (en) Method and apparatus for back end of line semiconductor device processing
KR101137624B1 (en) via structure and via etching process of forming the same
CN101789417B (en) Through-silicon via sidewall isolation structure
JP5274004B2 (en) Method for manufacturing a conductive via structure in a semiconductor substrate
US8841773B2 (en) Multi-layer interconnect structure for stacked dies
US9196670B2 (en) Through substrate features in semiconductor substrates
US7786584B2 (en) Through substrate via semiconductor components
US8501587B2 (en) Stacked integrated chips and methods of fabrication thereof
JP4439976B2 (en) Semiconductor device and manufacturing method thereof
CN101752336B (en) Semiconductor device and manufacturing method thereof
US8709936B2 (en) Method and structure of forming backside through silicon via connections
CN102867777B (en) Forming grounded through-silicon vias in a semiconductor substrate
JP2014517547A (en) Integrated circuit structure, integrated circuit, and method of forming a robust TSV structure
CN108511386B (en) Sectional guard ring and chip edge seal
TW201909362A (en) Contact scheme for landing on different contact area levels
US20210111102A1 (en) Self-aligned contact openings for backside through substrate vias
US11315904B2 (en) Semiconductor assembly and method of manufacturing the same
CN114883296A (en) Semiconductor structure and forming method thereof

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8