US20130175683A1 - Semiconductor Device And Bump Formation Process - Google Patents

Semiconductor Device And Bump Formation Process Download PDF

Info

Publication number
US20130175683A1
US20130175683A1 US13/787,670 US201313787670A US2013175683A1 US 20130175683 A1 US20130175683 A1 US 20130175683A1 US 201313787670 A US201313787670 A US 201313787670A US 2013175683 A1 US2013175683 A1 US 2013175683A1
Authority
US
United States
Prior art keywords
metal cap
cap layer
solder
layer
bump
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US13/787,670
Other versions
US9455183B2 (en
Inventor
Yi-Li Hsiao
Chen-Hua Yu
Shin-puu Jeng
Chih-Hang Tung
Cheng-Chang Wei
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US13/787,670 priority Critical patent/US9455183B2/en
Publication of US20130175683A1 publication Critical patent/US20130175683A1/en
Priority to US15/269,212 priority patent/US9960134B2/en
Application granted granted Critical
Publication of US9455183B2 publication Critical patent/US9455183B2/en
Priority to US15/966,934 priority patent/US10522491B2/en
Priority to US16/722,357 priority patent/US11348889B2/en
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/34Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies not provided for in groups H01L21/0405, H01L21/0445, H01L21/06, H01L21/16 and H01L21/18 with or without impurities, e.g. doping materials
    • H01L21/44Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/38 - H01L21/428
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76885By forming conductive members before deposition of protective insulating material, e.g. pillars, studs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/0347Manufacturing methods using a lift-off mask
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/036Manufacturing methods by patterning a pre-deposited material
    • H01L2224/0361Physical or chemical etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/039Methods of manufacturing bonding areas involving a specific sequence of method steps
    • H01L2224/03912Methods of manufacturing bonding areas involving a specific sequence of method steps the bump being used as a mask for patterning the bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/1012Auxiliary members for bump connectors, e.g. spacers
    • H01L2224/10122Auxiliary members for bump connectors, e.g. spacers being formed on the semiconductor or solid-state body to be connected
    • H01L2224/10125Reinforcing structures
    • H01L2224/10126Bump collar
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/1012Auxiliary members for bump connectors, e.g. spacers
    • H01L2224/10122Auxiliary members for bump connectors, e.g. spacers being formed on the semiconductor or solid-state body to be connected
    • H01L2224/10145Flow barriers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/1147Manufacturing methods using a lift-off mask
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/118Post-treatment of the bump connector
    • H01L2224/1182Applying permanent coating, e.g. in-situ coating
    • H01L2224/11823Immersion coating, e.g. in a solder bath
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/118Post-treatment of the bump connector
    • H01L2224/1182Applying permanent coating, e.g. in-situ coating
    • H01L2224/11825Plating, e.g. electroplating, electroless plating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/118Post-treatment of the bump connector
    • H01L2224/11848Thermal treatments, e.g. annealing, controlled cooling
    • H01L2224/11849Reflowing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1301Shape
    • H01L2224/13016Shape in side view
    • H01L2224/13018Shape in side view comprising protrusions or indentations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/1354Coating
    • H01L2224/1356Disposition
    • H01L2224/13562On the entire exposed surface of the core
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/1354Coating
    • H01L2224/1356Disposition
    • H01L2224/13563Only on parts of the surface of the core, i.e. partial coating
    • H01L2224/13565Only outside the bonding interface of the bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/80001Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
    • H01L2224/808Bonding techniques
    • H01L2224/80801Soldering or alloying
    • H01L2224/80815Reflow soldering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • H01L2224/81815Reflow soldering
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01322Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1305Bipolar Junction Transistor [BJT]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • H01L2924/13091Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits

Definitions

  • This disclosure relates to semiconductor devices, and more particularly, to the fabrication of bump structures in semiconductor devices.
  • Modern integrated circuits are made up of literally millions of active and/or passive devices such as transistors and capacitors. These devices are initially isolated from each other, but are later interconnected together to form functional circuits.
  • Typical interconnect structures include lateral interconnections, such as metal lines (wirings), and vertical interconnections, such as vias and contacts. Interconnections are increasingly determining the limits of performance and the density of modern integrated circuits.
  • bond pads are formed and exposed on the surface of the respective chip. Electrical connections are made through bond pads to connect the chip to a package substrate or another die. Bond pads can be used for wire bonding or flip-chip bonding.
  • interconnect structures are formed on metallization layers, followed by the formation of under-bump metallurgy (UBM) and solder balls.
  • UBM under-bump metallurgy
  • Flip-chip packaging utilizes bumps to establish electrical contact between a chip's I/O pads and the substrate or lead frame of the package. Structurally, a bump actually contains the bump itself and a so-called under bump metallurgy (UBM) located between the bump and an I/O pad.
  • UBM under bump metallurgy
  • An UBM generally contains an adhesion layer, a barrier layer and a wetting layer, arranged in that order, on the I/O pad.
  • the bumps themselves, based on the material used, are classified as solder bumps, gold bumps, copper pillar bumps and bumps with mixed metals.
  • solder alloy a material used for the solder alloy is so-called Sn—Pb eutectic solder of Sn-38 mass % Pb.
  • solder (Pb) free packaging and lead-free device connector technology This trend increasingly results in the use of lead free solder bumps and lead free solder balls to form connections with integrated circuits and packages.
  • lead free solder is safer for the environment, safer for workers in the industry and safer for consumers than lead based solder bumps or solder balls.
  • the quality and reliability of the solder bumps has not always been as great as desired. For finer pitches and larger interconnect densities, the risk of shorts occurring between solder bumps during fabrication and flip-chip assembly is high.
  • FIGS. 1A-1G are cross-sectional views of a portion of a semiconductor device at various stages in a bump formation process in accordance with an embodiment
  • FIGS. 2A-2C are cross-sectional views of a portion of a semiconductor device at various stages in a bump formation process in accordance with an embodiment
  • FIGS. 3A-3D are cross-sectional views of a portion of a semiconductor device at various stages in a bump formation process in accordance with an embodiment
  • FIGS. 4A-4E are cross-sectional views of a portion of a semiconductor device at various stages in a bump formation process in accordance with an embodiment.
  • This disclosure provides bump formation processes used in semiconductor devices applied to flip-chip assembly, wafer-level chip scale package (WLCSP), three-dimensional integrated circuit (3D-IC) stack, and/or any advanced package technology fields.
  • Embodiments described herein relate to methods of forming solder bumps for use with semiconductor devices.
  • numerous specific details are set forth to provide a thorough understanding of the disclosure. However, one having an ordinary skill in the art will recognize that the disclosure can be practiced without these specific details. In some instances, well-known structures and processes have not been described in detail to avoid unnecessarily obscuring the disclosure.
  • Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment.
  • FIGS. 1A-1G are cross-sectional views of a portion of a semiconductor device at various stages in a bump formation process in accordance with an exemplary embodiment.
  • an exemplary semiconductor substrate 10 used for bump fabrication is employed in a semiconductor device fabrication, and integrated circuits may be formed therein and/or thereupon.
  • the semiconductor substrate 10 is defined to mean any construction comprising semiconductor materials, including, but is not limited to, bulk silicon, a semiconductor wafer, a silicon-on-insulator (SOI) substrate, or a silicon germanium substrate. Other semiconductor materials including group III, group IV, and group V elements may also be used.
  • the substrate 10 may further comprise a plurality of isolation features (not shown), such as shallow trench isolation (STI) features or local oxidation of silicon (LOCOS) features. The isolation features may define and isolate the various microelectronic elements (not shown).
  • STI shallow trench isolation
  • LOC local oxidation of silicon
  • Examples of the various microelectronic elements that may be formed in the substrate 10 include transistors (e.g., metal oxide semiconductor field effect transistors (MOSFET), complementary metal oxide semiconductor (CMOS) transistors, bipolar junction transistors (BJT), high voltage transistors, high frequency transistors, p-channel and/or n-channel field effect transistors (PFETs/NFETs), etc.), resistors, diodes, capacitors, inductors, fuses, or other suitable elements.
  • transistors e.g., metal oxide semiconductor field effect transistors (MOSFET), complementary metal oxide semiconductor (CMOS) transistors, bipolar junction transistors (BJT), high voltage transistors, high frequency transistors, p-channel and/or n-channel field effect transistors (PFETs/NFETs), etc.
  • PFETs/NFETs p-channel and/or n-channel field effect transistors
  • the microelectronic elements are interconnected to form the integrated circuit device, such as a logic device, memory device (e.g., static random access memory or SRAM), radio frequency (RF) device, input/output (I/O) device, system-on-chip (SoC) device, combinations thereof, or other suitable types of devices.
  • a logic device e.g., static random access memory or SRAM
  • RF radio frequency
  • I/O input/output
  • SoC system-on-chip
  • the substrate 10 further includes inter-layer dielectric layers and a metallization structure overlying the integrated circuits.
  • the inter-layer dielectric layers in the metallization structure include low-k dielectric materials, un-doped silicate glass (USG), silicon nitride, silicon oxynitride, or other commonly used materials.
  • the dielectric constants (k value) of the low-k dielectric materials may be less than about 3.9, or less than about 2.8.
  • Metal lines in the metallization structure may be formed of copper or copper alloys. One skilled in the art will realize the formation details of the metallization layers.
  • FIG. 1A depicts a conductive region 12 and a passivation layer 14 formed on the substrate 10 .
  • the conductive region 12 is a metallization layer formed over the inter-layer dielectric layers.
  • the conductive region 12 is a portion of conductive routes and has an exposed surface treated by a planarization process, such as chemical mechanical polishing (CMP), if necessary.
  • CMP chemical mechanical polishing
  • Suitable materials for the conductive region 12 may include, but are not limited to, for example copper, aluminum, copper alloy, or other mobile conductive materials, although it may also be formed of, or include, other materials such as copper, silver, gold, nickel, tungsten, alloys thereof, and/or multi-layers thereof.
  • the conductive region 12 is a pad region 12 , which may be used in the bonding process to connect the integrated circuits in the respective chip to external features.
  • the passivation layer 14 is formed on the substrate 10 , overlying the pad region 12 . Using photolithography and etching processes, the passivation layer 14 is patterned to form an opening exposing a portion of the conductive region 12 .
  • the passivation layer 14 is formed of a non-organic material selected from un-doped silicate glass (USG), silicon nitride, silicon oxynitride, silicon oxide, and combinations thereof.
  • the passivation layer 14 is formed of a polymer layer, such as an epoxy, polyimide, benzocyclobutene (BCB), polybenzoxazole (PBO), and the like, although other relatively soft, often organic, dielectric materials can also be used.
  • a polymer layer such as an epoxy, polyimide, benzocyclobutene (BCB), polybenzoxazole (PBO), and the like, although other relatively soft, often organic, dielectric materials can also be used.
  • FIG. 1A also depicts the formation of an under-bump-metallurgy (UBM) layer 16 on the passivation layer 14 , electrically connected to the pad region 12 .
  • the UBM layer 16 is formed on the passivation layer 14 and the exposed portion of the conductive region 12 .
  • the UBM layer 16 includes a diffusion barrier layer and/or a seed layer.
  • the diffusion barrier layer also referred to as a glue layer, is formed to cover the sidewalls and the bottom of the opening of the passivation layer 14 .
  • the diffusion barrier layer may be formed of titanium, although it may also be formed of other materials such as titanium nitride, tantalum, tantalum nitride, or the like.
  • the formation methods include physical vapor deposition (PVD) or sputtering.
  • the seed layer may be a copper seed layer formed on the diffusion barrier layer using PVD or sputtering.
  • the seed layer may be formed of copper alloys that include silver, chromium, nickel, tin, gold, or combinations thereof.
  • the UBM layer 16 is a Cu/Ti layer.
  • the diffusion barrier layer may have a thickness about 1000-2000 Angstroms, and the seed layer may have a thickness equal to about 3000-7000 Angstroms, although their thicknesses may also be greater or smaller.
  • the dimensions recited throughout the description are merely examples, and will be scaled with the downscaling of integrated circuits.
  • FIG. 1A further depicts the formation a mask layer 18 provided on the UBM layer 16 and patterned with an opening 19 for example, by exposure, development or etching, so that a portion of the UBM layer 16 is exposed for bump formation.
  • the mask layer 18 may be a dry film or a photoresist film.
  • the mask layer 18 is a dry film, and may be formed of an organic material such as Ajinimoto buildup film (ABF).
  • the mask layer 18 is formed of a photo resist.
  • the thickness of the mask layer 18 may be greater than about 5 ⁇ m, or even between about 10 ⁇ m and about 120 ⁇ m.
  • solder material layer 22 is formed over the UBM layer 16 within the opening 19 of the mask layer 18 .
  • the solder material layer 22 is made of Sn, SnAg, Sn—Pb, SnAgCu (with Cu weight percentage less than 0.3%), SnAgZn, SnZn, SnBi—In, Sn—In, Sn—Au, SnPb, SnCu, SnZnIn, or SnAgSb, etc.
  • the solder material layer 22 is a lead-free solder material layer.
  • an optional metallization layer 20 is deposited in the opening 19 before the formation of the solder material layer 22 .
  • the optional metallization layer 20 has a thickness less than 10 um. In some embodiments, the optional metallization layer 20 has a thickness about 1 ⁇ 10 ⁇ m, for example about 4 ⁇ 8 ⁇ m, although the thickness may be greater or smaller.
  • the formation method of the metallization layer 20 may include electro plating methods.
  • the optional metallization layer 20 includes a copper layer, a copper alloy layer, a nickel layer, a nickel alloy layer, or combinations thereof.
  • the optional metallization layer 20 includes gold (Au), silver, palladium (Pd), indium (In), nickel-palladium-gold (NiPdAu), nickel-gold (NiAu) or other similar materials or alloy.
  • the mask layer 18 is removed as shown in FIG. 1C .
  • the mask layer 18 may be removed using an alkaline solution.
  • the mask layer 18 is formed of photoresist, it may be removed by a wet stripping process using acetone, n-methyl pyrrolidone (NMP), dimethyl sulfoxide (DMSO), aminoethoxy ethanol, and the like.
  • NMP n-methyl pyrrolidone
  • DMSO dimethyl sulfoxide
  • aminoethoxy ethanol aminoethoxy ethanol
  • the thickness of the solder pillar 22 a is greater than 40 um.
  • the thickness of the solder pillar 22 a is about 40 ⁇ 70 ⁇ m, although the thickness may be greater or smaller.
  • uncovered portions of the UBM layer 16 are removed to expose the underlying passivation layer 14 by etching methods, such as wet etching, dry etching or the like.
  • FIG. 1E depicts a thermal reflow process performed on the solder pillar 22 a , forming a ball-shaped solder bump 22 b .
  • an intermetallic compound (IMC) layer may be formed between the solder bump 22 b and the optional metallization layer 20 .
  • the optional metallization layer 20 may be consumed during the IMC formation.
  • a metal cap layer 24 is formed on at least an exposed potion of the solder bump 22 b .
  • the metal cap layer 24 is formed on the entire surface of the solder bump 22 b .
  • the metal cap layer 24 extends to cover the surface of the optional metallization layer 20 and the UBM layer 16 .
  • the metal cap layer 24 is a metal material layer with a melting temperature greater than the melting temperature of the solder material layer 22 .
  • the metal cap layer 24 is formed of copper, nickel (Ni), gold (Au), silver (Ag), palladium (Pd), indium (In), nickel-palladium-gold (NiPdAu), nickel-gold (NiAu), other similar materials, or alloy.
  • the metal cap layer 24 may further include many other conductive materials used in semiconductor packaging such as indium (In), platinum (Pt), cobalt (Co), vanadium (V), and their alloys.
  • the metal cap layer 24 has a thickness about 0.02 ⁇ m ⁇ 5 ⁇ m, although the thickness may be greater or smaller.
  • the metal cap layer 24 may be a single-layered structure or a multi-layered structure.
  • the metal cap layer 24 is deposited by electroless or immersion metal deposition process, for example an ENEPIG structure (a stack of an electroless nickel (Ni)/electroless palladium (Pd)/immersion gold (Au) layers), an ENEP structure (a stack of an electroless nickel (Ni)/electroless palladium (Pd) layers), and EN layer (an electroless nickel (Ni) layer), an ENIG structure (a stack of an electroless nickel (Ni)/immersion gold (Au) layers), or combinations thereof.
  • ENEPIG structure a stack of an electroless nickel (Ni)/electroless palladium (Pd)/immersion gold (Au) layers
  • ENEP structure a stack of an electroless nickel (Ni)/electroless palladium (Pd) layers
  • EN layer an electroless nickel (Ni) layer
  • an ENIG structure a stack of an electroless nickel (Ni)/immersion gold (Au) layers
  • the bump structure 26 of the embodiments may be various sizes in diameter and may include so-called “micro-bumps”.
  • the bump structure may be 65-80 microns in diameter.
  • the pitch between bump structures may be less than 150 microns, such as 130-140 microns, and may in the future get even smaller.
  • the pitch may be 20-50 microns, and the diameter may be between 10-25 microns as well.
  • the resulting bump structure 26 has a portion that is covered with the metal cap layer 24 that is harder, and has a higher melting point, than the solder bump 22 b .
  • the metal cap layer 24 causes the solder bump 22 b to act as a spring or act like an air filled balloon when subsequently pushed against a substrate, that is, the bump structure 26 can resist deformation. In some ways, the metal cap layer 24 acts as a hard stop.
  • the bump structure 26 can maintain a more uniform stand off height in completed packages, and the shorting and bridging problems are reduced or eliminated.
  • FIG. 1G is a cross-sectional diagram depicting an embodiment of a package assembly with the bump structure 26 .
  • the substrate 10 may then be sawed and packaged onto a package substrate, or another die, with solder balls or Cu posts mounted on a pad on the package substrate or the other die.
  • the structure shown in FIG. 1F is attached to another substrate 100 .
  • the substrate 100 may be a package substrate, board (e.g., a print circuit board (PCB)), or other suitable substrate.
  • the connection structure 102 contacts the substrate 100 at various conductive attachment points, for example, a solder layer 106 on contact pads 104 and/or conductive traces.
  • the solder layer 106 may be a eutectic solder material including alloys of tin, lead, silver, copper, nickel, bismuth, or combinations thereof.
  • a joint-solder structure 108 is formed between the substrates 10 and 100 .
  • the substrate 10 , the joint-solder layer 108 a , and the other substrate 100 is referred to as a packaging assembly 200 , or in the present embodiment, a flip-chip assembly.
  • the metal cap layer 24 may react with the solder bump 22 b and/or the solder layer 106 , resulting in an intermetallic compound (IMC) within the joint-solder structure 108 a . Also, the metal elements in the metal cap layer 24 may diffuse into the solder bump 22 b and/or the solder layer 106 after thermal cycles. The metal cap layer 24 may be partially consumed during the IMC formation. It is discovered that the use of the metal cap layer 24 on the solder bump 22 b maintains a more uniform stand off height in completed packages, and improved reliability of the semiconductor device.
  • IMC intermetallic compound
  • FIGS. 2A ⁇ 2C are cross-sectional views of a portion of a semiconductor device at various stages in a bump formation process in accordance with embodiments. The explanation of the same or similar portions to the description in FIG. 1A to FIG. 1G will be omitted.
  • the resulting structure as shown in FIG. 1D proceeds to the formation of the metal cap layer 24 . That is, the metal cap layer 24 is formed on the solder pillar 22 a before performing a solder thermal reflow process. In one embodiment, the metal cap layer 24 is formed on the entire surface of the solder pillar 22 a by electroless or immersion metal deposition process. In some embodiments, the metal cap layer 24 extends to cover a portion of the optional metallization layer 20 and the UBM layer 16 . This completes a bump structure 28 a including the UBM layer 16 , the optional metallization layer 20 , the solder pillar 22 a and the metal cap layer 24 .
  • the metal cap layer 24 causes the solder pillar 22 a to act as a spring or act like an air filled balloon when subsequently pushed against a substrate.
  • the metal cap layer 24 acts as a hard stop to make the bump structure 28 a maintain a more uniform stand off height in completed packages. The shorting and bridging problems are therefore reduced or eliminated.
  • the bump structure 28 a proceeds to a solder thermal reflow process.
  • the solder pillar 22 a is thermally reflowed to shape the pillar into a rounded solder bump 22 c .
  • the solder bump 22 c includes a rounded corner in a cross-sectional view.
  • the metal elements in the metal cap layer 24 may diffuse into the solder bump 22 c after thermal cycles. This completes another bump structure 28 b including the UBM layer 16 , the optional metallization layer 20 , the rounded solder bump 22 c and the metal cap layer 24 .
  • the metal cap layer 24 causes the solder bump 22 c to act as a spring or act like an air filled balloon when subsequently pushed against a substrate.
  • the metal cap layer 24 acts as a hard stop to make the bump structure 28 b maintain a more uniform stand off height in completed packages. The shorting and bridging problems are therefore reduced or eliminated.
  • FIG. 2C is a cross-sectional diagram depicting an embodiment of a package assembly with the bump structure 28 b .
  • the substrate 10 may then be sawed and packaged to another substrate 100 through the connection structure 102 including a solder layer 106 on contact pads 104 and/or conductive traces.
  • a joint-solder structure 108 b is formed between the substrates 10 and 100 .
  • the substrate 10 , the joint-solder layer 108 b , and the other substrate 100 is referred to as a packaging assembly 300 .
  • the solder pillar 22 a is thermally reflowed to shape the pillar into a rounded solder bump 22 c during the coupling process, and thereby the bump structure 28 becomes the bump structure 28 b in the packaging assembly 300 .
  • the metal elements in the metal cap layer 24 may diffuse into the solder bump 22 c and/or the solder layer 106 after thermal cycles. It is discovered that the use of the metal cap layer 24 of the bump structure 28 a or 28 b maintains a more uniform stand off height in completed packages, and improved reliability of the semiconductor device.
  • FIGS. 3A ⁇ 3D are cross-sectional views of a portion of a semiconductor device at various stages in a bump formation process in accordance with an embodiment. The explanation of the same or similar portions to the description in FIG. 1A to FIG. 1G will be omitted.
  • the resulting structure as shown in FIG. 1C proceeds to the formation of the metal cap layer 24 . That is, the metal cap layer 24 is formed on the solder pillar 22 a and the uncovered portions of the UBM layer 16 before performing an UBM etching process. In one embodiment, the metal cap layer 24 is formed on the entire surface of the solder pillar 22 a by electro plating, electroless plating, or chemical vapor deposition (CVD) methods.
  • CVD chemical vapor deposition
  • an etching process such as wet etching, dry etching or the like, is performed in order to remove the UBM layer 16 outside the solder pillar 22 a till the passivation layer 14 is exposed.
  • the metal cap layer 24 and the UBM layer 16 outside the solder pillar 22 a are removed in the etching process, and a portion of the metal cap layer 24 on the surface of the solder pillar 22 a is also removed.
  • a portion of the metal cap layer 24 on the top of the solder pillar 22 a is removed to expose the top surface 22 t of the solder pillar 22 a .
  • a portion of the metal cap layer 24 adjacent to the upper sidewall of the solder pillar 22 a is removed to expose the upper sidewall surface 22 su of the solder pillar 22 a .
  • the metal cap layer 24 remains on the lower sidewall surface 22 s L of the solder pillar 22 a.
  • FIG. 3C depicts a thermal reflow process performed on the solder pillar 22 a , forming a surface-rounded solder bump 22 d .
  • the metal elements of the metal cap layer 24 may diffuse into the solder bump 22 d , and an intermetallic compound (IMC) layer may be formed between the solder bump 22 d and the metal cap layer 24 .
  • IMC intermetallic compound
  • the metal cap layer 24 remains on the lower sidewall surface 22 s L of the solder bump 22 d .
  • the metal cap layer 24 causes the solder bump 22 d to act as a spring or act like an air filled balloon when subsequently pushed against a substrate.
  • the metal cap layer 24 acts as a hard stop to make the bump structure 28 a maintain a more uniform stand off height in completed packages. The shorting and bridging problems are therefore reduced or eliminated.
  • FIG. 3D is a cross-sectional diagram depicting an embodiment of a package assembly with the bump structure 30 .
  • the substrate 10 may then be sawed and packaged to another substrate 100 through the connection structure 102 including a solder layer 106 on contact pads 104 and/or conductive traces.
  • a joint-solder structure 108 c is formed between the substrates 10 and 100 .
  • the substrate 10 , the joint-solder layer 108 c , and the other substrate 100 is referred to as a packaging assembly 400 . It is discovered that the use of the metal cap layer 24 of the bump structure 30 maintains a more uniform stand off height in completed packages, and improved reliability of the semiconductor device.
  • FIGS. 4A ⁇ 4E are cross-sectional views of a portion of a semiconductor device at various stages in a bump formation process in accordance with an embodiment. The explanation of the same or similar portions to the description in FIG. 1A to FIG. 1G will be omitted.
  • the mask layer 18 is partially removed to expose a portion of the solder pillar 22 a , and a portion of the mask layer 18 remains at the lower portions of the solder pillar 22 a .
  • the top surface 22 t is exposed, and an upper portion of the sidewall surface 22 s 1 is exposed. For example, more than 50% (e.g., about 70% ⁇ 80%) of the sidewall surface is exposed at this step.
  • a metal cap layer 24 is formed on the exposed surface of the solder pillar 22 a by electro plating or electroless plating methods, followed by removing the remaining portion of the mask layer 18 . That is, the metal cap layer 24 is formed on the uncovered surface of the solder pillar 22 a , including the top surface 22 t and the upper portion of the sidewall surface 22 s 1 . After completely removing the mask layer 18 , the lower portion of the sidewall surface 22 s 2 and the UBM layer 16 are exposed.
  • an etching process such as wet etching, dry etching or the like, is performed in order to remove the UBM layer 16 outside the solder pillar 22 a till the passivation layer 14 is exposed.
  • a portion of the metal cap layer 24 on the surface of the solder pillar 22 a is also removed during the UBM etching step.
  • a portion of the metal cap layer 24 on the top of the solder pillar 22 a is removed to expose the top surface 22 t .
  • a portion of the metal cap layer 24 on to the top of the upper portion sidewall of the solder pillar 22 a is removed to expose the top sidewall surface 22 s 1t .
  • the metal cap layer 24 remains on the middle sidewall surface 22 sm of the solder pillar 22 a.
  • FIG. 4D depicts a thermal reflow process performed on the solder pillar 22 a , forming an ovoid-shaped solder bump 22 e .
  • the bump shape is laterally spread at the bottom portion 22 e 1 that is outside the metal cap layer 24 .
  • the bottom portion 22 e 1 provides several advantages, e.g., providing an additional stress relief feature, further promoting adhesion of the solder bump with the underlying materials, as well as providing a mechanical stress relief.
  • the metal elements of the metal cap layer 24 may diffuse into the solder bump 22 e , and an intermetallic compound (IMC) layer may be formed between the solder bump 22 e and the metal cap layer 24 .
  • IMC intermetallic compound
  • the metal cap layer 24 causes the solder bump 22 e to act as a spring or act like an air filled balloon when subsequently pushed against a substrate.
  • the metal cap layer 24 acts as a hard stop to make the bump structure 28 a maintain a more uniform stand off height in completed packages. The shorting and bridging problems are therefore reduced or eliminated.
  • FIG. 4E is a cross-sectional diagram depicting an embodiment of a package assembly with the bump structure 32 .
  • the substrate 10 may then be sawed and packaged to another substrate 100 through the connection structure 102 including a solder layer 106 on contact pads 104 and/or conductive traces.
  • a joint-solder structure 108 d is formed between the substrates 10 and 100 .
  • the substrate 10 , the joint-solder layer 108 d , and the other substrate 100 is referred to as a packaging assembly 500 . It is discovered that the use of the metal cap layer 24 of the bump structure 32 maintains a more uniform stand off height in completed packages, and improved reliability of the semiconductor device.

Abstract

A semiconductor device includes a solder bump overlying and electrically connected to a pad region, and a metal cap layer formed on at least a portion of the solder bump. The metal cap layer has a melting temperature greater than the melting temperature of the solder bump.

Description

  • This application is a divisional of U.S. patent application Ser. No. 12/883,950 filed on Sep. 16, 2010, entitled “Semiconductor Device and Bump Formation Process,” which application further claims the benefit of U.S. Provisional Application No. 61/301,456 filed on Feb. 4, 2010, entitled “Fine Pitch Solder Bumps and Process For Making Same,” which applications are hereby incorporated herein by reference.
  • TECHNICAL FIELD
  • This disclosure relates to semiconductor devices, and more particularly, to the fabrication of bump structures in semiconductor devices.
  • BACKGROUND
  • Modern integrated circuits are made up of literally millions of active and/or passive devices such as transistors and capacitors. These devices are initially isolated from each other, but are later interconnected together to form functional circuits. Typical interconnect structures include lateral interconnections, such as metal lines (wirings), and vertical interconnections, such as vias and contacts. Interconnections are increasingly determining the limits of performance and the density of modern integrated circuits. On top of the interconnect structures, bond pads are formed and exposed on the surface of the respective chip. Electrical connections are made through bond pads to connect the chip to a package substrate or another die. Bond pads can be used for wire bonding or flip-chip bonding. In a typical bumping process, interconnect structures are formed on metallization layers, followed by the formation of under-bump metallurgy (UBM) and solder balls. Flip-chip packaging utilizes bumps to establish electrical contact between a chip's I/O pads and the substrate or lead frame of the package. Structurally, a bump actually contains the bump itself and a so-called under bump metallurgy (UBM) located between the bump and an I/O pad. An UBM generally contains an adhesion layer, a barrier layer and a wetting layer, arranged in that order, on the I/O pad. The bumps themselves, based on the material used, are classified as solder bumps, gold bumps, copper pillar bumps and bumps with mixed metals.
  • Usually, a material used for the solder alloy is so-called Sn—Pb eutectic solder of Sn-38 mass % Pb. Recently the semiconductor industry has been moving to “lead (Pb) free” packaging and lead-free device connector technology. This trend increasingly results in the use of lead free solder bumps and lead free solder balls to form connections with integrated circuits and packages. The use of lead free solder is safer for the environment, safer for workers in the industry and safer for consumers than lead based solder bumps or solder balls. However, the quality and reliability of the solder bumps has not always been as great as desired. For finer pitches and larger interconnect densities, the risk of shorts occurring between solder bumps during fabrication and flip-chip assembly is high.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1A-1G are cross-sectional views of a portion of a semiconductor device at various stages in a bump formation process in accordance with an embodiment;
  • FIGS. 2A-2C are cross-sectional views of a portion of a semiconductor device at various stages in a bump formation process in accordance with an embodiment;
  • FIGS. 3A-3D are cross-sectional views of a portion of a semiconductor device at various stages in a bump formation process in accordance with an embodiment; and
  • FIGS. 4A-4E are cross-sectional views of a portion of a semiconductor device at various stages in a bump formation process in accordance with an embodiment.
  • DETAILED DESCRIPTION
  • This disclosure provides bump formation processes used in semiconductor devices applied to flip-chip assembly, wafer-level chip scale package (WLCSP), three-dimensional integrated circuit (3D-IC) stack, and/or any advanced package technology fields. Embodiments described herein relate to methods of forming solder bumps for use with semiconductor devices. In the following description, numerous specific details are set forth to provide a thorough understanding of the disclosure. However, one having an ordinary skill in the art will recognize that the disclosure can be practiced without these specific details. In some instances, well-known structures and processes have not been described in detail to avoid unnecessarily obscuring the disclosure. Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment. Thus, the appearances of the phrases “in one embodiment” or “in an embodiment” in various places throughout this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be combined in any suitable manner in one or more embodiments. It should be appreciated that the following figures are not drawn to scale; rather, these figures are merely intended for illustration.
  • FIGS. 1A-1G are cross-sectional views of a portion of a semiconductor device at various stages in a bump formation process in accordance with an exemplary embodiment.
  • With reference to FIG. 1A, an exemplary semiconductor substrate 10 used for bump fabrication is employed in a semiconductor device fabrication, and integrated circuits may be formed therein and/or thereupon. The semiconductor substrate 10 is defined to mean any construction comprising semiconductor materials, including, but is not limited to, bulk silicon, a semiconductor wafer, a silicon-on-insulator (SOI) substrate, or a silicon germanium substrate. Other semiconductor materials including group III, group IV, and group V elements may also be used. The substrate 10 may further comprise a plurality of isolation features (not shown), such as shallow trench isolation (STI) features or local oxidation of silicon (LOCOS) features. The isolation features may define and isolate the various microelectronic elements (not shown). Examples of the various microelectronic elements that may be formed in the substrate 10 include transistors (e.g., metal oxide semiconductor field effect transistors (MOSFET), complementary metal oxide semiconductor (CMOS) transistors, bipolar junction transistors (BJT), high voltage transistors, high frequency transistors, p-channel and/or n-channel field effect transistors (PFETs/NFETs), etc.), resistors, diodes, capacitors, inductors, fuses, or other suitable elements. Various processes are performed to form the various microelectronic elements including deposition, etching, implantation, photolithography, annealing, or other suitable processes. The microelectronic elements are interconnected to form the integrated circuit device, such as a logic device, memory device (e.g., static random access memory or SRAM), radio frequency (RF) device, input/output (I/O) device, system-on-chip (SoC) device, combinations thereof, or other suitable types of devices.
  • The substrate 10 further includes inter-layer dielectric layers and a metallization structure overlying the integrated circuits. The inter-layer dielectric layers in the metallization structure include low-k dielectric materials, un-doped silicate glass (USG), silicon nitride, silicon oxynitride, or other commonly used materials. The dielectric constants (k value) of the low-k dielectric materials may be less than about 3.9, or less than about 2.8. Metal lines in the metallization structure may be formed of copper or copper alloys. One skilled in the art will realize the formation details of the metallization layers.
  • FIG. 1A depicts a conductive region 12 and a passivation layer 14 formed on the substrate 10. The conductive region 12 is a metallization layer formed over the inter-layer dielectric layers. The conductive region 12 is a portion of conductive routes and has an exposed surface treated by a planarization process, such as chemical mechanical polishing (CMP), if necessary. Suitable materials for the conductive region 12 may include, but are not limited to, for example copper, aluminum, copper alloy, or other mobile conductive materials, although it may also be formed of, or include, other materials such as copper, silver, gold, nickel, tungsten, alloys thereof, and/or multi-layers thereof. In one embodiment, the conductive region 12 is a pad region 12, which may be used in the bonding process to connect the integrated circuits in the respective chip to external features. The passivation layer 14 is formed on the substrate 10, overlying the pad region 12. Using photolithography and etching processes, the passivation layer 14 is patterned to form an opening exposing a portion of the conductive region 12. In one embodiment, the passivation layer 14 is formed of a non-organic material selected from un-doped silicate glass (USG), silicon nitride, silicon oxynitride, silicon oxide, and combinations thereof. In another embodiment, the passivation layer 14 is formed of a polymer layer, such as an epoxy, polyimide, benzocyclobutene (BCB), polybenzoxazole (PBO), and the like, although other relatively soft, often organic, dielectric materials can also be used.
  • FIG. 1A also depicts the formation of an under-bump-metallurgy (UBM) layer 16 on the passivation layer 14, electrically connected to the pad region 12. The UBM layer 16 is formed on the passivation layer 14 and the exposed portion of the conductive region 12. In an embodiment, the UBM layer 16 includes a diffusion barrier layer and/or a seed layer. The diffusion barrier layer, also referred to as a glue layer, is formed to cover the sidewalls and the bottom of the opening of the passivation layer 14. The diffusion barrier layer may be formed of titanium, although it may also be formed of other materials such as titanium nitride, tantalum, tantalum nitride, or the like. The formation methods include physical vapor deposition (PVD) or sputtering. The seed layer may be a copper seed layer formed on the diffusion barrier layer using PVD or sputtering. The seed layer may be formed of copper alloys that include silver, chromium, nickel, tin, gold, or combinations thereof. In one embodiment, the UBM layer 16 is a Cu/Ti layer. The diffusion barrier layer may have a thickness about 1000-2000 Angstroms, and the seed layer may have a thickness equal to about 3000-7000 Angstroms, although their thicknesses may also be greater or smaller. The dimensions recited throughout the description are merely examples, and will be scaled with the downscaling of integrated circuits.
  • FIG. 1A further depicts the formation a mask layer 18 provided on the UBM layer 16 and patterned with an opening 19 for example, by exposure, development or etching, so that a portion of the UBM layer 16 is exposed for bump formation. The mask layer 18 may be a dry film or a photoresist film. In an embodiment, the mask layer 18 is a dry film, and may be formed of an organic material such as Ajinimoto buildup film (ABF). In alternative embodiments, the mask layer 18 is formed of a photo resist. The thickness of the mask layer 18 may be greater than about 5 μm, or even between about 10 μm and about 120 μm.
  • Referring to FIG. 1B, a solder material layer 22 is formed over the UBM layer 16 within the opening 19 of the mask layer 18. The solder material layer 22 is made of Sn, SnAg, Sn—Pb, SnAgCu (with Cu weight percentage less than 0.3%), SnAgZn, SnZn, SnBi—In, Sn—In, Sn—Au, SnPb, SnCu, SnZnIn, or SnAgSb, etc. In one embodiment, the solder material layer 22 is a lead-free solder material layer. In some embodiments, an optional metallization layer 20 is deposited in the opening 19 before the formation of the solder material layer 22. The optional metallization layer 20 has a thickness less than 10 um. In some embodiments, the optional metallization layer 20 has a thickness about 1˜10 μm, for example about 4˜8 μm, although the thickness may be greater or smaller. The formation method of the metallization layer 20 may include electro plating methods. In one embodiment, the optional metallization layer 20 includes a copper layer, a copper alloy layer, a nickel layer, a nickel alloy layer, or combinations thereof. In some embodiments, the optional metallization layer 20 includes gold (Au), silver, palladium (Pd), indium (In), nickel-palladium-gold (NiPdAu), nickel-gold (NiAu) or other similar materials or alloy.
  • Next, the mask layer 18 is removed as shown in FIG. 1C. In the case the mask layer 18 is a dry film, it may be removed using an alkaline solution. If the mask layer 18 is formed of photoresist, it may be removed by a wet stripping process using acetone, n-methyl pyrrolidone (NMP), dimethyl sulfoxide (DMSO), aminoethoxy ethanol, and the like. Thus, the uncovered portions of the UBM layer 16 are exposed, and the solder material layer 22 becomes a solder pillar 22 a. In an embodiment, the thickness of the solder pillar 22 a is greater than 40 um. In other embodiments, the thickness of the solder pillar 22 a is about 40˜70 μm, although the thickness may be greater or smaller. Next, as shown in FIG. 1D, uncovered portions of the UBM layer 16 are removed to expose the underlying passivation layer 14 by etching methods, such as wet etching, dry etching or the like.
  • FIG. 1E depicts a thermal reflow process performed on the solder pillar 22 a, forming a ball-shaped solder bump 22 b. During thermal cycling, an intermetallic compound (IMC) layer may be formed between the solder bump 22 b and the optional metallization layer 20. The optional metallization layer 20 may be consumed during the IMC formation.
  • With reference to FIG. 1F, a metal cap layer 24 is formed on at least an exposed potion of the solder bump 22 b. In one embodiment, the metal cap layer 24 is formed on the entire surface of the solder bump 22 b. In other embodiments, the metal cap layer 24 extends to cover the surface of the optional metallization layer 20 and the UBM layer 16. The metal cap layer 24 is a metal material layer with a melting temperature greater than the melting temperature of the solder material layer 22. In some embodiments, the metal cap layer 24 is formed of copper, nickel (Ni), gold (Au), silver (Ag), palladium (Pd), indium (In), nickel-palladium-gold (NiPdAu), nickel-gold (NiAu), other similar materials, or alloy. In some embodiments, the metal cap layer 24 may further include many other conductive materials used in semiconductor packaging such as indium (In), platinum (Pt), cobalt (Co), vanadium (V), and their alloys. In one embodiment, the metal cap layer 24 has a thickness about 0.02 μm˜5 μm, although the thickness may be greater or smaller. The metal cap layer 24 may be a single-layered structure or a multi-layered structure. In an embodiment, the metal cap layer 24 is deposited by electroless or immersion metal deposition process, for example an ENEPIG structure (a stack of an electroless nickel (Ni)/electroless palladium (Pd)/immersion gold (Au) layers), an ENEP structure (a stack of an electroless nickel (Ni)/electroless palladium (Pd) layers), and EN layer (an electroless nickel (Ni) layer), an ENIG structure (a stack of an electroless nickel (Ni)/immersion gold (Au) layers), or combinations thereof.
  • This completes a bump structure 26 including the UBM layer 16, the optional metallization layer 20, the solder bump 22 b and the metal cap layer 24. The bump structure 26 of the embodiments may be various sizes in diameter and may include so-called “micro-bumps”. For example, the bump structure may be 65-80 microns in diameter. The pitch between bump structures may be less than 150 microns, such as 130-140 microns, and may in the future get even smaller. For micro-bump applications, the pitch may be 20-50 microns, and the diameter may be between 10-25 microns as well. The resulting bump structure 26 has a portion that is covered with the metal cap layer 24 that is harder, and has a higher melting point, than the solder bump 22 b. The metal cap layer 24 causes the solder bump 22 b to act as a spring or act like an air filled balloon when subsequently pushed against a substrate, that is, the bump structure 26 can resist deformation. In some ways, the metal cap layer 24 acts as a hard stop. The bump structure 26 can maintain a more uniform stand off height in completed packages, and the shorting and bridging problems are reduced or eliminated.
  • FIG. 1G is a cross-sectional diagram depicting an embodiment of a package assembly with the bump structure 26. After the formation of the bump structure 26, the substrate 10 may then be sawed and packaged onto a package substrate, or another die, with solder balls or Cu posts mounted on a pad on the package substrate or the other die. The structure shown in FIG. 1F is attached to another substrate 100. The substrate 100 may be a package substrate, board (e.g., a print circuit board (PCB)), or other suitable substrate. The connection structure 102 contacts the substrate 100 at various conductive attachment points, for example, a solder layer 106 on contact pads 104 and/or conductive traces. The solder layer 106 may be a eutectic solder material including alloys of tin, lead, silver, copper, nickel, bismuth, or combinations thereof. Using an exemplary coupling process including a flux application, chip placement, thermally reflowing of melting solder joints, and cleaning of flux residue, a joint-solder structure 108 is formed between the substrates 10 and 100. The substrate 10, the joint-solder layer 108 a, and the other substrate 100 is referred to as a packaging assembly 200, or in the present embodiment, a flip-chip assembly. In some embodiments, after thermal cycles during package assembly process, the metal cap layer 24 may react with the solder bump 22 b and/or the solder layer 106, resulting in an intermetallic compound (IMC) within the joint-solder structure 108 a. Also, the metal elements in the metal cap layer 24 may diffuse into the solder bump 22 b and/or the solder layer 106 after thermal cycles. The metal cap layer 24 may be partially consumed during the IMC formation. It is discovered that the use of the metal cap layer 24 on the solder bump 22 b maintains a more uniform stand off height in completed packages, and improved reliability of the semiconductor device.
  • FIGS. 2A˜2C are cross-sectional views of a portion of a semiconductor device at various stages in a bump formation process in accordance with embodiments. The explanation of the same or similar portions to the description in FIG. 1A to FIG. 1G will be omitted.
  • With reference to FIG. 2A, after the UBM etching process, the resulting structure as shown in FIG. 1D proceeds to the formation of the metal cap layer 24. That is, the metal cap layer 24 is formed on the solder pillar 22 a before performing a solder thermal reflow process. In one embodiment, the metal cap layer 24 is formed on the entire surface of the solder pillar 22 a by electroless or immersion metal deposition process. In some embodiments, the metal cap layer 24 extends to cover a portion of the optional metallization layer 20 and the UBM layer 16. This completes a bump structure 28 a including the UBM layer 16, the optional metallization layer 20, the solder pillar 22 a and the metal cap layer 24. The metal cap layer 24 causes the solder pillar 22 a to act as a spring or act like an air filled balloon when subsequently pushed against a substrate. The metal cap layer 24 acts as a hard stop to make the bump structure 28 a maintain a more uniform stand off height in completed packages. The shorting and bridging problems are therefore reduced or eliminated.
  • In an alternative embodiment, the bump structure 28 a proceeds to a solder thermal reflow process. With reference to FIG. 2B, the solder pillar 22 a is thermally reflowed to shape the pillar into a rounded solder bump 22 c. In one embodiment, the solder bump 22 c includes a rounded corner in a cross-sectional view. Also, the metal elements in the metal cap layer 24 may diffuse into the solder bump 22 c after thermal cycles. This completes another bump structure 28 b including the UBM layer 16, the optional metallization layer 20, the rounded solder bump 22 c and the metal cap layer 24. The metal cap layer 24 causes the solder bump 22 c to act as a spring or act like an air filled balloon when subsequently pushed against a substrate. The metal cap layer 24 acts as a hard stop to make the bump structure 28 b maintain a more uniform stand off height in completed packages. The shorting and bridging problems are therefore reduced or eliminated.
  • FIG. 2C is a cross-sectional diagram depicting an embodiment of a package assembly with the bump structure 28 b. After the formation of the bump structure 28 a or 28 b, the substrate 10 may then be sawed and packaged to another substrate 100 through the connection structure 102 including a solder layer 106 on contact pads 104 and/or conductive traces. Using an exemplary coupling process, a joint-solder structure 108 b is formed between the substrates 10 and 100. The substrate 10, the joint-solder layer 108 b, and the other substrate 100 is referred to as a packaging assembly 300. In the case of forming the bump structure 28 a on the substrate 10, the solder pillar 22 a is thermally reflowed to shape the pillar into a rounded solder bump 22 c during the coupling process, and thereby the bump structure 28 becomes the bump structure 28 b in the packaging assembly 300. Also, the metal elements in the metal cap layer 24 may diffuse into the solder bump 22 c and/or the solder layer 106 after thermal cycles. It is discovered that the use of the metal cap layer 24 of the bump structure 28 a or 28 b maintains a more uniform stand off height in completed packages, and improved reliability of the semiconductor device.
  • FIGS. 3A˜3D are cross-sectional views of a portion of a semiconductor device at various stages in a bump formation process in accordance with an embodiment. The explanation of the same or similar portions to the description in FIG. 1A to FIG. 1G will be omitted.
  • With reference to FIG. 3A, after removing the mask layer, the resulting structure as shown in FIG. 1C proceeds to the formation of the metal cap layer 24. That is, the metal cap layer 24 is formed on the solder pillar 22 a and the uncovered portions of the UBM layer 16 before performing an UBM etching process. In one embodiment, the metal cap layer 24 is formed on the entire surface of the solder pillar 22 a by electro plating, electroless plating, or chemical vapor deposition (CVD) methods.
  • Next, as shown in FIG. 3B, an etching process, such as wet etching, dry etching or the like, is performed in order to remove the UBM layer 16 outside the solder pillar 22 a till the passivation layer 14 is exposed. The metal cap layer 24 and the UBM layer 16 outside the solder pillar 22 a are removed in the etching process, and a portion of the metal cap layer 24 on the surface of the solder pillar 22 a is also removed. In one embodiment, a portion of the metal cap layer 24 on the top of the solder pillar 22 a is removed to expose the top surface 22 t of the solder pillar 22 a. In some embodiments, a portion of the metal cap layer 24 adjacent to the upper sidewall of the solder pillar 22 a is removed to expose the upper sidewall surface 22 su of the solder pillar 22 a. The metal cap layer 24 remains on the lower sidewall surface 22 s Lof the solder pillar 22 a.
  • FIG. 3C depicts a thermal reflow process performed on the solder pillar 22 a, forming a surface-rounded solder bump 22 d. During thermal cycling, the metal elements of the metal cap layer 24 may diffuse into the solder bump 22 d, and an intermetallic compound (IMC) layer may be formed between the solder bump 22 d and the metal cap layer 24. This completes a bump structure 30 including the UBM layer 16, the optional metallization layer 20, the solder bump 22 d and the metal cap layer 24. The metal cap layer 24 remains on the lower sidewall surface 22 s Lof the solder bump 22 d. The metal cap layer 24 causes the solder bump 22 d to act as a spring or act like an air filled balloon when subsequently pushed against a substrate. The metal cap layer 24 acts as a hard stop to make the bump structure 28 a maintain a more uniform stand off height in completed packages. The shorting and bridging problems are therefore reduced or eliminated.
  • FIG. 3D is a cross-sectional diagram depicting an embodiment of a package assembly with the bump structure 30. After the formation of the bump structure 30, the substrate 10 may then be sawed and packaged to another substrate 100 through the connection structure 102 including a solder layer 106 on contact pads 104 and/or conductive traces. Using an exemplary coupling process, a joint-solder structure 108 c is formed between the substrates 10 and 100. The substrate 10, the joint-solder layer 108 c, and the other substrate 100 is referred to as a packaging assembly 400. It is discovered that the use of the metal cap layer 24 of the bump structure 30 maintains a more uniform stand off height in completed packages, and improved reliability of the semiconductor device.
  • FIGS. 4A˜4E are cross-sectional views of a portion of a semiconductor device at various stages in a bump formation process in accordance with an embodiment. The explanation of the same or similar portions to the description in FIG. 1A to FIG. 1G will be omitted.
  • With reference to FIG. 4A, after the formation of the solder material layer 22 in the opening 18 of the mask layer 18, the mask layer 18 is partially removed to expose a portion of the solder pillar 22 a, and a portion of the mask layer 18 remains at the lower portions of the solder pillar 22 a. In one embodiment, the top surface 22 t is exposed, and an upper portion of the sidewall surface 22 s 1 is exposed. For example, more than 50% (e.g., about 70%˜80%) of the sidewall surface is exposed at this step.
  • Next, as shown in FIG. 4B, a metal cap layer 24 is formed on the exposed surface of the solder pillar 22 a by electro plating or electroless plating methods, followed by removing the remaining portion of the mask layer 18. That is, the metal cap layer 24 is formed on the uncovered surface of the solder pillar 22 a, including the top surface 22 t and the upper portion of the sidewall surface 22 s 1. After completely removing the mask layer 18, the lower portion of the sidewall surface 22 s 2 and the UBM layer 16 are exposed.
  • Next, as shown in FIG. 4C, an etching process, such as wet etching, dry etching or the like, is performed in order to remove the UBM layer 16 outside the solder pillar 22 a till the passivation layer 14 is exposed. A portion of the metal cap layer 24 on the surface of the solder pillar 22 a is also removed during the UBM etching step. In one embodiment, a portion of the metal cap layer 24 on the top of the solder pillar 22 a is removed to expose the top surface 22 t. In some embodiments, a portion of the metal cap layer 24 on to the top of the upper portion sidewall of the solder pillar 22 a is removed to expose the top sidewall surface 22 s 1t. The metal cap layer 24 remains on the middle sidewall surface 22 sm of the solder pillar 22 a.
  • FIG. 4D depicts a thermal reflow process performed on the solder pillar 22 a, forming an ovoid-shaped solder bump 22 e. Because the metal cap layer 24 has a higher melting point than the solder material, the bump shape is laterally spread at the bottom portion 22 e 1 that is outside the metal cap layer 24. The bottom portion 22 e 1 provides several advantages, e.g., providing an additional stress relief feature, further promoting adhesion of the solder bump with the underlying materials, as well as providing a mechanical stress relief. During thermal cycling, the metal elements of the metal cap layer 24 may diffuse into the solder bump 22 e, and an intermetallic compound (IMC) layer may be formed between the solder bump 22 e and the metal cap layer 24.
  • This completes a bump structure 32 including the UBM layer 16, the optional metallization layer 20, the solder bump 22 e and the metal cap layer 24. The metal cap layer 24 causes the solder bump 22 e to act as a spring or act like an air filled balloon when subsequently pushed against a substrate. The metal cap layer 24 acts as a hard stop to make the bump structure 28 a maintain a more uniform stand off height in completed packages. The shorting and bridging problems are therefore reduced or eliminated.
  • FIG. 4E is a cross-sectional diagram depicting an embodiment of a package assembly with the bump structure 32. After the formation of the bump structure 32, the substrate 10 may then be sawed and packaged to another substrate 100 through the connection structure 102 including a solder layer 106 on contact pads 104 and/or conductive traces. Using an exemplary coupling process, a joint-solder structure 108 d is formed between the substrates 10 and 100. The substrate 10, the joint-solder layer 108 d, and the other substrate 100 is referred to as a packaging assembly 500. It is discovered that the use of the metal cap layer 24 of the bump structure 32 maintains a more uniform stand off height in completed packages, and improved reliability of the semiconductor device.
  • In the preceding detailed description, the disclosure is described with reference to specific exemplary embodiments thereof. It will, however, be evident that various modifications, structures, processes, and changes may be made thereto without departing from the broader spirit and scope of the disclosure. The specification and drawings are, accordingly, to be regarded as illustrative and not restrictive. It is understood that the disclosure is capable of using various other combinations and environments and is capable of changes or modifications within the scope of inventive concepts as expressed herein.

Claims (20)

What is claimed is:
1. A semiconductor device, comprising:
a semiconductor substrate;
a pad region on the semiconductor substrate;
a solder bump overlying and connected to the pad region; and
a metal cap layer formed over at least a portion of the solder bump while exposing a top portion of the solder bump;
wherein the metal cap layer has a melting temperature greater than a melting temperature of the solder bump.
2. The semiconductor device of claim 1, wherein the metal cap layer comprises nickel.
3. The semiconductor device of claim 1, wherein the metal cap layer comprises palladium.
4. The semiconductor device of claim 1, wherein the metal cap layer comprises gold.
5. The semiconductor device of claim 1, wherein the metal cap layer comprises copper.
6. The semiconductor device of claim 1, wherein the solder bump comprise a lead-free solder material.
7. The semiconductor device of claim 1, wherein the metal cap layer is formed on a middle sidewall surface of the solder bump.
8. The semiconductor device of claim 7, wherein the solder bump comprises a bottom portion that laterally spreads outside the metal cap layer.
9. The semiconductor device of claim 1, wherein the metal cap layer is formed on a lower sidewall surface of the solder bump and extends to a bottom portion of the solder bump.
10. A packaging assembly, comprising:
a semiconductor substrate;
a package substrate; and
a bump structure disposed between and electrically connecting the semiconductor substrate and the package substrate;
wherein the bump structure comprises a solder bump and a metal cap layer covering at least a portion of the solder bump while a top portion of the solder bump remains exposed, and the metal cap layer has a melting temperature greater than a melting temperature of the solder bump.
11. The packaging assembly of claim 10, wherein the metal cap layer comprises at least one of nickel, palladium and gold.
12. The packaging assembly of claim 11, wherein the metal cap layer comprises copper.
13. The packaging assembly of claim 11, wherein the solder bump comprises a lead-free solder material.
14. The packaging assembly of claim 11, wherein the metal cap layer is formed on a middle sidewall surface of the solder bump.
15. The packaging assembly of claim 11, wherein the metal cap layer is formed on a lower sidewall surface of the solder bump and covers a bottom portion of the solder bump.
16. A method of forming a semiconductor device, comprising:
forming a solder material layer on a semiconductor substrate;
forming a metal cap layer conformally over the solder material layer;
removing a portion of the metal cap layer to expose at least a top portion of the solder material layer, while a remaining portion of the metal cap layer covers at least a portion of the solder material layer; and
performing a thermal reflow of the solder material layer;
wherein the metal cap layer has a melting temperature that is greater than a melting temperature of the solder material layer.
17. The method of claim 16, wherein removing a portion of the metal cap layer further comprises removing another portion of the metal cap layer to expose a bottom portion of the solder material layer.
18. The method of claim 16, wherein forming the solder material layer on the semiconductor substrate comprises forming a pillar on the semiconductor substrate.
19. The method of claim 16 wherein performing a thermal reflow on the solder material layer further comprises forming a solder bump on the semiconductor substrate.
20. The method of claim 16 wherein forming the solder material layer further comprises forming a lead free solder layer.
US13/787,670 2010-02-04 2013-03-06 Semiconductor device and bump formation process Active 2030-10-15 US9455183B2 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US13/787,670 US9455183B2 (en) 2010-02-04 2013-03-06 Semiconductor device and bump formation process
US15/269,212 US9960134B2 (en) 2010-02-04 2016-09-19 Semiconductor device and bump formation process
US15/966,934 US10522491B2 (en) 2010-02-04 2018-04-30 Semiconductor device and bump formation process
US16/722,357 US11348889B2 (en) 2010-02-04 2019-12-20 Semiconductor device and bump formation process

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US30145610P 2010-02-04 2010-02-04
US12/883,950 US20110186989A1 (en) 2010-02-04 2010-09-16 Semiconductor Device and Bump Formation Process
US13/787,670 US9455183B2 (en) 2010-02-04 2013-03-06 Semiconductor device and bump formation process

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/883,950 Division US20110186989A1 (en) 2010-02-04 2010-09-16 Semiconductor Device and Bump Formation Process

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/269,212 Division US9960134B2 (en) 2010-02-04 2016-09-19 Semiconductor device and bump formation process

Publications (2)

Publication Number Publication Date
US20130175683A1 true US20130175683A1 (en) 2013-07-11
US9455183B2 US9455183B2 (en) 2016-09-27

Family

ID=44340896

Family Applications (5)

Application Number Title Priority Date Filing Date
US12/883,950 Abandoned US20110186989A1 (en) 2010-02-04 2010-09-16 Semiconductor Device and Bump Formation Process
US13/787,670 Active 2030-10-15 US9455183B2 (en) 2010-02-04 2013-03-06 Semiconductor device and bump formation process
US15/269,212 Active 2030-10-18 US9960134B2 (en) 2010-02-04 2016-09-19 Semiconductor device and bump formation process
US15/966,934 Active 2030-09-20 US10522491B2 (en) 2010-02-04 2018-04-30 Semiconductor device and bump formation process
US16/722,357 Active US11348889B2 (en) 2010-02-04 2019-12-20 Semiconductor device and bump formation process

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/883,950 Abandoned US20110186989A1 (en) 2010-02-04 2010-09-16 Semiconductor Device and Bump Formation Process

Family Applications After (3)

Application Number Title Priority Date Filing Date
US15/269,212 Active 2030-10-18 US9960134B2 (en) 2010-02-04 2016-09-19 Semiconductor device and bump formation process
US15/966,934 Active 2030-09-20 US10522491B2 (en) 2010-02-04 2018-04-30 Semiconductor device and bump formation process
US16/722,357 Active US11348889B2 (en) 2010-02-04 2019-12-20 Semiconductor device and bump formation process

Country Status (3)

Country Link
US (5) US20110186989A1 (en)
CN (1) CN102148201B (en)
TW (1) TWI411080B (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120295434A1 (en) * 2011-05-18 2012-11-22 Samsung Electronics Co., Ltd Solder collapse free bumping process of semiconductor device
US20130099380A1 (en) * 2011-10-19 2013-04-25 Richtek Technology Corporation Wafer level chip scale package device and manufacturing method therof
KR20190042570A (en) * 2016-09-15 2019-04-24 인텔 코포레이션 Nickel-tin microbump structure and method of making same
US10930611B1 (en) * 2019-07-26 2021-02-23 Xilinx, Inc. Solder joints for board level reliability

Families Citing this family (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8169076B2 (en) * 2009-06-16 2012-05-01 Taiwan Semiconductor Manufacturing Co., Ltd. Interconnect structures having lead-free solder bumps
US20110186989A1 (en) * 2010-02-04 2011-08-04 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor Device and Bump Formation Process
US8232643B2 (en) * 2010-02-11 2012-07-31 Taiwan Semiconductor Manufacturing Company, Ltd. Lead free solder interconnections for integrated circuits
JP6035714B2 (en) * 2011-08-17 2016-11-30 ソニー株式会社 SEMICONDUCTOR DEVICE, SEMICONDUCTOR DEVICE MANUFACTURING METHOD, AND ELECTRONIC DEVICE
US10804233B1 (en) 2011-11-02 2020-10-13 Maxim Integrated Products, Inc. Wafer-level chip-scale package device having bump assemblies configured to maintain standoff height
US9721912B2 (en) * 2011-11-02 2017-08-01 Maxim Integrated Products, Inc. Wafer-level chip-scale package device having bump assemblies configured to furnish shock absorber functionality
US8558229B2 (en) * 2011-12-07 2013-10-15 Taiwan Semiconductor Manufacturing Company, Ltd. Passivation layer for packaged chip
TWI476845B (en) * 2012-01-03 2015-03-11 Chipbond Technology Corp Bumping process and structure thereof
TWI456676B (en) * 2012-02-17 2014-10-11 Chipbond Technology Corp Method for manufacturing fine pitch bumps and structure thereof
TWI484610B (en) * 2012-07-09 2015-05-11 矽品精密工業股份有限公司 Method of forming semiconductor structure and conductive bump
KR102007780B1 (en) * 2012-07-31 2019-10-21 삼성전자주식회사 Methods for fabricating semiconductor devices having multi-bump structural electrical interconnections
TWI490994B (en) * 2012-09-03 2015-07-01 矽品精密工業股份有限公司 Inter-connecting structure for semiconductor package
US10128175B2 (en) * 2013-01-29 2018-11-13 Taiwan Semiconductor Manufacturing Company Packaging methods and packaged semiconductor devices
US9147663B2 (en) 2013-05-28 2015-09-29 Intel Corporation Bridge interconnection with layered interconnect structures
TWI576870B (en) 2013-08-26 2017-04-01 精材科技股份有限公司 Inductor structure and manufacturing method thereof
US10090267B2 (en) 2014-03-13 2018-10-02 Taiwan Semiconductor Manufacturing Co., Ltd Bump structure and method for forming the same
US9804498B2 (en) * 2014-06-09 2017-10-31 International Business Machines Corporation Filtering lead from photoresist stripping solution
US10720402B2 (en) * 2014-06-27 2020-07-21 Sony Corporation Semiconductor device and method of manufacturing the same
JP6330786B2 (en) * 2015-11-16 2018-05-30 トヨタ自動車株式会社 Manufacturing method of semiconductor device
KR20170083823A (en) * 2016-01-11 2017-07-19 에스케이하이닉스 주식회사 Semicondcutor package having lateral bump bonding structure
US10586782B2 (en) * 2017-07-01 2020-03-10 International Business Machines Corporation Lead-free solder joining of electronic structures
US20190206822A1 (en) * 2017-12-30 2019-07-04 Intel Corporation Missing bump prevention from galvanic corrosion by copper bump sidewall protection
KR102624169B1 (en) 2019-06-24 2024-01-12 삼성전자주식회사 Semiconductor device and semiconductor package including the same
US11329018B2 (en) 2019-10-23 2022-05-10 International Business Machines Corporation Forming of bump structure
US10991668B1 (en) * 2019-12-19 2021-04-27 Synaptics Incorporated Connection pad configuration of semiconductor device
JP2021197519A (en) 2020-06-17 2021-12-27 東北マイクロテック株式会社 Laminated semiconductor device and mounting component, substrate, and bump connector used for laminated semiconductor device
US11682640B2 (en) 2020-11-24 2023-06-20 International Business Machines Corporation Protective surface layer on under bump metallurgy for solder joining

Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5130779A (en) * 1990-06-19 1992-07-14 International Business Machines Corporation Solder mass having conductive encapsulating arrangement
US6225206B1 (en) * 1999-05-10 2001-05-01 International Business Machines Corporation Flip chip C4 extension structure and process
US6471115B1 (en) * 1990-02-19 2002-10-29 Hitachi, Ltd. Process for manufacturing electronic circuit devices
US20030006062A1 (en) * 2001-07-06 2003-01-09 Stone William M. Interconnect system and method of fabrication
US20030151140A1 (en) * 2002-02-07 2003-08-14 Nec Corporation Semiconductor element and a producing method for the same, and a semiconductor device and a producing method for the same
US6712260B1 (en) * 2002-04-18 2004-03-30 Taiwan Semiconductor Manufacturing Company Bump reflow method by inert gas plasma
US6727586B2 (en) * 2001-11-21 2004-04-27 Infineon Technologies Ag Semiconductor component
US20070075410A1 (en) * 2004-03-05 2007-04-05 Kai Chong Chan Semiconductor device for radio frequency applications and method for making the same
US20070166993A1 (en) * 2002-01-07 2007-07-19 Megica Corporation Method for fabricating circuit component
US20100109159A1 (en) * 2008-11-03 2010-05-06 Chih-Wen Ho Bumped chip with displacement of gold bumps

Family Cites Families (44)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4783722A (en) * 1985-07-16 1988-11-08 Nippon Telegraph And Telephone Corporation Interboard connection terminal and method of manufacturing the same
US5376584A (en) * 1992-12-31 1994-12-27 International Business Machines Corporation Process of making pad structure for solder ball limiting metallurgy having reduced edge stress
US5656858A (en) * 1994-10-19 1997-08-12 Nippondenso Co., Ltd. Semiconductor device with bump structure
DE19533169C2 (en) * 1995-09-08 2002-02-07 Fraunhofer Ges Forschung solder deposit
US5808360A (en) * 1996-05-15 1998-09-15 Micron Technology, Inc. Microbump interconnect for bore semiconductor dice
US5729896A (en) * 1996-10-31 1998-03-24 International Business Machines Corporation Method for attaching a flip chip on flexible circuit carrier using chip with metallic cap on solder
US6120885A (en) * 1997-07-10 2000-09-19 International Business Machines Corporation Structure, materials, and methods for socketable ball grid
US5937320A (en) * 1998-04-08 1999-08-10 International Business Machines Corporation Barrier layers for electroplated SnPb eutectic solder joints
JP3975569B2 (en) * 1998-09-01 2007-09-12 ソニー株式会社 Mounting substrate and manufacturing method thereof
US6127731A (en) * 1999-03-11 2000-10-03 International Business Machines Corporation Capped solder bumps which form an interconnection with a tailored reflow melting point
US6332988B1 (en) * 1999-06-02 2001-12-25 International Business Machines Corporation Rework process
JP3859403B2 (en) * 1999-09-22 2006-12-20 株式会社東芝 Semiconductor device and manufacturing method thereof
US6293457B1 (en) * 2000-06-08 2001-09-25 International Business Machines Corporation Integrated method for etching of BLM titanium-tungsten alloys for CMOS devices with copper metallization
TWI313507B (en) * 2002-10-25 2009-08-11 Megica Corporatio Method for assembling chips
US6818545B2 (en) * 2001-03-05 2004-11-16 Megic Corporation Low fabrication cost, fine pitch and high reliability solder bump
US6495397B2 (en) * 2001-03-28 2002-12-17 Intel Corporation Fluxless flip chip interconnection
US6683375B2 (en) * 2001-06-15 2004-01-27 Fairchild Semiconductor Corporation Semiconductor die including conductive columns
DE10146353B4 (en) * 2001-09-20 2007-08-16 Advanced Micro Devices, Inc., Sunnyvale Method for producing a solder bump and solder bump structure
JP2003203940A (en) * 2001-10-25 2003-07-18 Seiko Epson Corp Semiconductor chip and wiring base board and manufacturing method of them, semiconductor wafer, semiconductor device, circuit base board and electronic instrument
TW523871B (en) * 2001-12-04 2003-03-11 Taiwan Semiconductor Mfg Method of using inert gas plasma to conduct bump reflow
US6541366B1 (en) * 2002-01-08 2003-04-01 Taiwan Semiconductor Manufacturing Co., Ltd. Method for improving a solder bump adhesion bond to a UBM contact layer
US6974659B2 (en) * 2002-01-16 2005-12-13 Taiwan Semiconductor Manufacturing Co., Ltd. Method of forming a solder ball using a thermally stable resinous protective layer
JP2003303842A (en) * 2002-04-12 2003-10-24 Nec Electronics Corp Semiconductor device and manufacturing method therefor
US6740577B2 (en) * 2002-05-21 2004-05-25 St Assembly Test Services Pte Ltd Method of forming a small pitch torch bump for mounting high-performance flip-flop devices
US20050012211A1 (en) * 2002-05-29 2005-01-20 Moriss Kung Under-bump metallugical structure
US20040007779A1 (en) * 2002-07-15 2004-01-15 Diane Arbuthnot Wafer-level method for fine-pitch, high aspect ratio chip interconnect
US7008867B2 (en) * 2003-02-21 2006-03-07 Aptos Corporation Method for forming copper bump antioxidation surface
US7242097B2 (en) * 2003-06-30 2007-07-10 Intel Corporation Electromigration barrier layers for solder joints
US7276801B2 (en) * 2003-09-22 2007-10-02 Intel Corporation Designs and methods for conductive bumps
US8076232B2 (en) * 2008-04-03 2011-12-13 Stats Chippac, Ltd. Semiconductor device and method of forming composite bump-on-lead interconnection
WO2005101499A2 (en) * 2004-04-13 2005-10-27 Unitive International Limited Methods of forming solder bumps on exposed metal pads and related structures
US7176583B2 (en) * 2004-07-21 2007-02-13 International Business Machines Corporation Damascene patterning of barrier layer metal for C4 solder bumps
US7119002B2 (en) * 2004-12-14 2006-10-10 Taiwan Semiconductor Manufacturing Co., Ltd. Solder bump composition for flip chip
CN100428414C (en) * 2005-04-15 2008-10-22 中芯国际集成电路制造(上海)有限公司 Method for forming low-stress multi-layer metallized structure and leadless solder end electrode
US7215032B2 (en) * 2005-06-14 2007-05-08 Cubic Wafer, Inc. Triaxial through-chip connection
JP4940662B2 (en) * 2006-01-11 2012-05-30 富士通株式会社 Solder bump, method of forming solder bump, and semiconductor device
JP4247690B2 (en) * 2006-06-15 2009-04-02 ソニー株式会社 Electronic parts and manufacturing method thereof
KR100788280B1 (en) * 2006-12-29 2007-12-27 옵토팩 주식회사 Package for semiconductor device and packaging method thereof
US7838954B2 (en) * 2008-01-16 2010-11-23 International Business Machines Corporation Semiconductor structure with solder bumps
KR20100095268A (en) * 2009-02-20 2010-08-30 삼성전자주식회사 Semiconductor package and method for manufacturing the same
US7915741B2 (en) * 2009-02-24 2011-03-29 Unisem Advanced Technologies Sdn. Bhd. Solder bump UBM structure
TW201113962A (en) * 2009-10-14 2011-04-16 Advanced Semiconductor Eng Chip having metal pillar structure
US20110186989A1 (en) * 2010-02-04 2011-08-04 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor Device and Bump Formation Process
US9496189B2 (en) 2014-06-13 2016-11-15 Taiwan Semiconductor Manufacturing Company, Ltd. Stacked semiconductor devices and methods of forming same

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6471115B1 (en) * 1990-02-19 2002-10-29 Hitachi, Ltd. Process for manufacturing electronic circuit devices
US5130779A (en) * 1990-06-19 1992-07-14 International Business Machines Corporation Solder mass having conductive encapsulating arrangement
US6225206B1 (en) * 1999-05-10 2001-05-01 International Business Machines Corporation Flip chip C4 extension structure and process
US20030006062A1 (en) * 2001-07-06 2003-01-09 Stone William M. Interconnect system and method of fabrication
US6727586B2 (en) * 2001-11-21 2004-04-27 Infineon Technologies Ag Semiconductor component
US20070166993A1 (en) * 2002-01-07 2007-07-19 Megica Corporation Method for fabricating circuit component
US20030151140A1 (en) * 2002-02-07 2003-08-14 Nec Corporation Semiconductor element and a producing method for the same, and a semiconductor device and a producing method for the same
US6712260B1 (en) * 2002-04-18 2004-03-30 Taiwan Semiconductor Manufacturing Company Bump reflow method by inert gas plasma
US20070075410A1 (en) * 2004-03-05 2007-04-05 Kai Chong Chan Semiconductor device for radio frequency applications and method for making the same
US20100109159A1 (en) * 2008-11-03 2010-05-06 Chih-Wen Ho Bumped chip with displacement of gold bumps

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20120295434A1 (en) * 2011-05-18 2012-11-22 Samsung Electronics Co., Ltd Solder collapse free bumping process of semiconductor device
US8980739B2 (en) * 2011-05-18 2015-03-17 Samsung Electronics Co., Ltd. Solder collapse free bumping process of semiconductor device
US20130099380A1 (en) * 2011-10-19 2013-04-25 Richtek Technology Corporation Wafer level chip scale package device and manufacturing method therof
KR20190042570A (en) * 2016-09-15 2019-04-24 인텔 코포레이션 Nickel-tin microbump structure and method of making same
KR102527049B1 (en) * 2016-09-15 2023-04-27 인텔 코포레이션 Nickel-tin microbump structure and manufacturing method thereof
US10930611B1 (en) * 2019-07-26 2021-02-23 Xilinx, Inc. Solder joints for board level reliability

Also Published As

Publication number Publication date
US10522491B2 (en) 2019-12-31
US20170005051A1 (en) 2017-01-05
US9960134B2 (en) 2018-05-01
TWI411080B (en) 2013-10-01
US20180247907A1 (en) 2018-08-30
CN102148201B (en) 2013-08-21
US9455183B2 (en) 2016-09-27
US20110186989A1 (en) 2011-08-04
CN102148201A (en) 2011-08-10
TW201128753A (en) 2011-08-16
US20200126937A1 (en) 2020-04-23
US11348889B2 (en) 2022-05-31

Similar Documents

Publication Publication Date Title
US11348889B2 (en) Semiconductor device and bump formation process
US11855025B2 (en) Semiconductor device and package assembly including the same
US9627339B2 (en) Method of forming an integrated circuit device including a pillar capped by barrier layer
US10163837B2 (en) Cu pillar bump with L-shaped non-metal sidewall protection structure
US11257714B2 (en) Method of making a pillar structure having a non-metal sidewall protection structure and integrated circuit including the same
US9059158B2 (en) Semiconductor device having under-bump metallization (UBM) structure and method of forming the same
US9685372B2 (en) Method of forming Cu pillar bump with non-metal sidewall spacer and metal top cap
US9287171B2 (en) Method of making a conductive pillar bump with non-metal sidewall protection structure
US8283781B2 (en) Semiconductor device having pad structure with stress buffer layer
US20120098124A1 (en) Semiconductor device having under-bump metallization (ubm) structure and method of forming the same

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8