US20140145329A1 - Fine pitch microcontacts and method for forming thereof - Google Patents

Fine pitch microcontacts and method for forming thereof Download PDF

Info

Publication number
US20140145329A1
US20140145329A1 US14/168,386 US201414168386A US2014145329A1 US 20140145329 A1 US20140145329 A1 US 20140145329A1 US 201414168386 A US201414168386 A US 201414168386A US 2014145329 A1 US2014145329 A1 US 2014145329A1
Authority
US
United States
Prior art keywords
substrate
microcontact
microcontacts
microelectronic unit
tip
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/168,386
Inventor
Belgacem Haba
Yoichi Kubota
Teck-Gyu Kang
Jae M. Park
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Adeia Semiconductor Solutions LLC
Original Assignee
Tessera LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US10/959,465 external-priority patent/US7462936B2/en
Priority claimed from US11/166,982 external-priority patent/US7495179B2/en
Application filed by Tessera LLC filed Critical Tessera LLC
Priority to US14/168,386 priority Critical patent/US20140145329A1/en
Publication of US20140145329A1 publication Critical patent/US20140145329A1/en
Assigned to TESSERA, INC. reassignment TESSERA, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PARK, JAE M., KANG, TECK-GYU, HABA, BELGACEM, KUBOTA, YOICHI
Assigned to ROYAL BANK OF CANADA, AS COLLATERAL AGENT reassignment ROYAL BANK OF CANADA, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: DIGITALOPTICS CORPORATION, DigitalOptics Corporation MEMS, DTS, INC., DTS, LLC, IBIQUITY DIGITAL CORPORATION, INVENSAS CORPORATION, PHORUS, INC., TESSERA ADVANCED TECHNOLOGIES, INC., TESSERA, INC., ZIPTRONIX, INC.
Assigned to TESSERA ADVANCED TECHNOLOGIES, INC, PHORUS, INC., DTS LLC, INVENSAS BONDING TECHNOLOGIES, INC. (F/K/A ZIPTRONIX, INC.), TESSERA, INC., FOTONATION CORPORATION (F/K/A DIGITALOPTICS CORPORATION AND F/K/A DIGITALOPTICS CORPORATION MEMS), DTS, INC., IBIQUITY DIGITAL CORPORATION, INVENSAS CORPORATION reassignment TESSERA ADVANCED TECHNOLOGIES, INC RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: ROYAL BANK OF CANADA
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4821Flat leads, e.g. lead frames with or without insulating supports
    • H01L21/4828Etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/4853Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/563Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/4007Surface contacts, e.g. bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/0557Disposition the external layer being disposed on a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05571Disposition the external layer being disposed in a recess of the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05573Single external layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01023Vanadium [V]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01084Polonium [Po]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01322Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/03Conductive materials
    • H05K2201/0332Structure of the conductor
    • H05K2201/0364Conductor shape
    • H05K2201/0367Metallic bump or raised conductor not used as solder bump
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/03Metal processing
    • H05K2203/0369Etching selective parts of a metal substrate through part of its thickness, e.g. using etch resist
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/05Patterning and lithography; Masks; Details of resist
    • H05K2203/0562Details of resist
    • H05K2203/0597Resist applied over the edges or sides of conductors, e.g. for protection during etching or plating
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/14Related to the order of processing steps
    • H05K2203/1476Same or similar kind of process performed in phases, e.g. coarse patterning followed by fine patterning
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/02Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
    • H05K3/06Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding the conductive material being removed chemically or electrolytically, e.g. by photo-etch process
    • H05K3/061Etching masks
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49126Assembling bases
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/24Structurally defined web or sheet [e.g., overall dimension, etc.]
    • Y10T428/24174Structurally defined web or sheet [e.g., overall dimension, etc.] including sheet or component perpendicular to plane of web or sheet

Definitions

  • the present invention relates to microelectronic packages, to components for use in fabrication of microelectronic packages, and to methods of making the packages and component.
  • Microcontact elements in the form of elongated posts or pins may be used to connect microelectronic packages to circuit boards and for other connections in microelectronic packaging.
  • microcontacts have been formed by etching a metallic structure including one or more metallic layers to form the microcontacts. The etching process limits the size of the microcontacts.
  • Conventional etching processes typically cannot form microcontacts with a large ratio of height to maximum width, referred to herein as “aspect ratio”. It has been difficult or impossible to form arrays of microcontacts with appreciable height and very small pitch or spacing between adjacent microcontacts.
  • the configurations of the microcontacts formed by conventional etching processes are limited.
  • a method of forming microcontacts includes, (a) providing a first etch-resistant material at selected locations on a top surface of a substrate, (b) etching a top surface of the substrate at locations not covered by the first etch-resistant material and thereby form first microcontact portions projecting upwardly from the substrate at the selected locations, (c) providing a second etch-resistant material on the first microcontact portions, and (d) further etching the substrate to form second microcontact portions below the first microcontact portions, the second etch-resistant material at least partially protecting the first microcontact portions from etching during the further etching step.
  • a method of forming microcontacts includes (a) applying a final etch-resistant material to an in-process substrate so that the final etch-resistant material at least partially covers first microcontact portions integral with the substrate and projecting upwardly from a surface of the substrate, and (b)
  • the final etch-resistant material at least partially protecting the first microcontact portions from etching during the further etching step.
  • a microelectronic unit includes (a) a substrate, and (b) a plurality of microcontacts projecting in a vertical direction from the substrate, each microcontact including a base region adjacent the substrate and a tip region, remote from the substrate, each microcontact having a horizontal dimension which is a first function of vertical location in the base region and which is a second function of vertical location in the tip region.
  • a microelectronic unit in yet another embodiment, includes a substrate, a plurality of microcontacts projecting in a vertical direction from the substrate wherein a pitch between two adjacent microcontacts is less than 150 microns.
  • a microelectronic unit includes (a) a substrate, and (b) a plurality of elongated microcontacts projecting in a vertical direction from the substrate, each microcontact including a base region adjacent the substrate and a tip region, remote from the substrate, each microcontact having an axis and a circumferential surface which slopes toward or away from the axis in the vertical direction along the axis, such that the slope of the circumferential wall changes abruptly at a boundary between the tip region and the base region.
  • a microelectronic unit in another embodiment, includes (a) a substrate, and (b) a plurality of microcontacts projecting in a vertical direction from the substrate, each microcontact having a proximal portion adjacent the substrate and an elongated distal portion extending from the proximal portion in the vertical direction away from the substrate, the width of the post increasing in stepwise fashion at the juncture between the proximal and distal portions.
  • FIG. 1 is a schematic illustration of a substrate.
  • FIG. 2 is a schematic illustration of the substrate of FIG. 1 with a layer of photoresist.
  • FIG. 3 is a perspective schematic illustration of the substrate of FIG. 1 with a layer of photoresist and a mask.
  • FIG. 4 is a schematic illustration of the substrate of FIG. 1 being etched.
  • FIG. 5 is a schematic illustration of the substrate of FIG. 1 with a second photoresist.
  • FIG. 6 is a schematic illustration of the substrate of FIG. 1 having the second photoresist developed.
  • FIG. 7 is a schematic illustration of the substrate of FIG. 1 being etched a second time.
  • FIGS. 8A-8D are example profiles of microcontacts.
  • FIG. 9 is a flowchart depicting a first embodiment.
  • FIG. 10 is a flowchart depicting a second embodiment.
  • FIG. 11 is a schematic illustration of a multi-layer substrate in application.
  • FIG. 12 is a schematic illustration of microelectronic unit.
  • FIG. 13 is a schematic illustration of two adjacent microelectronic units.
  • FIG. 14 is a schematic illustration of a microelectronic assembly.
  • FIG. 15 is another schematic illustration of a microelectronic assembly.
  • FIG. 16 is yet another schematic illustration of a microelectronic assembly.
  • FIG. 1 is a schematic illustration of a tri-metal substrate 10 .
  • the tri-metal substrate 10 has a trace layer 12 , an etch stop layer 14 , a thick layer 16 , and a top surface 18 .
  • the trace layer 12 and the thick layer 16 may be formed of a readily etchable first metal such as copper, while the etch stop layer may be formed of a metal, such as nickel, which is substantially resistant to etching by a process used to etch copper.
  • the substrate 10 may be formed of any suitable material as desired.
  • FIG. 2 is a schematic illustration of the tri-metal substrate 10 of FIG. 1 with a layer of a first photoresist 20 .
  • the first photoresist 20 is deposited onto the top surface 18 .
  • the first photoresist 20 may be any type of material that hardens or undergoes a chemical reaction when exposed to radiation such as light. Thus, any etch-resistant material maybe used. Positive and negative photoresists may also be utilized and are known in the art.
  • the terms “top,” “bottom” and other directional terms are to be taken as relative to the microelectronic element, rather than directions based on gravity.
  • FIG. 3 is a perspective schematic illustration of the tri-metal substrate of FIG. 1 with the layer of first photoresist 20 and a mask 22 .
  • the mask 22 is often a transparent plate with opaque areas printed on it called a photomask or shadowmask, creating a pattern 24 on the mask 22 with areas covered by the mask 22 , denoted by reference numeral 26 , and areas not covered by the mask 22 , denoted by reference numeral 28 .
  • the pattern 24 with the covered and uncovered areas, 26 and 28 respectively, allows for selectively exposing parts of the first photoresist 20 to radiation.
  • the mask 22 is placed atop the first photoresist 20 , radiation is provided. Most often the radiation is in the form of ultraviolet light. This radiation exposes the first photoresist 20 at the uncovered areas 28 resulting in making the uncovered areas 28 insoluble. The opposite is true when a negative photoresist is used: the covered areas 26 become insoluble.
  • the mask 22 is removed.
  • the first photoresist 20 is then developed by washing with a solution which removes the first photoresist 20 in the locations where the first photoresist 20 has not become insoluble.
  • the photoresist exposure and development leaves a pattern of insoluble material on the top of surface 18 of the substrate 10 . This pattern of insoluble material mirrors the pattern 24 of the mask 22 .
  • the substrate is etched as shown in FIG. 4 .
  • the etching process is interrupted. For example, the etching process can be terminated after a predetermined time.
  • the etching process leaves first microcontact portions 32 projecting upwardly from substrate 10 at the thick layer 16 .
  • the etchant attacks the thick layer 16 , it removes material beneath the edges of first photoresist 20 allowing the first photoresist 20 to project laterally from the top of first microcontact portions 32 , denoted as overhang 30 .
  • the first photoresist 20 remains at particular locations as determined by the mask 22 .
  • a second layer of photoresist 34 ( FIG. 5 ) is deposited on the tri-metal substrate 10 .
  • the second photoresist 34 is deposited onto the thick layer 16 at the locations where the thick layer 16 has been previously etched.
  • the second photoresist 34 also covers the first microcontact portions 32 . If using electrophoretic photoresists, the second photoresist 34 , due to its inherent chemical properties, does not deposit onto the first photoresist 20 .
  • the substrate with the first and second photoresists, 20 and 34 is exposed to radiation and then the second photoresist is developed.
  • the first photoresist 20 projects laterally over portions of the thick layer 16 , denoted by overhang 30 .
  • This overhang 30 prevents the second photoresist 34 from being exposed to radiation and thus prevents it from being developed and removed, causing portions of the second photoresist 34 to adhere to the first microcontact portions 32 .
  • the first photoresist 20 acts as a mask to the second photoresist 34 .
  • the second photoresist 34 is developed by washing so as to remove the radiation exposed second photoresist 34 . This leaves the unexposed portions of second photoresist 34 on the first microcontact portions 32 .
  • a second etching process is performed, removing additional portions of the thick layer 16 of the tri-metal substrate 10 , thereby forming second microcontact portions 36 below the first microcontact portions 32 as shown in FIG. 7 .
  • the second photoresist 34 still adhered to first microcontact portions 32 , protects the first microcontact portions 32 from being etched again.
  • steps may be repeated as many times as desired to create the preferred aspect ratio and pitch forming third, fourth or nth microcontact portions.
  • the process may be stopped when the etch-stop layer 14 is reached.
  • the first and second photoresists 20 and 34 may be stripped entirely.
  • the microcontacts 38 have a first portion 32 , also known as a tip region, and a second portion 36 , also referred to as the base region.
  • a first portion 32 also known as a tip region
  • a second portion 36 also referred to as the base region.
  • each microcontact will be generally in the form of a body of revolution about a central axis 51 ( FIG. 8A ) extending in a vertical or Z direction, upwardly from the remainder of the substrate and generally perpendicular to the plane of the etch stop layer 14 .
  • the particular functions and hence the shape of the microcontacts are determined by the etching conditions used in the first and second etching steps.
  • the composition of the etchant and etching temperature can be varied to vary the rate at which the etchant attacks the metal layer.
  • the mechanics of contacting the etchant with the metal layer can be varied.
  • the etchant can be sprayed forcibly toward the substrate, or the substrate can be dipped into the etchant.
  • the etching conditions may be the same or different during etching of the first and second portions.
  • the first portion 32 has a circumferential surface 44 which flares outwardly in the downward direction, so that the magnitude of the slope or
  • the second portion 36 also has a circumferential surface 46 flares outwardly; the magnitude of the slope or
  • the maximum width or diameter X of the second portion, at the base of the microcontact where the microcontact joins layer 14 , is substantial greater than the maximum width or diameter of the first portion.
  • the maximum width of second portion 36 is only slightly greater than the maximum width of first portion 32 .
  • the second portion has a minimum width at a location between the base of the post and the boundary 52 , so that the width gradually decreases in the upward direction to the minimum and then progressively increases in the upward direction from the minimum to the boundary 52 .
  • Such a shape is commonly referred to as a “cooling tower” shape.
  • the second portion 36 has its minimum width near the base of the microcontact.
  • FIG. 8D illustrates a profile of a microcontact 38 having more than two portions. This type of profile may result in the event the steps of the processes described herein are performed numerous times. Thus, it can be seen that this particular microcontact 38 has four portions, the first and second portions 32 and 36 , respectively, and third and fourth portions, 40 and 42 , respectively. These four portions may have any dimension and be wider or slimmer than another portion as desired. In this instance, there may be greater than one boundary.
  • FIGS. 8A-8D are only representative profiles and a variety of profiles may be achieved.
  • each of FIGS. 8A-8D arrays including only two microcontacts or posts are depicted in each of FIGS. 8A-8D , in practice, an array of posts including numerous posts can be formed.
  • all of the microcontacts or posts in the array are formed from a single metallic layer 16 ( FIG. 1 ).
  • Each microcontact overlies a portion of the etch stop layer 14 at the base of the microcontact, where the microcontact connects to metallic layer 12 .
  • the etch stop layer 14 typically is removed in regions between the microcontact, and metallic layer 12 typically is etched or otherwise treated to convert it into traces or other conductive features connected to the microcontact.
  • each microcontact from its base to its tip, is a unitary body, free of joints such as welds, and having substantially uniform composition throughout.
  • the tip surfaces 18 ′ of the microcontacts, at the ends of the microcontacts remote from layers 12 and 14 are portions of the original top surface 18 of metal layer 16 ( FIG. 1 ), these tip surfaces are substantially flat and horizontal, and the tip surfaces of all of the microcontacts are substantially coplanar with one another.
  • the entire first photoresist 20 may be removed.
  • the second photoresist 34 may be deposited over the entire surface of the substrate 10 .
  • the mask 22 is placed onto the second photoresist 34 .
  • the mask 22 must be properly aligned so as to expose only at the locations previously exposed, on the first microcontact portions 32 .
  • the second photoresist 34 is then developed and further etching may be performed on the substrate 10 .
  • FIG. 9 is a flowchart depicting the first embodiment. Beginning at step 100 , a substrate is provided. Then at step 102 , a photoresist n is deposited onto the substrate. Then at step 104 , a mask is placed atop the photoresist n. At step 106 the photoresist n is exposed to radiation. Subsequently, at step 108 the mask is removed and then at step 110 , the photoresist n is developed at select locations and the substrate is etched.
  • n+1 another photoresist is deposited, known as n+1 at step 112 .
  • this n+1 photoresist is exposed to radiation.
  • the photoresist n+1 is removed at select locations and the substrate is etched again.
  • FIG. 10 is a flowchart depicting a second embodiment. Steps 200 - 210 of the second embodiment mirror steps 100 - 110 of the first embodiment. However, at step 212 , the entire photoresist n is removed. Then, at step 214 , another layer of photoresist n+1 is deposited onto the substrate. Next, the mask is placed back onto the substrate at step 216 . During this step, the mask must be aligned such that its pattern is situated in substantially the same location as when the mask was placed on the photoresist n. Subsequently, at step 218 , the photoresist n+1 is exposed to radiation and the mask is removed.
  • step 220 photoresist n+1 is selectively removed and the substrate is etched again. This process may also be repeated until the desired microcontact height is achieved. Thus, at step 222 , it is evaluated whether the desired microcontact height has been achieved. If the preferred height has not been achieved at step 224 , then the process returns to step 212 where the photoresist is removed entirely and another photoresist n+1 is deposited and the steps continue thereon. However, if the desired height has been achieved at step 224 , the remaining photoresist is removed at step 228 and the process ends.
  • the etch-stop layer 14 and the thin layer 12 may be united with a dielectric layer and then thin layer 12 may be etched to form traces so as to provide a component with the microcontacts connected to the traces and with the microcontacts projecting from the dielectric layer.
  • Such a structure can be used, for example, as an element of a semiconductor chip package.
  • U.S. patent application Ser. No. 11/318,822, filed Dec. 27, 2005, the disclosure of which is hereby incorporated by reference herein, may be used.
  • the structure described herein may be an integral part of a multilayer substrate 10 , for instance, the top layer of a multilayer substrate 10 , as shown in FIG. 11 .
  • Microcontacts 38 may be soldered to the die 54 .
  • the solder 56 may wick around a portion of the microcontacts 38 . Wicking provides very good contact between the microcontacts 38 and the die 54 .
  • Other bonding processes besides solder 56 may also be used.
  • Surrounding the microcontacts 38 is underfill 58 , used to adhere the die 54 to the microcontacts 38 and the substrate 10 . Any type of underfill 58 may be used as desired or underfill 58 may be omitted.
  • Below the microcontacts 38 are traces 60 and a dielectric layer 62 . Terminals 64 are disposed at the bottom of the substrate 10 .
  • Certain packages include microelectronic chips that are stacked. This allows the package to occupy a surface area on a substrate that is less than the total surface area of the chips in the stack.
  • Packages which include microcontacts fabricated using the processes recited herein may be stacked. Reference is made to co-pending U.S. patent application Ser. No. 11/140,312, filed May 27, 2005; and U.S. Pat. No. 6,782,610, the disclosures of which are hereby incorporated by reference. The microcontact etching steps taught in these disclosures may be replaced by the processes discussed herein.
  • a suitable substrate having any number of layers may be utilized, such as for example a single metal.
  • an etch-resistant metal such as gold or other metal substantially resistant to the etchant used to etch the thick metallic layer, may be used.
  • the etch-resistant metal can be used in place of the first photoresist 20 discussed above.
  • Spots of etch-resistant metal may be plated onto the top of the thick layer 16 after applying a mask such as a photoresist with holes at the desired locations for the spots. After plating the etch-resistant metal onto the top of the thick layer, the thick layer is etched to form the microcontacts as discussed above.
  • the etch-resistant metal may be left in place on the tip of the microcontact.
  • a mask may be used to limit deposition of the second etch-resistant metal to only the first portions 32 of the microcontacts, so that the areas between the microcontacts remain free of the etch-resistant metal.
  • the entire first layer of etch-resistant metal may be removed upon etching first microcontact portions 32 , then a second layer of etch-resistant metal may be deposited to protect the first microcontact portions 32 .
  • a microelectronic unit 70 having microcontacts 72 .
  • the microcontacts 72 have an etch stop layer 74 .
  • the microcontacts 72 project vertically from a metallic layer that has been formed into traces 76 . There may be gaps or spaces 78 between the traces 76 .
  • a first layer of dielectric 80 may be adhered to a bottom side of the unit 70 adjacent the traces 76 . Openings 82 in the first layer of dielectric 80 allow the traces 76 to form electronic contacts.
  • a second layer of a dielectric 84 may be formed on a top side of the unit 70 .
  • the microcontacts formed from these processes may have a typical height ranging from about 40 microns to about 200 microns. Further, the typical pitch between microcontacts may be less than about 200 microns, preferably less than 150 microns.
  • two microcontacts are shown having a tip diameter d and a microcontact height h.
  • a pitch P is defined by the distance between the longitudinal axes of the two microcontacts.
  • the adhesion between the tips of the pins and spots of photoresist used to protect the tips during etching is proportional to the area of the tips, and hence to the square of the tip diameter. Therefore, with very small tip diameters, the photoresist spots can be dislodged during processing. Thus, using conventional processes, it has been difficult to form microcontacts with very small pitch.
  • P o the pitch between microcontacts using the process recited herein
  • the process described herein, with at least two etches can achieve a pitch P of about 80 microns or less.
  • the multi-step etching process allows formation of unitary metallic microcontacts or posts from a single metallic layer with combinations of pitch, tip diameter and height not attainable in conventional etching processes. As the number of etching steps increases, the minimum attainable pitch for a given tip diameter and height decreases.
  • the chip carrier includes a first dielectric layer 62 which may be formed from a material such as polyimide, BT resin or other dielectric material of the type commonly used for chip carriers.
  • the chip carrier also includes traces 60 connected to some or all of the microcontacts 38 .
  • the traces incorporate terminals 61 .
  • the microcontacts 38 project from a first side of dielectric layer 62 , facing upwardly as seen in FIG. 14 .
  • Dielectric layer 62 has openings 82 , and terminals 61 are exposed at the second or downwardly facing surface of the first dielectric layer 62 through openings 82 .
  • the carrier further includes an optional second dielectric layer 84 .
  • the tips of microcontacts 38 are bonded to contacts 55 of a microelectronic element such as a semiconductor chip or die 54 .
  • the tips of the microcontacts may be solder-bonded to the contacts 55 of the microelectronic element.
  • Other bonding processes such as eutectic bonding or diffusion bonding, may be employed.
  • the resulting packaged microelectronic element has some or all of contacts 55 on the microelectronic element connected to terminals 61 by the microcontacts and traces.
  • the packaged microelectronic element may be mounted to a circuit panel 92 , such as a printed circuit board by bonding terminals 61 to pads 94 on the circuit board.
  • pads 94 on the circuit panel 92 may be soldered to the terminals 61 , at openings 82 , using solder balls 96 .
  • connection between the microcontacts 38 and the contacts 55 of the microelectronic element can provide a reliable connection even where the contacts 55 are closely spaced.
  • the microcontacts 38 can be formed with reasonable tip diameters and height. The appreciable tip diameter can provide substantial bond area between the tip of each microcontact and the contact of the microelectronic element.
  • differential thermal expansion and contraction of the chip 54 relative to the circuit panel 92 can be accommodated by bending and tilting of microcontacts 38 . This action is enhanced by the height of the microcontacts.
  • the microcontacts are formed from a common metal layer, the heights of the microcontacts are uniform to within a very close tolerance. This facilitates engagement and formation of robust bonds between the microcontact tips with the contacts of the chip or other microelectronic element.
  • the structure of the chip carrier can be varied.
  • the chip carrier may include only one dielectric layer.
  • the traces may be disposed on either side of the dielectric layer.
  • the chip carrier may include a multi-layer dielectric, and may include multiple layers of traces, as well as other features such as electrically conductive ground planes.
  • a process for further embodiment of the invention uses a structure having post portions 550 ( FIG. 15 ) projecting from a surface 526 such as a surface of dielectric layer 510 .
  • Post portions 550 may be formed by any process, but desirably are formed by an etching process similar to those discussed above.
  • a metallic or other conductive layer 502 is applied over the tips 533 of post portions 550 .
  • layer 502 may be laminated on the structure incorporating portions 550 , and metallurgically bonded to the tips of post portions 550 .
  • Layer 502 is selectively treated so as to remove material of the layer remote from post portions 550 , but leave at least part of the layer thickness overlying post portions 550 , and thereby form additional post portions 504 ( FIG. 16 ) aligned with post portions 550 , and thus form composite microcontacts, each including a proximal post portion 550 close to the substrate and a distal post portion 504 remote from the substrate, the distal portion projecting in the vertical or z direction from the proximal portion.
  • the treatment applied to layer 502 may include an etching process as discussed above, using spots of an etch-resistant material 506 aligned with post portions 550 .
  • a protective layer such as a dielectric encapsulant 508 may be applied to cover post portions 550 before etching layer 502 .
  • post portions 550 may be plated or otherwise covered with an etch-resistant conductive material such as nickel or gold before etching layer 502 .
  • the process of building up successive post portions may be repeated so as to form additional portions on portions 504 , so that microcontacts of essentially any length can be formed.
  • the long microcontacts provide increased flexibility and movement of the post tips.
  • the encapsulant desirably is compliant so that it does not substantially limit flexure of the posts. In other embodiments, the encapsulant is removed before the components are used.
  • the microcontacts are illustrated in conjunction with a dielectric substrate 522 and traces 528 similar to those discussed above, this process can be used to fabricate microcontacts on essentially any structure.
  • each microcontact has a horizontal or width dimension x which varies over the vertical or z-direction extent of the proximal post portion 550 and which increases abruptly, in substantially stepwise fashion, at the juncture between the proximal post portion 550 and the distal portion 504 , and varies along the vertical extent of the distal portion.
  • the slope of the variation in width with vertical location also changes abruptly at the juncture between the post portions.
  • the pattern of variation of the horizontal or width dimension within each post portion depends upon the process used for etching or otherwise forming such post portion.
  • the distal post portions 504 may be formed by a multi-stage etching process as discussed above, so that each distal post portion includes different sub-portions with different functions defining the variation of width x in the vertical or z direction.

Abstract

A method includes applying a final etch-resistant material to an in-process substrate so that the final etch-resistant material at least partially covers first microcontact portions integral with the substrate and projecting upwardly from a surface of the substrate, and etching the surface of the substrate so as to leave second microcontact portions below the first microcontact portions and integral therewith, the final etch-resistant material at least partially protecting the first microcontact portions from etching during the further etching step. A microelectronic unit includes a substrate, and a plurality of microcontacts projecting in a vertical direction from the substrate, each microcontact including a base region adjacent the substrate and a tip region remote from the substrate, each microcontact having a horizontal dimension which is a first function of vertical location in the base region and which is a second function of vertical location in the tip region.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • The present application is a divisional of U.S. patent application Ser. No. 11/717,587, filed Mar. 13, 2007, which application is a continuation-in-part of U.S. patent application Ser. No. 11/166,982, filed Jun. 24, 2005, which application claims the benefit of the filing date of U.S. Provisional Patent Application No. 60/583,109, filed Jun. 25, 2004. Application Ser. No. 11/166,982 is also a continuation-in-part of U.S. patent application Ser. No. 10/959,465, filed Oct. 6, 2004. Application Ser. No. 10/959,465 also claims the benefit of the filing dates of U.S. Provisional Patent Application Nos. 60/508,970, filed Oct. 6, 2003; 60/533,210, filed Dec. 30, 2003; 60/533,393, filed Dec. 30, 2003; and 60/533,437, filed Dec. 30, 2003. The disclosures of all of the aforementioned applications are hereby incorporated by reference herein.
  • BACKGROUND OF THE INVENTION
  • The present invention relates to microelectronic packages, to components for use in fabrication of microelectronic packages, and to methods of making the packages and component.
  • Microcontact elements in the form of elongated posts or pins may be used to connect microelectronic packages to circuit boards and for other connections in microelectronic packaging. In some instances, microcontacts have been formed by etching a metallic structure including one or more metallic layers to form the microcontacts. The etching process limits the size of the microcontacts. Conventional etching processes typically cannot form microcontacts with a large ratio of height to maximum width, referred to herein as “aspect ratio”. It has been difficult or impossible to form arrays of microcontacts with appreciable height and very small pitch or spacing between adjacent microcontacts. Moreover, the configurations of the microcontacts formed by conventional etching processes are limited.
  • For these and other reasons, further improvement would be desirable.
  • SUMMARY OF THE INVENTION
  • In one embodiment, a method of forming microcontacts, includes, (a) providing a first etch-resistant material at selected locations on a top surface of a substrate, (b) etching a top surface of the substrate at locations not covered by the first etch-resistant material and thereby form first microcontact portions projecting upwardly from the substrate at the selected locations, (c) providing a second etch-resistant material on the first microcontact portions, and (d) further etching the substrate to form second microcontact portions below the first microcontact portions, the second etch-resistant material at least partially protecting the first microcontact portions from etching during the further etching step.
  • In another embodiment, a method of forming microcontacts, includes (a) applying a final etch-resistant material to an in-process substrate so that the final etch-resistant material at least partially covers first microcontact portions integral with the substrate and projecting upwardly from a surface of the substrate, and (b)
  • etching the surface of the substrate so as to leave second microcontact portions below the first microcontact portions and integral therewith, the final etch-resistant material at least partially protecting the first microcontact portions from etching during the further etching step.
  • In still another embodiment, a microelectronic unit includes (a) a substrate, and (b) a plurality of microcontacts projecting in a vertical direction from the substrate, each microcontact including a base region adjacent the substrate and a tip region, remote from the substrate, each microcontact having a horizontal dimension which is a first function of vertical location in the base region and which is a second function of vertical location in the tip region.
  • In yet another embodiment, a microelectronic unit includes a substrate, a plurality of microcontacts projecting in a vertical direction from the substrate wherein a pitch between two adjacent microcontacts is less than 150 microns.
  • In still another embodiment, a microelectronic unit includes (a) a substrate, and (b) a plurality of elongated microcontacts projecting in a vertical direction from the substrate, each microcontact including a base region adjacent the substrate and a tip region, remote from the substrate, each microcontact having an axis and a circumferential surface which slopes toward or away from the axis in the vertical direction along the axis, such that the slope of the circumferential wall changes abruptly at a boundary between the tip region and the base region.
  • In another embodiment, a microelectronic unit includes (a) a substrate, and (b) a plurality of microcontacts projecting in a vertical direction from the substrate, each microcontact having a proximal portion adjacent the substrate and an elongated distal portion extending from the proximal portion in the vertical direction away from the substrate, the width of the post increasing in stepwise fashion at the juncture between the proximal and distal portions.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a schematic illustration of a substrate.
  • FIG. 2 is a schematic illustration of the substrate of FIG. 1 with a layer of photoresist.
  • FIG. 3 is a perspective schematic illustration of the substrate of FIG. 1 with a layer of photoresist and a mask.
  • FIG. 4 is a schematic illustration of the substrate of FIG. 1 being etched.
  • FIG. 5 is a schematic illustration of the substrate of FIG. 1 with a second photoresist.
  • FIG. 6 is a schematic illustration of the substrate of FIG. 1 having the second photoresist developed.
  • FIG. 7 is a schematic illustration of the substrate of FIG. 1 being etched a second time.
  • FIGS. 8A-8D are example profiles of microcontacts.
  • FIG. 9 is a flowchart depicting a first embodiment.
  • FIG. 10 is a flowchart depicting a second embodiment.
  • FIG. 11 is a schematic illustration of a multi-layer substrate in application.
  • FIG. 12 is a schematic illustration of microelectronic unit.
  • FIG. 13 is a schematic illustration of two adjacent microelectronic units.
  • FIG. 14 is a schematic illustration of a microelectronic assembly.
  • FIG. 15 is another schematic illustration of a microelectronic assembly.
  • FIG. 16 is yet another schematic illustration of a microelectronic assembly.
  • DETAILED DESCRIPTION
  • A first method or embodiment is described. FIG. 1 is a schematic illustration of a tri-metal substrate 10. The tri-metal substrate 10 has a trace layer 12, an etch stop layer 14, a thick layer 16, and a top surface 18. The trace layer 12 and the thick layer 16 may be formed of a readily etchable first metal such as copper, while the etch stop layer may be formed of a metal, such as nickel, which is substantially resistant to etching by a process used to etch copper. Although, copper and nickel are recited, the substrate 10 may be formed of any suitable material as desired.
  • FIG. 2 is a schematic illustration of the tri-metal substrate 10 of FIG. 1 with a layer of a first photoresist 20. The first photoresist 20 is deposited onto the top surface 18. The first photoresist 20 may be any type of material that hardens or undergoes a chemical reaction when exposed to radiation such as light. Thus, any etch-resistant material maybe used. Positive and negative photoresists may also be utilized and are known in the art. As used herein, the terms “top,” “bottom” and other directional terms are to be taken as relative to the microelectronic element, rather than directions based on gravity.
  • FIG. 3 is a perspective schematic illustration of the tri-metal substrate of FIG. 1 with the layer of first photoresist 20 and a mask 22. The mask 22 is often a transparent plate with opaque areas printed on it called a photomask or shadowmask, creating a pattern 24 on the mask 22 with areas covered by the mask 22, denoted by reference numeral 26, and areas not covered by the mask 22, denoted by reference numeral 28. The pattern 24 with the covered and uncovered areas, 26 and 28, respectively, allows for selectively exposing parts of the first photoresist 20 to radiation.
  • Once the mask 22 is placed atop the first photoresist 20, radiation is provided. Most often the radiation is in the form of ultraviolet light. This radiation exposes the first photoresist 20 at the uncovered areas 28 resulting in making the uncovered areas 28 insoluble. The opposite is true when a negative photoresist is used: the covered areas 26 become insoluble. After exposing the first photoresist 20, the mask 22 is removed. The first photoresist 20 is then developed by washing with a solution which removes the first photoresist 20 in the locations where the first photoresist 20 has not become insoluble. Thus, the photoresist exposure and development leaves a pattern of insoluble material on the top of surface 18 of the substrate 10. This pattern of insoluble material mirrors the pattern 24 of the mask 22.
  • After exposure and development of the photoresist, the substrate is etched as shown in FIG. 4. Once a certain depth of etching is reached, the etching process is interrupted. For example, the etching process can be terminated after a predetermined time. The etching process leaves first microcontact portions 32 projecting upwardly from substrate 10 at the thick layer 16. As the etchant attacks the thick layer 16, it removes material beneath the edges of first photoresist 20 allowing the first photoresist 20 to project laterally from the top of first microcontact portions 32, denoted as overhang 30. The first photoresist 20 remains at particular locations as determined by the mask 22.
  • Once the thick layer 16 has been etched to a desired depth, a second layer of photoresist 34 (FIG. 5) is deposited on the tri-metal substrate 10. In this instance, the second photoresist 34 is deposited onto the thick layer 16 at the locations where the thick layer 16 has been previously etched. Thus, the second photoresist 34 also covers the first microcontact portions 32. If using electrophoretic photoresists, the second photoresist 34, due to its inherent chemical properties, does not deposit onto the first photoresist 20.
  • At the next step, the substrate with the first and second photoresists, 20 and 34 is exposed to radiation and then the second photoresist is developed. As shown in FIG. 6, the first photoresist 20 projects laterally over portions of the thick layer 16, denoted by overhang 30. This overhang 30 prevents the second photoresist 34 from being exposed to radiation and thus prevents it from being developed and removed, causing portions of the second photoresist 34 to adhere to the first microcontact portions 32. Thus, the first photoresist 20 acts as a mask to the second photoresist 34. The second photoresist 34 is developed by washing so as to remove the radiation exposed second photoresist 34. This leaves the unexposed portions of second photoresist 34 on the first microcontact portions 32.
  • Once portions of the second photoresist 34 have been exposed and developed, a second etching process is performed, removing additional portions of the thick layer 16 of the tri-metal substrate 10, thereby forming second microcontact portions 36 below the first microcontact portions 32 as shown in FIG. 7. During this step, the second photoresist 34, still adhered to first microcontact portions 32, protects the first microcontact portions 32 from being etched again.
  • These steps may be repeated as many times as desired to create the preferred aspect ratio and pitch forming third, fourth or nth microcontact portions. The process may be stopped when the etch-stop layer 14 is reached. As a final step, the first and second photoresists 20 and 34, respectively, may be stripped entirely.
  • These processes result in microcontacts 38 shown in FIGS. 8A through 8D. These figures also illustrate the various profiles that may be achieved using the processes described herein. Referring to FIGS. 8A-8C, the microcontacts 38 have a first portion 32, also known as a tip region, and a second portion 36, also referred to as the base region. Provided that the spots of first photoresist used in the steps discussed above are circular, each microcontact will be generally in the form of a body of revolution about a central axis 51 (FIG. 8A) extending in a vertical or Z direction, upwardly from the remainder of the substrate and generally perpendicular to the plane of the etch stop layer 14. The widths or diameters X of the first and second portions vary with position in the Z or height direction within each portion. Stated another way, within the first portion, X=F1(Z), and within the second portion X=F2(Z). The slope or
  • X Z
  • may change abruptly at the boundary 52 between the first and second portions. The particular functions and hence the shape of the microcontacts are determined by the etching conditions used in the first and second etching steps. For example, the composition of the etchant and etching temperature can be varied to vary the rate at which the etchant attacks the metal layer. Also, the mechanics of contacting the etchant with the metal layer can be varied. The etchant can be sprayed forcibly toward the substrate, or the substrate can be dipped into the etchant. The etching conditions may be the same or different during etching of the first and second portions.
  • In the microcontacts shown in FIG. 8A, the first portion 32 has a circumferential surface 44 which flares outwardly in the downward direction, so that the magnitude of the slope or
  • X Z
  • increases in the downward direction. The second portion 36 also has a circumferential surface 46 flares outwardly; the magnitude of the slope or
  • X Z
  • of the second is at a minimum at boundary 52, and progressively increases in the direction toward the base of the post. There is a substantially change in slope at boundary 52. The maximum width or diameter X of the second portion, at the base of the microcontact where the microcontact joins layer 14, is substantial greater than the maximum width or diameter of the first portion. In FIG. 8B, the maximum width of second portion 36 is only slightly greater than the maximum width of first portion 32. Also, the second portion has a minimum width at a location between the base of the post and the boundary 52, so that the width gradually decreases in the upward direction to the minimum and then progressively increases in the upward direction from the minimum to the boundary 52. Such a shape is commonly referred to as a “cooling tower” shape. In the microcontacts of FIG. 8B, the slope or
  • X Z
  • changes sign at the boundary 52 between the portions. In FIG. 8C, the second portion 36 has its minimum width near the base of the microcontact.
  • Lastly, FIG. 8D illustrates a profile of a microcontact 38 having more than two portions. This type of profile may result in the event the steps of the processes described herein are performed numerous times. Thus, it can be seen that this particular microcontact 38 has four portions, the first and second portions 32 and 36, respectively, and third and fourth portions, 40 and 42, respectively. These four portions may have any dimension and be wider or slimmer than another portion as desired. In this instance, there may be greater than one boundary. FIGS. 8A-8D are only representative profiles and a variety of profiles may be achieved.
  • Although arrays including only two microcontacts or posts are depicted in each of FIGS. 8A-8D, in practice, an array of posts including numerous posts can be formed. In the embodiments depicted in each of FIGS. 8A-8D, all of the microcontacts or posts in the array are formed from a single metallic layer 16 (FIG. 1). Each microcontact overlies a portion of the etch stop layer 14 at the base of the microcontact, where the microcontact connects to metallic layer 12. As discussed below, the etch stop layer 14 typically is removed in regions between the microcontact, and metallic layer 12 typically is etched or otherwise treated to convert it into traces or other conductive features connected to the microcontact. However, the body of each microcontact, from its base to its tip, is a unitary body, free of joints such as welds, and having substantially uniform composition throughout. Also, because the tip surfaces 18′ of the microcontacts, at the ends of the microcontacts remote from layers 12 and 14, are portions of the original top surface 18 of metal layer 16 (FIG. 1), these tip surfaces are substantially flat and horizontal, and the tip surfaces of all of the microcontacts are substantially coplanar with one another.
  • In an alternate embodiment, rather than remove the first photoresist 20 only at selected locations after the first etching step, the entire first photoresist 20 may be removed. In this instance, the second photoresist 34 may be deposited over the entire surface of the substrate 10. Then the mask 22 is placed onto the second photoresist 34. The mask 22 must be properly aligned so as to expose only at the locations previously exposed, on the first microcontact portions 32. The second photoresist 34 is then developed and further etching may be performed on the substrate 10.
  • FIG. 9 is a flowchart depicting the first embodiment. Beginning at step 100, a substrate is provided. Then at step 102, a photoresist n is deposited onto the substrate. Then at step 104, a mask is placed atop the photoresist n. At step 106 the photoresist n is exposed to radiation. Subsequently, at step 108 the mask is removed and then at step 110, the photoresist n is developed at select locations and the substrate is etched.
  • Next, another photoresist is deposited, known as n+1 at step 112. Then, at step 114, this n+1 photoresist is exposed to radiation. Subsequently, at step 116, the photoresist n+1 is removed at select locations and the substrate is etched again. Then, it is evaluated whether the desired microcontact height has been achieved at step 118. If the desired microcontact height has not been achieved, at step 120, the process returns to step 112 and another photoresist is deposited onto the substrate. If the desired height has been achieved at step 122, then the remaining photoresists are removed at step 124 and the process ends.
  • FIG. 10 is a flowchart depicting a second embodiment. Steps 200-210 of the second embodiment mirror steps 100-110 of the first embodiment. However, at step 212, the entire photoresist n is removed. Then, at step 214, another layer of photoresist n+1 is deposited onto the substrate. Next, the mask is placed back onto the substrate at step 216. During this step, the mask must be aligned such that its pattern is situated in substantially the same location as when the mask was placed on the photoresist n. Subsequently, at step 218, the photoresist n+1 is exposed to radiation and the mask is removed.
  • Next, at step 220, photoresist n+1 is selectively removed and the substrate is etched again. This process may also be repeated until the desired microcontact height is achieved. Thus, at step 222, it is evaluated whether the desired microcontact height has been achieved. If the preferred height has not been achieved at step 224, then the process returns to step 212 where the photoresist is removed entirely and another photoresist n+1 is deposited and the steps continue thereon. However, if the desired height has been achieved at step 224, the remaining photoresist is removed at step 228 and the process ends.
  • The etch-stop layer 14 and the thin layer 12 may be united with a dielectric layer and then thin layer 12 may be etched to form traces so as to provide a component with the microcontacts connected to the traces and with the microcontacts projecting from the dielectric layer. Such a structure can be used, for example, as an element of a semiconductor chip package. For example, U.S. patent application Ser. No. 11/318,822, filed Dec. 27, 2005, the disclosure of which is hereby incorporated by reference herein, may be used.
  • The structure described herein may be an integral part of a multilayer substrate 10, for instance, the top layer of a multilayer substrate 10, as shown in FIG. 11. Microcontacts 38 may be soldered to the die 54. The solder 56 may wick around a portion of the microcontacts 38. Wicking provides very good contact between the microcontacts 38 and the die 54. Other bonding processes besides solder 56 may also be used. Surrounding the microcontacts 38 is underfill 58, used to adhere the die 54 to the microcontacts 38 and the substrate 10. Any type of underfill 58 may be used as desired or underfill 58 may be omitted. Below the microcontacts 38 are traces 60 and a dielectric layer 62. Terminals 64 are disposed at the bottom of the substrate 10.
  • Certain packages include microelectronic chips that are stacked. This allows the package to occupy a surface area on a substrate that is less than the total surface area of the chips in the stack. Packages which include microcontacts fabricated using the processes recited herein may be stacked. Reference is made to co-pending U.S. patent application Ser. No. 11/140,312, filed May 27, 2005; and U.S. Pat. No. 6,782,610, the disclosures of which are hereby incorporated by reference. The microcontact etching steps taught in these disclosures may be replaced by the processes discussed herein.
  • Although a tri-metal substrate is discussed above, a suitable substrate having any number of layers may be utilized, such as for example a single metal. Additionally, rather than use a photoresist, an etch-resistant metal such as gold or other metal substantially resistant to the etchant used to etch the thick metallic layer, may be used. For example, the etch-resistant metal can be used in place of the first photoresist 20 discussed above. Spots of etch-resistant metal may be plated onto the top of the thick layer 16 after applying a mask such as a photoresist with holes at the desired locations for the spots. After plating the etch-resistant metal onto the top of the thick layer, the thick layer is etched to form the microcontacts as discussed above. The etch-resistant metal may be left in place on the tip of the microcontact. In the event an etch-resistant metal is used, as a second etch-resistant material (in place of second photoresist 34 discussed above), a mask may be used to limit deposition of the second etch-resistant metal to only the first portions 32 of the microcontacts, so that the areas between the microcontacts remain free of the etch-resistant metal. Alternately, the entire first layer of etch-resistant metal may be removed upon etching first microcontact portions 32, then a second layer of etch-resistant metal may be deposited to protect the first microcontact portions 32.
  • With reference to FIG. 12, a microelectronic unit 70 is shown having microcontacts 72. The microcontacts 72 have an etch stop layer 74. The microcontacts 72 project vertically from a metallic layer that has been formed into traces 76. There may be gaps or spaces 78 between the traces 76. A first layer of dielectric 80 may be adhered to a bottom side of the unit 70 adjacent the traces 76. Openings 82 in the first layer of dielectric 80 allow the traces 76 to form electronic contacts. A second layer of a dielectric 84 may be formed on a top side of the unit 70.
  • The microcontacts formed from these processes may have a typical height ranging from about 40 microns to about 200 microns. Further, the typical pitch between microcontacts may be less than about 200 microns, preferably less than 150 microns. In particular, in reference to FIG. 13, two microcontacts are shown having a tip diameter d and a microcontact height h. A pitch P is defined by the distance between the longitudinal axes of the two microcontacts.
  • In many applications, particularly where microcontacts are used connected to contacts of a semiconductor chip as, for example, in a structure as discussed below with reference to FIG. 14, it is desirable to provide a small pitch. However, in a process where the microcontacts are formed from a single metal layer by a single etching process, it is normally not practical to make the pitch P less than a certain minimum pitch P0 which is equal to the sum of the diameter d plus the height h. Thus, P0=d+h. In theory, the minimum pitch could be reduced by reducing the tip diameter d. However, it is impossible to make the tip diameter less than zero. Moreover, in many cases it is undesirable to reduce the tip diameter below about 20 or 30 microns. For example, the adhesion between the tips of the pins and spots of photoresist used to protect the tips during etching is proportional to the area of the tips, and hence to the square of the tip diameter. Therefore, with very small tip diameters, the photoresist spots can be dislodged during processing. Thus, using conventional processes, it has been difficult to form microcontacts with very small pitch.
  • However, the pitch between microcontacts using the process recited herein can be less than Po, (P<Po), for example, P=(0.9) P0 or less. For instance, if the diameter d of the tip is 30 microns and the height h is 60 microns, a conventional process would achieve a pitch Po of 90 microns. However, the process described herein, with at least two etches, can achieve a pitch P of about 80 microns or less. Stated another way, the multi-step etching process allows formation of unitary metallic microcontacts or posts from a single metallic layer with combinations of pitch, tip diameter and height not attainable in conventional etching processes. As the number of etching steps increases, the minimum attainable pitch for a given tip diameter and height decreases.
  • Referring now to FIG. 14, a microelectronic package 90 is shown using a package element or chip carrier having microcontacts 38 as discussed above. The chip carrier includes a first dielectric layer 62 which may be formed from a material such as polyimide, BT resin or other dielectric material of the type commonly used for chip carriers. The chip carrier also includes traces 60 connected to some or all of the microcontacts 38. The traces incorporate terminals 61. The microcontacts 38 project from a first side of dielectric layer 62, facing upwardly as seen in FIG. 14. Dielectric layer 62 has openings 82, and terminals 61 are exposed at the second or downwardly facing surface of the first dielectric layer 62 through openings 82. The carrier further includes an optional second dielectric layer 84.
  • The tips of microcontacts 38 are bonded to contacts 55 of a microelectronic element such as a semiconductor chip or die 54. For example, the tips of the microcontacts may be solder-bonded to the contacts 55 of the microelectronic element. Other bonding processes, such as eutectic bonding or diffusion bonding, may be employed. The resulting packaged microelectronic element has some or all of contacts 55 on the microelectronic element connected to terminals 61 by the microcontacts and traces. The packaged microelectronic element may be mounted to a circuit panel 92, such as a printed circuit board by bonding terminals 61 to pads 94 on the circuit board. For instance, pads 94 on the circuit panel 92 may be soldered to the terminals 61, at openings 82, using solder balls 96.
  • The connection between the microcontacts 38 and the contacts 55 of the microelectronic element can provide a reliable connection even where the contacts 55 are closely spaced. As discussed above, the microcontacts 38 can be formed with reasonable tip diameters and height. The appreciable tip diameter can provide substantial bond area between the tip of each microcontact and the contact of the microelectronic element. In service, differential thermal expansion and contraction of the chip 54 relative to the circuit panel 92 can be accommodated by bending and tilting of microcontacts 38. This action is enhanced by the height of the microcontacts. Moreover, because the microcontacts are formed from a common metal layer, the heights of the microcontacts are uniform to within a very close tolerance. This facilitates engagement and formation of robust bonds between the microcontact tips with the contacts of the chip or other microelectronic element.
  • The structure of the chip carrier can be varied. For example, the chip carrier may include only one dielectric layer. The traces may be disposed on either side of the dielectric layer. Alternatively, the chip carrier may include a multi-layer dielectric, and may include multiple layers of traces, as well as other features such as electrically conductive ground planes.
  • A process for further embodiment of the invention uses a structure having post portions 550 (FIG. 15) projecting from a surface 526 such as a surface of dielectric layer 510. Post portions 550 may be formed by any process, but desirably are formed by an etching process similar to those discussed above. After formation of portions 550, a metallic or other conductive layer 502 is applied over the tips 533 of post portions 550. For example, layer 502 may be laminated on the structure incorporating portions 550, and metallurgically bonded to the tips of post portions 550. Layer 502 is selectively treated so as to remove material of the layer remote from post portions 550, but leave at least part of the layer thickness overlying post portions 550, and thereby form additional post portions 504 (FIG. 16) aligned with post portions 550, and thus form composite microcontacts, each including a proximal post portion 550 close to the substrate and a distal post portion 504 remote from the substrate, the distal portion projecting in the vertical or z direction from the proximal portion. The treatment applied to layer 502 may include an etching process as discussed above, using spots of an etch-resistant material 506 aligned with post portions 550. A protective layer such as a dielectric encapsulant 508 may be applied to cover post portions 550 before etching layer 502. Alternatively or additionally, post portions 550 may be plated or otherwise covered with an etch-resistant conductive material such as nickel or gold before etching layer 502.
  • The process of building up successive post portions may be repeated so as to form additional portions on portions 504, so that microcontacts of essentially any length can be formed. The long microcontacts provide increased flexibility and movement of the post tips. Where one or more dielectric encapsulant layers are left in place around the already-formed post portions, such as layer 508 in FIGS. 15 and 16, the encapsulant desirably is compliant so that it does not substantially limit flexure of the posts. In other embodiments, the encapsulant is removed before the components are used. Although the microcontacts are illustrated in conjunction with a dielectric substrate 522 and traces 528 similar to those discussed above, this process can be used to fabricate microcontacts on essentially any structure.
  • As shown in FIG. 16, each microcontact has a horizontal or width dimension x which varies over the vertical or z-direction extent of the proximal post portion 550 and which increases abruptly, in substantially stepwise fashion, at the juncture between the proximal post portion 550 and the distal portion 504, and varies along the vertical extent of the distal portion. The slope of the variation in width with vertical location also changes abruptly at the juncture between the post portions. The pattern of variation of the horizontal or width dimension within each post portion depends upon the process used for etching or otherwise forming such post portion. For example, in a further embodiment, the distal post portions 504 may be formed by a multi-stage etching process as discussed above, so that each distal post portion includes different sub-portions with different functions defining the variation of width x in the vertical or z direction.
  • Reference is also made to the following, which are hereby incorporated by reference: U.S. patent application Ser. No. 10/985,126, filed Nov. 10, 2004; Ser. No. 11/318,822, filed Dec. 27, 2005; Ser. No. 11/318,164, filed Dec. 23, 2005; Ser. No. 11/166,982, filed Jun. 24, 2005; Ser. No. 11/140,312, filed May 27, 2005; and U.S. Pat. No. 7,176,043.
  • Although the invention herein has been described with reference to particular embodiments, it is to be understood that these embodiments are merely illustrative of the principles and applications of the present invention. It is therefore to be understood that numerous modifications may be made to the illustrative embodiments and that other arrangements may be devised without departing from the spirit and scope of the present invention as defined by the appended claims.

Claims (22)

1. A microelectronic unit comprising:
(a) a substrate; and
(b) a plurality of microcontacts projecting in a vertical direction from the substrate, each microcontact including a base region adjacent the substrate and a tip region, remote from the substrate, each microcontact having a horizontal dimension which is a first function of vertical location in the base region and which is a second function of vertical location in the tip region.
2. The microelectronic unit of claim 1, wherein the first and second functions are substantially different.
3. The microelectronic unit of claim 1, wherein a slope of horizontal dimension versus vertical location changes abruptly at a boundary between the base and the tip regions.
4. The microelectronic unit of claim 1, wherein each of the plurality of microcontacts has a longitudinal axis and a pitch defined by a distance between a first and a second longitudinal axis, wherein the pitch is less than about 200 microns.
5. The microelectronic unit of claim 4, wherein the pitch is less than about 150 microns.
6. The microelectronic unit of claim 1, wherein there is another region disposed between the base and tip regions.
7. The microelectronic unit of claim 1, wherein, within each of the microcontacts, the base region and the tip region are formed as a unitary body of metal.
8. The microelectronic unit of claim 1, wherein the substrate includes a dielectric layer and traces extending along the dielectric layer, at least some of the traces being connected to at least some of the microcontacts.
9. A microelectronic unit comprising:
a substrate;
a plurality of microcontacts projecting in a vertical direction from the substrate wherein a pitch between two adjacent microcontacts is less than 150 microns.
10. The microelectronic unit as claimed in claim 9 wherein the pitch is less than h+d, where h is the vertical height of each microcontact and d is the diameter of each microcontact at a tip of the microcontact, remote from the substrate.
11. The microelectronic unit as claimed in claim 9 wherein each microcontact has a height of at least about 50 microns and a tip diameter of at least about 20 microns.
12. The microelectronic unit as claimed in claim 9 wherein each microcontact has a tip with a substantially flat, horizontal surface.
13. A microelectronic unit comprising:
(a) a substrate; and
(b) a plurality of elongated microcontacts projecting in a vertical direction from the substrate, each microcontact including a base region adjacent the substrate and a tip region, remote from the substrate, each microcontact having an axis and a circumferential surface which slopes toward or away from the axis in the vertical direction along the axis, such that the slope of the circumferential wall changes abruptly at a boundary between the tip region and the base region.
14. The microelectronic unit of claim 13, wherein, within each of the microcontacts, the base region and the tip region are formed as a unitary body of metal.
15. The microelectronic unit of claim 13, wherein a pitch between adjacent microcontacts is less than about 150 microns and each microcontact has a height of about 60 to about 150 microns.
16. The microelectronic unit of claim 15, wherein each microcontact has a tip diameter of at least about 20 microns.
17. The microelectronic unit as claimed in claim 13 wherein the pitch is less than h+d, where h is the vertical height of each microcontact and d is the diameter of each microcontact at a tip of the microcontact, remote from the substrate.
18. The microelectronic unit as claimed in claim 13 wherein the substrate includes a dielectric layer and traces extending along the dielectric layer, at least some of the traces being connected to at least some of the microcontacts.
19. The microelectronic unit as claimed in claim 18 wherein the microcontacts project from a first side of the dielectric layer, the unit also including terminals exposed at the second side of the dielectric layer and electrically connected to at least some of the microcontacts by the traces.
20. An assembly including a microelectronic unit as claimed in claim 19 and a microelectronic element having contacts connected to the microcontacts.
21. The assembly of claim 17, wherein there is another region disposed between the base and tip regions.
22. A microelectronic unit comprising:
(a) a substrate; and
(b) a plurality of microcontacts projecting in a vertical direction from the substrate, each microcontact having a proximal portion adjacent the substrate and an elongated distal portion extending from the proximal portion in the vertical direction away from the substrate, the width of the post increasing in stepwise fashion at the juncture between the proximal and distal portions.
US14/168,386 2003-10-06 2014-01-30 Fine pitch microcontacts and method for forming thereof Abandoned US20140145329A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/168,386 US20140145329A1 (en) 2003-10-06 2014-01-30 Fine pitch microcontacts and method for forming thereof

Applications Claiming Priority (9)

Application Number Priority Date Filing Date Title
US50897003P 2003-10-06 2003-10-06
US53321003P 2003-12-30 2003-12-30
US53343703P 2003-12-30 2003-12-30
US53339303P 2003-12-30 2003-12-30
US58310904P 2004-06-25 2004-06-25
US10/959,465 US7462936B2 (en) 2003-10-06 2004-10-06 Formation of circuitry with modification of feature height
US11/166,982 US7495179B2 (en) 2003-10-06 2005-06-24 Components with posts and pads
US11/717,587 US8641913B2 (en) 2003-10-06 2007-03-13 Fine pitch microcontacts and method for forming thereof
US14/168,386 US20140145329A1 (en) 2003-10-06 2014-01-30 Fine pitch microcontacts and method for forming thereof

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/717,587 Division US8641913B2 (en) 2003-10-06 2007-03-13 Fine pitch microcontacts and method for forming thereof

Publications (1)

Publication Number Publication Date
US20140145329A1 true US20140145329A1 (en) 2014-05-29

Family

ID=39712440

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/717,587 Active 2026-11-26 US8641913B2 (en) 2003-10-06 2007-03-13 Fine pitch microcontacts and method for forming thereof
US14/168,386 Abandoned US20140145329A1 (en) 2003-10-06 2014-01-30 Fine pitch microcontacts and method for forming thereof

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/717,587 Active 2026-11-26 US8641913B2 (en) 2003-10-06 2007-03-13 Fine pitch microcontacts and method for forming thereof

Country Status (5)

Country Link
US (2) US8641913B2 (en)
JP (1) JP5980468B2 (en)
KR (1) KR101466252B1 (en)
CN (2) CN104681450A (en)
WO (1) WO2008112318A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11094659B2 (en) * 2019-09-30 2021-08-17 Texas Instruments Incorporated Microelectronic device with pillars having flared ends

Families Citing this family (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8641913B2 (en) 2003-10-06 2014-02-04 Tessera, Inc. Fine pitch microcontacts and method for forming thereof
US7495179B2 (en) 2003-10-06 2009-02-24 Tessera, Inc. Components with posts and pads
US7709968B2 (en) 2003-12-30 2010-05-04 Tessera, Inc. Micro pin grid array with pin motion isolation
US8558379B2 (en) 2007-09-28 2013-10-15 Tessera, Inc. Flip chip interconnection with double post
KR101572600B1 (en) * 2007-10-10 2015-11-27 테세라, 인코포레이티드 Robust multi-layer wiring elements and assemblies with embedded microelectronic elements
JP5688289B2 (en) 2008-05-09 2015-03-25 インヴェンサス・コーポレイション Manufacturing method of chip size double-sided connection package
US20100044860A1 (en) * 2008-08-21 2010-02-25 Tessera Interconnect Materials, Inc. Microelectronic substrate or element having conductive pads and metal posts joined thereto using bond layer
US8296940B2 (en) * 2010-04-19 2012-10-30 General Electric Company Method of forming a micro pin hybrid interconnect array
US9142533B2 (en) 2010-05-20 2015-09-22 Taiwan Semiconductor Manufacturing Company, Ltd. Substrate interconnections having different sizes
US8330272B2 (en) 2010-07-08 2012-12-11 Tessera, Inc. Microelectronic packages with dual or multiple-etched flip-chip connectors
US8580607B2 (en) 2010-07-27 2013-11-12 Tessera, Inc. Microelectronic packages with nanoparticle joining
US8697492B2 (en) 2010-11-02 2014-04-15 Tessera, Inc. No flow underfill
US8853558B2 (en) 2010-12-10 2014-10-07 Tessera, Inc. Interconnect structure
US20120146206A1 (en) 2010-12-13 2012-06-14 Tessera Research Llc Pin attachment
KR20120075037A (en) 2010-12-28 2012-07-06 삼성전자주식회사 Method of manufacturing semiconductor device
US8709933B2 (en) 2011-04-21 2014-04-29 Tessera, Inc. Interposer having molded low CTE dielectric
CN103108490B (en) * 2011-11-11 2015-10-07 深南电路有限公司 A kind of circuit processing method of super-thick copper wiring board
US9425136B2 (en) 2012-04-17 2016-08-23 Taiwan Semiconductor Manufacturing Company, Ltd. Conical-shaped or tier-shaped pillar connections
US9299674B2 (en) 2012-04-18 2016-03-29 Taiwan Semiconductor Manufacturing Company, Ltd. Bump-on-trace interconnect
US9111817B2 (en) 2012-09-18 2015-08-18 Taiwan Semiconductor Manufacturing Company, Ltd. Bump structure and method of forming same
US8884427B2 (en) 2013-03-14 2014-11-11 Invensas Corporation Low CTE interposer without TSV structure
US9023691B2 (en) 2013-07-15 2015-05-05 Invensas Corporation Microelectronic assemblies with stack terminals coupled by connectors extending through encapsulation
US9034696B2 (en) 2013-07-15 2015-05-19 Invensas Corporation Microelectronic assemblies having reinforcing collars on connectors extending through encapsulation
US8883563B1 (en) 2013-07-15 2014-11-11 Invensas Corporation Fabrication of microelectronic assemblies having stack terminals coupled by connectors extending through encapsulation
JP2015072984A (en) * 2013-10-02 2015-04-16 イビデン株式会社 Printed wiring board, manufacturing method of printed wiring board, and package-on-package
US9214454B2 (en) 2014-03-31 2015-12-15 Invensas Corporation Batch process fabrication of package-on-package microelectronic assemblies
US9646917B2 (en) 2014-05-29 2017-05-09 Invensas Corporation Low CTE component with wire bond interconnects
US9633971B2 (en) 2015-07-10 2017-04-25 Invensas Corporation Structures and methods for low temperature bonding using nanoparticles
US10886250B2 (en) 2015-07-10 2021-01-05 Invensas Corporation Structures and methods for low temperature bonding using nanoparticles
US10181447B2 (en) 2017-04-21 2019-01-15 Invensas Corporation 3D-interconnect
KR102377304B1 (en) * 2017-09-29 2022-03-22 엘지이노텍 주식회사 Printed circuit board and method for producing the same

Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5116459A (en) * 1991-03-06 1992-05-26 International Business Machines Corporation Processes for electrically conductive decals filled with organic insulator material
US5130779A (en) * 1990-06-19 1992-07-14 International Business Machines Corporation Solder mass having conductive encapsulating arrangement
US5251806A (en) * 1990-06-19 1993-10-12 International Business Machines Corporation Method of forming dual height solder interconnections
US5457879A (en) * 1994-01-04 1995-10-17 Motorola, Inc. Method of shaping inter-substrate plug and receptacles interconnects
US5466635A (en) * 1994-06-02 1995-11-14 Lsi Logic Corporation Process for making an interconnect bump for flip-chip integrated circuit including integral standoff and hourglass shaped solder coating
US5539153A (en) * 1994-08-08 1996-07-23 Hewlett-Packard Company Method of bumping substrates by contained paste deposition
US5541525A (en) * 1991-06-04 1996-07-30 Micron Technology, Inc. Carrier for testing an unpackaged semiconductor die
US6177636B1 (en) * 1994-12-29 2001-01-23 Tessera, Inc. Connection components with posts
US20010008309A1 (en) * 2000-01-13 2001-07-19 Takahiro Iijima Interconnection substrate having metal columns covered by a resin film, and manufacturing method thereof
US20010030061A1 (en) * 2000-03-30 2001-10-18 Yoshihiro Yoneda Surface-mounting substrate and structure comprising substrate and part mounted on the substrate
US20020033412A1 (en) * 2000-04-27 2002-03-21 Francisca Tung Pillar connections for semiconductor chips and method of manufacture
US6469394B1 (en) * 2000-01-31 2002-10-22 Fujitsu Limited Conductive interconnect structures and methods for forming conductive interconnect structures
US20020190107A1 (en) * 2001-06-14 2002-12-19 Bae Systems Information And Electronic Systems Integration, Inc. Method for forming a micro column grid array (CGA)
US8580607B2 (en) * 2010-07-27 2013-11-12 Tessera, Inc. Microelectronic packages with nanoparticle joining

Family Cites Families (193)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US654228A (en) * 1900-07-24 Valve-gear for engines
US3214827A (en) 1962-12-10 1965-11-02 Sperry Rand Corp Electrical circuitry fabrication
US3775844A (en) 1970-06-25 1973-12-04 Bunker Ramo Method of fabricating a multiwafer electrical circuit structure
US3766439A (en) 1972-01-12 1973-10-16 Gen Electric Electronic module using flexible printed circuit board with heat sink means
US3873889A (en) 1973-08-08 1975-03-25 Sperry Rand Corp Indicator module and method of manufacturing same
JPS54148484A (en) * 1978-05-15 1979-11-20 Nec Corp Manufacture of semiconductor wafer test device
US4225900A (en) 1978-10-25 1980-09-30 Raytheon Company Integrated circuit device package interconnect means
US4567543A (en) 1983-02-15 1986-01-28 Motorola, Inc. Double-sided flexible electronic circuit module
US4576543A (en) 1983-11-07 1986-03-18 Kmw Products Limited Knock-down construction for front end loader
US5220488A (en) 1985-09-04 1993-06-15 Ufe Incorporated Injection molded printed circuits
US4716049A (en) 1985-12-20 1987-12-29 Hughes Aircraft Company Compressive pedestal for microminiature connections
US4924353A (en) 1985-12-20 1990-05-08 Hughes Aircraft Company Connector system for coupling to an integrated circuit chip
US4695870A (en) 1986-03-27 1987-09-22 Hughes Aircraft Company Inverted chip carrier
JPS6397941A (en) 1986-10-14 1988-04-28 Fuji Photo Film Co Ltd Photosensitive material
JPS63153889A (en) * 1986-12-17 1988-06-27 日立プラント建設株式会社 Method of forming pattern of printed board
US5138438A (en) 1987-06-24 1992-08-11 Akita Electronics Co. Ltd. Lead connections means for stacked tab packaged IC chips
KR970003915B1 (en) 1987-06-24 1997-03-22 미다 가쓰시게 Semiconductor device and the use memory module
US4781601A (en) 1987-07-06 1988-11-01 Motorola, Inc. Header for an electronic circuit
US4804132A (en) 1987-08-28 1989-02-14 Difrancesco Louis Method for cold bonding
US5028986A (en) 1987-12-28 1991-07-02 Hitachi, Ltd. Semiconductor device and semiconductor module with a plurality of stacked semiconductor devices
US5198888A (en) 1987-12-28 1993-03-30 Hitachi, Ltd. Semiconductor stacked device
US4991290A (en) 1988-07-21 1991-02-12 Microelectronics And Computer Technology Flexible electrical interconnect and method of making
JPH02174255A (en) 1988-12-27 1990-07-05 Mitsubishi Electric Corp Semiconductor integrated circuit
US5077598A (en) 1989-11-08 1991-12-31 Hewlett-Packard Company Strain relief flip-chip integrated circuit assembly with test fixturing
AU637874B2 (en) 1990-01-23 1993-06-10 Sumitomo Electric Industries, Ltd. Substrate for packaging a semiconductor device
AU645283B2 (en) 1990-01-23 1994-01-13 Sumitomo Electric Industries, Ltd. Substrate for packaging a semiconductor device
US5083697A (en) 1990-02-14 1992-01-28 Difrancesco Louis Particle-enhanced joining of metal surfaces
US4975079A (en) 1990-02-23 1990-12-04 International Business Machines Corp. Connector assembly for chip testing
US5046238A (en) 1990-03-15 1991-09-10 Rogers Corporation Method of manufacturing a multilayer circuit board
US5345205A (en) 1990-04-05 1994-09-06 General Electric Company Compact high density interconnected microwave system
EP0476091B1 (en) 1990-04-09 1995-01-04 Ascom Tech Ag Bit and frame synchronizing unit for an access node in an optical transmission device
US5148266A (en) 1990-09-24 1992-09-15 Ist Associates, Inc. Semiconductor chip assemblies having interposer and flexible lead
US5679977A (en) 1990-09-24 1997-10-21 Tessera, Inc. Semiconductor chip assemblies, methods of making same and components for same
US5148265A (en) 1990-09-24 1992-09-15 Ist Associates, Inc. Semiconductor chip assemblies with fan-in leads
US5117282A (en) 1990-10-29 1992-05-26 Harris Corporation Stacked configuration for integrated circuit devices
US5172303A (en) 1990-11-23 1992-12-15 Motorola, Inc. Electronic component assembly
JPH0513967A (en) 1991-07-03 1993-01-22 Mitsubishi Electric Corp Semiconductor storage control device and high density mounting method therefor
WO1993004375A1 (en) 1991-08-23 1993-03-04 Nchip, Inc. Burn-in technologies for unpackaged integrated circuits
US5397916A (en) 1991-12-10 1995-03-14 Normington; Peter J. C. Semiconductor device including stacked die
US5281852A (en) 1991-12-10 1994-01-25 Normington Peter J C Semiconductor device including stacked die
US5224023A (en) 1992-02-10 1993-06-29 Smith Gary W Foldable electronic assembly module
US5222014A (en) 1992-03-02 1993-06-22 Motorola, Inc. Three-dimensional multi-chip pad array carrier
JP2894071B2 (en) 1992-03-09 1999-05-24 株式会社日立製作所 Semiconductor device
US5422435A (en) 1992-05-22 1995-06-06 National Semiconductor Corporation Stacked multi-chip modules and method of manufacturing
US5247423A (en) 1992-05-26 1993-09-21 Motorola, Inc. Stacking three dimensional leadless multi-chip module and method for making the same
US5820770A (en) * 1992-07-21 1998-10-13 Seagate Technology, Inc. Thin film magnetic head including vias formed in alumina layer and process for making the same
US5915752A (en) 1992-07-24 1999-06-29 Tessera, Inc. Method of making connections to a semiconductor chip assembly
US6054756A (en) 1992-07-24 2000-04-25 Tessera, Inc. Connection components with frangible leads and bus
EP0586888B1 (en) 1992-08-05 2001-07-18 Fujitsu Limited Three-dimensional multichip module
US5324892A (en) 1992-08-07 1994-06-28 International Business Machines Corporation Method of fabricating an electronic interconnection
JP3105089B2 (en) 1992-09-11 2000-10-30 株式会社東芝 Semiconductor device
JP2716336B2 (en) 1993-03-10 1998-02-18 日本電気株式会社 Integrated circuit device
US5455740A (en) 1994-03-07 1995-10-03 Staktek Corporation Bus communication system for stacked high density integrated circuit packages
US5811982A (en) 1995-11-27 1998-09-22 International Business Machines Corporation High density cantilevered probe for electronic devices
US5390844A (en) 1993-07-23 1995-02-21 Tessera, Inc. Semiconductor inner lead bonding tool
US5398863A (en) 1993-07-23 1995-03-21 Tessera, Inc. Shaped lead structure and method
US5397921A (en) 1993-09-03 1995-03-14 Advanced Semiconductor Assembly Technology Tab grid array
US5454160A (en) 1993-12-03 1995-10-03 Ncr Corporation Apparatus and method for stacking integrated circuit devices
US5455390A (en) 1994-02-01 1995-10-03 Tessera, Inc. Microelectronics unit mounting with multiple lead bonding
US5448511A (en) 1994-06-01 1995-09-05 Storage Technology Corporation Memory stack with an integrated interconnect and mounting structure
US5615824A (en) 1994-06-07 1997-04-01 Tessera, Inc. Soldering with resilient contacts
US5802699A (en) 1994-06-07 1998-09-08 Tessera, Inc. Methods of assembling microelectronic assembly with socket for engaging bump leads
US5989936A (en) 1994-07-07 1999-11-23 Tessera, Inc. Microelectronic assembly fabrication with terminal formation from a conductive layer
US5798286A (en) 1995-09-22 1998-08-25 Tessera, Inc. Connecting multiple microelectronic elements with lead deformation
US5518964A (en) 1994-07-07 1996-05-21 Tessera, Inc. Microelectronic mounting with multiple lead deformation and bonding
US5656550A (en) 1994-08-24 1997-08-12 Fujitsu Limited Method of producing a semicondutor device having a lead portion with outer connecting terminal
US5491302A (en) 1994-09-19 1996-02-13 Tessera, Inc. Microelectronic bonding with lead motion
US5659952A (en) 1994-09-20 1997-08-26 Tessera, Inc. Method of fabricating compliant interface for semiconductor chip
JP2570628B2 (en) 1994-09-21 1997-01-08 日本電気株式会社 Semiconductor package and manufacturing method thereof
US5587342A (en) 1995-04-03 1996-12-24 Motorola, Inc. Method of forming an electrical interconnect
JP2606177B2 (en) 1995-04-26 1997-04-30 日本電気株式会社 Printed wiring board
US5985692A (en) 1995-06-07 1999-11-16 Microunit Systems Engineering, Inc. Process for flip-chip bonding a semiconductor die having gold bump electrodes
JPH0997791A (en) 1995-09-27 1997-04-08 Internatl Business Mach Corp <Ibm> Bump structure, formation of bump and installation connection body
US5777379A (en) 1995-08-18 1998-07-07 Tessera, Inc. Semiconductor assemblies with reinforced peripheral regions
JP3549294B2 (en) 1995-08-23 2004-08-04 新光電気工業株式会社 Semiconductor device and its mounting structure
US5810609A (en) 1995-08-28 1998-09-22 Tessera, Inc. Socket for engaging bump leads on a microelectronic device and methods therefor
US5861666A (en) 1995-08-30 1999-01-19 Tessera, Inc. Stacked chip assembly
US5674785A (en) 1995-11-27 1997-10-07 Micron Technology, Inc. Method of producing a single piece package for semiconductor die
US5646446A (en) 1995-12-22 1997-07-08 Fairchild Space And Defense Corporation Three-dimensional flexible assembly of integrated circuits
US5731709A (en) 1996-01-26 1998-03-24 Motorola, Inc. Method for testing a ball grid array semiconductor device and a device for such testing
US6001671A (en) 1996-04-18 1999-12-14 Tessera, Inc. Methods for manufacturing a semiconductor package having a sacrificial layer
US5789815A (en) 1996-04-23 1998-08-04 Motorola, Inc. Three dimensional semiconductor package having flexible appendages
US5689091A (en) 1996-09-19 1997-11-18 Vlsi Technology, Inc. Multi-layer substrate structure
US5762845A (en) 1996-11-19 1998-06-09 Packard Hughes Interconnect Company Method of making circuit with conductive and non-conductive raised features
US5929521A (en) * 1997-03-26 1999-07-27 Micron Technology, Inc. Projected contact structure for bumped semiconductor device and resulting articles and assemblies
JPH1140694A (en) 1997-07-16 1999-02-12 Oki Electric Ind Co Ltd Semiconductor package, and semiconductor device and their manufacture
US6335571B1 (en) 1997-07-21 2002-01-01 Miguel Albert Capote Semiconductor flip-chip package and method for the fabrication thereof
WO1999009595A1 (en) 1997-08-19 1999-02-25 Hitachi, Ltd. Multichip module structure and method for manufacturing the same
CA2213590C (en) 1997-08-21 2006-11-07 Keith C. Carroll Flexible circuit connector and method of making same
JP3937265B2 (en) 1997-09-29 2007-06-27 エルピーダメモリ株式会社 Semiconductor device
US6217972B1 (en) 1997-10-17 2001-04-17 Tessera, Inc. Enhancements in framed sheet processing
US6222136B1 (en) 1997-11-12 2001-04-24 International Business Machines Corporation Printed circuit board with continuous connective bumps
JPH11163022A (en) 1997-11-28 1999-06-18 Sony Corp Semiconductor and manufacture of the same and electronic equipment
US6052287A (en) 1997-12-09 2000-04-18 Sandia Corporation Silicon ball grid array chip carrier
US5973391A (en) 1997-12-11 1999-10-26 Read-Rite Corporation Interposer with embedded circuitry and method for using the same to package microelectronic units
US6329594B1 (en) 1998-01-16 2001-12-11 Bae Systems Information And Electronic Systems Integration, Inc. Integrated circuit package
US5956234A (en) 1998-01-20 1999-09-21 Integrated Device Technology, Inc. Method and structure for a surface mountable rigid-flex printed circuit board
US6061245A (en) 1998-01-22 2000-05-09 International Business Machines Corporation Free standing, three dimensional, multi-chip, carrier package with air flow baffle
US6235996B1 (en) 1998-01-28 2001-05-22 International Business Machines Corporation Interconnection structure and process module assembly and rework
US6300679B1 (en) 1998-06-01 2001-10-09 Semiconductor Components Industries, Llc Flexible substrate for packaging a semiconductor component
US6414391B1 (en) 1998-06-30 2002-07-02 Micron Technology, Inc. Module assembly for stacked BGA packages with a common bus bar in the assembly
US5854507A (en) 1998-07-21 1998-12-29 Hewlett-Packard Company Multiple chip assembly
US6515355B1 (en) 1998-09-02 2003-02-04 Micron Technology, Inc. Passivation layer for packaged integrated circuits
JP3407275B2 (en) 1998-10-28 2003-05-19 インターナショナル・ビジネス・マシーンズ・コーポレーション Bump and method of forming the same
US6332270B2 (en) 1998-11-23 2001-12-25 International Business Machines Corporation Method of making high density integral test probe
JP3137186B2 (en) 1999-02-05 2001-02-19 インターナショナル・ビジネス・マシーンズ・コーポレ−ション Interlayer connection structure, multilayer wiring board, and method for forming them
US6965166B2 (en) 1999-02-24 2005-11-15 Rohm Co., Ltd. Semiconductor device of chip-on-chip structure
US6980017B1 (en) * 1999-03-10 2005-12-27 Micron Technology, Inc. Test interconnect for bumped semiconductor components and method of fabrication
JP2000277649A (en) 1999-03-26 2000-10-06 Matsushita Electric Works Ltd Semiconductor and manufacture of the same
US6177729B1 (en) 1999-04-03 2001-01-23 International Business Machines Corporation Rolling ball connector
JP3446825B2 (en) 1999-04-06 2003-09-16 沖電気工業株式会社 Semiconductor device and manufacturing method thereof
US6258625B1 (en) 1999-05-18 2001-07-10 International Business Machines Corporation Method of interconnecting electronic components using a plurality of conductive studs
US6782610B1 (en) 1999-05-21 2004-08-31 North Corporation Method for fabricating a wiring substrate by electroplating a wiring film on a metal base
JP3973340B2 (en) 1999-10-05 2007-09-12 Necエレクトロニクス株式会社 Semiconductor device, wiring board, and manufacturing method thereof
US6882045B2 (en) 1999-10-28 2005-04-19 Thomas J. Massingill Multi-chip module and method for forming and method for deplating defective capacitors
US6869750B2 (en) 1999-10-28 2005-03-22 Fujitsu Limited Structure and method for forming a multilayered structure
US6362525B1 (en) 1999-11-09 2002-03-26 Cypress Semiconductor Corp. Circuit structure including a passive element formed within a grid array substrate and method for making the same
US6534861B1 (en) 1999-11-15 2003-03-18 Substrate Technologies Incorporated Ball grid substrate for lead-on-chip semiconductor package
US6322903B1 (en) 1999-12-06 2001-11-27 Tru-Si Technologies, Inc. Package of integrated circuits and vertical integration
US6216941B1 (en) 2000-01-06 2001-04-17 Trw Inc. Method for forming high frequency connections to high temperature superconductor circuits and other fragile materials
US20030001286A1 (en) 2000-01-28 2003-01-02 Ryoichi Kajiwara Semiconductor package and flip chip bonding method therein
JP3752949B2 (en) 2000-02-28 2006-03-08 日立化成工業株式会社 Wiring substrate and semiconductor device
JP4903966B2 (en) 2000-03-10 2012-03-28 スタッツ・チップパック・インコーポレイテッド Flip chip bonding structure and method for forming flip chip bonding structure
JP2001308095A (en) 2000-04-19 2001-11-02 Toyo Kohan Co Ltd Semiconductor device and method of manufacture
US6578754B1 (en) 2000-04-27 2003-06-17 Advanpack Solutions Pte. Ltd. Pillar connections for semiconductor chips and method of manufacture
US6522018B1 (en) 2000-05-16 2003-02-18 Micron Technology, Inc. Ball grid array chip packages having improved testing and stacking characteristics
US6647310B1 (en) 2000-05-30 2003-11-11 Advanced Micro Devices, Inc. Temperature control of an integrated circuit
US6560117B2 (en) 2000-06-28 2003-05-06 Micron Technology, Inc. Packaged microelectronic die assemblies and methods of manufacture
JP2002289768A (en) 2000-07-17 2002-10-04 Rohm Co Ltd Semiconductor device and its manufacturing method
US6462575B1 (en) 2000-08-28 2002-10-08 Micron Technology, Inc. Method and system for wafer level testing and burning-in semiconductor components
JP3874062B2 (en) 2000-09-05 2007-01-31 セイコーエプソン株式会社 Semiconductor device
JP3735526B2 (en) 2000-10-04 2006-01-18 日本電気株式会社 Semiconductor device and manufacturing method thereof
JP2002124548A (en) 2000-10-17 2002-04-26 Hitachi Cable Ltd Tape carrier and semiconductor device using the tape carrier
JP2002151551A (en) 2000-11-10 2002-05-24 Hitachi Ltd Flip-chip mounting structure, semiconductor device therewith and mounting method
JP4476473B2 (en) * 2000-12-06 2010-06-09 イビデン株式会社 CONNECTION MATERIAL, ITS MANUFACTURING METHOD, AND CONNECTION STRUCTURE MANUFACTURING METHOD
JP2006324700A (en) * 2000-12-12 2006-11-30 Hitachi Chem Co Ltd Connection method for board and manufacturing method for semiconductor package
US6555906B2 (en) 2000-12-15 2003-04-29 Intel Corporation Microelectronic package having a bumpless laminated interconnection layer
US6734539B2 (en) 2000-12-27 2004-05-11 Lucent Technologies Inc. Stacked module package
US6800169B2 (en) 2001-01-08 2004-10-05 Fujitsu Limited Method for joining conductive structures and an electrical conductive article
US6388322B1 (en) 2001-01-17 2002-05-14 Aralight, Inc. Article comprising a mechanically compliant bump
TWI313507B (en) 2002-10-25 2009-08-11 Megica Corporatio Method for assembling chips
US6648213B1 (en) 2001-03-05 2003-11-18 Saturn Electronics & Engineering, Inc. Manufacturing method for attaching components to a substrate
US20050097727A1 (en) 2001-03-28 2005-05-12 Tomoo Iijima Multi-layer wiring board, method for producing multi-layer wiring board, polishing machine for multi-layer wiring board, and metal sheet for producing wiring board
JP2002313996A (en) 2001-04-18 2002-10-25 Toshiba Chem Corp Substrate for semiconductor package, and its manufacturing method
JP2003007768A (en) 2001-06-25 2003-01-10 Sumitomo Metal Mining Co Ltd Interlayer connection material, and manufacturing method and using method therefor
US6550666B2 (en) 2001-08-21 2003-04-22 Advanpack Solutions Pte Ltd Method for forming a flip chip on leadframe semiconductor package
US6767819B2 (en) 2001-09-12 2004-07-27 Dow Corning Corporation Apparatus with compliant electrical terminals, and methods for forming same
AU2002337834A1 (en) 2001-10-09 2003-04-22 Tessera, Inc. Stacked packages
US6977440B2 (en) 2001-10-09 2005-12-20 Tessera, Inc. Stacked packages
JP3583396B2 (en) 2001-10-31 2004-11-04 富士通株式会社 Semiconductor device manufacturing method, thin film multilayer substrate, and manufacturing method thereof
JP3875077B2 (en) 2001-11-16 2007-01-31 富士通株式会社 Electronic device and device connection method
TWI245402B (en) 2002-01-07 2005-12-11 Megic Corp Rod soldering structure and manufacturing process thereof
SG115456A1 (en) 2002-03-04 2005-10-28 Micron Technology Inc Semiconductor die packages with recessed interconnecting structures and methods for assembling the same
TWI284973B (en) 2002-04-03 2007-08-01 Advanced Semiconductor Eng Flip-chip joint structure, and fabricating process thereof
US6744142B2 (en) 2002-06-19 2004-06-01 National Central University Flip chip interconnection structure and process of making the same
US6803303B1 (en) 2002-07-11 2004-10-12 Micron Technology, Inc. Method of fabricating semiconductor component having encapsulated, bonded, interconnect contacts
JP4107932B2 (en) * 2002-10-03 2008-06-25 唯知 須賀 Manufacturing method of electronic component mounting apparatus
JP2005026645A (en) 2002-10-15 2005-01-27 Shinko Electric Ind Co Ltd Circuit board and its manufacturing method
US7087458B2 (en) 2002-10-30 2006-08-08 Advanpack Solutions Pte. Ltd. Method for fabricating a flip chip package with pillar bump and no flow underfill
TW200423344A (en) 2002-12-31 2004-11-01 Texas Instruments Inc Composite metal column for mounting semiconductor device
EP1602749A1 (en) 2003-01-17 2005-12-07 Toppan Printing Co., Ltd. Metal photo-etching product and production method therefor
JP2004221450A (en) 2003-01-17 2004-08-05 Toppan Printing Co Ltd Printed board and its manufacturing method
TW200507218A (en) * 2003-03-31 2005-02-16 North Corp Layout circuit substrate, manufacturing method of layout circuit substrate, and circuit module
TWI234252B (en) 2003-05-13 2005-06-11 Siliconware Precision Industries Co Ltd Flash-preventing window ball grid array semiconductor package and chip carrier and method for fabricating the same
JP4389471B2 (en) 2003-05-19 2009-12-24 パナソニック株式会社 Electronic circuit connection structure and connection method
JP4104490B2 (en) 2003-05-21 2008-06-18 オリンパス株式会社 Manufacturing method of semiconductor device
US6888255B2 (en) 2003-05-30 2005-05-03 Texas Instruments Incorporated Built-up bump pad structure and method for same
US7005241B2 (en) * 2003-06-09 2006-02-28 Shinko Electric Industries Co., Ltd. Process for making circuit board or lead frame
US20050124091A1 (en) 2003-06-09 2005-06-09 Shinko Electric Industries Co., Ltd. Process for making circuit board or lead frame
JP4056001B2 (en) 2003-07-11 2008-03-05 テセラ・インターコネクト・マテリアルズ,インコーポレイテッド Method for manufacturing printed circuit board
JP2005077955A (en) 2003-09-02 2005-03-24 Sanyo Electric Co Ltd Etching method and method for manufacturing circuit device by using same
US8641913B2 (en) 2003-10-06 2014-02-04 Tessera, Inc. Fine pitch microcontacts and method for forming thereof
US7462936B2 (en) 2003-10-06 2008-12-09 Tessera, Inc. Formation of circuitry with modification of feature height
JP2005216696A (en) 2004-01-30 2005-08-11 Ngk Spark Plug Co Ltd Relay board and board with relay board
KR100606441B1 (en) * 2004-04-30 2006-08-01 엘지.필립스 엘시디 주식회사 Method for fabricating cliche and method for forming pattern using the same
WO2006004672A1 (en) 2004-06-25 2006-01-12 Tessera, Inc. Components with posts and pads
US7453157B2 (en) 2004-06-25 2008-11-18 Tessera, Inc. Microelectronic packages and methods therefor
US6956165B1 (en) 2004-06-28 2005-10-18 Altera Corporation Underfill for maximum flip chip package reliability
JP4908750B2 (en) 2004-11-25 2012-04-04 ローム株式会社 Semiconductor device
US8294279B2 (en) 2005-01-25 2012-10-23 Megica Corporation Chip package with dam bar restricting flow of underfill
JP2006294665A (en) * 2005-04-06 2006-10-26 Sharp Corp Semiconductor device and manufacturing method thereof
JP2007023338A (en) 2005-07-15 2007-02-01 Shinko Electric Ind Co Ltd Method for forming metal sheet pattern and circuit board
TWI273667B (en) 2005-08-30 2007-02-11 Via Tech Inc Chip package and bump connecting structure thereof
TWI286829B (en) 2006-01-17 2007-09-11 Via Tech Inc Chip package
US7964800B2 (en) 2006-05-25 2011-06-21 Fujikura Ltd. Printed wiring board, method for forming the printed wiring board, and board interconnection structure
US7911805B2 (en) 2007-06-29 2011-03-22 Tessera, Inc. Multilayer wiring element having pin interface
US20090148594A1 (en) 2007-08-15 2009-06-11 Tessera, Inc. Interconnection element with plated posts formed on mandrel
US8558379B2 (en) 2007-09-28 2013-10-15 Tessera, Inc. Flip chip interconnection with double post
KR101572600B1 (en) 2007-10-10 2015-11-27 테세라, 인코포레이티드 Robust multi-layer wiring elements and assemblies with embedded microelectronic elements
JP2009158593A (en) 2007-12-25 2009-07-16 Tessera Interconnect Materials Inc Bump structure and method of manufacturing the same
US20100044860A1 (en) 2008-08-21 2010-02-25 Tessera Interconnect Materials, Inc. Microelectronic substrate or element having conductive pads and metal posts joined thereto using bond layer
US7569935B1 (en) 2008-11-12 2009-08-04 Powertech Technology Inc. Pillar-to-pillar flip-chip assembly
US8115310B2 (en) 2009-06-11 2012-02-14 Texas Instruments Incorporated Copper pillar bonding for fine pitch flip chip devices

Patent Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5130779A (en) * 1990-06-19 1992-07-14 International Business Machines Corporation Solder mass having conductive encapsulating arrangement
US5251806A (en) * 1990-06-19 1993-10-12 International Business Machines Corporation Method of forming dual height solder interconnections
US5116459A (en) * 1991-03-06 1992-05-26 International Business Machines Corporation Processes for electrically conductive decals filled with organic insulator material
US5541525A (en) * 1991-06-04 1996-07-30 Micron Technology, Inc. Carrier for testing an unpackaged semiconductor die
US5457879A (en) * 1994-01-04 1995-10-17 Motorola, Inc. Method of shaping inter-substrate plug and receptacles interconnects
US5466635A (en) * 1994-06-02 1995-11-14 Lsi Logic Corporation Process for making an interconnect bump for flip-chip integrated circuit including integral standoff and hourglass shaped solder coating
US5539153A (en) * 1994-08-08 1996-07-23 Hewlett-Packard Company Method of bumping substrates by contained paste deposition
US6177636B1 (en) * 1994-12-29 2001-01-23 Tessera, Inc. Connection components with posts
US20010008309A1 (en) * 2000-01-13 2001-07-19 Takahiro Iijima Interconnection substrate having metal columns covered by a resin film, and manufacturing method thereof
US6469394B1 (en) * 2000-01-31 2002-10-22 Fujitsu Limited Conductive interconnect structures and methods for forming conductive interconnect structures
US20010030061A1 (en) * 2000-03-30 2001-10-18 Yoshihiro Yoneda Surface-mounting substrate and structure comprising substrate and part mounted on the substrate
US20020033412A1 (en) * 2000-04-27 2002-03-21 Francisca Tung Pillar connections for semiconductor chips and method of manufacture
US20020190107A1 (en) * 2001-06-14 2002-12-19 Bae Systems Information And Electronic Systems Integration, Inc. Method for forming a micro column grid array (CGA)
US8580607B2 (en) * 2010-07-27 2013-11-12 Tessera, Inc. Microelectronic packages with nanoparticle joining

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11094659B2 (en) * 2019-09-30 2021-08-17 Texas Instruments Incorporated Microelectronic device with pillars having flared ends
US20210375812A1 (en) * 2019-09-30 2021-12-02 Texas Instruments Incorporated Microelectronic device with pillars having flared ends
US11756914B2 (en) * 2019-09-30 2023-09-12 Texas Instruments Incorporated Microelectronic device with pillars having flared ends

Also Published As

Publication number Publication date
JP2010521587A (en) 2010-06-24
CN104681450A (en) 2015-06-03
US20080003402A1 (en) 2008-01-03
CN101658078A (en) 2010-02-24
WO2008112318A3 (en) 2008-11-13
US8641913B2 (en) 2014-02-04
WO2008112318A2 (en) 2008-09-18
KR20090122274A (en) 2009-11-26
JP5980468B2 (en) 2016-08-31
KR101466252B1 (en) 2014-11-27

Similar Documents

Publication Publication Date Title
US8641913B2 (en) Fine pitch microcontacts and method for forming thereof
US8723318B2 (en) Microelectronic packages with dual or multiple-etched flip-chip connectors
EP1827067B1 (en) Method of forming a circuit substrate
USRE46618E1 (en) Method for fabricating low resistance, low inductance interconnections in high current semiconductor devices
US7851928B2 (en) Semiconductor device having substrate with differentially plated copper and selective solder
US7129579B2 (en) Semiconductor apparatus and method for fabricating the same
US6900545B1 (en) Variable thickness pads on a substrate surface
US6506627B1 (en) Semiconductor device, tab tape for semiconductor device, method of manufacturing the tab tape and method of manufacturing the semiconductor device
JPS5839048A (en) Flexible region adhesive tape
USRE49286E1 (en) Method of making flip chip
US8384205B2 (en) Electronic device package and method of manufacture
US20060030140A1 (en) Method of making bondable leads using positive photoresist and structures made therefrom
CN111385970B (en) Circuit board structure and manufacturing method thereof
JPH06132474A (en) Semiconductor device
US6381837B1 (en) Method for making an electronic circuit assembly
JPH11354560A (en) Manufacture of semiconductor device
USRE48422E1 (en) Method of making flip chip
JP3207266B2 (en) Manufacturing method of circuit wiring board with circuit component mounting terminals
JP2869590B2 (en) Intermediate board for mounting circuit components and method of manufacturing the same
JPH04323843A (en) Manufacture of intermediate substrate for mounting circuit component

Legal Events

Date Code Title Description
AS Assignment

Owner name: TESSERA, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HABA, BELGACEM;KUBOTA, YOICHI;KANG, TECK-GYU;AND OTHERS;SIGNING DATES FROM 20070815 TO 20070829;REEL/FRAME:036410/0946

AS Assignment

Owner name: ROYAL BANK OF CANADA, AS COLLATERAL AGENT, CANADA

Free format text: SECURITY INTEREST;ASSIGNORS:INVENSAS CORPORATION;TESSERA, INC.;TESSERA ADVANCED TECHNOLOGIES, INC.;AND OTHERS;REEL/FRAME:040797/0001

Effective date: 20161201

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: IBIQUITY DIGITAL CORPORATION, MARYLAND

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: INVENSAS CORPORATION, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: PHORUS, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: TESSERA ADVANCED TECHNOLOGIES, INC, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: DTS LLC, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: DTS, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: INVENSAS BONDING TECHNOLOGIES, INC. (F/K/A ZIPTRONIX, INC.), CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: TESSERA, INC., CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601

Owner name: FOTONATION CORPORATION (F/K/A DIGITALOPTICS CORPORATION AND F/K/A DIGITALOPTICS CORPORATION MEMS), CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:ROYAL BANK OF CANADA;REEL/FRAME:052920/0001

Effective date: 20200601