US20150113308A1 - Techniques to transmit commands to a target device - Google Patents

Techniques to transmit commands to a target device Download PDF

Info

Publication number
US20150113308A1
US20150113308A1 US14/578,999 US201414578999A US2015113308A1 US 20150113308 A1 US20150113308 A1 US 20150113308A1 US 201414578999 A US201414578999 A US 201414578999A US 2015113308 A1 US2015113308 A1 US 2015113308A1
Authority
US
United States
Prior art keywords
display
bit
frame
indicate whether
computer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/578,999
Inventor
George R. Hayek
Todd M. Witter
Seh W. Kwa
Maximino Vasquez
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Tahoe Research Ltd
Original Assignee
Intel Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel Corp filed Critical Intel Corp
Priority to US14/578,999 priority Critical patent/US20150113308A1/en
Publication of US20150113308A1 publication Critical patent/US20150113308A1/en
Assigned to TAHOE RESEARCH, LTD. reassignment TAHOE RESEARCH, LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTEL CORPORATION
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • G06F1/266Arrangements to supply power to external peripherals either directly from the computer or under computer control, e.g. supply of power through the communication port, computer controlled power-strips
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • G06F1/32Means for saving power
    • G06F1/3203Power management, i.e. event-based initiation of a power-saving mode
    • G06F1/3206Monitoring of events, devices or parameters that trigger a change in power modality
    • G06F1/3215Monitoring of peripheral devices
    • G06F1/3218Monitoring of peripheral devices of display devices
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • G06F1/32Means for saving power
    • G06F1/3203Power management, i.e. event-based initiation of a power-saving mode
    • G06F1/3234Power saving characterised by the action undertaken
    • G06F1/325Power saving in peripheral device
    • G06F1/3265Power saving in display device
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • G06F1/32Means for saving power
    • G06F1/3203Power management, i.e. event-based initiation of a power-saving mode
    • G06F1/3234Power saving characterised by the action undertaken
    • G06F1/3287Power saving characterised by the action undertaken by switching off individual functional units in the computer system
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • G06F1/32Means for saving power
    • G06F1/3203Power management, i.e. event-based initiation of a power-saving mode
    • G06F1/3234Power saving characterised by the action undertaken
    • G06F1/3293Power saving characterised by the action undertaken by switching to a less power-consuming processor, e.g. sub-CPU
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/06Digital input from, or digital output to, record carriers, e.g. RAID, emulated record carriers or networked record carriers
    • G06F3/0601Interfaces specially adapted for storage systems
    • G06F3/0628Interfaces specially adapted for storage systems making use of a particular technique
    • G06F3/0655Vertical data movement, i.e. input-output transfer; data movement between one or more hosts and one or more storage devices
    • G06F3/0659Command handling arrangements, e.g. command buffers, queues, command scheduling
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/003Details of a display terminal, the details relating to the control arrangement of the display terminal and to the interfaces thereto
    • G09G5/006Details of the interface to the display terminal
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/36Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of a graphic pattern, e.g. using an all-points-addressable [APA] memory
    • G09G5/39Control of the bit-mapped memory
    • G09G5/395Arrangements specially adapted for transferring the contents of the bit-mapped memory to the screen
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2330/00Aspects of power supply; Aspects of display protection and defect management
    • G09G2330/02Details of power systems and of start or stop of display operation
    • G09G2330/021Power management, e.g. power saving
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2360/00Aspects of the architecture of display systems
    • G09G2360/18Use of a frame buffer in a display terminal, inclusive of the display panel
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2370/00Aspects of data communication
    • G09G2370/04Exchange of auxiliary data, i.e. other than image data, between monitor and graphics controller
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2370/00Aspects of data communication
    • G09G2370/10Use of a protocol of communication by packets in interfaces along the display data pipeline
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2370/00Aspects of data communication
    • G09G2370/14Use of low voltage differential signaling [LVDS] for display data communication
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02DCLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
    • Y02D10/00Energy efficient computing, e.g. low power processors, power management or thermal management
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02DCLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
    • Y02D30/00Reducing energy consumption in communication networks
    • Y02D30/50Reducing energy consumption in communication networks in wire-line communication networks, e.g. low power modes or reduced link rate

Definitions

  • the subject matter disclosed herein relates generally to techniques for regulating power consumption.
  • Multimedia operations in computer systems are very common. For example, personal computers are often used to process and display video. Power consumption by computers is a concern. It is desirable to regulate power consumption by personal computers.
  • FIG. 1A depicts a system in accordance with an embodiment.
  • FIG. 1B depicts an example of components of a host system whose power consumption can be controlled, in accordance with an embodiment.
  • FIG. 1C depicts a high level block diagram of a timing controller for a display device in accordance with an embodiment.
  • FIG. 2 depicts an example format of signals transmitted over multiple lanes of a DisplayPort interface.
  • FIG. 3 depicts an example manner of communication of secondary data packets over one and more lanes of a DisplayPort interface.
  • FIG. 4 depicts an example of a sequence of events for entry into main link standby mode.
  • FIG. 5 depicts an example of a sequence of events for exit from main link standby mode.
  • FIG. 1A depicts a system 100 in accordance with an embodiment.
  • System 100 may include a source device such as a host system 102 and a target device 150 .
  • Host system 102 may include a processor 110 with one or more cores, host memory 112 , storage 114 , and graphics subsystem 115 .
  • Chipset 105 may communicatively couple devices in host system 102 .
  • Graphics subsystem 115 may process video and audio.
  • System 100 can be implemented in a handheld personal computer, mobile telephone, set top box, or any computing device. Any type of user interface is available such as a keypad, mouse, and/or touch screen.
  • processor 110 may execute a software driver (not depicted) that determines whether to (1) instruct target device 150 to capture an image and repeatedly display the captured image, (2) power down components of graphics subsystem 115 , and (3) power down components of target device 150 .
  • the driver may determine whether to initiate actions (1), (2), or (3) based at least on: a change in the system timer period, triangle or polygon rendering, any processor core is not in low power mode, any mouse activity, vertical blanking interrupts are used, and/or overlay is enabled.
  • powering down components may involve reducing voltage regulators to the lowest operating voltage level.
  • the driver may be a kernel mode driver.
  • host system 102 may transmit commands to target device 150 using interface 145 .
  • interface 145 may include a Main Link and an AUX channel, both described in Video Electronics Standards Association (VESA) DisplayPort Standard, Version 1, Revision 1a (2008) as well as revisions and variations thereof.
  • host system 102 e.g., graphics subsystem 115
  • Target device 150 may be a display device with capabilities to display visual content and/or render audio content.
  • target device 150 may include control logic such as a timing controller (TCON) that controls writing of pixels as well as a register that directs operation of target device 150 .
  • TCON timing controller
  • Target device 150 may have access to a memory or frame buffer from which to read frames for display.
  • Various embodiments include the capability to transmit secondary data packets over interface 145 to target device 150 .
  • Secondary data packets can be used to command target device 150 .
  • FIG. 1B depicts an example of components of host system 102 whose power consumption can be controlled (e.g., power consumption decreased or increased), in accordance with an embodiment.
  • the components can be in a chipset, processor, or graphics subsystem.
  • the display phase lock loop (PLL) 160 , display plane 162 , display pipe 164 , and display interface 166 of host 102 can be powered down or up.
  • PLL may be a system clock for the display plane 162 , display pipe 164 , and/or display interface 166 .
  • display plane 162 may include a data buffer and RGB color mapper, which transforms data from buffer to RGB.
  • Display plane 162 may include an associated memory controller and memory input/output (IO) (not depicted) that could also be power managed.
  • Pipe 164 may include a blender of multiple layers of images into a composite image, X, Y coordinate rasterizer, and interface protocol packetizer.
  • the interface protocol packetizer may be compliant at least with Display Port or Low-voltage differential signaling (LVDS), available from ANSI/TIA/EIA-644-A (2001), as well as variations thereof.
  • Display interface 166 may include a DisplayPort or LVDS compatible interface and a parallel-in-serial-out (PISO) interface.
  • PISO parallel-in-serial-out
  • FIG. 1C depicts a high level block diagram of a timing controller for a display device in accordance with an embodiment.
  • Timing controller 180 has the capability to respond to instructions from a host device to enter a self refresh display (SRD) mode that may include powering down components and/or capturing an image and repeatedly outputting the captured image to a display.
  • SRD control block activates the frame buffer to capture a frame and the SRD control block controls the multiplexer (MUX) to transfer the captured frame to the output port.
  • MUX multiplexer
  • the host may read a register in the panel that indicates that the capture has taken place and that the timing controller displays a captured image.
  • SRD control block deactivates the frame buffer and associated logic and causes the MUX to transfer incoming video from the input port (RX in this case) to the output port (TX).
  • Timing controller 180 may use less power because the frame buffer is turned off and the logic clock gated when the self refresh display mode is exited.
  • SRD_ON and SRD_STATUS can be signals or configured in a register.
  • FIG. 2 depicts an example format of signals transmitted over multiple lanes on a DisplayPort compatible interface.
  • FIG. 2 reproduces FIG. 2-14 of the Video Electronics Standards Association (VESA) DisplayPort Standard, Version 1, Revision 1a (2008) (hereafter “DP 1.1a specification”).
  • VESA Video Electronics Standards Association
  • DP 1.1a specification a specification for DisplayPort
  • embodiments of the present invention can be used in any version and variation of DisplayPort as well as other standards.
  • DisplayPort specifies the availability of secondary data packets to transmit information at the vendor's discretion. Vendor-specific extension packets are a type of secondary data packet that can be used to control the display self refresh functionality over embedded DisplayPort (eDP).
  • eDP embedded DisplayPort
  • FIG. 3 depicts an example manner of communication of secondary data packets over one and more lanes of a DisplayPort compatible interface.
  • FIG. 3 reproduces FIG. 2-24 of the DP1.1a specification.
  • secondary data packets can include header bytes, parity bytes, and data bytes.
  • the following table provides an example of commands that can be transmitted in header bytes of secondary data packets, in accordance with various embodiments. Commands can be performed by a target device such as a display with capability to perform self refresh display.
  • Various embodiments provide controls in bits 0-2 of header byte HB 2 .
  • Table 3 describes example commands in bits 0 , 1 , and 2 in header byte HB 2 .
  • B0 1 means current frame is different from the previously sent frame.
  • B1: Source SRD Source SRD state control field indicates the source's State display controller state, which is used as a command by the target device to manage its local controller.
  • B1 0 means SRD_Off.
  • Source state is such that normal display processing occurs and the eDP link remains active.
  • Source state is such that normal display processing may be disabled and the eDP link may be placed in standby.
  • B2: Link Standby B2 0 means main link to remain in normal active Enable state.
  • B2 1 enables main link to enter standby state.
  • Bit B 0 indicates whether a frame to be sent to a target device has not changed from a previous frame that was sent to the target device. Bit B 0 indicates whether a target device is to store an incoming image in a buffer.
  • the target device can be a display with capability to enter self refresh display mode and display an image from a buffer.
  • Bit B 0 can be used where an application is to update an image on a display. An update can be made to wakeup a panel and tell the panel that one or more modified frame(s) are to be transmitted to the display and to store the frames. After storing the frames, the display and display system can return to low power state and the display system can use the updated frame for self refresh display.
  • Bit B 1 indicates whether the target device is to enter self refresh display mode or remain in normal operation. Bit B 1 also indicates whether normal display processing occurs and the link between the source and target device remains in normal active state.
  • Bit B 2 indicates whether to power down a main link.
  • the main link can be a differential pair wire having connectors, d+ and d ⁇ .
  • the link can transmit RGB content or other types of content.
  • the link can be powered down or enter lower power mode.
  • Standard Embedded DisplayPort implementations support two link states: (1) full on (“Normal Operation”) in which video data is transmitted to a panel and (2) full off (“ML Disabled”) in which a lid is closed on a laptop and the display interface is turned off because video is not required.
  • the standard Embedded DP implementation also supports an intermediate set of training-related transitional states.
  • SRD adds an additional state: “ML Standby.”
  • State “ML Standby” enables a receiver to implement additional power management techniques for additional power reductions.
  • a receiver bias circuitry and PLLs can be turned-off.
  • components described with regard to FIG. 1B can enter lower power state or turn-off.
  • State “ML Standby” can turn off a display interface and display link but use an image stored in panel for SRD.
  • FIG. 4 depicts an example of a sequence of events for entry into ML standby mode.
  • a DisplayPort main link can be used to transmit signals X, Y, and Z.
  • header byte HB 2 can be used to transmit signals X, Y, and Z.
  • Signal X represents whether the current frame, that is to be transmitted after a VBI, is modified or unmodified relative to a previously transmitted frame. In this example, the value of signal X can indicate that the current frame is modified or unmodified relative to the previously transmitted frame. In this example, it does not matter whether frame is modified or unmodified.
  • Signal Y indicates whether SRD is on or off. In this case, signal Y indicates that SRD state is ON.
  • Signal Z indicates whether a link standby entry is to occur. In this case, signal Z indicates link standby is to be entered.
  • header byte HB 2 can be used to transmit signals X, Y, and Z.
  • bit B 0 represents X
  • bit B 1 represents Y
  • bit B 2 represents Z.
  • Segment “Active” 0 can include RGB color data for transmission to a display.
  • Segment “BS” can indicate a start of a vertical blank interval in the system.
  • Segment “BS to stdby” indicates a delay between a start of a vertical blank interval and a start of standby mode.
  • FIG. 5 depicts an example of a sequence of events for exit from ML standby mode.
  • states of the main link and auxiliary channel are described.
  • the main link state is in state “Standby.”
  • the source initiates ML Standby exit using an AUX channel to transmit a write operation.
  • Command WR can be used to write to register address location 00600h to wake up the target device and cause the target device to exit ML standby mode. Other register address locations can be used.
  • the target device monitors location 00600h and wakes up on reading a wake up command in that location. After some delay, the target device transmits command ACK to the host using an AUX channel to indicate acknowledgement of receipt of the WR command.
  • the length of the delay between receipt of WR and transmission of ACK can be defined by the DisplayPort Specification.
  • the target device On detecting the write event, the target device power-ups the main link receiver and re-enters the training state to be ready for link training Accordingly, as shown, the main link enters the state “Training ” Re-entering the training state after exiting standby mode without explicit command provides faster synchronization.
  • the source After the source completes sending the write transaction, the source may initiate link training
  • the transmitter may initiate either full training or Fast Link Training as described in the DP specification.
  • a target device could be turned off and lose awareness of need to train when it wakes up. Causing the target device to train immediately after exiting standby allows full power down of a DP receiver.
  • graphics and/or video processing techniques described herein may be implemented in various hardware architectures.
  • graphics and/or video functionality may be integrated within a chipset.
  • a discrete graphics and/or video processor may be used.
  • the graphics and/or video functions may be implemented by a general purpose processor, including a multicore processor.
  • the functions may be implemented in a consumer electronics device.
  • Embodiments of the present invention may be implemented as any or a combination of: one or more microchips or integrated circuits interconnected using a motherboard, hardwired logic, software stored by a memory device and executed by a microprocessor, firmware, an application specific integrated circuit (ASIC), and/or a field programmable gate array (FPGA).
  • logic may include, by way of example, software or hardware and/or combinations of software and hardware.
  • Embodiments of the present invention may be provided, for example, as a computer program product which may include one or more machine-readable media having stored thereon machine-executable instructions that, when executed by one or more machines such as a computer, network of computers, or other electronic devices, may result in the one or more machines carrying out operations in accordance with embodiments of the present invention.
  • a machine-readable medium may include, but is not limited to, floppy diskettes, optical disks, CD-ROMs (Compact Disc-Read Only Memories), and magneto-optical disks, ROMs (Read Only Memories), RAMs (Random Access Memories), EPROMs (Erasable Programmable Read Only Memories), EEPROMs (Electrically Erasable Programmable Read Only Memories), magnetic or optical cards, flash memory, or other type of media/machine-readable medium suitable for storing machine-executable instructions.

Abstract

Techniques are described to transmit commands to a display device. The commands can be transmitted in header byte fields of secondary data packets. The commands can be used to cause a target device to capture a frame, enter or exit self refresh mode, or reduce power use of a connection. In addition, a request to exit main link standby mode can cause the target enter training mode without explicit command to exit main link standby mode.

Description

    RELATED APPLICATION
  • This application is a continuation of U.S. application Ser. No. 12/890,217, entitled “TECHNIQUES TO TRANSMIT COMMANDS TO A TARGET DEVICE” filed Sep. 24, 2010 which is related to co-pending U.S. patent application serial number 12/286,192, entitled “Protocol Extensions in a Display Port Compatible Interface,” inventors Kwa et al., filed Sep. 29, 2008, now patented as U.S. Pat. No. 7,961,656 issued on Jun. 14, 2011 (attorney docket number P27579).
  • FIELD
  • The subject matter disclosed herein relates generally to techniques for regulating power consumption.
  • RELATED ART
  • Multimedia operations in computer systems are very common. For example, personal computers are often used to process and display video. Power consumption by computers is a concern. It is desirable to regulate power consumption by personal computers.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Embodiments of the present invention are illustrated by way of example, and not by way of limitation, in the drawings and in which like reference numerals refer to similar elements.
  • FIG. 1A depicts a system in accordance with an embodiment.
  • FIG. 1B depicts an example of components of a host system whose power consumption can be controlled, in accordance with an embodiment.
  • FIG. 1C depicts a high level block diagram of a timing controller for a display device in accordance with an embodiment.
  • FIG. 2 depicts an example format of signals transmitted over multiple lanes of a DisplayPort interface.
  • FIG. 3 depicts an example manner of communication of secondary data packets over one and more lanes of a DisplayPort interface.
  • FIG. 4 depicts an example of a sequence of events for entry into main link standby mode.
  • FIG. 5 depicts an example of a sequence of events for exit from main link standby mode.
  • DETAILED DESCRIPTION
  • Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the present invention. Thus, the appearances of the phrase “in one embodiment” or “an embodiment” in various places throughout this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be combined in one or more embodiments.
  • FIG. 1A depicts a system 100 in accordance with an embodiment. System 100 may include a source device such as a host system 102 and a target device 150. Host system 102 may include a processor 110 with one or more cores, host memory 112, storage 114, and graphics subsystem 115. Chipset 105 may communicatively couple devices in host system 102. Graphics subsystem 115 may process video and audio. System 100 can be implemented in a handheld personal computer, mobile telephone, set top box, or any computing device. Any type of user interface is available such as a keypad, mouse, and/or touch screen.
  • In accordance with various embodiments, processor 110 may execute a software driver (not depicted) that determines whether to (1) instruct target device 150 to capture an image and repeatedly display the captured image, (2) power down components of graphics subsystem 115, and (3) power down components of target device 150. The driver may determine whether to initiate actions (1), (2), or (3) based at least on: a change in the system timer period, triangle or polygon rendering, any processor core is not in low power mode, any mouse activity, vertical blanking interrupts are used, and/or overlay is enabled. For example, powering down components may involve reducing voltage regulators to the lowest operating voltage level. For example, when the processor 110 executes a Microsoft Windows compatible operating system, the driver may be a kernel mode driver.
  • For example, host system 102 may transmit commands to target device 150 using interface 145. In some embodiments, interface 145 may include a Main Link and an AUX channel, both described in Video Electronics Standards Association (VESA) DisplayPort Standard, Version 1, Revision 1a (2008) as well as revisions and variations thereof. In various embodiments, host system 102 (e.g., graphics subsystem 115) may form and transmit communications to target device 150 at least in a manner described with respect to co-pending U.S. patent application having Ser. No. 12/286,192, entitled “Protocol Extensions in a Display Port Compatible Interface,” inventors Kwa et al., filed Sep. 29, 2008 (attorney docket number P27579).
  • Target device 150 may be a display device with capabilities to display visual content and/or render audio content. For example, target device 150 may include control logic such as a timing controller (TCON) that controls writing of pixels as well as a register that directs operation of target device 150. Target device 150 may have access to a memory or frame buffer from which to read frames for display.
  • Various embodiments include the capability to transmit secondary data packets over interface 145 to target device 150. Secondary data packets can be used to command target device 150.
  • FIG. 1B depicts an example of components of host system 102 whose power consumption can be controlled (e.g., power consumption decreased or increased), in accordance with an embodiment. The components can be in a chipset, processor, or graphics subsystem. For example, the display phase lock loop (PLL) 160, display plane 162, display pipe 164, and display interface 166 of host 102 can be powered down or up. PLL may be a system clock for the display plane 162, display pipe 164, and/or display interface 166. For example, display plane 162 may include a data buffer and RGB color mapper, which transforms data from buffer to RGB. Display plane 162 may include an associated memory controller and memory input/output (IO) (not depicted) that could also be power managed. Pipe 164 may include a blender of multiple layers of images into a composite image, X, Y coordinate rasterizer, and interface protocol packetizer. The interface protocol packetizer may be compliant at least with Display Port or Low-voltage differential signaling (LVDS), available from ANSI/TIA/EIA-644-A (2001), as well as variations thereof. Display interface 166 may include a DisplayPort or LVDS compatible interface and a parallel-in-serial-out (PISO) interface.
  • FIG. 1C depicts a high level block diagram of a timing controller for a display device in accordance with an embodiment. Timing controller 180 has the capability to respond to instructions from a host device to enter a self refresh display (SRD) mode that may include powering down components and/or capturing an image and repeatedly outputting the captured image to a display. In response to signal SRD_ON from a host, SRD control block activates the frame buffer to capture a frame and the SRD control block controls the multiplexer (MUX) to transfer the captured frame to the output port. After the frame buffer captures a frame, the host may read a register in the panel that indicates that the capture has taken place and that the timing controller displays a captured image. After the signal SRD_ON is deactivated, SRD control block deactivates the frame buffer and associated logic and causes the MUX to transfer incoming video from the input port (RX in this case) to the output port (TX). Timing controller 180 may use less power because the frame buffer is turned off and the logic clock gated when the self refresh display mode is exited. In various embodiments, SRD_ON and SRD_STATUS can be signals or configured in a register.
  • FIG. 2 depicts an example format of signals transmitted over multiple lanes on a DisplayPort compatible interface. In particular, FIG. 2 reproduces FIG. 2-14 of the Video Electronics Standards Association (VESA) DisplayPort Standard, Version 1, Revision 1a (2008) (hereafter “DP 1.1a specification”). However, embodiments of the present invention can be used in any version and variation of DisplayPort as well as other standards. DisplayPort specifies the availability of secondary data packets to transmit information at the vendor's discretion. Vendor-specific extension packets are a type of secondary data packet that can be used to control the display self refresh functionality over embedded DisplayPort (eDP). The basic structure of the header information for these secondary data packets is described in table 2-33 of section 2.2.5 of the DP1.1a specification, which is reproduced below in table 1.
  • TABLE 1
    Byte# Content
    HB0 Secondary-data Packet ID
    HB1 Secondary-data Packet type
    HB2 Secondary-data-packet-specific header byte0
    HB3 Secondary-data-packet-specific header byte1
  • FIG. 3 depicts an example manner of communication of secondary data packets over one and more lanes of a DisplayPort compatible interface. In particular, FIG. 3 reproduces FIG. 2-24 of the DP1.1a specification. As shown, secondary data packets can include header bytes, parity bytes, and data bytes.
  • In accordance with various embodiments, the following table provides an example of commands that can be transmitted in header bytes of secondary data packets, in accordance with various embodiments. Commands can be performed by a target device such as a display with capability to perform self refresh display.
  • TABLE 2
    Byte# Example of Contents
    HB0 Specifies generation number of specification:
    00h: Revision 0 (Haswell generation)
    All other values reserved
    HB1 04h (extension packet type indicator as defined by DP1.1a
    specification)
    HB2 Bits 0-2 used for controls
    Bits 7:3 = Reserved (all 0's)
    HB3 Reserved (all 0's)
  • Various embodiments provide controls in bits 0-2 of header byte HB2. Table 3 describes example commands in bits 0, 1, and 2 in header byte HB2.
  • TABLE 3
    Control Field Bit Definition
    B0: Frame Type B0 = 0 means current frame is identical to the one
    previously sent.
    B0 = 1 means current frame is different from the
    previously sent frame.
    B1: Source SRD Source SRD state control field indicates the source's
    State display controller state, which is used as a command
    by the target device to manage its local controller.
    B1 = 0 means SRD_Off. Source state is such that
    normal display processing occurs and the eDP link
    remains active.
    B1 = 1 means SRD_On. Source state is such that
    normal display processing may be disabled and
    the eDP link may be placed in standby.
    B2: Link Standby B2 = 0 means main link to remain in normal active
    Enable state.
    B2 = 1 enables main link to enter standby state.
  • Bit B0 indicates whether a frame to be sent to a target device has not changed from a previous frame that was sent to the target device. Bit B0 indicates whether a target device is to store an incoming image in a buffer. The target device can be a display with capability to enter self refresh display mode and display an image from a buffer. Bit B0 can be used where an application is to update an image on a display. An update can be made to wakeup a panel and tell the panel that one or more modified frame(s) are to be transmitted to the display and to store the frames. After storing the frames, the display and display system can return to low power state and the display system can use the updated frame for self refresh display.
  • Bit B1 indicates whether the target device is to enter self refresh display mode or remain in normal operation. Bit B1 also indicates whether normal display processing occurs and the link between the source and target device remains in normal active state.
  • Bit B2 indicates whether to power down a main link. For example, the main link can be a differential pair wire having connectors, d+ and d−. The link can transmit RGB content or other types of content. The link can be powered down or enter lower power mode.
  • Standard Embedded DisplayPort implementations support two link states: (1) full on (“Normal Operation”) in which video data is transmitted to a panel and (2) full off (“ML Disabled”) in which a lid is closed on a laptop and the display interface is turned off because video is not required. The standard Embedded DP implementation also supports an intermediate set of training-related transitional states. SRD adds an additional state: “ML Standby.” State “ML Standby” enables a receiver to implement additional power management techniques for additional power reductions. For example, a receiver bias circuitry and PLLs can be turned-off. For example, components described with regard to FIG. 1B can enter lower power state or turn-off. State “ML Standby” can turn off a display interface and display link but use an image stored in panel for SRD.
  • FIG. 4 depicts an example of a sequence of events for entry into ML standby mode. A DisplayPort main link can be used to transmit signals X, Y, and Z. In some embodiments, header byte HB2 can be used to transmit signals X, Y, and Z. Signal X represents whether the current frame, that is to be transmitted after a VBI, is modified or unmodified relative to a previously transmitted frame. In this example, the value of signal X can indicate that the current frame is modified or unmodified relative to the previously transmitted frame. In this example, it does not matter whether frame is modified or unmodified. Signal Y indicates whether SRD is on or off. In this case, signal Y indicates that SRD state is ON. Signal Z indicates whether a link standby entry is to occur. In this case, signal Z indicates link standby is to be entered.
  • In some embodiments, header byte HB2 can be used to transmit signals X, Y, and Z. To transmit X, Y, and Z, the following scheme can be used: bit B0 represents X, bit B1 represents Y, and bit B2 represents Z.
  • Segment “Active”0 can include RGB color data for transmission to a display. Segment “BS” can indicate a start of a vertical blank interval in the system. Segment “BS to stdby” indicates a delay between a start of a vertical blank interval and a start of standby mode.
  • FIG. 5 depicts an example of a sequence of events for exit from ML standby mode. In particular, states of the main link and auxiliary channel are described. The main link state is in state “Standby.” The source initiates ML Standby exit using an AUX channel to transmit a write operation. Command WR can be used to write to register address location 00600h to wake up the target device and cause the target device to exit ML standby mode. Other register address locations can be used. The target device monitors location 00600h and wakes up on reading a wake up command in that location. After some delay, the target device transmits command ACK to the host using an AUX channel to indicate acknowledgement of receipt of the WR command. The length of the delay between receipt of WR and transmission of ACK can be defined by the DisplayPort Specification.
  • On detecting the write event, the target device power-ups the main link receiver and re-enters the training state to be ready for link training Accordingly, as shown, the main link enters the state “Training ” Re-entering the training state after exiting standby mode without explicit command provides faster synchronization. After the source completes sending the write transaction, the source may initiate link training The transmitter may initiate either full training or Fast Link Training as described in the DP specification. A target device could be turned off and lose awareness of need to train when it wakes up. Causing the target device to train immediately after exiting standby allows full power down of a DP receiver.
  • The graphics and/or video processing techniques described herein may be implemented in various hardware architectures. For example, graphics and/or video functionality may be integrated within a chipset. Alternatively, a discrete graphics and/or video processor may be used. As still another embodiment, the graphics and/or video functions may be implemented by a general purpose processor, including a multicore processor. In a further embodiment, the functions may be implemented in a consumer electronics device.
  • Embodiments of the present invention may be implemented as any or a combination of: one or more microchips or integrated circuits interconnected using a motherboard, hardwired logic, software stored by a memory device and executed by a microprocessor, firmware, an application specific integrated circuit (ASIC), and/or a field programmable gate array (FPGA). The term “logic”0 may include, by way of example, software or hardware and/or combinations of software and hardware.
  • Embodiments of the present invention may be provided, for example, as a computer program product which may include one or more machine-readable media having stored thereon machine-executable instructions that, when executed by one or more machines such as a computer, network of computers, or other electronic devices, may result in the one or more machines carrying out operations in accordance with embodiments of the present invention. A machine-readable medium may include, but is not limited to, floppy diskettes, optical disks, CD-ROMs (Compact Disc-Read Only Memories), and magneto-optical disks, ROMs (Read Only Memories), RAMs (Random Access Memories), EPROMs (Erasable Programmable Read Only Memories), EEPROMs (Electrically Erasable Programmable Read Only Memories), magnetic or optical cards, flash memory, or other type of media/machine-readable medium suitable for storing machine-executable instructions.
  • The drawings and the forgoing description gave examples of the present invention. Although depicted as a number of disparate functional items, those skilled in the art will appreciate that one or more of such elements may well be combined into single functional elements. Alternatively, certain elements may be split into multiple functional elements. Elements from one embodiment may be added to another embodiment. For example, orders of processes described herein may be changed and are not limited to the manner described herein. Moreover, the actions of any flow diagram need not be implemented in the order shown; nor do all of the acts necessarily need to be performed. Also, those acts that are not dependent on other acts may be performed in parallel with the other acts. The scope of the present invention, however, is by no means limited by these specific examples. Numerous variations, whether explicitly given in the specification or not, such as differences in structure, dimension, and use of material, are possible. The scope of the invention is at least as broad as given by the following claims.

Claims (37)

What is claimed is:
1. An apparatus comprising:
logic to form at least a first bit and a second bit in a secondary data packet, wherein the first bit is to indicate whether to enter self refresh and the second bit is to indicate whether to store a frame for display into a frame buffer and wherein the secondary data packet is in compliance with a DisplayPort specification.
2. The apparatus of claim 1, wherein the first bit is to indicate whether to enter self refresh or remain in normal operation.
3. The apparatus of claim 1, comprising:
logic to set the first bit to indicate to enter self refresh based at least on at least one of: a change in the system timer period, triangle or polygon rendering, any processor core is not in low power mode, any mouse activity, vertical blanking interrupts are used, or overlay is enabled.
4. The apparatus of claim 1, wherein the second bit is to indicate whether a transmitted frame for display is identical to a previously transmitted frame for display.
5. The apparatus of claim 1, comprising:
logic to cause powering down of components, the components comprising one or more of: a display phase lock loop (PLL), display plane, display pipe, or display interface.
6. The apparatus of claim 1, comprising:
an interface communicatively coupled to the logic to form at least a first bit and a second bit in a secondary data packet;
a display controller communicatively coupled to the interface; and
a frame buffer, the display controller to cause storage of a frame for display into the frame buffer in response to an indication to enter self refresh and an indication to store a frame for display into the frame buffer.
7. The apparatus of claim 6, comprising:
a display communicatively coupled to the frame buffer, the display to display at least one frame for display from the frame buffer.
8. The apparatus of claim 1, wherein the DisplayPort specification comprises DisplayPort specification version 1.1a.
9. The apparatus of claim 1, wherein the logic comprises any or a combination of:
one or more integrated circuits, hardwired logic, software executed by a microprocessor, or a field programmable gate array.
10. At least one computer-readable medium, comprising instructions stored thereon, which, if executed by one or more processors, cause the one or more processors to:
form at least a first bit and a second bit in a secondary data packet, wherein the first bit is to indicate whether to enter self refresh and the second bit is to indicate whether to store a frame for display into a frame buffer and wherein the secondary data packet is in compliance with a DisplayPort specification.
11. The at least one computer-readable medium of claim 10, wherein the first bit is to indicate whether to enter self refresh or remain in normal operation.
12. The at least one computer-readable medium of claim 10, comprising instructions stored thereon, which, if executed by one or more processors, cause the one or more processors to:
set the first bit to indicate to enter self refresh based at least on at least one of a change in the system timer period, triangle or polygon rendering, any processor core is not in low power mode, any mouse activity, vertical blanking interrupts are used, or overlay is enabled.
13. The at least one computer-readable medium of claim 10, wherein the second bit is to indicate whether a transmitted frame for display is identical to a previously transmitted frame for display.
14. The at least one computer-readable medium of claim 10, comprising instructions stored thereon, which, if executed by one or more processors, cause the one or more processors to:
cause powering down of components, the components comprising one or more of: p1 a display phase lock loop (PLL), display plane, display pipe, or display interface.
15. The at least one computer-readable medium of claim 10, wherein the DisplayPort specification comprises DisplayPort specification version 1.1a.
16. A computer-implemented method comprising:
forming at least a first bit and a second bit in a secondary data packet, wherein the first bit is to indicate whether to enter self refresh and the second bit is to indicate whether to store a frame for display into a frame buffer and wherein the secondary data packet is in compliance with a DisplayPort specification.
17. The computer-implemented method of claim 16, wherein the first bit is to indicate whether to enter self refresh or remain in normal operation.
18. The computer-implemented method of claim 16, comprising:
setting the first bit to indicate to enter self refresh based at least on at least one of a change in the system timer period, triangle or polygon rendering, any processor core is not in low power mode, any mouse activity, vertical blanking interrupts are used, or overlay is enabled.
19. The computer-implemented method of claim 16, wherein the second bit is to indicate whether a transmitted frame for display is identical to a previously transmitted frame for display.
20. The computer-implemented method of claim 16, comprising:
causing powering down of components, the components comprising one or more of: a display phase lock loop (PLL), display plane, display pipe, or display interface.
21. The computer-implemented method of claim 16, wherein the DisplayPort specification comprises DisplayPort specification version 1.1a.
22. An apparatus comprising:
a controller to receive at least a first bit and a second bit from a secondary data packet, wherein the first bit is to indicate whether to enter self refresh and the second bit is to indicate whether to store a frame for display into a frame buffer and wherein the secondary data packet is in compliance with a DisplayPort specification.
23. The apparatus of claim 22, comprising:
a frame buffer, the controller to cause storage of a frame for display into the frame buffer in response to an indication to enter self refresh and an indication to store a frame for display into the frame buffer.
24. The apparatus of claim 22, comprising:
an interface communicatively coupled to the controller, the interface to receive the secondary data packet.
25. The apparatus of claim 23, comprising:
a display communicatively coupled to the frame buffer, the display to display at least one frame for display from the frame buffer.
26. The apparatus of claim 22, wherein the first bit is to indicate whether to enter self refresh or remain in normal operation.
27. The apparatus of claim 22, wherein the second bit is to indicate whether a transmitted frame for display is identical to a previously transmitted frame for display.
28. The apparatus of claim 22, wherein the DisplayPort specification comprises DisplayPort specification version 1.1a.
29. The apparatus of claim 22, wherein the controller comprises any or a combination of: one or more integrated circuits, hardwired logic, software executed by a microprocessor, or a field programmable gate array.
30. At least one computer-readable medium, comprising instructions stored thereon, which, if executed by one or more processors, cause the one or more processors to:
receive at least a first bit and a second bit from a secondary data packet, wherein the first bit is to indicate whether to enter self refresh and the second bit is to indicate whether to store a frame for display into a frame buffer and wherein the secondary data packet is in compliance with a DisplayPort specification.
31. The at least one computer-readable medium of claim 30, wherein the first bit is to indicate whether to enter self refresh or remain in normal operation.
32. The at least one computer-readable medium of claim 30, wherein the second bit is to indicate whether a transmitted frame for display is identical to a previously transmitted frame for display.
33. The at least one computer-readable medium of claim 30, wherein the DisplayPort specification comprises DisplayPort specification version 1.1a.
34. A computer-implemented method comprising:
receiving at least a first bit and a second bit from a secondary data packet, wherein the first bit is to indicate whether to enter self refresh and the second bit is to indicate whether to store a frame for display into a frame buffer and wherein the secondary data packet is in compliance with a DisplayPort specification.
35. The method of claim 34, wherein the first bit is to indicate whether to enter self refresh or remain in normal operation.
36. The method of claim 34, wherein the second bit is to indicate whether a transmitted frame for display is identical to a previously transmitted frame for display.
37. The method of claim 34, wherein the DisplayPort specification comprises DisplayPort specification version 1.1a.
US14/578,999 2010-09-24 2014-12-22 Techniques to transmit commands to a target device Abandoned US20150113308A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/578,999 US20150113308A1 (en) 2010-09-24 2014-12-22 Techniques to transmit commands to a target device

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US12/890,217 US9052902B2 (en) 2010-09-24 2010-09-24 Techniques to transmit commands to a target device to reduce power consumption
US14/578,999 US20150113308A1 (en) 2010-09-24 2014-12-22 Techniques to transmit commands to a target device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/890,217 Continuation US9052902B2 (en) 2010-09-24 2010-09-24 Techniques to transmit commands to a target device to reduce power consumption

Publications (1)

Publication Number Publication Date
US20150113308A1 true US20150113308A1 (en) 2015-04-23

Family

ID=45871902

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/890,217 Active 2031-09-06 US9052902B2 (en) 2010-09-24 2010-09-24 Techniques to transmit commands to a target device to reduce power consumption
US14/578,999 Abandoned US20150113308A1 (en) 2010-09-24 2014-12-22 Techniques to transmit commands to a target device

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/890,217 Active 2031-09-06 US9052902B2 (en) 2010-09-24 2010-09-24 Techniques to transmit commands to a target device to reduce power consumption

Country Status (7)

Country Link
US (2) US9052902B2 (en)
EP (2) EP2857930B1 (en)
JP (2) JP5636111B2 (en)
KR (3) KR101549819B1 (en)
CN (2) CN102741809B (en)
TW (2) TWI559222B (en)
WO (1) WO2012040697A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP4016520A1 (en) * 2020-12-18 2022-06-22 INTEL Corporation Advanced link power management for displayport

Families Citing this family (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5446439B2 (en) * 2008-07-24 2014-03-19 富士通株式会社 COMMUNICATION CONTROL DEVICE, DATA MAINTENANCE SYSTEM, COMMUNICATION CONTROL METHOD, AND PROGRAM
US9865233B2 (en) * 2008-12-30 2018-01-09 Intel Corporation Hybrid graphics display power management
US9052902B2 (en) 2010-09-24 2015-06-09 Intel Corporation Techniques to transmit commands to a target device to reduce power consumption
US20120207208A1 (en) * 2011-02-10 2012-08-16 David Wyatt Method and apparatus for controlling a self-refreshing display device coupled to a graphics controller
WO2012115839A1 (en) * 2011-02-23 2012-08-30 Rambus Inc. Protocol for memory power-mode control
US9047085B2 (en) 2011-03-14 2015-06-02 Nvidia Corporation Method and apparatus for controlling sparse refresh of a self-refreshing display device using a communications path with an auxiliary communications channel for delivering data to the display
US9092220B2 (en) 2011-08-22 2015-07-28 Nvidia Corporation Method and apparatus to optimize system battery-life while preventing disruptive user experience during system suspend
US9336855B2 (en) * 2013-05-14 2016-05-10 Qualcomm Incorporated Methods and systems for smart refresh of dynamic random access memory
US9612647B2 (en) * 2013-11-08 2017-04-04 Intel Corporation Power management for a physical layer interface connecting a display panel to a display transmit engine
JP6176168B2 (en) * 2014-03-26 2017-08-09 ソニー株式会社 TRANSMISSION DEVICE AND TRANSMISSION METHOD, RECEPTION DEVICE AND RECEPTION METHOD, TRANSMISSION SYSTEM, AND PROGRAM
KR20150133941A (en) * 2014-05-20 2015-12-01 삼성디스플레이 주식회사 Power supply device and method for driving power supply device
US10096080B2 (en) * 2014-06-27 2018-10-09 Intel Corporation Power optimization with dynamic frame rate support
KR20160033549A (en) * 2014-09-18 2016-03-28 삼성전자주식회사 Image Processing Device and Method including a plurality of image signal processors
US10176739B2 (en) * 2015-10-20 2019-01-08 Nvidia Corporation Partial refresh of display devices
US11314310B2 (en) * 2017-12-29 2022-04-26 Intel Corporation Co-existence of full frame and partial frame idle image updates
US10643525B2 (en) * 2018-06-29 2020-05-05 Intel Corporation Dynamic sleep for a display panel
US10891887B2 (en) * 2018-09-28 2021-01-12 Intel Corporation Frame-level resynchronization between a display panel and a display source device for full and partial frame updates
CN109830219B (en) * 2018-12-20 2021-10-29 武汉精立电子技术有限公司 Method for reducing eDP signal link power consumption
US20210181832A1 (en) * 2020-12-18 2021-06-17 Intel Corporation Display link power management using in-band low-frequency periodic signaling
KR20230102972A (en) 2021-12-30 2023-07-07 엘지디스플레이 주식회사 Control circuit, display device and driving method of main processor

Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5657478A (en) * 1995-08-22 1997-08-12 Rendition, Inc. Method and apparatus for batchable frame switch and synchronization operations
US7017053B2 (en) * 2002-01-04 2006-03-21 Ati Technologies, Inc. System for reduced power consumption by monitoring video content and method thereof
US20060080563A1 (en) * 2004-10-13 2006-04-13 Perozo Angel G Power save module for storage controllers
US20070152993A1 (en) * 2005-12-29 2007-07-05 Intel Corporation Method, display, graphics system and computer system for power efficient displays
US20080079739A1 (en) * 2006-09-29 2008-04-03 Abhay Gupta Graphics processor and method for controlling a display panel in self-refresh and low-response-time modes
US20080143695A1 (en) * 2006-12-19 2008-06-19 Dale Juenemann Low power static image display self-refresh
US20100123727A1 (en) * 2008-11-18 2010-05-20 Kwa Seh W Techniques to control self refresh display functionality
US20100164968A1 (en) * 2008-12-30 2010-07-01 Kwa Seh W Hybrid graphics display power management
US20110264934A1 (en) * 2010-04-26 2011-10-27 Alexander Branover Method and apparatus for memory power management
US20120331220A1 (en) * 2010-09-24 2012-12-27 Bains Kuljit S Fast exit from dram self-refresh
US8704839B2 (en) * 2010-05-26 2014-04-22 Stmicroelectronics, Inc. Video frame self-refresh in a sink device
US20150362987A1 (en) * 2014-06-13 2015-12-17 Texas Instruments Incorporated Power mode management of processor context

Family Cites Families (46)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5821924A (en) 1992-09-04 1998-10-13 Elonex I.P. Holdings, Ltd. Computer peripherals low-power-consumption standby system
TW243523B (en) 1993-04-26 1995-03-21 Motorola Inc Method and apparatus for minimizing mean calculation rate for an active addressed display
JP3476241B2 (en) * 1994-02-25 2003-12-10 株式会社半導体エネルギー研究所 Display method of active matrix type display device
JPH10105132A (en) 1996-10-03 1998-04-24 Nec Gumma Ltd Lcd control circuits for reducing power consumption
JP2001016221A (en) 1999-06-30 2001-01-19 Toshiba Corp Network system, electronic equipment and power supply control method
JP2001016222A (en) 1999-06-30 2001-01-19 Toshiba Corp Network system, electronic equipment and power supply control method
GB2366439A (en) * 2000-09-05 2002-03-06 Sharp Kk Driving arrangements for active matrix LCDs
US7558264B1 (en) 2001-09-28 2009-07-07 Emc Corporation Packet classification in a storage system
US8068485B2 (en) * 2003-05-01 2011-11-29 Genesis Microchip Inc. Multimedia interface
US8059673B2 (en) 2003-05-01 2011-11-15 Genesis Microchip Inc. Dynamic resource re-allocation in a packet based video display interface
US7839860B2 (en) 2003-05-01 2010-11-23 Genesis Microchip Inc. Packet based video display interface
KR100559025B1 (en) 2003-05-30 2006-03-10 엘지전자 주식회사 Home network management system
JP2005027120A (en) 2003-07-03 2005-01-27 Olympus Corp Bidirectional data communication system
US7610433B2 (en) * 2004-02-05 2009-10-27 Research In Motion Limited Memory controller interface
USH2186H1 (en) 2004-10-18 2007-04-03 Genesis Microchip Inc. Acquisition of extended display identification data (EDID) in a display controller in a power up mode from a power down mode
US7911475B2 (en) 2004-10-18 2011-03-22 Genesis Microchip Inc. Virtual extended display information data (EDID) in a flat panel controller
JP2006268738A (en) 2005-03-25 2006-10-05 Sanyo Electric Co Ltd Information processing apparatus, correction program creation method and correction program creation program
US7813831B2 (en) 2005-06-09 2010-10-12 Whirlpool Corporation Software architecture system and method for operating an appliance in multiple operating modes
KR100702241B1 (en) 2005-08-19 2007-04-03 삼성전자주식회사 Display apparatus and control mathod thereof
JP2007067526A (en) * 2005-08-29 2007-03-15 Sharp Corp Image processor
JP4581955B2 (en) 2005-10-04 2010-11-17 ソニー株式会社 Content transmission apparatus, content transmission method, and computer program
JP4640824B2 (en) 2006-01-30 2011-03-02 富士通株式会社 Communication environment measuring method, receiving apparatus, and computer program
KR100786509B1 (en) 2006-06-08 2007-12-17 삼성에스디아이 주식회사 Organic electro luminescence display and driving method thereof
US20080001934A1 (en) 2006-06-28 2008-01-03 David Anthony Wyatt Apparatus and method for self-refresh in a display device
JP2008084366A (en) 2006-09-26 2008-04-10 Sharp Corp Information processing device and video recording system
US20080094481A1 (en) * 2006-10-19 2008-04-24 Barinder Singh Rai Intelligent Multiple Exposure
JP4176122B2 (en) 2006-10-24 2008-11-05 株式会社東芝 Server terminal, screen sharing method and program
TWI361411B (en) * 2006-11-03 2012-04-01 Chimei Innolux Corp Motion detection apparatus and method applied to liquid crystal display device
JP2008182524A (en) 2007-01-25 2008-08-07 Funai Electric Co Ltd Video image and sound system
KR20080090784A (en) 2007-04-06 2008-10-09 엘지전자 주식회사 A controlling method and a receiving apparatus for electronic program information
US8037370B2 (en) * 2007-05-02 2011-10-11 Ati Technologies Ulc Data transmission apparatus with information skew and redundant control information and method
US7899987B2 (en) * 2007-05-15 2011-03-01 Sandisk Il Ltd. File storage in a computer system with diverse storage media
US20080316197A1 (en) * 2007-06-22 2008-12-25 Ds Manjunath Conserving power in a computer system
US8767952B2 (en) 2007-12-17 2014-07-01 Broadcom Corporation Method and system for utilizing a single connection for efficient delivery of power and multimedia information
KR100919708B1 (en) * 2007-12-28 2009-10-06 엠텍비젼 주식회사 Data transmitter and data Receiver
US8111799B2 (en) * 2008-01-03 2012-02-07 Dell Products L.P. Method, system and apparatus for reducing power consumption at low to midrange resolution settings
JP2009217251A (en) * 2008-02-12 2009-09-24 Nec Lcd Technologies Ltd Browsing terminal, charging terminal, and communication system as well as transmitting/receiving system using the same
US7961656B2 (en) * 2008-09-29 2011-06-14 Intel Corporation Protocol extensions in a display port compatible interface
US8179984B2 (en) * 2008-11-12 2012-05-15 Mediatek Inc. Multifunctional transmitters
US8275999B2 (en) * 2009-08-25 2012-09-25 Dell Products L.P. Methods for providing power to an information handling system upon receiving a hot plug detect signal from a video display
US20110078536A1 (en) * 2009-09-28 2011-03-31 Kyungtae Han Using Motion Change Detection to Reduce Power Consumption of Display Systems
US8823721B2 (en) * 2009-12-30 2014-09-02 Intel Corporation Techniques for aligning frame data
US8643658B2 (en) * 2009-12-30 2014-02-04 Intel Corporation Techniques for aligning frame data
US8438408B2 (en) * 2010-01-26 2013-05-07 Apple Inc. Control of accessory components by portable computing device
US9052902B2 (en) 2010-09-24 2015-06-09 Intel Corporation Techniques to transmit commands to a target device to reduce power consumption
US8854344B2 (en) * 2010-12-13 2014-10-07 Ati Technologies Ulc Self-refresh panel time synchronization

Patent Citations (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5657478A (en) * 1995-08-22 1997-08-12 Rendition, Inc. Method and apparatus for batchable frame switch and synchronization operations
US7017053B2 (en) * 2002-01-04 2006-03-21 Ati Technologies, Inc. System for reduced power consumption by monitoring video content and method thereof
US20060080563A1 (en) * 2004-10-13 2006-04-13 Perozo Angel G Power save module for storage controllers
US20070152993A1 (en) * 2005-12-29 2007-07-05 Intel Corporation Method, display, graphics system and computer system for power efficient displays
US20080079739A1 (en) * 2006-09-29 2008-04-03 Abhay Gupta Graphics processor and method for controlling a display panel in self-refresh and low-response-time modes
US20080143695A1 (en) * 2006-12-19 2008-06-19 Dale Juenemann Low power static image display self-refresh
US20100123727A1 (en) * 2008-11-18 2010-05-20 Kwa Seh W Techniques to control self refresh display functionality
US20100164968A1 (en) * 2008-12-30 2010-07-01 Kwa Seh W Hybrid graphics display power management
US20110264934A1 (en) * 2010-04-26 2011-10-27 Alexander Branover Method and apparatus for memory power management
US8704839B2 (en) * 2010-05-26 2014-04-22 Stmicroelectronics, Inc. Video frame self-refresh in a sink device
US20120331220A1 (en) * 2010-09-24 2012-12-27 Bains Kuljit S Fast exit from dram self-refresh
US20150362987A1 (en) * 2014-06-13 2015-12-17 Texas Instruments Incorporated Power mode management of processor context

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP4016520A1 (en) * 2020-12-18 2022-06-22 INTEL Corporation Advanced link power management for displayport

Also Published As

Publication number Publication date
TW201510863A (en) 2015-03-16
US9052902B2 (en) 2015-06-09
WO2012040697A2 (en) 2012-03-29
WO2012040697A3 (en) 2012-06-14
CN102741809B (en) 2016-01-27
EP2619653A2 (en) 2013-07-31
CN104484028A (en) 2015-04-01
US20120079295A1 (en) 2012-03-29
TW201220182A (en) 2012-05-16
KR20130064798A (en) 2013-06-18
EP2619653A4 (en) 2015-12-23
JP2013539123A (en) 2013-10-17
KR101574047B1 (en) 2015-12-02
EP2857930B1 (en) 2023-09-06
EP2857930A2 (en) 2015-04-08
KR20150008504A (en) 2015-01-22
TWI553550B (en) 2016-10-11
JP5636111B2 (en) 2014-12-03
EP2857930A3 (en) 2015-12-23
KR101549819B1 (en) 2015-09-11
JP2015008022A (en) 2015-01-15
CN102741809A (en) 2012-10-17
TWI559222B (en) 2016-11-21
EP2619653B1 (en) 2023-09-06
KR20150119974A (en) 2015-10-26

Similar Documents

Publication Publication Date Title
US9052902B2 (en) Techniques to transmit commands to a target device to reduce power consumption
US8941592B2 (en) Techniques to control display activity
US9030481B2 (en) Method and apparatus for reducing power usage during video presentation on a display
US8743105B2 (en) Techniques to control self refresh display functionality
US6877106B2 (en) Image display method, image display system, host device, image display device and display interface
US8933951B2 (en) Techniques for controlling frame refresh
US20120207208A1 (en) Method and apparatus for controlling a self-refreshing display device coupled to a graphics controller
US20110157202A1 (en) Techniques for aligning frame data
AU2013226464A1 (en) Cable with fade and hot plug features
US20180286345A1 (en) Adaptive sync support for embedded display
TWI443576B (en) Graphics display systems and methods

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: TAHOE RESEARCH, LTD., IRELAND

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTEL CORPORATION;REEL/FRAME:061175/0176

Effective date: 20220718