US20150162931A1 - Analog to digital converter circuit - Google Patents

Analog to digital converter circuit Download PDF

Info

Publication number
US20150162931A1
US20150162931A1 US14/308,770 US201414308770A US2015162931A1 US 20150162931 A1 US20150162931 A1 US 20150162931A1 US 201414308770 A US201414308770 A US 201414308770A US 2015162931 A1 US2015162931 A1 US 2015162931A1
Authority
US
United States
Prior art keywords
input
voltage
dac
analog
common line
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US14/308,770
Other versions
US9054737B1 (en
Inventor
Petrus Hendrikus Seesink
Marinus Wilhelmus Kruiskamp
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Dialog Semiconductor BV
Original Assignee
Dialog Semiconductor BV
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Dialog Semiconductor BV filed Critical Dialog Semiconductor BV
Assigned to DIALOG SEMICONDUCTOR B.V. reassignment DIALOG SEMICONDUCTOR B.V. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KRUISKAMP, MARINUS WILHELMUS, SEESINK, PETRUS HENDRIKUS
Application granted granted Critical
Publication of US9054737B1 publication Critical patent/US9054737B1/en
Publication of US20150162931A1 publication Critical patent/US20150162931A1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/34Analogue value compared with reference values
    • H03M1/38Analogue value compared with reference values sequentially only, e.g. successive approximation type
    • H03M1/46Analogue value compared with reference values sequentially only, e.g. successive approximation type with digital/analogue converter for supplying reference values to converter
    • H03M1/466Analogue value compared with reference values sequentially only, e.g. successive approximation type with digital/analogue converter for supplying reference values to converter using switched capacitors
    • H03M1/468Analogue value compared with reference values sequentially only, e.g. successive approximation type with digital/analogue converter for supplying reference values to converter using switched capacitors in which the input S/H circuit is merged with the feedback DAC array
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/34Analogue value compared with reference values
    • H03M1/38Analogue value compared with reference values sequentially only, e.g. successive approximation type
    • H03M1/46Analogue value compared with reference values sequentially only, e.g. successive approximation type with digital/analogue converter for supplying reference values to converter
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/002Provisions or arrangements for saving power, e.g. by allowing a sleep mode, using lower supply voltage for downstream stages, using multiple clock domains or by selectively turning on stages when needed

Definitions

  • the invention relates to an Analog to Digital Converter (ADC) circuit.
  • the invention further relates to a system for sampling a signal including the ADC circuit and to a method for sampling a signal with an ADC circuit.
  • ADC Analog to Digital Converter
  • DSP digital signal processor
  • ADC Analog-to-Digital Converters
  • a Successive Approximation Register (SAR) ADC converts an analog signal into a digital representation through several stages. Each stage, analog voltages are compared in order to produce a bit.
  • SAR ADC first the input voltage is sampled and held in the circuit, then a comparator compares the input voltage with the output of an internal Digital-to-Analog Converter (DAC) and sends the comparison result to a SAR.
  • DAC Digital-to-Analog Converter
  • This first approximated digital code of the input signal is sent from the SAR to the DAC, which converts the value to an analog signal for supplying this signal to the comparator in order to compare this first approximation with the input signal.
  • the successive Approximation Register is initialized, for example with only the most significant bit set to one. This value is sent to the DAC, which converts it to its analog value (half of the reference voltage) for sending it to the comparator for comparing with the input signal. If the analog voltage exceeds the input signal, the SAR switches this bit to zero, otherwise it is left to one. In the next step, the next bit in the SAR is set to one and the same process is performed.
  • the DAC in the SAR ADC is implemented with an array of capacitors.
  • the DAC in the SAR ADC is implemented with an array of capacitors.
  • a differential structure of the array of capacitors is used, interferences in the circuit will be cancelled. This is an important advantage. Due to the small values of the capacitors in that kind of circuits, important interferences may appear.
  • a first aspect of the invention provides a circuit comprising:
  • voltage control means configured to control a voltage applied to each of a plurality of output lines
  • comparing means connected to a first common line and a second common line and configured to receive a first signal from the first common line, and to receive a second signal from the second common line, wherein the comparing means is further configured to compare the first signal with the second signal, and to send a resulting comparative signal to the voltage control means;
  • first input means configured to receive a first input voltage
  • DAC first Digital-to-Analog Converter
  • DAC means comprising an output and a plurality of inputs, wherein the output is connected to the first common line of the comparing means, and wherein the plurality of inputs is configured to be controlled by a first plurality of output lines of the voltage control means;
  • first switching means configured to keep the first input means connected to the first common line of the comparing means during a sampling phase, and to keep disconnected the first analog input means disconnected from the first common line of the comparing means during a conversion phase which follows the sampling phase;
  • DAC Digital-to-Analog Converter
  • means comprising an output and a plurality of inputs, wherein the output is connected to the second common line of the comparing means, and the plurality of inputs is configured to be controlled by a second plurality of the output lines of the voltage control means during the conversion means;
  • second switching means configured to keep the first input means connected to the plurality of inputs of the second DAC and to keep the plurality of, output lines of the voltage control means disconnected from the plurality of inputs of the second DAC during a sampling phase, and to keep the plurality of output lines of the voltage control means connected to the plurality of inputs of the second DAC and to keep the first input means disconnected from the plurality of inputs of the second DAC during the conversion phase which follows the sampling phase;
  • third switching means configured to keep a second voltage input connected to the second common line of the comparing means during the sampling phase and to keep the second voltage input disconnected from the second common line of the comparing means during the conversion phase which follows the sampling phase;
  • the voltage control means is further configured to change the voltage values applied to the plurality of the output lines based on the resulting comparative signal received from the comparing means.
  • an ADC with a differential structure can be used to sample a single-ended signal.
  • This analog-to-digital converter circuit may provide a more efficient use of time and/or power consumption, and/or silicon area, as an extra circuit is not necessary in order to convert a single-ended signal into a differential signal.
  • the voltage control means may comprise a Successive Approximation Register ‘SAR’). This allows for an efficient way of storing the approximated results.
  • the first DAC and/or the second DAC may comprise an array of elements, wherein each element of the array comprises a first end and a second end, and wherein each first end of each element is connected to the output line of the DAC and each second end of each element is connected to a different one of the plurality of inputs of the DAC.
  • each element of the array comprises a first end and a second end, and wherein each first end of each element is connected to the output line of the DAC and each second end of each element is connected to a different one of the plurality of inputs of the DAC.
  • At least one of the elements may comprise an impedance. In this way, the charge redistribution network may be efficiently implemented.
  • the impedance may comprise a capacitor. This may allow for further improving the charge redistribution network. For instance, using binary weighted capacitors wherein each capacitor's capacitance represents a binary position of the digital representation of the input value, although other improved approaches may be used to get a better performance.
  • the second voltage input may be a constant voltage that does not depend on the analog input voltage. This allows for an efficient way of sampling a single-ended signal with a differential structure.
  • the second voltage input may be substantially equal to half an input range of the first input signal. This allows for an efficient way of sampling a single-ended-signal with a differential structure.
  • the invention provides a method comprising the steps of during a sampling phase:
  • FIG. 1 is a diagram illustrating aspects of an Analog to Digital. Converter (ADC) circuit.
  • ADC Analog to Digital. Converter
  • FIG. 2 is a flowchart illustrating an operation of the circuit.
  • FIG. 3 is a diagram illustrating aspects of the circuit in a first mode of operation.
  • FIG. 4 is a diagram illustrating aspects of the circuit in a second mode of operation.
  • FIG. 1 is a diagram illustrating aspects of an Analog to Digital Converter (ADC) circuit.
  • ADC Analog to Digital Converter
  • the ADC circuit may comprise a voltage control means.
  • the voltage control means may be configured to store a digital value.
  • the digital value stored by the voltage control means may comprise any number of bits.
  • the voltage control means may comprise a Successive Approximation Register (SAR) means 1 .
  • the voltage control means may have a number of output lines.
  • the number of output lines may be any number.
  • the number of output lines may be equal to the number of bits of the stored digital value.
  • the SAR may be implemented by any kind of register or by any kind of storing element.
  • the circuit may further comprise a DAC convertor.
  • the DAC convertor may receive a digital signal from the SAR in order to generate an analog voltage representing that digital signal.
  • the DAC convertor may be comprised of an array of elements 5 . These elements may comprise two ends. A first end of each element may be connected to one of the output lines of the voltage control means. A second end of each element may be connected to a common line 6 . Each output line may be connected to a different element.
  • the elements may be any kind of suitable elements. For instance, the elements may comprise resistors, or current sources, or capacitors, or any kind of impedance. The elements may be all of the same kind or may be of different kinds.
  • the array of elements may contain any number of elements.
  • the number of elements of the array may be equal to the number of bits of the stored digital value.
  • the capacitance value of the capacitors may be binary weighted, meaning that each capacitor may represent a binary position, and its capacitance value may be adjusted in order to represent that binary position.
  • the ADC circuit may comprise a second DAC convertor.
  • the second DAC convertor may comprise an array of elements 11 . These elements may have two ends. A first end of each element may be connected to one of the output lines of the voltage control means. A second end of each element may be connected to a common line 12 . Each output line may be connected to a different element.
  • the elements may be any kind of suitable elements. For instance, the elements may comprise resistors, or current sources, or capacitors, or any kind of impedance. The elements may be all of the same kind or may be of different kinds. The elements may be of the same kind as the elements of array 5 , or may be of another kind.
  • the array of elements 11 may contain any number of elements.
  • the number of elements of the array 11 may be equal to the number of bits of the stored digital value.
  • the number of elements may be equal to the number of elements of the array of elements 5 .
  • the capacitance value of the capacitors may be binary weighted, meaning that each capacitor may represent a binary position. Its capacitance value may be adjusted in order to represent that binary position.
  • the ADC circuit may comprise comparing means 9 .
  • the comparing means 9 may comprise a first common line 6 and a second common line 12 .
  • the output of the first DAC 5 may be connected to the first common line 6 of the comparing means 9 .
  • the output of the second DAC 11 may be connected to the second common line 12 of the comparing means 9 .
  • the comparing means 9 may output a comparing resulting value based on the comparison performed between the value in the common line 6 and the value in the common line 12 .
  • the comparing resulting value may be sent to the voltage control means 1 .
  • the voltage control means may store a digital value based on the result of the comparison performed by comparing means 9 .
  • the ADC circuit may comprise first input means 3 .
  • the first input means 3 may receive an input signal.
  • the input signal may be any kind of signal.
  • the input signal may be an analog voltage signal.
  • the input signal may be a single ended signal.
  • the ADC circuit may comprise first switching means 7 .
  • the first switching means 7 may be implemented in any suitable way.
  • the first switching means may switch to connect a signal received from the analog input means 3 to the first common line 6 of the comparing means 9 .
  • the first switching means may switch to disconnect a signal received from the analog input means 3 from the first common line 6 of the comparing means 9 .
  • the ADC circuit may further comprise second switching means 13 .
  • the second switching means 13 may be implemented in any suitable way.
  • the second switching means 13 may have two switching positions.
  • the second switching element 13 may switch to a first switching position wherein a signal received from the analog input means 3 may be connected to the second end of each of the elements of the array of elements 11 , while at the same time, the second end of each of the elements of the array of elements 11 may be disconnected from each of the output lines of the voltage control means.
  • the second switching element 13 may switch to a second switching position.
  • the second end of each of the elements of the array of elements 11 may be connected from each of the output lines of the voltage control means.
  • a signal received from the analog input means 3 may be disconnected from the second end of each of the elements of the array of elements 11 .
  • the ADC circuit may comprise third switching means 15 .
  • the third switching means 15 may be implemented in any suitable way.
  • the third switching means 15 may switch to connect a second voltage input 17 to the second common line 12 of the comparing means 9 .
  • the third switching means 15 may switch to disconnect a second voltage input 17 from the second common line 12 of the comparing means 9 .
  • FIG. 2 is a flowchart illustrating the circuit of FIG. 1 in operation.
  • the first input voltage means 3 receives an input voltage, for example an analog voltage.
  • the first switching means 7 in step 202 , connects the first input means 3 to the second ends of the elements of the first array of elements means 5 .
  • the second switching means 13 connects the first input means 3 to the second ends of the elements of the second array of elements means 11 and disconnects each of the plurality of output lines of the voltage control means from the second end of the corresponding element of the second element array means 11 .
  • the third switching element 15 connects the second voltage input 17 to the first ends of the elements of the second elements array means 11 . The circuit stays in this state until the capacitors in the circuit have charged.
  • the conversion phase follows comprising the following steps.
  • step 205 the first switching means 7 disconnects the first input means 3 from the second ends of the elements of the first array of elements means 5 .
  • step 206 the second switching means 13 connects each of the plurality of output lines of the voltage control means 1 to the second end of the corresponding capacitor of the second capacitor array means 11 .
  • step 207 the second switching element 13 disconnects the first input means 3 from the second ends of the capacitors of the second capacitor array means 11 .
  • the third switching element 15 in step 208 , disconnects the second voltage input 17 from the first ends of the capacitors of the second capacitors array means 11 .
  • step 209 the comparing means 9 compares a first signal received from the first common line 6 with a second signal received from the second common line 12 and sends a resulting comparative signal to the voltage control means 1 .
  • step 210 the voltage control means changes voltage values which are applied to the plurality of the output lines based on the resulting comparative signal received from the comparing means 9 and controls a voltage applied to each of a plurality of output lines. The method will go back to step 209 until preferably all the bits representing the input value have been generated. When all the bits have been generated, the analog to digital conversion method has finished. The method may continue from the step 202 to start a new sampling phase in order to sample a new input voltage.
  • FIG. 3 and FIG. 4 are diagrams illustrating aspects of the circuit in operation.
  • FIG. 3 illustrates the sampling phase of an ADC circuit according to an embodiment of the invention.
  • An input voltage 310 (in the example shown in FIG. 3 , the input voltage 310 is 0.3) is applied to the first common line 360 of the comparing means 390 by keeping switching means 370 closed.
  • the input voltage 310 is applied also to the input lines 311 , 312 , 313 , and 314 of the second DAC 330 by switching means 373 .
  • the input range of the circuit is usually from 0 to the voltage source.
  • FIG. 4 illustrates the first conversion phase for generating a first bit of an ADC circuit according to an embodiment of the invention.
  • Switching means 370 and 371 are open.
  • Switching means 373 switches to a new position in which the input lines 311 , 312 , 313 , and 314 of capacitors 330 are now connected to the inverse of voltages 391 which in the first conversion phase are initialized to “1000”.
  • the voltages present at the input of the capacitors connected to the first common line 360 are also the inverse of “1000” in this first conversion phase.
  • the voltages may be alternatively initialized to “0111”.
  • inversion of the signal is optional.
  • these voltages will depend on the value of the comparison performed by the comparing means 390 between the value in the first common line 360 of the comparing means 390 and the voltage in the second common line 361 of the comparing unit 390 . That is, a voltage will be present in the first and second common lines of the comparing means 390 (in the example shown in FIG. 4 , the voltage present in the first common line 360 is 0.3 and the voltage present in the second common line 361 is 0.7).
  • the comparing means 390 will output a comparing value result based on a comparison performed between the voltages presented in the first and second common lines (in the example shown in FIG.
  • the comparing means 390 outputs a “0” as the voltage present in the first common line 360 is smaller than the voltage present in the second common line 361 ), and this comparing value result will control in the next conversion phase.
  • the voltages presented at the inputs of the invertors and consequently the voltage present in the first common line 360 and the second common line 361 will change.
  • the comparing means 390 will output a new comparing result and in this way, an approximation of the digital value that corresponds to the input voltage 310 is calculated.

Abstract

An analog-digital converter circuit is disclosed. Voltage control means is configured to control a voltage. Comparing means is configured to send a resulting comparative signal to the voltage control means. A first DAC is connected to the comparing means and to the voltage control means. Switching means connects an input means to the comparing means during a sampling phase. A second DAC is connected to the comparing means and to the voltage control means. A switching means connects input to the second DAC during a sampling phase, and connects voltage control means to DAC during a conversion phase. Switching means connects a second input to comparing means during a sampling phase.

Description

    TECHNICAL FIELD
  • The invention relates to an Analog to Digital Converter (ADC) circuit. The invention further relates to a system for sampling a signal including the ADC circuit and to a method for sampling a signal with an ADC circuit.
  • BACKGROUND
  • In system chips, usually digital and analog signals are processed. Signals in the system should be converted from one domain to the other. Analog to digital conversion may be necessary for complex digital processing, such as by a digital signal processor (DSP). Such conversion may be performed by Analog-to-Digital Converters (ADC).
  • A Successive Approximation Register (SAR) ADC converts an analog signal into a digital representation through several stages. Each stage, analog voltages are compared in order to produce a bit. In a SAR ADC, first the input voltage is sampled and held in the circuit, then a comparator compares the input voltage with the output of an internal Digital-to-Analog Converter (DAC) and sends the comparison result to a SAR. This first approximated digital code of the input signal is sent from the SAR to the DAC, which converts the value to an analog signal for supplying this signal to the comparator in order to compare this first approximation with the input signal. In “All MOS Charge Redistribution Analog-to-Digital Conversion Techniques-Part I” by Mc Creary and Gray, IEEE Journal of solid state, vol. sc-10, num. 6, December 1975, a special implementation of a SAR-ADC comprising a capacitive charge redistribution SAR-ADC is disclosed. In this implementation the DAC consists of a capacitive network and this capacitive network also acts as the sample capacitor. This kind of ADC's have a very good performance in terms of speed, power, and chip-area. Mainly, two kinds of sampling approaches are used in these circuits, a top plate sampling approach wherein the input signal is sampled at the input lines to the comparator, and a bottom plate sampling approach, wherein the input signal is sampled at the entrance of the DAC.
  • In a SAR ADC, the successive Approximation Register is initialized, for example with only the most significant bit set to one. This value is sent to the DAC, which converts it to its analog value (half of the reference voltage) for sending it to the comparator for comparing with the input signal. If the analog voltage exceeds the input signal, the SAR switches this bit to zero, otherwise it is left to one. In the next step, the next bit in the SAR is set to one and the same process is performed.
  • Very often, the DAC in the SAR ADC is implemented with an array of capacitors. In this case, if a differential structure of the array of capacitors is used, interferences in the circuit will be cancelled. This is an important advantage. Due to the small values of the capacitors in that kind of circuits, important interferences may appear.
  • The consequence of using a differential structure for the array of capacitors is that also a differential input signal should be sampled. However, in many-applications, a single ended signal is available. One possible solution is to introduce an extra circuit before the ADC that converts the single ended signal to a differential signal. However, the new circuit will introduce additional area, additional power dissipation, and time delays.
  • SUMMARY
  • Therefore, a new approach that allows the use of a differential structure in a ADC to convert a single ended analog signal into a digital signal is necessary.
  • It would be advantageous to have an improved circuit for converting a single ended analog signal to digital. To better address this concern, a first aspect of the invention provides a circuit comprising:
  • voltage control means configured to control a voltage applied to each of a plurality of output lines;
  • comparing means connected to a first common line and a second common line and configured to receive a first signal from the first common line, and to receive a second signal from the second common line, wherein the comparing means is further configured to compare the first signal with the second signal, and to send a resulting comparative signal to the voltage control means;
  • first input means configured to receive a first input voltage;
  • first Digital-to-Analog Converter, DAC, means comprising an output and a plurality of inputs, wherein the output is connected to the first common line of the comparing means, and wherein the plurality of inputs is configured to be controlled by a first plurality of output lines of the voltage control means;
  • first switching means configured to keep the first input means connected to the first common line of the comparing means during a sampling phase, and to keep disconnected the first analog input means disconnected from the first common line of the comparing means during a conversion phase which follows the sampling phase;
  • second Digital-to-Analog Converter, DAC, means comprising an output and a plurality of inputs, wherein the output is connected to the second common line of the comparing means, and the plurality of inputs is configured to be controlled by a second plurality of the output lines of the voltage control means during the conversion means;
  • second switching means configured to keep the first input means connected to the plurality of inputs of the second DAC and to keep the plurality of, output lines of the voltage control means disconnected from the plurality of inputs of the second DAC during a sampling phase, and to keep the plurality of output lines of the voltage control means connected to the plurality of inputs of the second DAC and to keep the first input means disconnected from the plurality of inputs of the second DAC during the conversion phase which follows the sampling phase;
  • third switching means configured to keep a second voltage input connected to the second common line of the comparing means during the sampling phase and to keep the second voltage input disconnected from the second common line of the comparing means during the conversion phase which follows the sampling phase;
  • wherein the voltage control means is further configured to change the voltage values applied to the plurality of the output lines based on the resulting comparative signal received from the comparing means.
  • In this way, an ADC with a differential structure can be used to sample a single-ended signal. This analog-to-digital converter circuit may provide a more efficient use of time and/or power consumption, and/or silicon area, as an extra circuit is not necessary in order to convert a single-ended signal into a differential signal. The voltage control means may comprise a Successive Approximation Register ‘SAR’). This allows for an efficient way of storing the approximated results.
  • The first DAC and/or the second DAC may comprise an array of elements, wherein each element of the array comprises a first end and a second end, and wherein each first end of each element is connected to the output line of the DAC and each second end of each element is connected to a different one of the plurality of inputs of the DAC. In this way the approximate digital signal can be converted into an analog signal for further comparison in an efficient way using a charge redistribution network.
  • At least one of the elements may comprise an impedance. In this way, the charge redistribution network may be efficiently implemented.
  • The impedance may comprise a capacitor. This may allow for further improving the charge redistribution network. For instance, using binary weighted capacitors wherein each capacitor's capacitance represents a binary position of the digital representation of the input value, although other improved approaches may be used to get a better performance.
  • The second voltage input may be a constant voltage that does not depend on the analog input voltage. This allows for an efficient way of sampling a single-ended signal with a differential structure.
  • The second voltage input may be substantially equal to half an input range of the first input signal. This allows for an efficient way of sampling a single-ended-signal with a differential structure.
  • In another aspect, the invention provides a method comprising the steps of during a sampling phase:
  • receiving a first input voltage by a first input means;
  • connecting the first input means to a first common line of a comparing means;
  • connecting the first input means to a plurality of inputs of a second Digital-to Analog Converter DAC;
  • disconnecting a plurality of output lines of a voltage control means from the plurality of inputs of the second DAC, wherein each of the plurality of output lines of the voltage control means corresponds to a different input of the plurality of inputs of the DAC;
  • connecting a second voltage input to a second common line of the comparing means;
  • during a conversion phase which follows the sampling phase:
  • disconnecting the first input means from the first common line of the comparing means;
  • disconnecting the first input means from the plurality of inputs of the second DAC;
  • connecting the plurality of output lines of the voltage control means to the plurality of inputs of the second DAC by the second switching element, disconnecting the second voltage input from the second common line of the comparing means;
  • comparing a first signal received from the first common line with a second signal received from the second common line by the comparing means; sending a resulting comparative signal to the voltage control means by the comparing means; changing voltage values by the voltage control means, which are applied to the plurality of the output lines, based on the resulting comparative signal received from the comparing means;
  • controlling a voltage applied to each of a plurality of output lines by the voltage control means.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • These and other aspects of the invention are apparent from and will be elucidated with reference to the embodiments described hereinafter. In the drawings,
  • FIG. 1 is a diagram illustrating aspects of an Analog to Digital. Converter (ADC) circuit.
  • FIG. 2 is a flowchart illustrating an operation of the circuit.
  • FIG. 3 is a diagram illustrating aspects of the circuit in a first mode of operation.
  • FIG. 4 is a diagram illustrating aspects of the circuit in a second mode of operation.
  • DESCRIPTION
  • FIG. 1 is a diagram illustrating aspects of an Analog to Digital Converter (ADC) circuit. Although the system is described herein in detail, it will be understood that for many features described herein, alternative solutions may be used without departing from the scope of the claims.
  • The ADC circuit may comprise a voltage control means. The voltage control means may be configured to store a digital value. The digital value stored by the voltage control means may comprise any number of bits. The voltage control means may comprise a Successive Approximation Register (SAR) means 1. The voltage control means may have a number of output lines. The number of output lines may be any number. The number of output lines may be equal to the number of bits of the stored digital value. The SAR may be implemented by any kind of register or by any kind of storing element.
  • The circuit may further comprise a DAC convertor. The DAC convertor may receive a digital signal from the SAR in order to generate an analog voltage representing that digital signal. The DAC convertor may be comprised of an array of elements 5. These elements may comprise two ends. A first end of each element may be connected to one of the output lines of the voltage control means. A second end of each element may be connected to a common line 6. Each output line may be connected to a different element. The elements may be any kind of suitable elements. For instance, the elements may comprise resistors, or current sources, or capacitors, or any kind of impedance. The elements may be all of the same kind or may be of different kinds. The array of elements may contain any number of elements. The number of elements of the array may be equal to the number of bits of the stored digital value. The capacitance value of the capacitors may be binary weighted, meaning that each capacitor may represent a binary position, and its capacitance value may be adjusted in order to represent that binary position.
  • The ADC circuit may comprise a second DAC convertor. The second DAC convertor may comprise an array of elements 11. These elements may have two ends. A first end of each element may be connected to one of the output lines of the voltage control means. A second end of each element may be connected to a common line 12. Each output line may be connected to a different element. The elements may be any kind of suitable elements. For instance, the elements may comprise resistors, or current sources, or capacitors, or any kind of impedance. The elements may be all of the same kind or may be of different kinds. The elements may be of the same kind as the elements of array 5, or may be of another kind. The array of elements 11 may contain any number of elements. The number of elements of the array 11 may be equal to the number of bits of the stored digital value. The number of elements may be equal to the number of elements of the array of elements 5. The capacitance value of the capacitors may be binary weighted, meaning that each capacitor may represent a binary position. Its capacitance value may be adjusted in order to represent that binary position.
  • The ADC circuit may comprise comparing means 9. The comparing means 9 may comprise a first common line 6 and a second common line 12. The output of the first DAC 5 may be connected to the first common line 6 of the comparing means 9. The output of the second DAC 11 may be connected to the second common line 12 of the comparing means 9. The comparing means 9 may output a comparing resulting value based on the comparison performed between the value in the common line 6 and the value in the common line 12. The comparing resulting value may be sent to the voltage control means 1. The voltage control means may store a digital value based on the result of the comparison performed by comparing means 9.
  • The ADC circuit may comprise first input means 3. The first input means 3 may receive an input signal. The input signal may be any kind of signal. The input signal may be an analog voltage signal. The input signal may be a single ended signal.
  • The ADC circuit may comprise first switching means 7. The first switching means 7 may be implemented in any suitable way. The first switching means may switch to connect a signal received from the analog input means 3 to the first common line 6 of the comparing means 9. The first switching means may switch to disconnect a signal received from the analog input means 3 from the first common line 6 of the comparing means 9.
  • The ADC circuit may further comprise second switching means 13. The second switching means 13 may be implemented in any suitable way. The second switching means 13 may have two switching positions. The second switching element 13 may switch to a first switching position wherein a signal received from the analog input means 3 may be connected to the second end of each of the elements of the array of elements 11, while at the same time, the second end of each of the elements of the array of elements 11 may be disconnected from each of the output lines of the voltage control means. The second switching element 13 may switch to a second switching position. The second end of each of the elements of the array of elements 11 may be connected from each of the output lines of the voltage control means. At the same time, a signal received from the analog input means 3 may be disconnected from the second end of each of the elements of the array of elements 11.
  • The ADC circuit may comprise third switching means 15. The third switching means 15 may be implemented in any suitable way. The third switching means 15 may switch to connect a second voltage input 17 to the second common line 12 of the comparing means 9. The third switching means 15 may switch to disconnect a second voltage input 17 from the second common line 12 of the comparing means 9.
  • FIG. 2 is a flowchart illustrating the circuit of FIG. 1 in operation. In step 201 the first input voltage means 3 receives an input voltage, for example an analog voltage. Simultaneously or sequentially, the first switching means 7, in step 202, connects the first input means 3 to the second ends of the elements of the first array of elements means 5. In step 203, simultaneously or sequentially, the second switching means 13 connects the first input means 3 to the second ends of the elements of the second array of elements means 11 and disconnects each of the plurality of output lines of the voltage control means from the second end of the corresponding element of the second element array means 11. In step 204, simultaneously or sequentially, the third switching element 15 connects the second voltage input 17 to the first ends of the elements of the second elements array means 11. The circuit stays in this state until the capacitors in the circuit have charged.
  • After the sampling phase, the conversion phase follows comprising the following steps. In step 205, the first switching means 7 disconnects the first input means 3 from the second ends of the elements of the first array of elements means 5. In step 206, the second switching means 13 connects each of the plurality of output lines of the voltage control means 1 to the second end of the corresponding capacitor of the second capacitor array means 11. In step 207, the second switching element 13 disconnects the first input means 3 from the second ends of the capacitors of the second capacitor array means 11. The third switching element 15, in step 208, disconnects the second voltage input 17 from the first ends of the capacitors of the second capacitors array means 11. In step 209, the comparing means 9 compares a first signal received from the first common line 6 with a second signal received from the second common line 12 and sends a resulting comparative signal to the voltage control means 1. In step 210, the voltage control means changes voltage values which are applied to the plurality of the output lines based on the resulting comparative signal received from the comparing means 9 and controls a voltage applied to each of a plurality of output lines. The method will go back to step 209 until preferably all the bits representing the input value have been generated. When all the bits have been generated, the analog to digital conversion method has finished. The method may continue from the step 202 to start a new sampling phase in order to sample a new input voltage.
  • Although the method has been described using capacitors, it may be applied to any other kind of DAC's.
  • FIG. 3 and FIG. 4 are diagrams illustrating aspects of the circuit in operation.
  • FIG. 3 illustrates the sampling phase of an ADC circuit according to an embodiment of the invention. An input voltage 310 (in the example shown in FIG. 3, the input voltage 310 is 0.3) is applied to the first common line 360 of the comparing means 390 by keeping switching means 370 closed. The input voltage 310 is applied also to the input lines 311, 312, 313, and 314 of the second DAC 330 by switching means 373. A second input voltage substantially equal to half of the source voltage VS (in the example shown in FIG. 3, VS=1) is applied to the second common line 361 of the comparing means 390 by keeping switching means 371 closed. In this way, the capacitors in the circuit charge with a determined voltage. The input range of the circuit is usually from 0 to the voltage source.
  • FIG. 4 illustrates the first conversion phase for generating a first bit of an ADC circuit according to an embodiment of the invention. Switching means 370 and 371 are open.
  • Switching means 373 switches to a new position in which the input lines 311, 312, 313, and 314 of capacitors 330 are now connected to the inverse of voltages 391 which in the first conversion phase are initialized to “1000”. The voltages present at the input of the capacitors connected to the first common line 360 are also the inverse of “1000” in this first conversion phase. However, this is not a limitation. For example, the voltages may be alternatively initialized to “0111”. Moreover, inversion of the signal is optional. In the rest of the conversion phases, these voltages will depend on the value of the comparison performed by the comparing means 390 between the value in the first common line 360 of the comparing means 390 and the voltage in the second common line 361 of the comparing unit 390. That is, a voltage will be present in the first and second common lines of the comparing means 390 (in the example shown in FIG. 4, the voltage present in the first common line 360 is 0.3 and the voltage present in the second common line 361 is 0.7). The comparing means 390 will output a comparing value result based on a comparison performed between the voltages presented in the first and second common lines (in the example shown in FIG. 4, the comparing means 390 outputs a “0” as the voltage present in the first common line 360 is smaller than the voltage present in the second common line 361), and this comparing value result will control in the next conversion phase. The voltages presented at the inputs of the invertors and consequently the voltage present in the first common line 360 and the second common line 361 will change. The comparing means 390 will output a new comparing result and in this way, an approximation of the digital value that corresponds to the input voltage 310 is calculated.
  • It will be understood that different implementation variations are possible and within reach of the person skilled in the art, based on the present description.
  • It should be noted that the above-described embodiments illustrate rather than limit the invention, and that those skilled in the art will be able to design many alternative embodiments without departing from the scope of the appended claims. Use of the verb “comprise” and its conjugations does not exclude the presence of elements or steps other than those stated in a claim. The article “a” or “an” preceding an element does not exclude the presence of a plurality of such elements. The invention may be implemented by means of hardware comprising several distinct elements. In the device claim enumerating several means, several of these means may be embodied by one and the same item of hardware. The mere fact that certain measures are recited in mutually different dependent claims does not indicate that a combination of these measures cannot be used to advantage.

Claims (14)

What is claimed is:
1. An analog-to-digital converter circuit comprising:
voltage control means configured to control a voltage applied to each of a plurality of output lines;
comparing means connected to a first common line and a second common line and configured to receive a first signal from the first common line, and to receive a second signal from the second common line, wherein the comparing means is further configured to compare the first signal with the second signal, and to send a resulting comparative signal to the voltage control means;
first input means configured to receive a first input voltage;
first Digital-to-Analog Converter, DAC, means comprising an output and a plurality of inputs, wherein the output is connected to the first common line of the comparing means, and wherein the plurality of inputs is configured to be controlled by a first plurality of output lines of the voltage control means;
first switching means configured to keep the first input means connected to the first common line of the comparing means during a sampling phase, and to keep the first analog input means disconnected from the first common line of the comparing means during a conversion phase which follows the sampling phase;
second Digital-to-Analog Converter, DAC means comprising an output and a plurality of inputs, wherein the output is connected to the second common line of the comparing means, and the plurality of inputs is configured to be controlled by a second plurality of the output lines of the voltage control means during the conversion phase;
second switching means configured to keep connected the first input means to the plurality of inputs of the second DAC and to keep the plurality of output lines of the voltage control means disconnected from the plurality of inputs of the second DAC during the sampling phase, and to keep the plurality of output lines of the voltage control means connected to the plurality of inputs of the second DAC and to keep disconnected the first input means from the plurality of inputs of the second DAC during the conversion phase which follows the sampling phase;
third switching means configured to keep a second voltage input connected to the second common line of the comparing means during the sampling phase and to keep the second voltage input disconnected from the second common line of the comparing means during the conversion phase which follows the sampling phase;
wherein the voltage control means is further configured to change the voltage values applied to the plurality of the output lines based on the resulting comparative signal received from the comparing means.
2. The analog-to-digital converter circuit of claim 1, wherein the voltage control means comprises a Successive Approximation Register ‘SAR’.
3. The analog-to-digital converter circuit of claim 1, wherein the first DAC and/or the second DAC comprises an array of elements, wherein each element of the array comprises a first end and a second end, and wherein each first end of each element is connected to the output line of the DAC and each second end of each element is connected to a different one of the plurality of inputs of the DAC.
4. The analog-to-digital converter circuit of claim 3, wherein at least one of the elements comprises an impedance.
5. The analog-to-digital converter circuit of claim 4, wherein the impedance comprises a capacitor.
6. The analog-to-digital converter circuit of claim 1, wherein the second voltage input is a constant voltage that does not depend on the analog input voltage.
7. The analog-to-digital converter circuit of claim 6, wherein the second voltage input is substantially equal to half an input range of the first input signal.
8. An analog-to-digital conversion method comprising the steps of:
during a sampling phase:
receiving a first input voltage by a first input means;
connecting the first input means to a first common line of a comparing means;
connecting the first input means to a plurality of inputs of a second Digital-to-Analog Converter DAC;
disconnecting a plurality of output lines of a voltage control means from the plurality of inputs of the second DAC, wherein each of the plurality of output lines of the voltage control means corresponds to a different input of the plurality of inputs of the DAC;
connecting a second voltage input to a second common line of the comparing means;
during a conversion phase which follows the sampling phase:
disconnecting the first input means from the first common line of the comparing means;
disconnecting the first input means from the plurality of inputs of the second DAC;
connecting the plurality of output lines of the voltage control means to the plurality of inputs of the second DAC, disconnecting the second voltage input from the second common line of the comparing means;
comparing a first signal received from the first common line with a second signal received from the second common line by the comparing means;
sending a resulting comparative signal to the voltage control means by the comparing means;
changing voltage values by the voltage control means, which are applied to the plurality of the output lines, based on the resulting comparative signal received from the comparing means;
controlling a voltage applied to each of a plurality of output lines by the voltage control means.
9. The analog-to-digital conversion method of claim 8, wherein the voltage control means comprises a Successive Approximation Register ‘SAR’.
10. The analog-to-digital conversion method of claim 8, wherein the first DAC and/or the second DAC comprises an array of elements, wherein each element of the array comprises a first end and a second end, and wherein each first end of each element is connected to the output line of the DAC and each second end of each element is connected to different one of the plurality of inputs of the DAC.
11. The analog-to-digital conversion method of claim 10, wherein at least one element comprises an impedance.
12. The analog-to-digital conversion method of claim 11, wherein the impedance comprises a capacitor.
13. The analog-to-digital conversion method of claim 8, wherein the second voltage input is a constant voltage that does not depend on the analog input voltage.
14. The analog-to-digital conversion method of claim 13, wherein the second voltage input is substantially equal to half an input range of the first input signal.
US14/308,770 2013-12-09 2014-06-19 Analog to digital converter circuit Active US9054737B1 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
EP13196274.8A EP2882105B1 (en) 2013-12-09 2013-12-09 Analog to digital converter circuit
EP13196274 2013-12-09
EP13196274.8 2013-12-09

Publications (2)

Publication Number Publication Date
US9054737B1 US9054737B1 (en) 2015-06-09
US20150162931A1 true US20150162931A1 (en) 2015-06-11

Family

ID=49753028

Family Applications (1)

Application Number Title Priority Date Filing Date
US14/308,770 Active US9054737B1 (en) 2013-12-09 2014-06-19 Analog to digital converter circuit

Country Status (2)

Country Link
US (1) US9054737B1 (en)
EP (1) EP2882105B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2017163193A (en) * 2016-03-07 2017-09-14 ルネサスエレクトロニクス株式会社 Semiconductor device

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11476868B2 (en) * 2020-01-24 2022-10-18 Rambus Inc. Dual loop SAR ADC with process driven architecture

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7205921B1 (en) * 2006-03-27 2007-04-17 Intel Corporation Hybrid analog-to-digital converter
US7233273B2 (en) * 2005-11-18 2007-06-19 Fujitsu Limited Analog-to-digital converter
US7432844B2 (en) * 2006-12-04 2008-10-07 Analog Devices, Inc. Differential input successive approximation analog to digital converter with common mode rejection

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE69915251D1 (en) 1999-03-24 2004-04-08 St Microelectronics Srl Analog-digital converter with single-ended input
ITRM20010407A1 (en) * 2001-07-10 2003-01-10 St Microelectronics Srl HIGH SPEED ANALOG / DIGITAL CONVERTER, HIGH RESOLUTION LOW CONSUMPTION WITH SINGLE-ENDED INPUT.

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7233273B2 (en) * 2005-11-18 2007-06-19 Fujitsu Limited Analog-to-digital converter
US7205921B1 (en) * 2006-03-27 2007-04-17 Intel Corporation Hybrid analog-to-digital converter
US7432844B2 (en) * 2006-12-04 2008-10-07 Analog Devices, Inc. Differential input successive approximation analog to digital converter with common mode rejection

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2017163193A (en) * 2016-03-07 2017-09-14 ルネサスエレクトロニクス株式会社 Semiconductor device

Also Published As

Publication number Publication date
EP2882105B1 (en) 2016-09-07
US9054737B1 (en) 2015-06-09
EP2882105A1 (en) 2015-06-10

Similar Documents

Publication Publication Date Title
CN105723621B (en) Hybrid analog-digital simulation-digital quantizer and hybrid analog-digital simulation-digital conversion method
US10312932B2 (en) Successive approximation analog-to-digital converter
US9774345B1 (en) Successive approximation register analog-to-digital converter
US10135457B2 (en) Successive approximation register analog-digital converter having a split-capacitor based digital-analog converter
US9973202B2 (en) Successive approximation register analog-to-digital converter
US10778242B2 (en) Analog-to-digital converter device
Cho et al. A 9-bit 80 MS/s successive approximation register analog-to-digital converter with a capacitor reduction technique
US9148166B2 (en) Adding predefined offset to coarse ADC residue output to SAR
CN110504965B (en) Two-step monoclinic analog-to-digital converter with novel structure
US8514123B2 (en) Compact SAR ADC
US6229472B1 (en) A/D converter
TW201731223A (en) Hybrid analog-to-digital converter
US20100188278A1 (en) Charge redistribution successive approximation analog-to-digital converter and related operating method
US10886933B1 (en) Analog-to-digital converter
KR20190071536A (en) Successive approximation register analog digital converter and operating method thereof
CN107968656B (en) Successive approximation type analog-digital converter and application switching method thereof
US9054737B1 (en) Analog to digital converter circuit
US10608658B2 (en) Pipelined analog-to-digital converter
US10547321B2 (en) Method and apparatus for enabling wide input common-mode range in SAR ADCS with no additional active circuitry
CN109565285A (en) Successive approximation register (SAR) analog-digital converter (ADC) dynamic range expansion
US9197231B1 (en) Systems and methods for data conversion
US9905603B1 (en) Successive approximation register analog-to-digital converter, CMOS image sensor including the same and operating method thereof
US10763875B2 (en) Switched capacitor circuit and analog-to-digital converter device
TWI698091B (en) Successive approximation register analog-to-digital converter and operation method thereof
Park et al. A 10-bit 20-MS/s Asynchronous SAR ADC with Meta-stability Detector using Replica Comparators

Legal Events

Date Code Title Description
AS Assignment

Owner name: DIALOG SEMICONDUCTOR B.V., NETHERLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SEESINK, PETRUS HENDRIKUS;KRUISKAMP, MARINUS WILHELMUS;REEL/FRAME:033472/0020

Effective date: 20140613

STCF Information on status: patent grant

Free format text: PATENTED CASE

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8