US20150221698A1 - Thick bond pad for chip with cavity package - Google Patents

Thick bond pad for chip with cavity package Download PDF

Info

Publication number
US20150221698A1
US20150221698A1 US14/688,215 US201514688215A US2015221698A1 US 20150221698 A1 US20150221698 A1 US 20150221698A1 US 201514688215 A US201514688215 A US 201514688215A US 2015221698 A1 US2015221698 A1 US 2015221698A1
Authority
US
United States
Prior art keywords
conductive layer
layer
image sensor
chip
thickness
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/688,215
Inventor
Jeffrey P. Gambino
Robert K. Leidy
Richard J. Rassel
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Original Assignee
GlobalFoundries US 2 LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by GlobalFoundries US 2 LLC filed Critical GlobalFoundries US 2 LLC
Priority to US14/688,215 priority Critical patent/US20150221698A1/en
Assigned to INTERNATIONAL BUSINESS MACHINES CORPORATION reassignment INTERNATIONAL BUSINESS MACHINES CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LEIDY, ROBERT K., GAMBINO, JEFFREY P., RASSEL, RICHARD J.
Publication of US20150221698A1 publication Critical patent/US20150221698A1/en
Assigned to GLOBALFOUNDRIES U.S. 2 LLC reassignment GLOBALFOUNDRIES U.S. 2 LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTERNATIONAL BUSINESS MACHINES CORPORATION
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GLOBALFOUNDRIES U.S. 2 LLC, GLOBALFOUNDRIES U.S. INC.
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14683Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
    • H01L27/14687Wafer level processing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5384Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L31/00Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
    • H01L31/02Details
    • H01L31/0203Containers; Encapsulations, e.g. encapsulation of photodiodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Definitions

  • This invention relates generally to chips with a cavity package and more particularly to a thick bond pad for chips with a cavity package.
  • Chips with cavity packages have a similar structure to a conventional chip with the exception that a portion of the lid or cover glass of the package is offset from the surface of the chip, forming a cavity.
  • a common application for chips with cavity packages is for image sensor chips commonly used in such devices as cell phones.
  • the cavity of image sensor chips contains components including micro lenses, color filters, and sensors in the cavity.
  • a glass layer is placed over the front side of the image sensor chip, with a polymer spacer between the glass and the image sensor chip, around the perimeter of the array. Note that the polymer spacer is absent from the array. This structure protects the components placed in the cavity while simultaneously allowing light to reach the components.
  • the polymer layer 14 that forms the cavity 16 prevents connective wiring (i.e. such as a wire bond) access to the top wiring layer 12 .
  • connective wiring i.e. such as a wire bond
  • FIG. 2 in order to access the top wiring layer 12 , after the chip is diced, package leads 26 are placed along the side of the chip that make lateral connections with the top wiring layers 12 .
  • a bond pad 28 is the area of connection of the top wiring layer 12 and the package lead 26 . The bond pad 28 , via the package lead 26 , connects the image sensor chip 2 to other circuits in the camera.
  • the top wiring layer is preferably thin—approximately less than one (1.0) micron.
  • Thin top wiring layers maximize the image sensor chip's sensitivity to light.
  • the lateral connections formed between the package leads on the side of the chip and the thin top wiring layers create connections with high resistance due to the small cross-sectional area of the thin top wiring layers and the package leads. Therefore, there is a conflict in the requirements of the thickness of the top wiring layer.
  • thick top wiring layers result in thick bond pads, of approximately one (1.0) micron or more, permitting better package lead connections with lower resistance
  • thin top wiring layers of approximately less than one (1.0) micron, permit finely spaced and narrow wires.
  • a first aspect of the disclosure provides an image sensor chip, comprising a substrate having at least one via extending through at least one inter layer dielectric (ILD); a first conductive layer over the ILD, wherein the first conductive layer has a first thickness; a second conductive layer over the first conductive layer, wherein the second conductive layer has a second thickness of less than the first thickness; a polymer layer over the second conductive layer, the polymer layer including a cavity; a plurality of cavity components in the cavity; and an optically transparent layer contacting the polymer layer and covering the cavity.
  • ILD inter layer dielectric
  • a second aspect of the disclosure provides chip with a cavity package, comprising: a substrate having at least one via extending through at least one inter layer dielectric (ILD); a first conductive layer over the ILD, wherein the first conductive layer has a first thickness; a second conductive layer over the first conductive layer, wherein the second conductive layer has a second thickness of less than the first thickness; a polymer layer over the second conductive layer, the polymer layer including a cavity; and a protective layer contacting the polymer layer and covering the cavity.
  • ILD inter layer dielectric
  • a third aspect of the disclosure provides a method, the method comprising: depositing a silicon nitride layer over an inter layer dielectric (ILD); depositing a first conductive layer having a first thickness; forming a mask over a first portion of the first conductive layer to expose a second portion of the first conductive layer; etching the first conductive layer; etching the silicon nitride layer with a fluorine-based etch; and depositing a second conductive layer having a second thickness.
  • ILD inter layer dielectric
  • FIG. 1 shows a cross-section view of a known image sensor chip prior to dicing.
  • FIG. 2 shows a cross-section view of a known image sensor chip after dicing.
  • FIG. 3 shows a cross-section view of a known chip scale package.
  • FIG. 4 shows a cross-section view of one embodiment of an image sensor chip before dicing according to the invention.
  • FIG. 5 shows a cross-section view of one embodiment of an image sensor chip after dicing according to the invention.
  • FIG. 6 shows a cross-section view of one embodiment of a chip with a cavity package after dicing according to the invention.
  • FIG. 7 shows a cross-section view of one embodiment of a step of forming an image sensor chip according to the invention.
  • FIG. 8 shows a cross-section view of one embodiment of a step of forming an image sensor chip according to the invention.
  • FIG. 9 shows a cross-section view of one embodiment of a step of forming an image sensor chip according to the invention.
  • FIG. 10 shows a cross-section view of one embodiment of a step of forming an image sensor chip according to the invention.
  • Image sensor chip 2 includes a substrate 4 , an inter layer dielectric (ILD) 6 over substrate 4 , a plurality of vias 8 through ILD 6 , a plurality of internal wiring layers 10 stacked within ILD 6 , a conductive layer 12 over ILD 6 and connecting to plurality of vias 8 , a polymer layer 14 over conductive layer 12 , a cavity 16 formed within polymer layer 14 , a plurality of cavity components 18 (e.g., micro lenses and color filters 20 connected to a sensor 22 ), and a glass layer 24 contacting polymer layer 14 and covering cavity 16 .
  • ILD inter layer dielectric
  • image sensor chip 2 includes a plurality of package leads 26 along the side of the image sensor chip 2 forming lateral connections with conductive layer 12 .
  • Image sensor chip 2 may include an insulator 40 between package leads 26 and substrate 4 providing electrical isolation from the substrate 2 .
  • Insulator 46 may include silicon oxide (SiO 2 ), silicon nitride (SiN), or any other suitable material.
  • a plurality of bond pads 28 form lateral connections in areas where the conductive layers 12 and package leads 26 contact.
  • Package leads 26 run under image sensor chip 2 to a plurality of bump pads 30 .
  • a plurality of solder balls 32 are connected to plurality of bump pads 30 .
  • Chip scale package 34 comprises image sensor chip 2 , a logic chip 36 and a carrier package 38 .
  • Bond pads 28 connect conductive layer 12 with package leads 28 .
  • Package leads 26 via the bump pads 30 and solder balls 32 connect image sensor chip 2 to logic chip 36 .
  • Logic chip 36 is connected to carrier package 38 .
  • FIG. 4 a cross sectional view of one embodiment of an image sensor chip 102 before dicing in accordance with this invention is shown. While an image sensor chip 102 is illustrated, the teachings of the invention can be applicable to any chip with a cavity package such as for use in a Micro-Electro-Mechanical Systems (MEMS).
  • MEMS Micro-Electro-Mechanical Systems
  • This embodiment includes a substrate 104 .
  • the processes to provide substrate 104 are well known in the art and thus, no further description is necessary.
  • Transistors and other now known or later developed devices may be included in the substrate 104 .
  • substrate 104 of image sensor chip 102 may include a photodiode. Transistors and photodiodes are well known in the art and thus, no further description is necessary.
  • Image sensor chip 102 may include at least one inter layer dielectric (ILD) 106 over substrate 104 . Any number of dielectric layers may be located over the chip body, as may other layers included in semiconductor chips now known or later developed.
  • ILD 106 may include silicon oxide (SiO 2 ) for its insulating, mechanical and optical qualities.
  • ILD 106 may include but are not limited to: silicon nitride (Si 3 N 4 ), fluorinated SiO 2 (FSG), hydrogenated silicon oxycarbide (SiCOH), porous SiCOH, boro-phosho-silicate glass (BPSG), silsesquioxanes, carbon (C) doped oxides (i.e., organosilicates) that include atoms of silicon (Si), carbon (C), oxygen (O), and/or hydrogen (H), thermosetting polyarylene ethers, SiLK (a polyarylene ether available from Dow Chemical Corporation), a spin-on silicon-carbon containing polymer material available form JSR Corporation, other low dielectric constant ( ⁇ 3.9) material, or layers thereof.
  • Inter-level dielectric layer 130 may be deposited using conventional techniques described herein and/or those known in the art.
  • the term “deposition” may include any now known or later developed techniques appropriate for the material to be deposited including but are not limited to, for example: chemical vapor deposition (CVD), low-pressure CVD (LPCVD), plasma-enhanced CVD (PECVD), semi-atmosphere CVD (SACVD) and high density plasma CVD (HDPCVD), rapid thermal CVD (RTCVD), ultra-high vacuum CVD (UHVCVD), limited reaction processing CVD (LRPCVD), metalorganic CVD (MOCVD), sputtering deposition, ion beam deposition, electron beam deposition, laser assisted deposition, thermal oxidation, thermal nitridation, spin-on methods, physical vapor deposition (PVD), atomic layer deposition (ALD), chemical oxidation, molecular beam epitaxy (MBE), plating, evaporation.
  • CVD chemical vapor deposition
  • LPCVD low-pressure CVD
  • PECVD plasma-enhanced CVD
  • image sensor chip 102 includes at least one via 108 through ILD 106 .
  • at least one via 108 may include tungsten.
  • At least one via 108 may also include copper, aluminum, gold, silicides, or any other now known or later developed suitable materials.
  • a plurality of internal wiring layers 110 may be included in ILD 106 .
  • the internal wiring layers 110 may be comprised of copper or any other suitable material.
  • One embodiment of image sensor chip 102 includes a first conductive layer 140 positioned over ILD 106 .
  • First conductive layer 140 has a first thickness.
  • first thickness may be approximately 1.0 microns or greater.
  • First conductive layer 140 may have a tapered profile.
  • one embodiment of image sensor chip 102 includes a second conductive layer 142 positioned over first conductive layer 140 .
  • Second conductive layer 142 has a second thickness of less than the first thickness.
  • second conductive layer 142 includes aluminum.
  • second thickness may be approximately less than 1.0 microns.
  • Second conductive layer 142 may also include gold or copper.
  • an electrically conducting diffusion barrier (not shown) of titanium nitride, tantalum nitride, tungsten, or any other suitable material may be included between first conductive layer 140 and second conductive layer 142 .
  • Second conductive layer 142 forms a connection with at least one via 108 and first conductive layer 140 .
  • Second conductive layer 142 substantially conforms to the profile of the first conductive layer 140 .
  • second conductive layer 142 may completely cover first conductive layer 140 .
  • image sensor chip 102 includes a polymer layer 114 positioned over second conductive layer 142 .
  • polymer layer 114 may be applied by now known or later developed techniques including spin-on or laminate techniques.
  • Polymer layer 114 may include a photosensitive polymer such as benzocyclobutene (BCB) or any other suitable material.
  • Polymer layer 114 includes a cavity 116 . Cavity 116 may be formed by etching or by photolithographic processing (i.e., if polymer layer 114 is a photosensitive material).
  • One embodiment of image sensor chip 102 includes a plurality of cavity components 118 (e.g., micro lenses and color filters 120 and sensor 122 ) in cavity 116 formed using conventional techniques.
  • An optically transparent layer 124 may contact polymer layer 114 and covering cavity 116 . Optically transparent layer 124 allows light to reach cavity components 118 while protecting cavity components 118 .
  • optically transparent layer 124 may include glass.
  • First conductive layer 140 and second conductive layer 142 form a connection with a package lead 126 . Together first conductive layer 140 and second conductive layer 142 form a thick bond pad 144 . Thick bond pad 144 is described as thick in comparison to known image sensor chips 102 where bond pad 128 is of approximately the same thickness as conductive layer 112 of less than one (1.0) micron (see FIGS. 1 and 2 ).
  • Package leads 126 run along the side of image sensor chip 102 to bump pads 130 and solder balls 132 .
  • the package leads 126 may be comprised of gold, copper, aluminum or any other suitable material.
  • package lead 126 may be isolated from substrate 104 by an insulator 146 such as silicon oxide (SiO 2 ), silicon nitride (SiN), or any other suitable material.
  • Image sensor chip 2 may then be connected to a logic chip 36 and to a carrier package 38 using any now known or later developed technique.
  • FIG. 6 a cross sectional view of one embodiment of a chip with a cavity package 246 in accordance with this invention is shown.
  • This embodiment includes a substrate 204 ; an inter layer dielectric (ILD) 206 over substrate 204 ; at least one via 208 through ILD 206 ; a first conductive layer 240 over ILD 206 , wherein first conductive layer 240 has a first thickness; a second conductive layer 222 over first conductive layer 240 , wherein second conductive layer 242 has a second thickness of less than the first thickness; a polymer layer 214 over second conductive layer 242 , and polymer layer 214 including a cavity 216 .
  • ILD inter layer dielectric
  • cavity 216 could be used to hold cavity components 218 .
  • One embodiment may include a protective layer 224 placed over the polymer layer 214 and cavity 216 .
  • protective layer 124 may allow other types of radiation such as x-rays or infrared radiation to reach cavity components 218 while substantially protecting cavity components 118 .
  • FIG. 7 a cross-section view of one embodiment of a step of forming image sensor chip 102 before etching according to the invention is shown.
  • parts of image sensor chip 102 are formed on a substrate 104 including at least one inter layer dielectric (ILD) 106 deposited over substrate 104 and at least one via 108 through ILD 106 using any now known or later developed technique.
  • ILD inter layer dielectric
  • a silicon nitride layer 148 is deposited over ILD 106 .
  • silicon nitride layer 148 is deposited using PECVD.
  • First conductive layer 140 having first thickness is deposited over silicon nitride layer 148 .
  • silicon nitride layer 148 is deposited using CVD.
  • first conductive layer includes aluminum.
  • First conductive layer may also include gold or copper.
  • First thickness is approximately 1.0 microns or greater.
  • a mask 150 may be formed over a portion of first conductive layer 140 .
  • Mask 150 may have a tapered profile or any other suitable shape.
  • first conductive layer 140 is etched.
  • First conductive layer 140 may be etched using any now known or later developed technique.
  • a chlorine-based etch may be used. Chlorine-based etch may include at least one of a reactive-ion etch and an isotropic etch.
  • a mask may be used for etching.
  • Mask 150 may be formed using an organic material (e.g., photoresist), a hardmask including an inorganic material (e.g., silicon oxide (SiO 2 ), silicon nitride (SiN), or any other suitable material), or any other now known or later developed technique. Referring to FIG.
  • FIG. 8 a cross-section view of one embodiment of a step of forming an image sensor chip 102 after the etching of FIG. 7 according to the invention is shown.
  • first conductive layer 140 has been etched.
  • Etching removes exposed portions of first conductive layer 140 leaving unexposed portions of first conductive layer 140 with a profile similar in the shape of mask 150 ( FIG. 7 ).
  • silicon nitride layer 148 remains substantially intact during and after the etching. Silicon nitride layer 148 substantially protects at least one via 108 from reacting with the etching.
  • a selective electroplating process may be used.
  • Selective electroplating process may include any now known or later developed technique.
  • selective electroplating process may include depositing a seed layer (e.g., sputtered Ta/Cu).
  • a resist pattern including openings may be formed over seed layer.
  • First conductive layer 140 is deposited in openings of resist pattern. Resist pattern and seed layer are substantially removed using a wet or dry etch or any other suitable technique leaving first conductive layer 140 .
  • silicon nitride layer 148 is then etched with, e.g., a fluorine-based etch, substantially removing silicon nitride layer 148 . Silicon nitride layer 148 may remain under first conductive layer 140 . In this way, first conductive layer 140 and at least one via 108 remain intact.
  • second conductive layer 142 having a second thickness is deposited and patterned over first conductive layer 140 and partially over ILD 106 .
  • Second thickness is less than approximately 1.0 microns.
  • Second conductive layer 142 may be patterned using any now known or later developed techniques so as to form a connection with at least one via 108 and first conductive layer 140 .
  • Second conductive layer 142 may be etched to form a top wiring layer comprised of a plurality of wiring connections.
  • the method as described above is used in the fabrication of integrated circuit chips.
  • the resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form.
  • the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections).
  • the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product.
  • the end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.

Abstract

Disclosed herein a method, including depositing a silicon nitride layer over an inter layer dielectric (ILD); depositing a first conductive layer having a first thickness; forming a mask over a first portion of the first conductive layer to expose a second portion of the first conductive layer; etching the first conductive layer; etching the silicon nitride layer with a fluorine-based etch; and depositing a second conductive layer having a second thickness.

Description

    FIELD OF THE INVENTION
  • This invention relates generally to chips with a cavity package and more particularly to a thick bond pad for chips with a cavity package.
  • BACKGROUND
  • Chips with cavity packages have a similar structure to a conventional chip with the exception that a portion of the lid or cover glass of the package is offset from the surface of the chip, forming a cavity. A common application for chips with cavity packages is for image sensor chips commonly used in such devices as cell phones. The cavity of image sensor chips contains components including micro lenses, color filters, and sensors in the cavity. In the case of an image sensor chip, a glass layer is placed over the front side of the image sensor chip, with a polymer spacer between the glass and the image sensor chip, around the perimeter of the array. Note that the polymer spacer is absent from the array. This structure protects the components placed in the cavity while simultaneously allowing light to reach the components.
  • Referring to FIG. 1, the polymer layer 14 that forms the cavity 16 prevents connective wiring (i.e. such as a wire bond) access to the top wiring layer 12. Referring to FIG. 2, in order to access the top wiring layer 12, after the chip is diced, package leads 26 are placed along the side of the chip that make lateral connections with the top wiring layers 12. A bond pad 28 is the area of connection of the top wiring layer 12 and the package lead 26. The bond pad 28, via the package lead 26, connects the image sensor chip 2 to other circuits in the camera.
  • The top wiring layer is preferably thin—approximately less than one (1.0) micron. Thin top wiring layers maximize the image sensor chip's sensitivity to light. At the same time, the lateral connections formed between the package leads on the side of the chip and the thin top wiring layers create connections with high resistance due to the small cross-sectional area of the thin top wiring layers and the package leads. Therefore, there is a conflict in the requirements of the thickness of the top wiring layer. On the one hand, thick top wiring layers result in thick bond pads, of approximately one (1.0) micron or more, permitting better package lead connections with lower resistance, while on the other hand, thin top wiring layers, of approximately less than one (1.0) micron, permit finely spaced and narrow wires.
  • BRIEF SUMMARY
  • A first aspect of the disclosure provides an image sensor chip, comprising a substrate having at least one via extending through at least one inter layer dielectric (ILD); a first conductive layer over the ILD, wherein the first conductive layer has a first thickness; a second conductive layer over the first conductive layer, wherein the second conductive layer has a second thickness of less than the first thickness; a polymer layer over the second conductive layer, the polymer layer including a cavity; a plurality of cavity components in the cavity; and an optically transparent layer contacting the polymer layer and covering the cavity.
  • A second aspect of the disclosure provides chip with a cavity package, comprising: a substrate having at least one via extending through at least one inter layer dielectric (ILD); a first conductive layer over the ILD, wherein the first conductive layer has a first thickness; a second conductive layer over the first conductive layer, wherein the second conductive layer has a second thickness of less than the first thickness; a polymer layer over the second conductive layer, the polymer layer including a cavity; and a protective layer contacting the polymer layer and covering the cavity.
  • A third aspect of the disclosure provides a method, the method comprising: depositing a silicon nitride layer over an inter layer dielectric (ILD); depositing a first conductive layer having a first thickness; forming a mask over a first portion of the first conductive layer to expose a second portion of the first conductive layer; etching the first conductive layer; etching the silicon nitride layer with a fluorine-based etch; and depositing a second conductive layer having a second thickness.
  • These and other aspects, advantages and salient features of the invention will become apparent from the following detailed description, which, when taken in conjunction with the annexed drawings, where like parts are designated by like reference characters throughout the drawings, disclose embodiments of the invention.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other aspects, features and advantages of the invention will be better understood by reading the following more particular description of the invention in conjunction with the accompanying drawings.
  • FIG. 1 shows a cross-section view of a known image sensor chip prior to dicing.
  • FIG. 2 shows a cross-section view of a known image sensor chip after dicing.
  • FIG. 3 shows a cross-section view of a known chip scale package.
  • FIG. 4 shows a cross-section view of one embodiment of an image sensor chip before dicing according to the invention.
  • FIG. 5 shows a cross-section view of one embodiment of an image sensor chip after dicing according to the invention.
  • FIG. 6 shows a cross-section view of one embodiment of a chip with a cavity package after dicing according to the invention.
  • FIG. 7 shows a cross-section view of one embodiment of a step of forming an image sensor chip according to the invention.
  • FIG. 8 shows a cross-section view of one embodiment of a step of forming an image sensor chip according to the invention.
  • FIG. 9 shows a cross-section view of one embodiment of a step of forming an image sensor chip according to the invention.
  • FIG. 10 shows a cross-section view of one embodiment of a step of forming an image sensor chip according to the invention.
  • The drawings are not necessarily to scale. The drawings are merely schematic representations, not intended to portray specific parameters of the invention. The drawings are intended to depict only typical embodiments of the invention, and therefore should not be considered as limiting the scope of the invention. In the drawings, like numbering represents like elements.
  • DETAILED DESCRIPTION
  • Referring to FIG. 1, a cross-section view of a known image sensor chip 2 prior to dicing is shown. Image sensor chip 2 includes a substrate 4, an inter layer dielectric (ILD) 6 over substrate 4, a plurality of vias 8 through ILD 6, a plurality of internal wiring layers 10 stacked within ILD 6, a conductive layer 12 over ILD 6 and connecting to plurality of vias 8, a polymer layer 14 over conductive layer 12, a cavity 16 formed within polymer layer 14, a plurality of cavity components 18 (e.g., micro lenses and color filters 20 connected to a sensor 22), and a glass layer 24 contacting polymer layer 14 and covering cavity 16.
  • Referring to FIG. 2, a cross-section view of a known image sensor chip 2 after dicing is shown. Dicing creates slanted sides. Polymer layer 14 prevents connective wiring access to conductive layer 12. In order to provide connective wiring access to conductive layer 12, after dicing, image sensor chip 2 includes a plurality of package leads 26 along the side of the image sensor chip 2 forming lateral connections with conductive layer 12. Image sensor chip 2 may include an insulator 40 between package leads 26 and substrate 4 providing electrical isolation from the substrate 2. Insulator 46 may include silicon oxide (SiO2), silicon nitride (SiN), or any other suitable material. A plurality of bond pads 28 form lateral connections in areas where the conductive layers 12 and package leads 26 contact. Package leads 26 run under image sensor chip 2 to a plurality of bump pads 30. A plurality of solder balls 32 are connected to plurality of bump pads 30.
  • Referring to FIG. 3, a known chip scale package 34 is shown. Chip scale package 34 comprises image sensor chip 2, a logic chip 36 and a carrier package 38. Bond pads 28 connect conductive layer 12 with package leads 28. Package leads 26 via the bump pads 30 and solder balls 32 connect image sensor chip 2 to logic chip 36. Logic chip 36 is connected to carrier package 38.
  • Referring to FIG. 4, a cross sectional view of one embodiment of an image sensor chip 102 before dicing in accordance with this invention is shown. While an image sensor chip 102 is illustrated, the teachings of the invention can be applicable to any chip with a cavity package such as for use in a Micro-Electro-Mechanical Systems (MEMS). This embodiment includes a substrate 104. Substrate 104 may be comprised of but not limited to silicon, germanium, silicon germanium, silicon carbide, and those consisting essentially of one or more Group III-V compound semiconductors having a composition defined by the formula AlX1GaX2InX3ASY1PY2NY3SbY4, where X1, X2, X3, Y1, Y2, Y3, and Y4 represent relative proportions, each greater than or equal to zero and X1+X2+X3+Y1+Y2+Y3+Y4=1 (1 being the total relative mole quantity). Substrate 104 may also be comprised of Group II-VI compound semiconductors having a composition ZnA1CdA2SeB1TeB2, where A1, A2, B1, and B2 are relative proportions each greater than or equal to zero and A1+A2+B1+B2=1 (1 being a total mole quantity). The processes to provide substrate 104, as illustrated and described, are well known in the art and thus, no further description is necessary. Transistors and other now known or later developed devices may be included in the substrate 104. In one embodiment, substrate 104 of image sensor chip 102 may include a photodiode. Transistors and photodiodes are well known in the art and thus, no further description is necessary.
  • Image sensor chip 102 may include at least one inter layer dielectric (ILD) 106 over substrate 104. Any number of dielectric layers may be located over the chip body, as may other layers included in semiconductor chips now known or later developed. In one embodiment, ILD 106 may include silicon oxide (SiO2) for its insulating, mechanical and optical qualities. ILD 106 may include but are not limited to: silicon nitride (Si3N4), fluorinated SiO2 (FSG), hydrogenated silicon oxycarbide (SiCOH), porous SiCOH, boro-phosho-silicate glass (BPSG), silsesquioxanes, carbon (C) doped oxides (i.e., organosilicates) that include atoms of silicon (Si), carbon (C), oxygen (O), and/or hydrogen (H), thermosetting polyarylene ethers, SiLK (a polyarylene ether available from Dow Chemical Corporation), a spin-on silicon-carbon containing polymer material available form JSR Corporation, other low dielectric constant (<3.9) material, or layers thereof. Inter-level dielectric layer 130 may be deposited using conventional techniques described herein and/or those known in the art.
  • As used herein, the term “deposition” may include any now known or later developed techniques appropriate for the material to be deposited including but are not limited to, for example: chemical vapor deposition (CVD), low-pressure CVD (LPCVD), plasma-enhanced CVD (PECVD), semi-atmosphere CVD (SACVD) and high density plasma CVD (HDPCVD), rapid thermal CVD (RTCVD), ultra-high vacuum CVD (UHVCVD), limited reaction processing CVD (LRPCVD), metalorganic CVD (MOCVD), sputtering deposition, ion beam deposition, electron beam deposition, laser assisted deposition, thermal oxidation, thermal nitridation, spin-on methods, physical vapor deposition (PVD), atomic layer deposition (ALD), chemical oxidation, molecular beam epitaxy (MBE), plating, evaporation.
  • One embodiment of image sensor chip 102 includes at least one via 108 through ILD 106. In one embodiment, at least one via 108 may include tungsten. At least one via 108 may also include copper, aluminum, gold, silicides, or any other now known or later developed suitable materials. A plurality of internal wiring layers 110 may be included in ILD 106. The internal wiring layers 110 may be comprised of copper or any other suitable material.
  • One embodiment of image sensor chip 102 includes a first conductive layer 140 positioned over ILD 106. First conductive layer 140 has a first thickness. For example, first thickness may be approximately 1.0 microns or greater. First conductive layer 140 may have a tapered profile.
  • Continuing with FIG. 4, one embodiment of image sensor chip 102 includes a second conductive layer 142 positioned over first conductive layer 140. Second conductive layer 142 has a second thickness of less than the first thickness. In one embodiment, second conductive layer 142 includes aluminum. For example, second thickness may be approximately less than 1.0 microns. Second conductive layer 142 may also include gold or copper. In embodiments where first conductive layer 140 and second conductive layer 142 do not include the same material, an electrically conducting diffusion barrier (not shown) of titanium nitride, tantalum nitride, tungsten, or any other suitable material may be included between first conductive layer 140 and second conductive layer 142. Second conductive layer 142 forms a connection with at least one via 108 and first conductive layer 140. Second conductive layer 142 substantially conforms to the profile of the first conductive layer 140. In one embodiment, second conductive layer 142 may completely cover first conductive layer 140.
  • One embodiment of image sensor chip 102 includes a polymer layer 114 positioned over second conductive layer 142. In one embodiment polymer layer 114 may be applied by now known or later developed techniques including spin-on or laminate techniques. Polymer layer 114 may include a photosensitive polymer such as benzocyclobutene (BCB) or any other suitable material. Polymer layer 114 includes a cavity 116. Cavity 116 may be formed by etching or by photolithographic processing (i.e., if polymer layer 114 is a photosensitive material). One embodiment of image sensor chip 102 includes a plurality of cavity components 118 (e.g., micro lenses and color filters 120 and sensor 122) in cavity 116 formed using conventional techniques. An optically transparent layer 124 may contact polymer layer 114 and covering cavity 116. Optically transparent layer 124 allows light to reach cavity components 118 while protecting cavity components 118. In one embodiment, optically transparent layer 124 may include glass.
  • Referring to FIG. 5, a cross sectional view of one embodiment of an image sensor chip 102 after dicing in accordance with this invention is shown. First conductive layer 140 and second conductive layer 142 form a connection with a package lead 126. Together first conductive layer 140 and second conductive layer 142 form a thick bond pad 144. Thick bond pad 144 is described as thick in comparison to known image sensor chips 102 where bond pad 128 is of approximately the same thickness as conductive layer 112 of less than one (1.0) micron (see FIGS. 1 and 2). Package leads 126 run along the side of image sensor chip 102 to bump pads 130 and solder balls 132. The package leads 126 may be comprised of gold, copper, aluminum or any other suitable material. In an embodiment where substrate 104 is comprised of conducting or semiconducting material, package lead 126 may be isolated from substrate 104 by an insulator 146 such as silicon oxide (SiO2), silicon nitride (SiN), or any other suitable material. Image sensor chip 2 may then be connected to a logic chip 36 and to a carrier package 38 using any now known or later developed technique.
  • Referring to FIG. 6, a cross sectional view of one embodiment of a chip with a cavity package 246 in accordance with this invention is shown. This embodiment includes a substrate 204; an inter layer dielectric (ILD) 206 over substrate 204; at least one via 208 through ILD 206; a first conductive layer 240 over ILD 206, wherein first conductive layer 240 has a first thickness; a second conductive layer 222 over first conductive layer 240, wherein second conductive layer 242 has a second thickness of less than the first thickness; a polymer layer 214 over second conductive layer 242, and polymer layer 214 including a cavity 216. A person skilled in the art will readily recognize that cavity 216 could be used to hold cavity components 218. One embodiment may include a protective layer 224 placed over the polymer layer 214 and cavity 216. In one embodiment, protective layer 124 may allow other types of radiation such as x-rays or infrared radiation to reach cavity components 218 while substantially protecting cavity components 118.
  • Referring to FIG. 7, a cross-section view of one embodiment of a step of forming image sensor chip 102 before etching according to the invention is shown. Prior to this process, parts of image sensor chip 102 are formed on a substrate 104 including at least one inter layer dielectric (ILD) 106 deposited over substrate 104 and at least one via 108 through ILD 106 using any now known or later developed technique. A silicon nitride layer 148 is deposited over ILD 106. In one embodiment, silicon nitride layer 148 is deposited using PECVD. First conductive layer 140 having first thickness is deposited over silicon nitride layer 148. In one embodiment, silicon nitride layer 148 is deposited using CVD. In one embodiment, first conductive layer includes aluminum. First conductive layer may also include gold or copper. First thickness is approximately 1.0 microns or greater. A mask 150 may be formed over a portion of first conductive layer 140. Mask 150 may have a tapered profile or any other suitable shape. In FIG. 7, first conductive layer 140 is etched. First conductive layer 140 may be etched using any now known or later developed technique.
  • In an embodiment that includes first conductive layer 140 comprised of aluminum, a chlorine-based etch may be used. Chlorine-based etch may include at least one of a reactive-ion etch and an isotropic etch. In an embodiment that includes first conductive layer 140 comprised of gold or copper, a mask may be used for etching. Mask 150 may be formed using an organic material (e.g., photoresist), a hardmask including an inorganic material (e.g., silicon oxide (SiO2), silicon nitride (SiN), or any other suitable material), or any other now known or later developed technique. Referring to FIG. 8, a cross-section view of one embodiment of a step of forming an image sensor chip 102 after the etching of FIG. 7 according to the invention is shown. Here, first conductive layer 140 has been etched. Etching removes exposed portions of first conductive layer 140 leaving unexposed portions of first conductive layer 140 with a profile similar in the shape of mask 150 (FIG. 7). In this way, silicon nitride layer 148 remains substantially intact during and after the etching. Silicon nitride layer 148 substantially protects at least one via 108 from reacting with the etching.
  • In an embodiment that includes first conductive layer 140 comprised of gold or copper, a selective electroplating process may be used. Selective electroplating process may include any now known or later developed technique. For example, selective electroplating process may include depositing a seed layer (e.g., sputtered Ta/Cu). A resist pattern including openings may be formed over seed layer. First conductive layer 140 is deposited in openings of resist pattern. Resist pattern and seed layer are substantially removed using a wet or dry etch or any other suitable technique leaving first conductive layer 140.
  • Referring to FIG. 9, silicon nitride layer 148 is then etched with, e.g., a fluorine-based etch, substantially removing silicon nitride layer 148. Silicon nitride layer 148 may remain under first conductive layer 140. In this way, first conductive layer 140 and at least one via 108 remain intact.
  • Referring to FIG. 10, second conductive layer 142 having a second thickness is deposited and patterned over first conductive layer 140 and partially over ILD 106. Second thickness is less than approximately 1.0 microns. Second conductive layer 142 may be patterned using any now known or later developed techniques so as to form a connection with at least one via 108 and first conductive layer 140. Second conductive layer 142 may be etched to form a top wiring layer comprised of a plurality of wiring connections.
  • The method as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
  • While various embodiments are described herein, it will be appreciated from the specification that various combinations of elements, variations or improvements therein may be made by those skilled in the art, and are within the scope of the invention. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the invention without departing from essential scope thereof. Therefore, it is intended that the invention not be limited to the particular embodiment disclosed as the best mode contemplated for carrying out this invention, but that the invention will include all embodiments falling within the scope of the appended claims.

Claims (8)

What is claimed is:
1. A method, comprising:
depositing a silicon nitride layer over an inter layer dielectric (ILD);
depositing a first conductive layer having a first thickness;
forming a mask over a first portion of the first conductive layer to expose a second portion of the first conductive layer;
etching the first conductive layer;
etching the silicon nitride layer with a fluorine-based etch; and
depositing a second conductive layer having a second thickness.
2. The method of claim 1, wherein the first thickness is approximately 1.0 micron or greater.
3. The method of claim 1, wherein the second thickness is less than approximately 1.0 micron.
4. The method of claim 1, further comprising connecting the first conductive layer and the second conductive layer with a package lead.
5. The method of claim 1, further comprising connecting the second conductive layer with the first conductive layer and the at least one via in the ILD.
6. The method of claim 1, wherein the second conductive layer depositing includes completely covering the first conductive layer with the second conductive layer.
7. The method of claim 1, wherein the first conductive layer is aluminum.
8. The method of claim 7, wherein the etching the first conductive layer includes using a chlorine-based etching.
US14/688,215 2009-09-23 2015-04-16 Thick bond pad for chip with cavity package Abandoned US20150221698A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/688,215 US20150221698A1 (en) 2009-09-23 2015-04-16 Thick bond pad for chip with cavity package

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US12/564,996 US8450822B2 (en) 2009-09-23 2009-09-23 Thick bond pad for chip with cavity package
US13/737,611 US9059180B2 (en) 2009-09-23 2013-01-09 Thick bond pad for chip with cavity package
US14/688,215 US20150221698A1 (en) 2009-09-23 2015-04-16 Thick bond pad for chip with cavity package

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US13/737,611 Division US9059180B2 (en) 2009-09-23 2013-01-09 Thick bond pad for chip with cavity package

Publications (1)

Publication Number Publication Date
US20150221698A1 true US20150221698A1 (en) 2015-08-06

Family

ID=43755895

Family Applications (3)

Application Number Title Priority Date Filing Date
US12/564,996 Active 2030-09-15 US8450822B2 (en) 2009-09-23 2009-09-23 Thick bond pad for chip with cavity package
US13/737,611 Active 2030-02-25 US9059180B2 (en) 2009-09-23 2013-01-09 Thick bond pad for chip with cavity package
US14/688,215 Abandoned US20150221698A1 (en) 2009-09-23 2015-04-16 Thick bond pad for chip with cavity package

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US12/564,996 Active 2030-09-15 US8450822B2 (en) 2009-09-23 2009-09-23 Thick bond pad for chip with cavity package
US13/737,611 Active 2030-02-25 US9059180B2 (en) 2009-09-23 2013-01-09 Thick bond pad for chip with cavity package

Country Status (1)

Country Link
US (3) US8450822B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9349764B1 (en) * 2014-12-29 2016-05-24 SK Hynix Inc. Embedded image sensor packages and methods of fabricating the same

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8532449B2 (en) * 2010-05-06 2013-09-10 Intel Corporation Wafer integrated optical sub-modules
US8460971B2 (en) * 2010-05-06 2013-06-11 Ineffable Cellular Limited Liability Company Semiconductor device packaging structure and packaging method
KR101849223B1 (en) * 2012-01-17 2018-04-17 삼성전자주식회사 Semiconductor package and method for fabricating the same
JP6108698B2 (en) * 2012-06-15 2017-04-05 キヤノン株式会社 Method for manufacturing solid-state imaging device
US9716035B2 (en) * 2014-06-20 2017-07-25 Taiwan Semiconductor Manufacturing Company, Ltd. Combination interconnect structure and methods of forming same
TWI616692B (en) * 2014-12-29 2018-03-01 鴻海精密工業股份有限公司 Optical fiber connector and optical coupling lens

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6211035B1 (en) * 1998-09-09 2001-04-03 Texas Instruments Incorporated Integrated circuit and method

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS60117648A (en) 1983-11-30 1985-06-25 Hitachi Ltd Pattern forming method
US5404047A (en) * 1992-07-17 1995-04-04 Lsi Logic Corporation Semiconductor die having a high density array of composite bond pads
US6060378A (en) * 1995-11-03 2000-05-09 Micron Technology, Inc. Semiconductor bonding pad for better reliability
US6077766A (en) * 1999-06-25 2000-06-20 International Business Machines Corporation Variable thickness pads on a substrate surface
US6583019B2 (en) * 2001-11-19 2003-06-24 Gennum Corporation Perimeter anchored thick film pad
US6734570B1 (en) * 2003-01-24 2004-05-11 Gennum Corporation Solder bumped substrate for a fine pitch flip-chip integrated circuit package
US7074721B2 (en) * 2003-04-03 2006-07-11 Taiwan Semiconductor Manufacturing Co., Ltd. Method for forming thick copper self-aligned dual damascene
US7179670B2 (en) * 2004-03-05 2007-02-20 Gelcore, Llc Flip-chip light emitting diode device without sub-mount
US20050250256A1 (en) * 2004-05-04 2005-11-10 Bing-Chang Wu Semiconductor device and fabricating method thereof
US7361581B2 (en) * 2004-11-23 2008-04-22 International Business Machines Corporation High surface area aluminum bond pad for through-wafer connections to an electronic package
JP4315457B2 (en) * 2006-08-31 2009-08-19 キヤノン株式会社 Photoelectric conversion device and imaging system
US7361989B1 (en) * 2006-09-26 2008-04-22 International Business Machines Corporation Stacked imager package
KR100853094B1 (en) * 2007-03-14 2008-08-19 동부일렉트로닉스 주식회사 Image sensor and method for fabricatoin of the same
JP2009170891A (en) * 2007-12-07 2009-07-30 Integral Technology Inc Improved insulating layer for rigid printed circuit boards

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6211035B1 (en) * 1998-09-09 2001-04-03 Texas Instruments Incorporated Integrated circuit and method

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9349764B1 (en) * 2014-12-29 2016-05-24 SK Hynix Inc. Embedded image sensor packages and methods of fabricating the same

Also Published As

Publication number Publication date
US20110068424A1 (en) 2011-03-24
US9059180B2 (en) 2015-06-16
US20130127035A1 (en) 2013-05-23
US8450822B2 (en) 2013-05-28

Similar Documents

Publication Publication Date Title
US10510729B2 (en) 3DIC interconnect apparatus and method
US11596800B2 (en) Interconnect structure and method of forming same
US20150221698A1 (en) Thick bond pad for chip with cavity package
US11798916B2 (en) 3DIC interconnect apparatus and method
US10510792B2 (en) 3DIC seal ring structure and methods of forming same
US10269863B2 (en) Methods and apparatus for via last through-vias
US7919835B2 (en) Semiconductor device and method for manufacturing the same
CN102074564B (en) Bonding process for CMOS image sensor
US10361234B2 (en) 3DIC interconnect apparatus and method
CN102208393B (en) Semiconductor element and forming method thereof
US20080246152A1 (en) Semiconductor device with bonding pad
CN103456681B (en) For the method and apparatus of back segment semiconductor device fabrication
US20130186754A1 (en) Biosensor capacitor
US9059110B2 (en) Reduction of fluorine contamination of bond pads of semiconductor devices
US10134670B2 (en) Wafer with plated wires and method of fabricating same
CN104701248A (en) Interconnect structure for semiconductor devices
CN220664888U (en) Infrared detector chip wafer and infrared detector
US8772930B2 (en) Increased surface area electrical contacts for microelectronic packages
US20080157133A1 (en) Semiconductor Device and Fabricating Method Thereof
CN116902905A (en) Infrared detector chip wafer, infrared detector and preparation method

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GAMBINO, JEFFREY P.;LEIDY, ROBERT K.;RASSEL, RICHARD J.;SIGNING DATES FROM 20121231 TO 20130102;REEL/FRAME:035425/0877

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001

Effective date: 20150629

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001

Effective date: 20150910

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001

Effective date: 20201117