US3569943A - Variable speed line adapter - Google Patents

Variable speed line adapter Download PDF

Info

Publication number
US3569943A
US3569943A US812812A US3569943DA US3569943A US 3569943 A US3569943 A US 3569943A US 812812 A US812812 A US 812812A US 3569943D A US3569943D A US 3569943DA US 3569943 A US3569943 A US 3569943A
Authority
US
United States
Prior art keywords
line
character
signal
flip
flop
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US812812A
Inventor
David Mackie
Eugene E Mallar Jr
Robert F Steen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Application granted granted Critical
Publication of US3569943A publication Critical patent/US3569943A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/382Information transfer, e.g. on bus using universal interface adapter
    • G06F13/385Information transfer, e.g. on bus using universal interface adapter for adaptation of a particular data processing system to different peripheral devices
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06QINFORMATION AND COMMUNICATION TECHNOLOGY [ICT] SPECIALLY ADAPTED FOR ADMINISTRATIVE, COMMERCIAL, FINANCIAL, MANAGERIAL OR SUPERVISORY PURPOSES; SYSTEMS OR METHODS SPECIALLY ADAPTED FOR ADMINISTRATIVE, COMMERCIAL, FINANCIAL, MANAGERIAL OR SUPERVISORY PURPOSES, NOT OTHERWISE PROVIDED FOR
    • G06Q20/00Payment architectures, schemes or protocols
    • G06Q20/08Payment architectures
    • G06Q20/20Point-of-sale [POS] network systems
    • G06Q20/203Inventory monitoring

Definitions

  • Thomas ABSTRACT A variable speed line adapter for receiving startstop data transmission is normally set for reception at one speed and will examine the starting characters of received data at that speed. If the first received character is not a complete and valid starting character for the initial receiver speed, a shift is made to another receiver speed and the next data character examined. By a proper selection of starting characters, the adapter may be switched from one speed range to another until the line adapter is set to receive at the speed of the transmitted signal.
  • Line adapters are well-known communications devices and are installed between a commercial data set and a data processor.
  • a line adapter functions in data reception to sample the line voltage levels as provided by the data set and to supply the samples to the data processor with the required signal charac teristics.
  • the line adapter will function to convert the signals from the processor into data set controlling pulses. In both of such functions, it is necessary that the line adapter be operated at the correct speed so as to synchronize with incoming signals and to provide outgoing signals at the proper speed for the terminals connected to the transmission line.
  • a terminal can be permanently connected to the main processor through a line adapter which will always operate at a single speed. If, however, a system includes a plurality of terminals of mixed transmission speeds, each of which can be connected to the processor over the commercial switched telephone network, it has heretofore been necessary to restrict each terminal to connection to only those line adapters which are operating at its transmission speed. Such a restriction forces a complicated arrangement for the system which must provide sufficient line terminals at each transmission speed to accommodate the expected traffic at that speed, effectively determining a separate transmission system for each speed rather than a single system as required for the total expected traffic.
  • lt is then an object of this invention to provide a variable speed line adapter for a start-stop transmission system to enable selective connection of terminals of difierent transmission rates to said line adapter.
  • Another object is to provide a line adapter having clock control circuits to adjust the clock speed of the adapter to one of a plurality of discrete rates under control of preliminary characters transmitted to said adapter from any one of a plurality of transmitting terminals having different rates.
  • a still further object is to provide a line adapter with clock control circuits responsive to reception of predetermined control characters to set said line adapter clock to one of a plurality of discrete operating speeds.
  • FIG. 1 shows a part of the pertinent circuits of a line adapter.
  • H0. 2 shows the remainder of the pertinent line adapter circuits and an oscillator control to pass a selected oscillator output to the line adapter.
  • FIG. 3 is a diagram of the timing between two received characters.
  • FlG. 4 is a modification of the oscillator control circuits of FIG. 2 when more than two speeds of transmission are received.
  • HO. 5 is another embodiment for selecting a proper one of a plurality of oscillator speeds.
  • the line adapter of this invention is herein described in a configuration which it would have if connected to a transmission control unit such as the commercial IBM Model 2702,0ne model of which is set out in the Richard et all US. Pat. No. 3,337,855 issued on Aug. 22, 1967.
  • the present line adapter could be used as one of the line adapters 54 shown in FIG. l of the patent.
  • the line adapter will, in a start-stop system, be normally inactive with the transmission line at a mark level, i.e., with a significant voltage thereon.
  • the line adapter When the line drops to a space level the line adapter starts operation and sends successive samples of the line voltage to the attached transmission control unit (TCU) for assembly into a character. When a character has been assembled in the TCU, it sends a stop signal, see the bottom of H6. 47 of the above Richard ct a]. patent, to terminate operations in the line adapter until another start signal, i.e., space, is received.
  • TCU transmission control unit
  • a stop flip-flop ll will have been set by a pulse on a Set Stop line 12 from the TCU, see FIG. 47 of the above patent, to put a control voltage on its upper output 13.
  • a transmit flip flop 14 will be set for receive by a pulse on its initiate receive line 15, see F1046 of the Richard et al. patent and can be set for transmission by a pulse on its initiate transmit line [6, see FIG. 47 of the patent.
  • the output line 18 of transmit flip-flop 14 will be at a significant level when the flip-flop has been set for receiving.
  • Data will be received on a line 20 which may be either a switched private wire or, more usually, the output of a com surgeal data set and will be in the form of mark and space signals.
  • a converter II will change the signal levels on line 20 to voltages appropriate to a date processing unit and will supply such voltages to its output line 22 where a mark will he represented by a significant voltage level.
  • An inverter 23 is responsive to the voltage levels on line 22 and has an output on line 24 where a significant voltage level represents a space signal.
  • the line adapter will be controlled by a pair of oscillators, not shown, with the output of the fast oscillator received on line 25, FIG. 2, and the output of the slow oscillator being received on a line 26.
  • the oscillator frequencies will be set at some multiple, seven in the described embodiment, of the pulse repetition rate of the signals to be received or transmitted.
  • Each line 25, 26 is an input to an AND circuit 27, 28 respectively whose outputs are combined in an OR circuit 29.
  • a flip-flop 30 has its outputs as the other inputs of ANDs 27 and 28 so that depending on the setting of flipflop 30, one or the other of the oscillator inputs on lines 25 and 26 will he gated through the OR 29 to the oscillator line 31.
  • the flip-flop 30 may be set to gate the fast oscillator output on line 25 by a pulse on a set fast oscillator line 34 or by the initiate receive pulse on line 15, the two inputs being combined in OR 35 on the set input of flip-flop 30.
  • the flip-flop 30 may be set to pass the slow oscillator signal on line 26 by a pulse on the set slow oscillator line 36 or by a pulse on a line 37 from an AND circuit 38 to be described at a later point.
  • the two pulse inputs are combined in OR circuit 39 on the reset input of flip-flop 30.
  • the flip-flop 30 will initially be set to gate the Fast Oscillator pulses on line 25 by the initiate receive pulse on line 15.
  • the set pulses on lines 34 and 36 are supplied by the connected TCU, usually during transmit operations, at which time the TCU knows the receiving speed of the terminal with which it will be communicating.
  • the line adapter When set to receive, the line adapter will be set into operation by receipt of a space signal on line 20, H0. l.
  • the untecedent mark signal on line 22 is one input of an AND circuit 41 which has a strobe count 0 signal on line 42 and an inverted oscillator signal on line 43 as its other inputs.
  • the inverted oscillator signal is derived from the oscillator signal on line 3
  • the output pulses of AND 41 reset the stop flip-flop 41 and will set a start flip-flop 45 so long as the signal input remains a mark, As soon as the input signal on line 20 changes to a space level, the significant voltage on space line 24, the inverted oscillator signal on line 43, the Receive output on line l8 of flip-flop 14 and the output on line 46 of start flip-flop 45 are combined in AND circuit 47 on the set input of a force five flip-flop 48 to set flip-flop 48v
  • the set output of flipflop 48 on line 50 together with the Oscillator signal on line 31 pass through an AND 51 to put a force five signal on line 52 and force a strobe counter 53 to a count of five.
  • the strobe counter 53 comprises three binary flip-flops 54, 55 and 56, each having an upper set input and a lower reset input together with a central input lead shown as double to indicate that a pulse on the lead will change the flip-flop to its opposite state.
  • Each flip-flop has an upper set output which is at a significant voltage when the flipflop is set to represent a one and a lower reset output terminal which is at a significant voltage when the flip-flop is reset to represent a zero.
  • the three flip-flops 54, 55, and 56 are connected to form a binary counter with the reset output on line 57 of flip-flop 54 connected to the central input of flip-flop 55 and the reset out' put line 59 of flip-flop 55 connected to the central input of flip-flop 56.
  • the counter is advanced by Oscillator pulses on line 31 which pulses are gated through an AND circuit 61 by a circuit to be later described, and over line 62 to the central input of flip-flop 547
  • the strobe counter 53 can be forced to an initial setting of representing a five by a pulse on the force five line 52 which connects to the set input of flip-flop 56, to OR 63 on the reset input of flip-flop 55 and to OR 64 on the set input of flip-flop 54.
  • the counter 53 can also be forced to a setting of 001 representing a one by a pulse on a force one line 65 which connects to the OR 64, the OR 63 and to the reset input of flip-flop 56.
  • an AND circuit 68 has as inputs the three reset outputs of the flip-flops of the counter 53 and will give a significant voltage output on line 42 when the counter is at 000 representing a zero.
  • a second AND circuit 69 receives the set outputs of flip-flops 54 and 56 and the reset output of flip-flop 55 to give a significant voltage output on line 75 when the counter reads 101 representing a five and a third AND circuit 70 receives the set inputs of all flip-flops and gives an output on line 78 when the counter is at 111 representing seven.
  • the Count 0 output of AND 68 on line 42 is returned to an OR cir' cuit 72 which also receives the force one signal on line 65 and the force five signal on line 52.
  • the output of OR 72 is inverted in an inverter 73 whose output is a second input of AND 61. This signal will block incrementing of counter 53 whenever the counter is at a count of zero and whenever the counter is being forced to either a one or a five reading.
  • the oscillator pulses on line 31 pass through AND 61 to advance the counter to six and then to seven.
  • the count seven line 78 has a significant voltage and will gate a pulse on inverse oscillator line 43 through AND 79 on the set input of strobe flip-flop 80 to put a voltage on its strobe output line 8l.
  • This strobe signal together with the receive signal on line 18 will pass an oscillate pulse on line 31 through AND circuit 82 and to sample line 83.
  • the sample pulse on line 83 will be gated by the not stop signal on the reset output line 84 of stop flip-flop ll through an AND 85 to the force 1 line 65 to set the strobe counter 53 to a reading of one.
  • a pulse on this line 65 notifies the TCU that a line bit has been sampled and corresponds to a request for bit service similar to a pulse on the set bit service line of FIG. 91 of the patent above.
  • the strobe counter 53 has been set to a one, the voltage on count seven output 78 drops and after passing through an inverter 90, the resulting positive voltage is applied to AND circuit 91 on the reset input of strobe flip-flop and will gate the next inverse oscillator pulse on line 43 to reset the strobe flip-flop 80.
  • strobe counter 53 After strobe counter 53 has been forced to one, the counter is incremented by the oscillator pulses through AND 61 until it again reaches seven and causes another data sample to be taken.
  • the data sample is taken by a flip-flop 95 which is set to a mark condition by the gating of a mark voltage on line 22 through AND 96 on the set input of flip-flop 95 under control of the sample pulse from AND 82 or is alternatively reset to indicate a space condition when the space voltage on line 24 is high to gate the sample pulse from AND 82 through AND 97 on the reset input of flip-flop 95.
  • the upper output 98 of flip-flop 95 represents received data and is transmitted to the TCU for further processing.
  • the line adapter of this invention can automatically adjust itself to receive data at the transmitting speed if restrictions are placed on the initial characters transmitted at the slower speeds.
  • the general restriction is that no slower speed character in the initial trans missions may have a bit at the mark level when it is time for the stop bit of a high speed transmission to be received. lt is evident that this requirement can be satisfied if all characters transmitted for adjusting the line adapter speed consist of only space levels prior to the stop bit which is at the mark level.
  • the restriction can be relaxed somewhat by allowing the early part of the transmitted characters to have any configuration so long as the characters do not have mark levels overlapping the stop bit of a faster transmission speed.
  • FIG. 3 indicates the characters transmitted by two commercial terminals, ie, an IBM lllSU and a model 33/35 Teletypewriter.
  • the 1050 terminal operates at 134.5 baud and transmits the P'lTC/BCD code of seven hits, identified as B A 8 4 2 l C between the start and stop bits where as the teletypewriter terminal will use an 8 bit data interchange code ofeight bits, l 2 3 4 5 6 7 8 between the start and stop signals.
  • a bit time for the IBM 1050 terminal is about 7.4 ms per bit or a total of 63.2 ms from the transition to a space level until the sampling of the stop bit mark level.
  • a TTY 33/35 character could, with about a 35 percent bit time allowance for line distortion as indicated by the lined part of the timing diagram, be in either the sixth or seventh bit at this time and therefor the initial characters of the TIY 33/35 must be at a space level for these bits. This will normally be the situation where the first group of signals sent by a TTY 33/35 is its terminal identification which starts with a carriage return code, i.e., start 10110001 stop. This code is at the required space level for the sixth and seventh bits Other systems may require special characters for the start of transmission.
  • the switching of the line adapter to a slower speed is con trolled by an initialize flip-flop l00, FIG. 2.
  • This flip-flop 100 will be set by the initiate receive pulse on line l5.
  • the set stop signal is received on line 12 to indicate that the next sampled signal will be the stop bit if the character is transmitted at the highest transmission rate, the status of the data line 20 is tested. If the line 20 is at the mark level and the stop flip-flop 11 has been set, a sample pulse on line 83 will pass through AND 101 and OR 102 on the reset input of flip-flop 100 to reset the flip-flop. Since this mark level is the correct stop hit for the higher oscillator rate which was assumed as being transmitted, no other change is needed and the higher speed signal is continued on line 31.
  • the data line 20 is at a space level at this time, it indicates that a slower speed character is being received and that the oscillator signal on line 51 should be changed to a slower speed.
  • AND 38 which receives the initialize signal on output line I03 from the flip-flop I00. the stop signal on line I3, the space level signal on line 24 and the sample signal on line 83 to put a signal on line 37 to OR 39 to reset flip-flop 30.
  • This will block AND 27 to stop the faster oscillator signal on line 25 and condition AND 28 to pass the slower oscillator signal on line 26.
  • the switching of flip-flop 30 to the slower speed oscillator. will condition AND 104 to pass an inverted oscillator signal on line 43 to OR I02 to reset the initialize flip-flop I00.
  • a stop error detector flip-flop I06 is provided to put a signal on its output line I07 if at any time after the rate of transmission is determined, a character is not at the mark level when the stop flip-flop II is set.
  • Flip-flop 106 is reset when the line adapter is set to receive by the initiate receive signal on line I5 or by a special reset stop error signal from the attached TCU on a line 108. both signals being fed into an OR I09 on the reset input of flip-flop 106. If a stop error'is present at a later time, the stop flip-flop II will have been set to put a signal on line 13.
  • the initialize flip-flop I will have been reset to put a signal on its reset output line I10 and if the data line 24 is at a space level when the sample signal appears on line 83 the stop error flip-flop 106 will be set by the sample signal through AND 111 to indicate to the attached TCU that an incorrect character format has been received. see FIG. 56 of the above Richard et al. patent.
  • FIGS. 4 Two further embodiments are shown diagrammatically in FIGS. 4 and to enable reception by the line adapter of messages of more than two different transmission rates.
  • the embodiment of FIG. 4 shifts to the next lower oscillator speed each time a space level is detected at the time the transmission would be at a mark level if the connected terminal were trans mitting at the speed for the oscillator which is then connected.
  • a type of shift register is utilized for connecting one of a plurality of oscillators to the line adapter oscillator line 13.
  • Each oscillator output is received on a line 125A, l25Bl25N and is gated through an AND 127A, l27B-I27N to OR 129 whose output is line I3.
  • Each AND gate 127 is gated to pass its oscillator signal when a corresponding flip-flop 130A, I30BI30N is set.
  • the initiate receive signal on line I5 is used to control the flipflop 130A by being passed through OR 135A on its set input to flip-flop 130A to gate the highest oscillator signal and to reset all other flip-flop l30B-l30N by being passed through the ORs l39B-139N on their reset inputs. The same signal will also set the initiate flip-flop I00.
  • Each flip-flop I30 can be set to gate its associated oscillator output on line I25 through AND 127 to line I3 by a signal applied on a line I34 to the OR 135 on its set input and can be reset to block such AND gate 127 by a signal on a line 136 to the OR I39 and its reset input.
  • the signals on iines I34 and I36 will normally be controlled by the associated TCU for selecting a proper oscillator for transmission purposes, it being assumed that the TCU will be aware of the data speed of the terminal to which a message is being sent.
  • the flip-flops I30 are connected as a shift register by a connection from the set output of each flip-flop 130 to the OR I39 on the next earlier flip-flop of the register and to an AND I40 whose output goes to the OR I35 on the set input of the next later flipflop.
  • the ANDs 140 also receive inputs from lines 83, 24, I3, and 103 so that each time the TCU sets the stop flip-flop 11 and the data line 24 is at a space level when sampled by the signal on line 83, the register will shift to set the next flip-flop I30 for the next slower transmission speed. It will be understood that the shift register will also include such other connections between the flipflops I30 as are conven tionally provided to prevent race conditions.
  • the AND circuit 204 has its output fed back into the OR I02 on the reset input of flip-flop 100 to reset the initialize flip-flop when the flipflop I30N is set for reception of the slowest speed of transmission. For any other speed, the initialize flip-flop I00 will be reset by the sampling of a stop bit when the flip-flops I30 are set to receive data characters at the transmission speed of the connected terminal.
  • FIG. 5 Another embodiment is shown in FIG. 5 to make a selection of the proper receiving speed on the first transmitted character.
  • a counter is driven by the highest speed oscillator and has its outputs decoded to successively test the data lines to detect the first mark level at a possible stop time.
  • each oscillator output for a possible transmission speed is received on a line Al25N and is passed through a gate I27A-l27N to an OR 129 and to oscillator line 3I.
  • Each gate I27 is controlled by a flip-flop I30AI30N with only one flip-flop I30 being set at any time to gate only one oscillator output to line SI.
  • Each flip-flop I30 has an OR 135 circuit on its set input and an OR circuit 139 on its reset input with an input I34 I36 respectively, going to the connected processor so that the line adapter can be set to any transmission speed under central processor control.
  • the flip'flops I30 will be initially conditioned so that flip-flop A is set and the remaining flip-flops I30B-l30N are reset so that the highest frequency oscillator output on line I25A is gated to line 31. This initial setting is done by the initiate receive pulse on line 15 which is passed through OR A and OR's I39B- I39N.
  • a counter I50 is provided to count the oscillator signals on line 31 for a period equal to at least the length ofthe slowest character to be received.
  • a connection from line I5 to counter is provided to set the counter to a reading of zero whenever the initiate receive line 15 is pulsed to set the line adapter to a starting condition.
  • the counter is incremented by oscillator signals on line 31 passing through AND ISI which receives the signal on line 103 from initiate flip-flop I00, the not-stop signal on line 84 from flip-flop II and the output from an OR circuit 152.
  • OR I52 receives the Force 5 signal on line 52 from flip-flop 48 and a not-zero signal on a line I53 from a decoder 154 on the outputs of counter I51. Normally both inputs to OR I5I are low but when a space signal is received on line 24, the line 52 becomes high to pass the first oscillator pulse into counter 150 after which line [53 becomes high to maintain AND IS] gated to continue counting.
  • Decoder I54 has a number of outputs 155. one for the stop bit in each possible received character and puts a signal on the associated output at the time a possible stop bit can be received. If the character being received is at the highest transmission rate, output line ISSA is up when the stop hit for this character is received and the mark level on line 22 together with the signal on line 155A will pass through AND I01 and OR I02 to reset initialize flip-flop 100 and drop the signal on line 103 to stop the counter I50. lfthe line 22 is at a space level. the counter continues to count until output 155B receives a signal.
  • AND I568 will be gated by a mark level on line 22 and the initialize signal on line 103 to set flip-flop 1033 and gate out the second fastest oscillator signal on line 1258 to line 3] ifa mark level was detected.
  • Setting of flip-flop 1308 will put its output signal through OR 139A to reset flip-flop 130A and will send a signal through OR I57 to reset flip-flop I00. If the mark level is not detected at this time, the other output lines 155 receive signals in turn to set their associated flip-flop I30 when a mark level is detected.
  • Each flipflop I30 when set will reset flip-flop [30A through OR 139A and will reset flip'flop I00 through OR I57 and will also notify the central processor what data receiving speed has been selected.
  • the processor will then be enabled to set the stop flip-flop II at the appropriate times. If an erroneous condition has occurred on the transmission lines and the counter 1S0 counts to a reading higher than any possible interval for any connected terminal. an error line I57 will receive a signal to notify the processor that an error has occurred and the line adapter needs to be reset.
  • a character is represented by a signal having a plurality of selectively coded bits preceded by a start bit and followed by a stop bit and wherein terminals transmitting character signals at different speeds may be selectively con nected to a line adapter.
  • gating means to pass the output of each of said oscillators to a common line adapter control lead;
  • initializing means to set said gating means to pass a predetermined one of said oscillator outputs to said control lead;
  • a gating means control circuit activated by said character control devices to prevent alteration of said gating means if said received character signal is at a stop bit level or to alter said gating means to pass the output of a different oscillator to said control lead if said character signal is not at a stop bit level.
  • said gating means comprises a plural state circuit
  • said gating means control circuit comprises a bistable device initially set to one stable state
  • a character is represented as a predetermined number of selectively variable bits preceded by a start bit and followed by a stop bit and wherein any one of a plurality ofterminals transmitting at different rates may be connected to a line adapter, the combination of:
  • gating means to pass the timing signals on one of said timing circuits to a common timing lead;
  • an adapter initiating means to set said gating means to pass a predetermined one of said timing signals to said timing lead;
  • a transmission rate detecting device set by said initiating means and activated by reception of a start bit of a character to enable selection of one of said timing signals for control of said line adapter by indicating the time for reception of the stop bit ofa character transmitted at the rate corresponding to said predetermined one of said rim ing signals;
  • gating control means activated when said controlled means does not detect a stop bit to set said gating means to pass the timing signals corresponding to the transmission rate of the character representations being received.

Abstract

A variable speed line adapter for receiving start-stop data transmission is normally set for reception at one speed and will examine the starting characters of received data at that speed. If the first received character is not a complete and valid starting character for the initial receiver speed, a shift is made to another receiver speed and the next data character examined. By a proper selection of starting characters, the adapter may be switched from one speed range to another until the line adapter is set to receive at the speed of the transmitted signal.

Description

United States Patent [72] Inventors David Macltie;
Eugene E. Mallar, Jr.; Robert F. Steen, Raleigh, N.C. [21] AppLNo. 812,812 [22] Filed Apr. 2, 1969 [45] Patented Mar. 9, 1971 [73] Assignee International Business Machines Corporation Armonk, N.Y.
[54] VARIABLE SPEED LINE ADAPTER 3 Claims, 5 Drawing Figs.
[52] US. Cl 340/1725 [51] Int. Cl GOSb 11/00, G06c 9/00 [50} Field of Search 340/1726 [56] References Cited UNITED STATES PATENTS 3,247,488 4/1966 Welsh et a1. 340/1725 3,302,182 1/1967 Lynch et al. 340/l72.5 3,390,379 6/1968 Carlson et al.... 340/1725 3,434,117 3/1969 Gibson et al 340/1725 Primary Examiner- Paul J. l-lenon Assistant ExaminerPaul R. Woods Anarneys- Hanifln and Jancin and Delbert C. Thomas ABSTRACT: A variable speed line adapter for receiving startstop data transmission is normally set for reception at one speed and will examine the starting characters of received data at that speed. If the first received character is not a complete and valid starting character for the initial receiver speed, a shift is made to another receiver speed and the next data character examined. By a proper selection of starting characters, the adapter may be switched from one speed range to another until the line adapter is set to receive at the speed of the transmitted signal.
FIG. 4
55/35 TTY IBM 1050 8 STOP I |||lll11i1lr11111 MON START[1]2[314]5617 Patented March 9, 1971 FIG. 3
SET #1 RESET #1 RESET #11 1 100 1361-1,
#11 use SET #11 RESET #1 VARIABLE SPEED LINE ADAPTER OBJECTS OF THE INVENTION Line adapters are well-known communications devices and are installed between a commercial data set and a data processor. A line adapter functions in data reception to sample the line voltage levels as provided by the data set and to supply the samples to the data processor with the required signal charac teristics. In data transmission, the line adapter will function to convert the signals from the processor into data set controlling pulses. In both of such functions, it is necessary that the line adapter be operated at the correct speed so as to synchronize with incoming signals and to provide outgoing signals at the proper speed for the terminals connected to the transmission line.
In private wire systems, a terminal can be permanently connected to the main processor through a line adapter which will always operate at a single speed. If, however, a system includes a plurality of terminals of mixed transmission speeds, each of which can be connected to the processor over the commercial switched telephone network, it has heretofore been necessary to restrict each terminal to connection to only those line adapters which are operating at its transmission speed. Such a restriction forces a complicated arrangement for the system which must provide sufficient line terminals at each transmission speed to accommodate the expected traffic at that speed, effectively determining a separate transmission system for each speed rather than a single system as required for the total expected traffic.
By providing line adapters each of which will automatically adjust itself for reception of any speed of transmission within the system and which can be adjusted to send at any transmission speed used within the system, a simplification of the system and a reduction in the number of transmission lines can be effected. in such an adapter, there is no need for more line adapters than is required by the overall traffic load and a less expensive, more efficient transmission network results.
lt is then an object of this invention to provide a variable speed line adapter for a start-stop transmission system to enable selective connection of terminals of difierent transmission rates to said line adapter.
it is also an object to develop a line adapter responsive to predetermined signal combinations transmitted from a terminal to adjust itself into synchronism with the transmission speed of said terminal.
Another object is to provide a line adapter having clock control circuits to adjust the clock speed of the adapter to one of a plurality of discrete rates under control of preliminary characters transmitted to said adapter from any one of a plurality of transmitting terminals having different rates.
A still further object is to provide a line adapter with clock control circuits responsive to reception of predetermined control characters to set said line adapter clock to one of a plurality of discrete operating speeds.
The foregoing and other objects, features and advantages of the invention will be apparent from the following more particular description of preferred embodiments of the invention, as illustrated in the accompanying drawing.
DRAWINGS FIG. 1 shows a part of the pertinent circuits of a line adapter.
H0. 2 shows the remainder of the pertinent line adapter circuits and an oscillator control to pass a selected oscillator output to the line adapter.
FIG. 3 is a diagram of the timing between two received characters.
FlG. 4 is a modification of the oscillator control circuits of FIG. 2 when more than two speeds of transmission are received.
HO. 5 is another embodiment for selecting a proper one of a plurality of oscillator speeds.
DESCRlPTlON OF THE INVENTION The line adapter of this invention is herein described in a configuration which it would have if connected to a transmission control unit such as the commercial IBM Model 2702,0ne model of which is set out in the Richard et all US. Pat. No. 3,337,855 issued on Aug. 22, 1967. The present line adapter could be used as one of the line adapters 54 shown in FIG. l of the patent. The line adapter will, in a start-stop system, be normally inactive with the transmission line at a mark level, i.e., with a significant voltage thereon. When the line drops to a space level the line adapter starts operation and sends successive samples of the line voltage to the attached transmission control unit (TCU) for assembly into a character. When a character has been assembled in the TCU, it sends a stop signal, see the bottom of H6. 47 of the above Richard ct a]. patent, to terminate operations in the line adapter until another start signal, i.e., space, is received.
In the pertinent structure of the line adapter as indicated in FIG. 1, a stop flip-flop ll will have been set by a pulse on a Set Stop line 12 from the TCU, see FIG. 47 of the above patent, to put a control voltage on its upper output 13. A transmit flip flop 14 will be set for receive by a pulse on its initiate receive line 15, see F1046 of the Richard et al. patent and can be set for transmission by a pulse on its initiate transmit line [6, see FIG. 47 of the patent. The output line 18 of transmit flip-flop 14 will be at a significant level when the flip-flop has been set for receiving.
Data will be received on a line 20 which may be either a switched private wire or, more usually, the output of a com mercial data set and will be in the form of mark and space signals. A converter II will change the signal levels on line 20 to voltages appropriate to a date processing unit and will supply such voltages to its output line 22 where a mark will he represented by a significant voltage level. An inverter 23 is responsive to the voltage levels on line 22 and has an output on line 24 where a significant voltage level represents a space signal.
The line adapter will be controlled by a pair of oscillators, not shown, with the output of the fast oscillator received on line 25, FIG. 2, and the output of the slow oscillator being received on a line 26. The oscillator frequencies will be set at some multiple, seven in the described embodiment, of the pulse repetition rate of the signals to be received or transmitted. Each line 25, 26 is an input to an AND circuit 27, 28 respectively whose outputs are combined in an OR circuit 29. A flip-flop 30 has its outputs as the other inputs of ANDs 27 and 28 so that depending on the setting of flipflop 30, one or the other of the oscillator inputs on lines 25 and 26 will he gated through the OR 29 to the oscillator line 31. The flip-flop 30 may be set to gate the fast oscillator output on line 25 by a pulse on a set fast oscillator line 34 or by the initiate receive pulse on line 15, the two inputs being combined in OR 35 on the set input of flip-flop 30. The flip-flop 30 may be set to pass the slow oscillator signal on line 26 by a pulse on the set slow oscillator line 36 or by a pulse on a line 37 from an AND circuit 38 to be described at a later point. The two pulse inputs are combined in OR circuit 39 on the reset input of flip-flop 30. The flip-flop 30 will initially be set to gate the Fast Oscillator pulses on line 25 by the initiate receive pulse on line 15. The set pulses on lines 34 and 36 are supplied by the connected TCU, usually during transmit operations, at which time the TCU knows the receiving speed of the terminal with which it will be communicating.
When set to receive, the line adapter will be set into operation by receipt of a space signal on line 20, H0. l. The untecedent mark signal on line 22 is one input of an AND circuit 41 which has a strobe count 0 signal on line 42 and an inverted oscillator signal on line 43 as its other inputs. The inverted oscillator signal is derived from the oscillator signal on line 3| by an inverter 44 connected between the two lines. The output pulses of AND 41 reset the stop flip-flop 41 and will set a start flip-flop 45 so long as the signal input remains a mark, As soon as the input signal on line 20 changes to a space level, the significant voltage on space line 24, the inverted oscillator signal on line 43, the Receive output on line l8 of flip-flop 14 and the output on line 46 of start flip-flop 45 are combined in AND circuit 47 on the set input of a force five flip-flop 48 to set flip-flop 48v The set output of flipflop 48 on line 50 together with the Oscillator signal on line 31 pass through an AND 51 to put a force five signal on line 52 and force a strobe counter 53 to a count of five. The strobe counter 53 comprises three binary flip- flops 54, 55 and 56, each having an upper set input and a lower reset input together with a central input lead shown as double to indicate that a pulse on the lead will change the flip-flop to its opposite state. Each flip-flop has an upper set output which is at a significant voltage when the flipflop is set to represent a one and a lower reset output terminal which is at a significant voltage when the flip-flop is reset to represent a zero.
The three flip- flops 54, 55, and 56 are connected to form a binary counter with the reset output on line 57 of flip-flop 54 connected to the central input of flip-flop 55 and the reset out' put line 59 of flip-flop 55 connected to the central input of flip-flop 56. The counter is advanced by Oscillator pulses on line 31 which pulses are gated through an AND circuit 61 by a circuit to be later described, and over line 62 to the central input of flip-flop 547 The strobe counter 53 can be forced to an initial setting of representing a five by a pulse on the force five line 52 which connects to the set input of flip-flop 56, to OR 63 on the reset input of flip-flop 55 and to OR 64 on the set input of flip-flop 54. The counter 53 can also be forced to a setting of 001 representing a one by a pulse on a force one line 65 which connects to the OR 64, the OR 63 and to the reset input of flip-flop 56. On the outputs of flip- flops 54, 55, and 56, an AND circuit 68 has as inputs the three reset outputs of the flip-flops of the counter 53 and will give a significant voltage output on line 42 when the counter is at 000 representing a zero. A second AND circuit 69 receives the set outputs of flip-flops 54 and 56 and the reset output of flip-flop 55 to give a significant voltage output on line 75 when the counter reads 101 representing a five and a third AND circuit 70 receives the set inputs of all flip-flops and gives an output on line 78 when the counter is at 111 representing seven. The Count 0 output of AND 68 on line 42 is returned to an OR cir' cuit 72 which also receives the force one signal on line 65 and the force five signal on line 52. The output of OR 72 is inverted in an inverter 73 whose output is a second input of AND 61. This signal will block incrementing of counter 53 whenever the counter is at a count of zero and whenever the counter is being forced to either a one or a five reading.
When the force five signal on line 52 sets strobe counter 53 to a reading of five, the output line 75 of AND 70 becomes high and will gate a pulse from the inverse oscillator line 43 through AND 76 to the reset input of the force five flip-flop 48 to terminate the force five signal. The force five signal on line 52 is also passed into the reset input of start flip-flop 45 to ter minate the start signal as soon as the first start bit is detected at input terminal 20v Another setting of the start flipflop 45 is prevented for the remainder of the data character time by the lowering of the count zero signal on line 42 which is an input to AND 41 which cannot then pass an oscillator signal to the flip-flop 41.
After strobe counter 53 has been set to five, the oscillator pulses on line 31 pass through AND 61 to advance the counter to six and then to seven. When the count of seven is decoded by AND 70, the count seven line 78 has a significant voltage and will gate a pulse on inverse oscillator line 43 through AND 79 on the set input of strobe flip-flop 80 to put a voltage on its strobe output line 8l. This strobe signal together with the receive signal on line 18 will pass an oscillate pulse on line 31 through AND circuit 82 and to sample line 83. The sample pulse on line 83 will be gated by the not stop signal on the reset output line 84 of stop flip-flop ll through an AND 85 to the force 1 line 65 to set the strobe counter 53 to a reading of one. A pulse on this line 65 notifies the TCU that a line bit has been sampled and corresponds to a request for bit service similar to a pulse on the set bit service line of FIG. 91 of the patent above. As soon as the strobe counter 53 has been set to a one, the voltage on count seven output 78 drops and after passing through an inverter 90, the resulting positive voltage is applied to AND circuit 91 on the reset input of strobe flip-flop and will gate the next inverse oscillator pulse on line 43 to reset the strobe flip-flop 80. After strobe counter 53 has been forced to one, the counter is incremented by the oscillator pulses through AND 61 until it again reaches seven and causes another data sample to be taken. The data sample is taken by a flip-flop 95 which is set to a mark condition by the gating of a mark voltage on line 22 through AND 96 on the set input of flip-flop 95 under control of the sample pulse from AND 82 or is alternatively reset to indicate a space condition when the space voltage on line 24 is high to gate the sample pulse from AND 82 through AND 97 on the reset input of flip-flop 95. The upper output 98 of flip-flop 95 represents received data and is transmitted to the TCU for further processing.
If a terminal connected to data line 20 can have any one of a plurality of different transmission rates, the line adapter of this invention can automatically adjust itself to receive data at the transmitting speed if restrictions are placed on the initial characters transmitted at the slower speeds. The general restriction is that no slower speed character in the initial trans missions may have a bit at the mark level when it is time for the stop bit of a high speed transmission to be received. lt is evident that this requirement can be satisfied if all characters transmitted for adjusting the line adapter speed consist of only space levels prior to the stop bit which is at the mark level. The restriction can be relaxed somewhat by allowing the early part of the transmitted characters to have any configuration so long as the characters do not have mark levels overlapping the stop bit of a faster transmission speed. A second restriction where more than two transmission rates are used is that none of the initializing character may have a transition from a mark to a space after the time for sampling the stop bit of the character of highest transmission rate. This will enable the next mark to space transition to identify the next character start. As a specific example, FIG. 3 indicates the characters transmitted by two commercial terminals, ie, an IBM lllSU and a model 33/35 Teletypewriter. The 1050 terminal operates at 134.5 baud and transmits the P'lTC/BCD code of seven hits, identified as B A 8 4 2 l C between the start and stop bits where as the teletypewriter terminal will use an 8 bit data interchange code ofeight bits, l 2 3 4 5 6 7 8 between the start and stop signals. At a l34.5 baud rate, a bit time for the IBM 1050 terminal is about 7.4 ms per bit or a total of 63.2 ms from the transition to a space level until the sampling of the stop bit mark level. A TTY 33/35 character could, with about a 35 percent bit time allowance for line distortion as indicated by the lined part of the timing diagram, be in either the sixth or seventh bit at this time and therefor the initial characters of the TIY 33/35 must be at a space level for these bits. This will normally be the situation where the first group of signals sent by a TTY 33/35 is its terminal identification which starts with a carriage return code, i.e., start 10110001 stop. This code is at the required space level for the sixth and seventh bits Other systems may require special characters for the start of transmission.
The switching of the line adapter to a slower speed is con trolled by an initialize flip-flop l00, FIG. 2. This flip-flop 100 will be set by the initiate receive pulse on line l5. When the set stop signal is received on line 12 to indicate that the next sampled signal will be the stop bit if the character is transmitted at the highest transmission rate, the status of the data line 20 is tested. If the line 20 is at the mark level and the stop flip-flop 11 has been set, a sample pulse on line 83 will pass through AND 101 and OR 102 on the reset input of flip-flop 100 to reset the flip-flop. Since this mark level is the correct stop hit for the higher oscillator rate which was assumed as being transmitted, no other change is needed and the higher speed signal is continued on line 31.
If, however, the data line 20 is at a space level at this time, it indicates that a slower speed character is being received and that the oscillator signal on line 51 should be changed to a slower speed. This is performed by AND 38 which receives the initialize signal on output line I03 from the flip-flop I00. the stop signal on line I3, the space level signal on line 24 and the sample signal on line 83 to put a signal on line 37 to OR 39 to reset flip-flop 30. This will block AND 27 to stop the faster oscillator signal on line 25 and condition AND 28 to pass the slower oscillator signal on line 26. The switching of flip-flop 30 to the slower speed oscillator. will condition AND 104 to pass an inverted oscillator signal on line 43 to OR I02 to reset the initialize flip-flop I00.
A stop error detector flip-flop I06 is provided to put a signal on its output line I07 if at any time after the rate of transmission is determined, a character is not at the mark level when the stop flip-flop II is set. Flip-flop 106 is reset when the line adapter is set to receive by the initiate receive signal on line I5 or by a special reset stop error signal from the attached TCU on a line 108. both signals being fed into an OR I09 on the reset input of flip-flop 106. If a stop error'is present at a later time, the stop flip-flop II will have been set to put a signal on line 13. the initialize flip-flop I will have been reset to put a signal on its reset output line I10 and if the data line 24 is at a space level when the sample signal appears on line 83 the stop error flip-flop 106 will be set by the sample signal through AND 111 to indicate to the attached TCU that an incorrect character format has been received. see FIG. 56 of the above Richard et al. patent.
Two further embodiments are shown diagrammatically in FIGS. 4 and to enable reception by the line adapter of messages of more than two different transmission rates. The embodiment of FIG. 4 shifts to the next lower oscillator speed each time a space level is detected at the time the transmission would be at a mark level if the connected terminal were trans mitting at the speed for the oscillator which is then connected. As shown in FIG. 4, a type of shift register is utilized for connecting one of a plurality of oscillators to the line adapter oscillator line 13. Each oscillator output is received on a line 125A, l25Bl25N and is gated through an AND 127A, l27B-I27N to OR 129 whose output is line I3. Each AND gate 127 is gated to pass its oscillator signal when a corresponding flip-flop 130A, I30BI30N is set. The initiate receive signal on line I5 is used to control the flipflop 130A by being passed through OR 135A on its set input to flip-flop 130A to gate the highest oscillator signal and to reset all other flip-flop l30B-l30N by being passed through the ORs l39B-139N on their reset inputs. The same signal will also set the initiate flip-flop I00. Each flip-flop I30 can be set to gate its associated oscillator output on line I25 through AND 127 to line I3 by a signal applied on a line I34 to the OR 135 on its set input and can be reset to block such AND gate 127 by a signal on a line 136 to the OR I39 and its reset input. The signals on iines I34 and I36 will normally be controlled by the associated TCU for selecting a proper oscillator for transmission purposes, it being assumed that the TCU will be aware of the data speed of the terminal to which a message is being sent.
The flip-flops I30 are connected as a shift register by a connection from the set output of each flip-flop 130 to the OR I39 on the next earlier flip-flop of the register and to an AND I40 whose output goes to the OR I35 on the set input of the next later flipflop. The ANDs 140 also receive inputs from lines 83, 24, I3, and 103 so that each time the TCU sets the stop flip-flop 11 and the data line 24 is at a space level when sampled by the signal on line 83, the register will shift to set the next flip-flop I30 for the next slower transmission speed. It will be understood that the shift register will also include such other connections between the flipflops I30 as are conven tionally provided to prevent race conditions. The AND circuit 204 has its output fed back into the OR I02 on the reset input of flip-flop 100 to reset the initialize flip-flop when the flipflop I30N is set for reception of the slowest speed of transmission. For any other speed, the initialize flip-flop I00 will be reset by the sampling of a stop bit when the flip-flops I30 are set to receive data characters at the transmission speed of the connected terminal.
Another embodiment is shown in FIG. 5 to make a selection of the proper receiving speed on the first transmitted character. In this embodiment, a counter is driven by the highest speed oscillator and has its outputs decoded to successively test the data lines to detect the first mark level at a possible stop time. In this FIG. as in FIG. 4. each oscillator output for a possible transmission speed is received on a line Al25N and is passed through a gate I27A-l27N to an OR 129 and to oscillator line 3I. Each gate I27 is controlled by a flip-flop I30AI30N with only one flip-flop I30 being set at any time to gate only one oscillator output to line SI. Each flip-flop I30 has an OR 135 circuit on its set input and an OR circuit 139 on its reset input with an input I34 I36 respectively, going to the connected processor so that the line adapter can be set to any transmission speed under central processor control. Normally, the flip'flops I30 will be initially conditioned so that flip-flop A is set and the remaining flip-flops I30B-l30N are reset so that the highest frequency oscillator output on line I25A is gated to line 31. This initial setting is done by the initiate receive pulse on line 15 which is passed through OR A and OR's I39B- I39N.
To select the correct oscillator output for the signals being received. a counter I50 is provided to count the oscillator signals on line 31 for a period equal to at least the length ofthe slowest character to be received. A connection from line I5 to counter is provided to set the counter to a reading of zero whenever the initiate receive line 15 is pulsed to set the line adapter to a starting condition. The counter is incremented by oscillator signals on line 31 passing through AND ISI which receives the signal on line 103 from initiate flip-flop I00, the not-stop signal on line 84 from flip-flop II and the output from an OR circuit 152. OR I52 receives the Force 5 signal on line 52 from flip-flop 48 and a not-zero signal on a line I53 from a decoder 154 on the outputs of counter I51. Normally both inputs to OR I5I are low but when a space signal is received on line 24, the line 52 becomes high to pass the first oscillator pulse into counter 150 after which line [53 becomes high to maintain AND IS] gated to continue counting.
Decoder I54 has a number of outputs 155. one for the stop bit in each possible received character and puts a signal on the associated output at the time a possible stop bit can be received. If the character being received is at the highest transmission rate, output line ISSA is up when the stop hit for this character is received and the mark level on line 22 together with the signal on line 155A will pass through AND I01 and OR I02 to reset initialize flip-flop 100 and drop the signal on line 103 to stop the counter I50. lfthe line 22 is at a space level. the counter continues to count until output 155B receives a signal. At this time AND I568 will be gated by a mark level on line 22 and the initialize signal on line 103 to set flip-flop 1033 and gate out the second fastest oscillator signal on line 1258 to line 3] ifa mark level was detected. Setting of flip-flop 1308 will put its output signal through OR 139A to reset flip-flop 130A and will send a signal through OR I57 to reset flip-flop I00. If the mark level is not detected at this time, the other output lines 155 receive signals in turn to set their associated flip-flop I30 when a mark level is detected. Each flipflop I30 when set will reset flip-flop [30A through OR 139A and will reset flip'flop I00 through OR I57 and will also notify the central processor what data receiving speed has been selected. The processor will then be enabled to set the stop flip-flop II at the appropriate times. If an erroneous condition has occurred on the transmission lines and the counter 1S0 counts to a reading higher than any possible interval for any connected terminal. an error line I57 will receive a signal to notify the processor that an error has occurred and the line adapter needs to be reset.
It will be thus apparent that the line adapters disclosed will automatically select the correct speed for reception from terminals of either of two different speed terminals or for systems having terminals of more than two different speeds connectable to a line adapter.
While the invention has been particularly shown and described with reference to preferred embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in form and details may be made therein without departing from the spirit and scope of the invention.
We claim:
1. In a line adapter for communication systems of the startstop type wherein a character is represented by a signal having a plurality of selectively coded bits preceded by a start bit and followed by a stop bit and wherein terminals transmitting character signals at different speeds may be selectively con nected to a line adapter. the combination of:
a plurality of oscillators, one for each of said different speeds; gating means to pass the output of each of said oscillators to a common line adapter control lead;
signal decoding means initiated by reception of said start bit and controlled by the oscillator signals on said control lead;
initializing means to set said gating means to pass a predetermined one of said oscillator outputs to said control lead;
character control devices to indicate when a stop bit should be present in a received character transmitted at the transmission rate of said predetermined oscillator output; and
a gating means control circuit activated by said character control devices to prevent alteration of said gating means if said received character signal is at a stop bit level or to alter said gating means to pass the output of a different oscillator to said control lead if said character signal is not at a stop bit level.
2. A line adapter as recited in claim 1 wherein:
said gating means comprises a plural state circuit;
said gating means control circuit comprises a bistable device initially set to one stable state;
a circuit gated by said bistable device when in said one state to change the state of said plural state circuit if the received character signal does not have a stop bit when sampled by said character control devices; and
another circuit to set said bistable device to its other state if the sampled character signal does have a stop bit.
3. In a line adapter for communications of the start-stop type in which a character is represented as a predetermined number of selectively variable bits preceded by a start bit and followed by a stop bit and wherein any one ofa plurality ofterminals transmitting at different rates may be connected to a line adapter, the combination of:
a plurality of adapter timing circuits. one for each of said different rates;
gating means to pass the timing signals on one of said timing circuits to a common timing lead;
an adapter initiating means to set said gating means to pass a predetermined one of said timing signals to said timing lead;
a transmission rate detecting device set by said initiating means and activated by reception of a start bit of a character to enable selection of one of said timing signals for control of said line adapter by indicating the time for reception of the stop bit ofa character transmitted at the rate corresponding to said predetermined one of said rim ing signals;
means under control of said initiating means and said rate detecting device to test for the occurrence of a stop bit; and
gating control means activated when said controlled means does not detect a stop bit to set said gating means to pass the timing signals corresponding to the transmission rate of the character representations being received.

Claims (3)

1. In a line adapter for communication systems of the start-stop type wherein a character is represented by a signal having a plurality of selectively coded bits preceded by a start bit and followed by a stop bit and wherein terminals transmitting character signals at different speeds may be selectively connected to a line adapter, the combination of: a plurality of oscillators, one for each of said different speeds; gating means to pass the output of each of said oscillators to a common line adapter control lead; signal decoding means initiated by reception of said start bit and controlled by the oscillator signals on said control lead; initializing means to set said gating means to pass a predetermined one of said oscillator outputs to said control lead; character control devices to indicate when a stop bit should be present in a received character transmitted at the transmission rate of said predetermined oscillator output; and a gating means control circuit activated by said character control devices to prevent alteration of said gating means if said received character signal is at a stop bit level or to alter said gating means to pass the output of a different oscillator to said control lead if said character signal is not at a stop bit level.
2. A line adapter as recited in claim 1 wherein: said gating means comprises a plural state circuit; said gating means control circuit comprises a bistable device initially set to one stable state; a circuit gated by said bistable device when in said one state to change the state of said plural state circuit if the received character signal does not have a stop bit when sampled by said character control devices; and another circuit to set said bistable device to its other state if the sampled character signal does have a stop bit.
3. In a line adapter for communications of the start-stop type in which a character is represented as a predetermined number of selectively variable bits preceded by a start bit and followed by a stop bit and wherein any one of a plurality of terminals transmitting at different rates may be connected to a line adapter, the combination of: a plurality of adapter timing circuits, one for each of said different rates; gating means to pass the timing signals on one of said timing circuits to a common timing lead; an adapter initiating means to set said gating means to pass a predetermined one of said timing signals to said timing lead; a transmission rate detecting device set by said initiating means and activated by reception of a start bit of a character to enable selection of one of said timing signals for control of said line adapter by indicating the time for reception of the stop bit of a character transmitted at the rate corresponding to said predetermined one of said timing signals; means under control of said initiating means and said rate detecting device to test for the occurrence of a stop bit; and gating control means activated when said controlled means does not detect a stop bit to set said gating means to pass the timing signals corresponding to the transmission rate of the character representations being received.
US812812A 1969-04-02 1969-04-02 Variable speed line adapter Expired - Lifetime US3569943A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US81281269A 1969-04-02 1969-04-02

Publications (1)

Publication Number Publication Date
US3569943A true US3569943A (en) 1971-03-09

Family

ID=25210698

Family Applications (1)

Application Number Title Priority Date Filing Date
US812812A Expired - Lifetime US3569943A (en) 1969-04-02 1969-04-02 Variable speed line adapter

Country Status (3)

Country Link
US (1) US3569943A (en)
JP (1) JPS5014505B1 (en)
GB (1) GB1255432A (en)

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3676858A (en) * 1970-09-30 1972-07-11 Honeywell Inf Systems Method, apparatus and computer program for determining the transmission rate and coding configuration of remote terminals
US3676859A (en) * 1970-12-23 1972-07-11 Ibm Data communication system incorporating device selection control
US3680057A (en) * 1970-11-02 1972-07-25 Honeywell Inf Systems Data communications subchannel
US3750107A (en) * 1971-10-27 1973-07-31 Sci Tek Inc Method and system for processing characters on a real time basis
US3781856A (en) * 1970-12-26 1973-12-25 Nippon Telegraph & Telephone Terminal communication control system and method
US3836888A (en) * 1972-05-22 1974-09-17 C Boenke Variable message length data acquisition and retrieval system and method using two-way coaxial cable
US4215243A (en) * 1978-11-17 1980-07-29 Racal-Vadic Inc. Automatic modem identification system
US4258433A (en) * 1978-04-28 1981-03-24 L M Ericsson Pty. Ltd. Digital data communication network having differing data transmission rate capabilities
US4344132A (en) * 1979-12-14 1982-08-10 International Business Machines Corporation Serial storage interface apparatus for coupling a serial storage mechanism to a data processor input/output bus
US4467445A (en) * 1981-06-16 1984-08-21 International Business Machines Corporation Communication adapter circuit
US5842039A (en) * 1996-05-28 1998-11-24 Allen Bradley Company, Llc Most recent first dynamic protocol detection for use with a programmable controller

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5212808U (en) * 1975-07-17 1977-01-29

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3247488A (en) * 1961-03-24 1966-04-19 Sperry Rand Corp Digital computing system
US3302182A (en) * 1963-10-03 1967-01-31 Burroughs Corp Store and forward message switching system utilizing a modular data processor
US3390379A (en) * 1965-07-26 1968-06-25 Burroughs Corp Data communication system
US3434117A (en) * 1967-04-24 1969-03-18 Ibm Automatic transmission speed selection control for a data transmission system

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3247488A (en) * 1961-03-24 1966-04-19 Sperry Rand Corp Digital computing system
US3302182A (en) * 1963-10-03 1967-01-31 Burroughs Corp Store and forward message switching system utilizing a modular data processor
US3390379A (en) * 1965-07-26 1968-06-25 Burroughs Corp Data communication system
US3434117A (en) * 1967-04-24 1969-03-18 Ibm Automatic transmission speed selection control for a data transmission system

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3676858A (en) * 1970-09-30 1972-07-11 Honeywell Inf Systems Method, apparatus and computer program for determining the transmission rate and coding configuration of remote terminals
US3680057A (en) * 1970-11-02 1972-07-25 Honeywell Inf Systems Data communications subchannel
US3676859A (en) * 1970-12-23 1972-07-11 Ibm Data communication system incorporating device selection control
US3781856A (en) * 1970-12-26 1973-12-25 Nippon Telegraph & Telephone Terminal communication control system and method
US3750107A (en) * 1971-10-27 1973-07-31 Sci Tek Inc Method and system for processing characters on a real time basis
US3836888A (en) * 1972-05-22 1974-09-17 C Boenke Variable message length data acquisition and retrieval system and method using two-way coaxial cable
US4258433A (en) * 1978-04-28 1981-03-24 L M Ericsson Pty. Ltd. Digital data communication network having differing data transmission rate capabilities
US4215243A (en) * 1978-11-17 1980-07-29 Racal-Vadic Inc. Automatic modem identification system
US4344132A (en) * 1979-12-14 1982-08-10 International Business Machines Corporation Serial storage interface apparatus for coupling a serial storage mechanism to a data processor input/output bus
US4467445A (en) * 1981-06-16 1984-08-21 International Business Machines Corporation Communication adapter circuit
US5842039A (en) * 1996-05-28 1998-11-24 Allen Bradley Company, Llc Most recent first dynamic protocol detection for use with a programmable controller

Also Published As

Publication number Publication date
GB1255432A (en) 1971-12-01
JPS5014505B1 (en) 1975-05-28

Similar Documents

Publication Publication Date Title
US3676858A (en) Method, apparatus and computer program for determining the transmission rate and coding configuration of remote terminals
US3569943A (en) Variable speed line adapter
US4298978A (en) Data communication apparatus
EP0183273A2 (en) Serial interface system flexibly applicable to a one-to-plurality connection
GB1491504A (en) Control circuit for local connection of a peripheral device for data transmission
US3540004A (en) Buffer storage circuit
US3457550A (en) Automatic handshaking method and apparatus for data transmission systems
US3735365A (en) Data exchange system
US3742466A (en) Memory system for receiving and transmitting information over a plurality of communication lines
WO1986001959A1 (en) Bidirectional repeater apparatus
US3814860A (en) Scanning technique for multiplexer apparatus
US3804982A (en) Data communication system for serially transferring data between a first and a second location
GB1072490A (en) Data transmission controller
US3680057A (en) Data communications subchannel
US4210777A (en) Pseudo-transparent stop bit generator
US3681755A (en) Computer independent data concentrators
US3281527A (en) Data transmission
US3551894A (en) Serial cross-bar bussing system
US3571806A (en) Variable-speed line adapter for synchronous transmissions
US3968324A (en) Circuit arrangement for synchronizing the letters/figures levels of several input and output devices in teleprinters
US4333176A (en) Data extraction means for use in a data transmission system
US4271510A (en) Shift-register transmitter for use in a high speed, low noise digital data communication system
US3516073A (en) Data and control character discrimination scheme for digital computer system
US4229623A (en) Receiving means for use in a high speed, low noise digital data communication system
US3576570A (en) Synchronous timing scheme for a data processing system