Recherche Images Maps Play YouTube Actualités Gmail Drive Plus »
Connexion
Les utilisateurs de lecteurs d'écran peuvent cliquer sur ce lien pour activer le mode d'accessibilité. Celui-ci propose les mêmes fonctionnalités principales, mais il est optimisé pour votre lecteur d'écran.

Brevets

  1. Recherche avancée dans les brevets
Numéro de publicationUS4499536 A
Type de publicationOctroi
Numéro de demandeUS 06/329,048
Date de publication12 févr. 1985
Date de dépôt9 déc. 1981
Date de priorité17 déc. 1980
État de paiement des fraisPayé
Autre référence de publicationDE3176747D1, EP0054243A2, EP0054243A3, EP0054243B1
Numéro de publication06329048, 329048, US 4499536 A, US 4499536A, US-A-4499536, US4499536 A, US4499536A
InventeursKazutoshi Gemma, Michiyasu Ishibashi
Cessionnaire d'origineHitachi, Ltd.
Exporter la citationBiBTeX, EndNote, RefMan
Liens externes: USPTO, Cession USPTO, Espacenet
Signal transfer timing control using stored data relating to operating speeds of memory and processor
US 4499536 A
Résumé
A memory controlling apparatus retains time information prepared based on performance of a memory and a processor, and determines timing of signal exchange between the memory and the processor based on the time information. An access time to the memory is reduced while maintaining a flexibility to a change of the access time due to increase of memory capacity or reconfiguration of the memory.
Images(5)
Previous page
Next page
Revendications(14)
What is claimed is:
1. A memory controlling apparatus for controlling signal transfer between a memory for storing data and a processor for processing the data accessed to said memory, comprising:
means for retaining time information based on the operating speed of at least said memory and said processor, including means for receiving from said processor and storing respective data relating to the operating speed of said processor and the operating speed of said memory; and
control means for controlling the timing of signal transfer between said processor and said memory based on at least said time information of said retaining means, including first means responsive to said processor for transmitting a memory access signal to said memory and second means connected to said receiving and storing means and responsive to said access signal for transmitting to said memory a signal to command said memory to transmit data to said processor at a time subsequent to transmission of said memory access signal which is determined by said data relating to the operating speed of said memory and said processor as stored in said receiving and storing means.
2. A memory controlling apparatus according to claim 1 wherein said control means comprises means for controlling said timing of said signal transfer based on said time information and the type of access to said memory.
3. A memory controlling apparatus according to claim 1 wherein said receiving and storing means comprises means for storing the access time of the memory cells of said memory and information concerning the machine cycle time of said processor.
4. A memory controlling apparatus according to claim 2, wherein said receiving and storing means comprises means for storing the access time of memory cells of said memory and information concerning the machine cycle time of said processor.
5. A memory controlling apparatus according to claim 1 wherein said second means in said control means comprises counter means for counting signals generated in synchronism with a machine cycle of said processor and means responsive to the output of said counter means and the output of said first means for producing said signal to command said memory to transmit data when the count of said counter means reaches a predetermined count in relation to the data relating to the operating speed of said memory and said processor as stored in said receiving and storing means.
6. A memory controlling apparatus according to claim 2, wherein said second means in said control means comprises counter means for counting signals generated in synchronism with a machine cycle of said processor and means responsive to the output of said counter means and the output of said first means for producing said signal to command said memory to transmit data when the count of said counter means reaches a predetermined count in relation to the data relating to the operating speed of said memory and said processor as stored in said receiving and storing means.
7. A memory controlling apparatus according to claim 5, wherein said receiving and storing means comprises means for storing the access time of the memory cells of said memory and information concerning the machine cycle time of said processor.
8. A memory controlling apparatus according to claim 6, wherein said receiving and storing means comprises means for storing the access time of the memory cells of said memory and information concerning the machine cycle time of said processor.
9. A memory controlling appartus according to claim 5, wherein said first means in said control means comprises logic circuit means for producing output control signals which represent a predetermined logical relationship between the data relating to the operating speed of said processor and the data relating to the operating speed of said memory as provided by said receiving and storing means.
10. A memory controlling apparatus according to claim 9, wherein said second means in said control means includes decoder means for producing timing signals in response to the output of said counter means, and third means responsive to said timing signals from said decoder means and said output control signals from said logic circuit means for producing said signal to command said memory to transmit data.
11. A memory controlling apparatus according to claim 10, wherein said counter means is connected to receive said start signal from said processor so as to be reset thereby.
12. A memory controlling apparatus according to claim 6, wherein said first means in said control means comprises logic circuit means for producing output control signals which represent a predetermined logical relationship between the data relating to the operating speed of said processor and the data relating to the operating speed of said memory as provided by said receiving and storing means.
13. A memory controlling apparatus according to claim 12, wherein said second means in said control means includes decoder means for producing timing signals in response to the output of said counter means, and third means responsive to said timing signals from said decoder, said output control signals from said logic circuit means and signals from said processor as to the type of access to said memory for producing said signal to command said memory to transmit data.
14. A memory controlling apparatus according to claim 13, wherein said counter means is connected to receive said start signal from said processor so as to be reset thereby.
Description
FIELD OF THE INVENTION

The present invention relates to a memory controlling apparatus for controlling transfer of signals between a memory and a processor in a data processing system which includes the memory for storing data and the processor for processing data accessed to the memory.

BACKGROUND OF THE INVENTION

In a conventional data processing system, the functions of the main memory and the processor for processing data read out of the memory are clearly separated. In addition, in a large scale data processing system which needs a relatively large memory capacity, the main memory and the processor are, in many cases, physically separated.

In such data processing systems, a definite convention relating to the transfer of data is predetermined between the processor and the main memory, and the processor accesses the main memory for data in accordance with that convention. A unit which directly shares the access control to the main memory is called a memory controlling apparatus, and a memory controlling apparatus portion in the processor is herein called a memory controlling unit or storage controlling unit (SCU). The convention relating to the data transfer between the SCU and the main memory is called an interface.

In one of the prior art interface techniques, information concerning the type of access and a start pulse are sent from the SCU to the main memory, and the main memory, when it receives them, sends back a completion signal to the SCU after it has completed the requested operation. When the SCU receives the completion signal, it reads in the data or proceeds to the next process.

In this system, since the processor proceeds to the next process after it has received the completion signal from the main memory, a physical distance between the main memory and the processor does not affect the operation. Accordingly, even if the access time to the main memory as viewed from the SCU changes as a result of an increase of the memory capacity of the main memory or the reconfiguration of the main memory, the logic circuit need not be modified. The main memory can be used with various processors so long as the interface is common. However, because of loss of synchronization in the transfer of the start signal and the completion signal between the SCU and the main memory, the effective access time to the main memory as viewed from the SCU increases. In addition, since the transfer of information must be managed in the SCU and the main memory, the logical scale of the entire data processing system increases.

In order to avoid the above difficulties, in another prior art interface technique between the main memory and the SCU, the SCU carries out time control for the access to the main memory. In this system, after the SCU has sent the start signal to the main memory, it watches for an elapsed time which is determined in accordance with the type of access. For example, for a read operation, the SCU counts an elapsed time from the start signal, and after a predetermined time has elapsed the SCU instructs the main memory to send out the data to a data bus and the SCU loads the data on the data bus to a data register.

Since the SCU carries out the time control from the start of access to the main memory to the completion of the access, the time loss and the increase of the logic circuits concerning the data exchange are reduced as compared with the first-mentioned prior art system.

However, although this system resolves the difficulties encountered in the first-mentioned prior art system, it cancels out the advantage of the prior art system. In this system, the time system for the signal transfer in the interface between the processor and the main memory connected thereto is fixed for a given physical configuration, circuit configuration and control system, and hence the flexibility in effecting a change of the time system is lost. Consequently, this system is disadvantageous when the memory capacity of the main memory is increased, the memory configuration is changed, the access time is changed due to the development of faster memory cells, or the main memory is connected to a different processor.

SUMMARY OF THE INVENTION

It is an object of the present invention to provide an improved memory controlling apparatus which resolves the difficulties encountered in the prior art.

It is another object of the present invention to provide an economic memory controlling apparatus which can reduce the access time to a main memory and has a flexibility for effecting change of the access time due to increase of the memory capacity of the memory or reconfiguration of the memory.

According to a feature of the present invention, time information prepared based on performance of at least the memory and the processor is retained in the memory controlling apparatus, which then controls the signal transfer between the memory and the processor based on at least this retained time information.

BRIEF DESCRIPTION OF THE DRAWING

The present invention will now be described in conjunction with the accompanying drawings, in which:

FIG. 1 shows a block diagram of a processor in accordance with one embodiment of the present invention;

FIG. 2 shows a detail of a controller 13 shown in FIG. 1;

FIGS. 3 and 4 show charts for explaining the operations of control circuits 22 and 27 shown in FIG. 2;

FIG. 5 shows a detail of the control circuit 22 shown in FIG. 2; and

FIG. 6 shows a detail of the control circuit 27 shown in FIG. 2.

DESCRIPTION OF THE PREFERRED EMBODIMENT

One embodiment of the present invention in which the present invention is applied to an SCU for controlling the signal exchange between a main memory and a processor of a data processing system will now be explained.

FIG. 1 shows the processor, particularly those portions thereof which are closely related to the present invention. Microinstructions are sequentially loaded into a microinstruction load register (CSDR) 3 from a control memory 1 which stores the microinstructions, through a signal line 100. The microinstructions are decoded and executed by related units to execute a series of processes in the processor. The sequence of execution is instructed by an execution unit 2 through a signal line 104. The execution sequence of the microprogram has been well known and hence it need not be discussed here. Regarding the microinstruction loaded into the CSDR 3, a field indicating whether or not a main memory access is to be started is sent to a storage control unit (SCU) 17 through a signal line 101. On the other hand, the content of the CSDR 3 is sent to the execution unit 2 through a signal line 102 and control information concerning the main memory access is sent to the SCU 19 through a signal line 103. The control information includes information on the type of the main memory access, that is, read (FE), full write (ST) and partial write (PST).

The content on the signal line 101 is decoded by a decoder 4. When the main memory access is to be started, an output signal 105 of the decoder 4 is "1". If a main memory busy signal (BSY) to be explained later, on a signal line 121 is "0" at this time, a signal 106 from an inverter 16 is "1" and an output signal 107 from an AND gate 6 assumes the level "1" in synchronism with a timing signal To supplied through a signal line 112 so that a flip-flop (FF) 8 is set and an output signal 109 of the FF 8 assumes "1". If the signal BSY is "1", an output signal 108 of an AND gate 7 is "1" so that a flip-flop (FF) 9 is set and an output signal 110 of the FF 9 assumes the level "1". Under this condition, if the signal BSY on the signal line 121 changes to "0", an output signal 111 of an AND gate 10 assumes the level "1". Either one of the signals 109 and 111 is "1" in one main memory access and it is supplied to a signal line 113 through an OR gate 11 and sent to a main memory (not shown) as the main memory access start signal (EX). When the signal line 113 is "1", a FF 12 is set at a timing signal T1 and the FF 8 or FF 9 is reset by an output signal 114 of the FF 12 so that the signal EX on the signal line 113 is shaped into a predetermined pulse width.

On the other hand, the control information concerning the type of the main memory access sent from the execution unit 2 through the signal line 103 is processed by a controller 5 which produces an output on a signal line 116, which is then sent to the main memory.

The feature of the present invention resides in a controller 13. The controller 13 is connected to the signal lines 113 and 116 and also to an initialization controller 15 in the processor through a signal line 117. The controller 13 sends out the signal BSY in the SCU 19 and to the execution unit 2 through the signal line 121. It also sends out on a signal line 119 a signal (GFDR) for instructing the main memory to send the readout data to a data bus 118, and sends out on a signal line 120 a signal (ADV) for instructing a read data register (RDR) in the processor to read the data sent through the data bus 118. The data read in the RDR 14 is sent to the processor through a data bus 122 and processed under the control of the execution unit 2.

FIG. 2 shows the details of the controller 13 shown in FIG. 1. The controller 13 comprises configuration registers 20 and 21 which retain identification flags for the machine cycle of the processor and identification flags concerning the access time of the main memory cells, respectively, a control circuit 22 for producing signals S0 ˜S4 to be described later in accordance with the contents of the configuration registers 20 and 21, a counter 25 for counting an elapsed time after the signal EX of a predetermined pulse width has been produced, a decoder 26 for decoding the count of the counter 25, a control circuit 27 for producing the signals GFDR and ADV and a busy reset signal (BSYR) for producing the signal BSY, based on the decoded output of the decoder 26, the output signal 202 of the control circuit 22 and the signal FE, ST or PST on the signal line 116 indicating the type of the main memory access, and a flip-flop (FF) 28 for generating the signal BSY.

The configuration register 20 can retain three machine cycle identification flags m1, m2 and m3, and the configuration register 21 can retain three main memory cell identification flags ta1, ta2 and ta3. In the initialization of the processor, one of the identification flags m1 to m3 and one of the identification flags ta1 to ta3 are set to "1" (scanned in) through the signal line 117. This operation may be carried out by a known technique, such as by loading a microprogram into the control memory during the initialization of the processor or by loading predetermined values into a conventional configuration control register (not shown). The outputs from the configuration registers 20 and 21 are supplied to the control circuit 22 through signal lines 200 and 201.

The signal EX is applied to an AND gate 29 which sets the FF 28 at the timing signal T2 to set the main memory busy signal BSY to "1". The signal EX is also applied to a reset terminal (R) of the counter 25 to initialize the counter 25. When the signal EX is "0", a signal 203 from an inverter 23 opens an AND gate 24. The counter thus starts to count the timing signal T2 which is in synchronism with the machine cycle, from the time point at which the signal EX assumes the level "0". Output terminals n0 ˜n3 of the counter 25 correspond to count digits 20 ˜23, respectively, and those outputs are supplied to the decoder 26 through signal lines 206˜209.

The configuration of the decoder 26 is determined depending on send timings Ci ˜Ci+6 of the signals GFDR, ADV and BSYR to be described later. For example, when Ci represent five machine cycles, an output signal line 210-a is "1" when the outputs n3, n2, n1 and n0 are "0", "1", "0" and "1", respectively. The configuration of the decoder 26 has been known and hence it need not be discussed in detail.

The output signal BSYR from the control circuit 27 is applied to the reset terminal R of the FF 28 which produces the signal BSY. Thus, when the signal BSYR is "1", the signal BSY is reset to "0".

FIGS. 3 and 4 show charts for explaining the operations of the control circuits 22 and 27.

FIG. 3 shows the relation between the combinations of the identification flags mk (k=1˜3) and taj (j=1˜3) and the send timings of the signals GFDR, ADV and BSYR. The send timings are represented by the counts Ci ˜Ci+6 of the number of machine cycles counted after the signal EX has been produced. Those counts are predetermined based on the response performance of the processor and the main memory. For example, when the identification flags m1 and ta1 are set to "1", respectively, the signal GFDR is sent at the timing Ci and the signal ADV is sent at the timing Ci+1. The signal BSYR is sent at the timing Ci when the type of the main memory access is FE or ST, and at the timing Ci+2 when the type of the main memory access is PST.

From FIG. 3, it is seen that the send timings of the signals GFDR, ADV and BSYR spread over Ci ˜Ci+4, Ci+1 ˜Ci+5 and Ci ˜Ci+6, respectively. The send timings Ci ˜Ci+6 of the signal BSYR are further divided into Ci ˜Ci+4 and Ci+2 ˜Ci+6 depending on the type of the main memory access. Accordingly, the send timings of the signals are classified into five groups and the send timings of the signals may be selected from those groups.

In FIG. 4, the send timings of the signals GFDR, ADV and BSYR shown in FIG. 3 are classified to facilitate logic circuit design. The five groups of the send timings of the signals are represented by S0 ˜S4. In the condition S0, the send timing of the signal GFDR is Ci, in the condition S1 it is Ci+1, in the condition S2 it is Ci+2, in the condition S3 it is Ci+3 and in the condition S4 it is Ci+4. The send timings of the signals ADV and BSYR are similarly classified. The chart of FIG. 4 also includes the types of the main memory access by which the respective signals are sent out. The signal GFDR is sent out by FE, ST or PST, the signal ADV is sent out by FE and the signal BSYR is sent by FE, ST or PST. The send timing of the signal BSYR by FE or ST is different from the send timing of the signal BSYR by PST.

FIG. 5 shows an embodiment of the control circuit 22 for producing signals S0 ˜S4 corresponding to the conditions S0 ˜S4 of FIG. 4 based on the identification flags mk (k 1˜3) and taj (j=1˜3). In FIG. 5, numerals 50-58 denote AND gates and numerals 59-61 denote OR gates.

Referring to FIG. 5, when the machine cycle identification flag m1 is "1" and the main memory cell identification flag ta1 is "1", an output of the AND gate 50 is "1" and the signal S0 is produced. When m1 is "1" and ta2 is "1", or when m2 is "1" and ta1 is "1", an output 500 of the AND gate 51 or an output 501 of the AND gate 52 is "1" and the signal S1 is produced from the OR gate 59. Similarly, one of the signals S0 ˜S4 is produced depending on a particular combination of mk (k=1˜3) and taj (j=1˜3).

FIG. 6 shows a circuit for finally producing the signals GFDR, ADV and BSYR and it shows an embodiment of the control circuit 27 of FIG. 2. The control circuit 27 receives the signal on the signal line 116 indicating the type of the main memory access (FE, ST, PST), the output signals 202 (S0 ˜S4) of the control circuit 22 shown in FIG. 5 and the output signals 210 (Ci ˜Ci+6) of the decoder 26 shown in FIG. 2.

Numerals 66-69 denote data selecting circuits each of which selects one of the output signals 210 (Ci ˜Ci+6) of the decoder 26 applied to input terminals d0 ˜d4, by the output signals 202 (S0 ˜S4) of the control circuit 22 applied to select signal terminals s0 ˜s4 and produces the selected signal at an output terminal u. The input to the input terminal d0 is produced at the output terminal u when S0 is "1", the input to d1 is produced when S1 is "1", the input to d2 is produced when S2 is "1", the input to d3 is produced when S3 is "1", and the input to d4 is produced when S4 is "1".

The data selecting circuits 66-69 each have an enable terminal e. Except when a signal applied to the enable terminal e is "1", the output signal at the output terminal u is "0". Such data selecting circuits have been known and hence need not be explained in detail.

In order for the control circuit 27 to produce the signal GFDR, ADV or BSYR in accordance with the chart of FIG. 4, the signals Ci ˜Ci+4 are applied to the input terminals d0 ˜d4 of the data selecting circuit 66, and an output signal 600 of an OR gate 62 which is "1" when the type of the main memory access is FE, ST or PST, is applied to the enable terminal e. The signals Ci+1, Ci+2, Ci+3, Ci+4 and Ci+5 are applied to the input terminals d0 ˜d4 of the data selecting circuit 67 and an output signal 601 of an OR gate 63, which is "1" when the type of the main memory access is FE, is applied to the enable terminal e. The signals Ci, Ci+1, Ci+2, Ci+3 and Ci+4 are applied to the input terminals d0 ˜d4 of the data selecting circuit 68 and an output signal 602 of an OR gate 64, which is "1" when the type of the main memory access is FE or ST, is applied to the enable terminal e. The signals Ci+2, Ci+3, Ci+4, Ci+5 and Ci+6 are applied to the input terminals d0 ˜d4 of the data selecting circuit 69 and an output signal 603 of an OR gate 65, which is "1" when the type of the main memory access is PST, is applied to the enable terminal e. The output signals 606 and 607 of the data selecting circuits 68 and 69 are supplied to an OR gate 70, which produces the signal BSYR.

According to the present apparatus, the following advantages are attained:

(i) The main memory access time can be reduced because the processor controls the access to the main memory.

(ii) For a change of the main memory access time due to an increase of the main memory capacity or a reconfiguration of the main memory, the time system of the main memory interface can be flexibly changed by changing the content of the configuration register in the processor. Accordingly, a maximum main memory access performance can be maintained without redesigning the circuit.

(iii) When one main memory is connected to various processors, the performance of the processor and the performance of the main memory can be optimally matched by providing the present memory controlling apparatus in the processors so that the respective processors can attain the maximum main memory access performance.

(iv) When the present invention is applied to a variable machine cycle processor, a maximum main memory access performance is attained in each machine cycle.

In the illustrated embodiments, the configuration registers 20 and 21 each indicates the send timings of the signals shown in FIG. 3 when one of the flags is set to "1". The send timing may be indicated in different ways. For example, the configuration register may directly retain the counts Ci ˜Ci+6 of the number of cycles after the signal EX has been produced. In a system which uses the processor and the main memory corresponding to the combination of m2 and ta3, for example, the counts Ci+3 ; Ci+4 ; and Ci+3 and Ci+5 corresponding to the signals GFDR, ADV and BSYR, respectively, are stored in the configuration register. Each of those counts is compared with the count of the counter 25, and when they are equal the corresponding signal is produced.

While the signals GFDR, ADV and BSYR are used in the illustrated embodiments as signals having send timing which are controlled by the contents of the configuration registers 20 and 21, other signals may be controlled.

While te occurrence of the signal EX is used as the reference to the send timings of the signals in the illustrated embodiments, other signals may be used as the reference.

Citations de brevets
Brevet cité Date de dépôt Date de publication Déposant Titre
US3753232 *6 avr. 197214 août 1973Honeywell Inf SystemsMemory control system adaptive to different access and cycle times
US3931613 *25 sept. 19746 janv. 1976Data General CorporationData processing system
US3967249 *30 déc. 197429 juin 1976Fujitsu Ltd.Priority selection system in access control
US4044333 *18 févr. 197523 août 1977Siemens AktiengesellschaftData processing switching system
US4075692 *1 nov. 197621 févr. 1978Data General CorporationData path configuration for a data processing system
US4090239 *30 déc. 197616 mai 1978Honeywell Information Systems Inc.Interval timer for use in an input/output system
US4191998 *29 mars 19784 mars 1980Honeywell Inc.Variable symmetry multiphase clock generator
Référencé par
Brevet citant Date de dépôt Date de publication Déposant Titre
US4683551 *28 mars 198428 juil. 1987Minnesota Mining And Manufacturing CompanyRam clock switching circuitry for a laser beam printer
US4829421 *5 nov. 19849 mai 1989S. C. Yuter, J.S.D.Data transfer regulating system for recording data at a varying recording
US4958309 *30 janv. 198918 sept. 1990Nrc CorporationApparatus and method for changing frequencies
US4970418 *26 sept. 198913 nov. 1990Apple Computer, Inc.Programmable memory state machine for providing variable clocking to a multimode memory
US5121492 *2 mars 19879 juin 1992Meridian Data, Inc.System for simulating access times of a CD ROM on a hard disk by slowing the operation of the hard disk
US5151986 *27 août 198729 sept. 1992Motorola, Inc.Microcomputer with on-board chip selects and programmable bus stretching
US5193174 *23 juil. 19909 mars 1993International Business Machines CorporationSystem for automatically redirecting information to alternate system console in response to the comparison of present and default system configuration in personal computer system
US5220659 *18 sept. 198915 juin 1993Micral, Inc.System for matching data recovery time between different devices by extending a cycle upon detecting end of cycle
US5237674 *10 juin 199117 août 1993Apple Computer, Inc.Self identifying scheme for memory module including circuitry for identfying accessing speed
US5278974 *4 déc. 198911 janv. 1994Digital Equipment CorporationMethod and apparatus for the dynamic adjustment of data transfer timing to equalize the bandwidths of two buses in a computer system having different bandwidths
US5325513 *20 avr. 199228 juin 1994Kabushiki Kaisha ToshibaApparatus for selectively accessing different memory types by storing memory correlation information in preprocessing mode and using the information in processing mode
US5412795 *25 févr. 19922 mai 1995Micral, Inc.State machine having a variable timing mechanism for varying the duration of logical output states of the state machine based on variation in the clock frequency
US5522064 *1 oct. 199028 mai 1996International Business Machines CorporationData processing apparatus for dynamically setting timings in a dynamic memory system
US5530887 *28 févr. 199425 juin 1996International Business Machines CorporationMethods and apparatus for providing automatic hardware device identification in computer systems that include multi-card adapters and/or multi-card planar complexes
US5566351 *20 juin 199415 oct. 1996International Business Machines CorporationAdaptive polling system by generating sequence of polling signals whose magnitudes are functionally related to the occurrence of the busy signal
US5572706 *1 juil. 19945 nov. 1996Canon Kabushiki KaishaElectronic equipment having controllable access times for detachable cartridges
US5761533 *19 août 19942 juin 1998International Business Machines CorporationComputer system with varied data transfer speeds between system components and memory
US5802548 *8 juil. 19941 sept. 1998Chips And Technologies, Inc.Software programmable edge delay for SRAM write enable signals on dual purpose cache controllers
US62662858 mai 200024 juil. 2001Rambus Inc.Method of operating a memory device having write latency
US631405131 juil. 20006 nov. 2001Rambus Inc.Memory device having write latency
US641533928 déc. 19982 juil. 2002Rambus Inc.Memory device having a plurality of programmable internal registers and a delay time register
US642691627 févr. 200130 juil. 2002Rambus Inc.Memory device having a variable data output length and a programmable register
US647040529 mai 200122 oct. 2002Rambus Inc.Protocol for communication with dynamic memory
US657081428 juin 200127 mai 2003Rambus Inc.Integrated circuit device which outputs data after a latency period transpires
US65840374 févr. 200224 juin 2003Rambus IncMemory device which samples data after an amount of time transpires
US65913531 mai 20008 juil. 2003Rambus Inc.Protocol for communication with dynamic memory
US668428525 juil. 200227 janv. 2004Rambus Inc.Synchronous integrated circuit device
US66972957 mars 200124 févr. 2004Rambus Inc.Memory device having a programmable register
US671502021 déc. 200130 mars 2004Rambus Inc.Synchronous integrated circuit device
US672881914 mars 200227 avr. 2004Rambus Inc.Synchronous memory device
US675169613 avr. 200115 juin 2004Rambus Inc.Memory device having a programmable register
US680759822 janv. 200219 oct. 2004Rambus Inc.Integrated circuit device having double data rate capability
US681044910 janv. 200026 oct. 2004Rambus, Inc.Protocol for communication with dynamic memory
US69314678 mars 200216 août 2005Rambus Inc.Memory integrated circuit device which samples data upon detection of a strobe signal
US697555814 sept. 200413 déc. 2005Rambus Inc.Integrated circuit device
US711032214 sept. 200419 sept. 2006Rambus Inc.Memory module including an integrated circuit device
US717799818 janv. 200613 févr. 2007Rambus Inc.Method, system and memory controller utilizing adjustable read data delay settings
US719761115 févr. 200527 mars 2007Rambus Inc.Integrated circuit memory device having write latency function
US72000551 sept. 20053 avr. 2007Rambus Inc.Memory module with termination component
US720939731 mars 200524 avr. 2007Rambus Inc.Memory device with clock multiplier circuit
US720999720 nov. 200324 avr. 2007Rambus Inc.Controller device and method for operating same
US721001615 nov. 200524 avr. 2007Rambus Inc.Method, system and memory controller utilizing adjustable write data delay settings
US72252921 sept. 200529 mai 2007Rambus Inc.Memory module with termination component
US722531111 déc. 200329 mai 2007Rambus Inc.Method and apparatus for coordinating memory operations among diversely-located memory components
US72871192 mars 200723 oct. 2007Rambus Inc.Integrated circuit memory device with delayed write command processing
US730183115 sept. 200427 nov. 2007Rambus Inc.Memory systems with variable delays for write data signals
US733095227 mars 200712 févr. 2008Rambus Inc.Integrated circuit memory device having delayed write timing based on read response time
US733095327 mars 200712 févr. 2008Rambus Inc.Memory system having delayed write timing
US73600502 mars 200715 avr. 2008Rambus Inc.Integrated circuit memory device having delayed write capability
US74375279 avr. 200714 oct. 2008Rambus Inc.Memory device with delayed issuance of internal write command
US74801938 mai 200720 janv. 2009Rambus Inc.Memory component with multiple delayed timing signals
US748406422 oct. 200127 janv. 2009Rambus Inc.Method and apparatus for signaling between devices of a memory system
US749670910 déc. 200724 févr. 2009Rambus Inc.Integrated circuit memory device having delayed write timing based on read response time
US77245906 oct. 200825 mai 2010Rambus Inc.Memory controller with multiple delayed timing signals
US77930396 janv. 20097 sept. 2010Rambus Inc.Interface for a semiconductor memory device and method for controlling the interface
US787035730 sept. 200811 janv. 2011Rambus Inc.Memory system and method for two step memory write operations
US80199583 sept. 201013 sept. 2011Rambus Inc.Memory write signaling and methods thereof
US80454078 avr. 201025 oct. 2011Rambus Inc.Memory-write timing calibration including generation of multiple delayed timing signals
US814080521 déc. 201020 mars 2012Rambus Inc.Memory component having write operation with multiple time periods
US820505612 sept. 201119 juin 2012Rambus Inc.Memory controller for controlling write signaling
US821461629 mai 20073 juil. 2012Rambus Inc.Memory controller device having timing offset capability
US82183828 sept. 201110 juil. 2012Rambus Inc.Memory component having a write-timing calibration mode
US823846724 juin 20097 août 2012Massachusetts Institute Of TechnologyDigital transmitter
US823847020 avr. 20117 août 2012Massachusetts Institute Of TechnologyDigital transmitter
US82438471 oct. 200914 août 2012Massachusetts Institute Of TechnologyDigital transmitter
US825449131 août 200628 août 2012Massachusetts Institute Of TechnologyDigital transmitter
US825984115 févr. 20114 sept. 2012Massachusetts Institute Of TechnologyDigital transmitter
US831114721 avr. 201113 nov. 2012Massachusetts Institute Of TechnologyDigital transmitter
US832020225 juin 200727 nov. 2012Rambus Inc.Clocked memory system with termination component
US835944527 janv. 200922 janv. 2013Rambus Inc.Method and apparatus for signaling between devices of a memory system
US83634939 juil. 201229 janv. 2013Rambus Inc.Memory controller having a write-timing calibration mode
US839103915 nov. 20055 mars 2013Rambus Inc.Memory module with termination component
US83959512 mai 201212 mars 2013Rambus Inc.Memory controller
US846256629 avr. 200811 juin 2013Rambus Inc.Memory module with termination component
US849380214 janv. 201323 juil. 2013Rambus Inc.Memory controller having a write-timing calibration mode
US850479019 mars 20126 août 2013Rambus Inc.Memory component having write operation with multiple time periods
US85376016 juil. 201217 sept. 2013Rambus Inc.Memory controller with selective data transmission delay
US856079715 mars 201215 oct. 2013Rambus Inc.Method and apparatus for indicating mask information
US862537121 juin 20137 janv. 2014Rambus Inc.Memory component with terminated and unterminated signaling inputs
US86818379 nov. 201025 mars 2014Massachusetts Institute Of TechnologyDigital Transmitter
US871783722 mai 20136 mai 2014Rambus Inc.Memory module
US874361310 sept. 20123 juin 2014Freescale Semiconductor, Inc.Timing control in synchronous memory data transfer
US87436369 mai 20133 juin 2014Rambus Inc.Memory module having a write-timing calibration mode
US876094421 juin 201324 juin 2014Rambus Inc.Memory component that samples command/address signals in response to both edges of a clock signal
US876123510 juin 201324 juin 2014Massachusetts Institute Of TechnologyDigital transmitter
US89234333 févr. 201430 déc. 2014Massachusetts Institute Of TechnologyDigital transmitter
US898930331 janv. 201424 mars 2015Massachusetts Institute Of TechnologyDigital transmitter
US905377812 déc. 20139 juin 2015Rambus Inc.Memory controller that enforces strobe-to-strobe timing offset
US92294701 mai 20145 janv. 2016Rambus Inc.Memory controller with clock-to-strobe skew compensation
US931197626 oct. 201412 avr. 2016Rambus Inc.Memory module
US941982425 févr. 201516 août 2016Massachusetts Institute Of TechnologyDigital transmitter
US943727924 nov. 20156 sept. 2016Rambus Inc.Memory controller with clock-to-strobe skew compensation
US947226215 mars 201618 oct. 2016Rambus Inc.Memory controller
US964785714 juil. 20169 mai 2017Massachusetts Institute Of TechnologyDigital transmitter
US974142420 sept. 201622 août 2017Rambus Inc.Memory controller
US20020087790 *8 mars 20024 juil. 2002Barth Richard MauriceMemory integrated circuit device which samples data upon detection of a strobe signal
US20040054845 *22 oct. 200118 mars 2004Rambus, Inc.Method and apparatus for signaling between devices of a memory system
US20040114454 *20 nov. 200317 juin 2004Rambus Inc.Memory device and method for operating same
US20040170072 *11 déc. 20032 sept. 2004Rambus Inc.Method and apparatus for coordinating memory operations among diversely-located memory components
US20050030802 *14 sept. 200410 févr. 2005Rambus Inc.Memory module including an integrated circuit device
US20050033903 *14 sept. 200410 févr. 2005Rambus Inc.Integrated circuit device
US20050141332 *27 oct. 200430 juin 2005Rambus Inc.Semiconductor device including a register to store a value that is representative of device type information
US20050160241 *15 févr. 200521 juil. 2005Rambus Inc.High performance cost optimized memory
US20050169097 *31 mars 20054 août 2005Rambus Inc.Method and apparatus for coordinating memory operations among diversely-located memory components
US20060007761 *1 sept. 200512 janv. 2006Ware Frederick AMemory module with termination component
US20060039213 *20 nov. 200323 févr. 2006Rambus Inc.Integrated circuit I/O using a high performance bus interface
US20060056244 *15 sept. 200416 mars 2006Ware Frederick AMemory systems with variable delays for write data signals
US20060069895 *15 nov. 200530 mars 2006Ware Frederick AMethod, system and memory controller utilizing adjustable write data delay settings
US20060077731 *15 nov. 200513 avr. 2006Ware Frederick AMemory module with termination component
US20060129776 *18 janv. 200615 juin 2006Ware Frederick AMethod, system and memory controller utilizing adjustable read data delay settings
US20060291587 *31 août 200628 déc. 2006Massachusetts Institute Of TechnologyDigital transmitter
US20070147143 *2 mars 200728 juin 2007Barth Richard MIntegrated Circuit Memory Device Having Delayed Write Capability
US20070159912 *2 mars 200712 juil. 2007Barth Richard MIntegrated Circuit Memory Device with Delayed Write Command Processing
US20070177436 *9 avr. 20072 août 2007Davis Paul GMemory System and Method for Two Step Memory Write Operations
US20070198868 *27 mars 200723 août 2007Barth Richard MMemory System Having Delayed Write Timing
US20070206429 *8 mai 20076 sept. 2007Ware Frederick AMemory component with multiple delayed timing signals
US20070242532 *27 mars 200718 oct. 2007Barth Richard MIntegrated Circuit Memory Device Having Delayed Write Timing Based on Read Response Time
US20070247935 *25 juin 200725 oct. 2007Ware Frederick AClocked Memory System with Termination Component
US20070255919 *29 mai 20071 nov. 2007Ware Frederick AMemory controller device having timing offset capability
US20080043546 *22 oct. 200721 févr. 2008Rambus Inc.Method of Controlling A Memory Device Having a Memory Core
US20080091907 *10 déc. 200717 avr. 2008Barth Richard MIntegrated circuit memory device having delayed write timing based on read response time
US20090031093 *30 sept. 200829 janv. 2009Davis Paul GMemory System and Method for Two Step Memory Write Operations
US20090063887 *29 avr. 20085 mars 2009Ware Frederick AMemory module with termination component
US20090063890 *6 oct. 20085 mars 2009Ware Frederick AMemory controller with multiple delayed timing signals
US20090262794 *24 juin 200922 oct. 2009Massachusetts Institute Of TechnologyDigital transmitter
US20100034252 *1 oct. 200911 févr. 2010Dally William JDigital Transmitter
US20100188911 *8 avr. 201029 juil. 2010Ware Frederick AMemory-write timing calibration including generation of multiple delayed timing signals
US20100332719 *3 sept. 201030 déc. 2010Barth Richard MMemory Write Signaling and Methods Thereof
US20110051794 *9 nov. 20103 mars 2011Massachusetts Institute Of TechnologyDigital Transmitter
Classifications
Classification aux États-Unis711/167, 713/502, 703/27
Classification internationaleG06F12/06, G06F13/38, G06F13/42, G06F13/10
Classification coopérativeG06F13/4243, G06F13/38
Classification européenneG06F13/38, G06F13/42C3S
Événements juridiques
DateCodeÉvénementDescription
9 déc. 1981ASAssignment
Owner name: HITACHI, LTD., 5-1, MARUNOUCHI 1-CHOME, CHIYODA-KU
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNORS:GEMMA, KAZUTOSHI;ISHIBASHI, MICHIYASU;REEL/FRAME:003967/0966
Effective date: 19811116
24 juin 1988FPAYFee payment
Year of fee payment: 4
29 juin 1992FPAYFee payment
Year of fee payment: 8
3 juin 1996FPAYFee payment
Year of fee payment: 12