US5065343A - Graphic display system for process control using a plurality of displays connected to a common processor and using an fifo buffer - Google Patents

Graphic display system for process control using a plurality of displays connected to a common processor and using an fifo buffer Download PDF

Info

Publication number
US5065343A
US5065343A US07/311,007 US31100789A US5065343A US 5065343 A US5065343 A US 5065343A US 31100789 A US31100789 A US 31100789A US 5065343 A US5065343 A US 5065343A
Authority
US
United States
Prior art keywords
host processor
graphic display
common
processor
bus
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US07/311,007
Inventor
Kenichi Inoue
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Yokogawa Electric Corp
Original Assignee
Yokogawa Electric Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP63079539A external-priority patent/JP2530880B2/en
Priority claimed from JP63267940A external-priority patent/JPH02114293A/en
Priority claimed from JP63267941A external-priority patent/JP2663566B2/en
Priority claimed from JP63267942A external-priority patent/JP2508544B2/en
Application filed by Yokogawa Electric Corp filed Critical Yokogawa Electric Corp
Assigned to YOKOGAWA ELECTRIC CORPORATION reassignment YOKOGAWA ELECTRIC CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST. Assignors: INOUE, KENICHI
Application granted granted Critical
Publication of US5065343A publication Critical patent/US5065343A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/36Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of a graphic pattern, e.g. using an all-points-addressable [APA] memory
    • G09G5/39Control of the bit-mapped memory
    • G09G5/395Arrangements specially adapted for transferring the contents of the bit-mapped memory to the screen
    • G09G5/397Arrangements specially adapted for transferring the contents of two or more bit-mapped memories to the screen simultaneously, e.g. for mixing or overlay
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/14Digital output to display device ; Cooperation and interconnection of the display device with other functional units
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/14Digital output to display device ; Cooperation and interconnection of the display device with other functional units
    • G06F3/1423Digital output to display device ; Cooperation and interconnection of the display device with other functional units controlling a plurality of local displays, e.g. CRT and flat panel display
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/14Digital output to display device ; Cooperation and interconnection of the display device with other functional units
    • G06F3/153Digital output to display device ; Cooperation and interconnection of the display device with other functional units using cathode-ray tubes
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/44Arrangements for executing specific programs
    • G06F9/4401Bootstrapping
    • G06F9/4403Processor initialisation
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/02Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the way in which colour is displayed
    • G09G5/06Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the way in which colour is displayed using colour palettes, e.g. look-up tables
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/14Display of multiple viewports
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/36Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of a graphic pattern, e.g. using an all-points-addressable [APA] memory
    • G09G5/363Graphics controllers
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/40Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the way in which both a pattern determined by character code and another pattern are displayed simultaneously, or either pattern is displayed selectively, e.g. with character code memory and APA, i.e. all-points-addressable, memory
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F3/00Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
    • G06F3/14Digital output to display device ; Cooperation and interconnection of the display device with other functional units
    • G06F3/1423Digital output to display device ; Cooperation and interconnection of the display device with other functional units controlling a plurality of local displays, e.g. CRT and flat panel display
    • G06F3/1438Digital output to display device ; Cooperation and interconnection of the display device with other functional units controlling a plurality of local displays, e.g. CRT and flat panel display using more than one graphics controller
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2340/00Aspects of display data processing
    • G09G2340/12Overlay of images, i.e. displayed pixel being the result of switching between the corresponding input pixels
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2352/00Parallel handling of streams of display data
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/34Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators for rolling or scrolling

Definitions

  • This invention relates to a graphic display system which can be effectively used to provide a man-machine interface for process control; and more particularly, to such a system comprising a plurality of graphic display units which are connected to a host processor through a common bus, wherein each graphic display unit receives drawing commands and display commands sent from the host processor and displays in parallel graphics and patterns in compliance with the characteristics of information on a display unit, such as a CRT.
  • a graphic display unit which is used to provide a man-machine interface for process control, is required to effectively display a variety of information at high speed on a display means for managing and controlling the plant as a whole.
  • FIG. 1 depicts a prior art graphic display unit wherein a host processor 1 is connected to a common bus BS; graphic display/keyboard controller 2 l . . . 2 n , enables the function of a man-machine interface to be connected to common bus BS and includes therein an extensive subprocessor 3.
  • Common bus BS is also connected to an interface of a disk unit and a communication interface 6.
  • controllers 2 l . . . 2 n (1) the controller reads, as the bus master, commands written in the command block of main memory 11 of host processor 1, in accordance with instructions from host processor 1, or (2) host processor 1 tries to obtain a bus right within the controller and transfers a command train by directly writing the commands in internal memory 20.
  • the controller has to become a bus master.
  • the required configuration is complicated and overhead by transfer of bus right increases. This results in decreased performance drop which is no longer negligible.
  • the second (2) case lowers remarkably the processing speed of the subprocessor located within the controller because the bus right is lost.
  • the invention aims to overcome the aforementioned and other problems and deficiencies of the prior art.
  • FIG. 1 is a conceptional view depicting an example of a prior art graphic display system.
  • FIG. 2 is a block diagram depicting an illustrative embodiment of the invention.
  • FIG. 3 is a block diagram depicting details of an embodiment of the invention.
  • FIG. 4 comprising lines (a)-(f), is a time chart depicting the processings shared by respective devices.
  • FIG. 5 is a flow chart depicting the outlines of operations conducted by a driver of the host processor through the common memory and the drawing task conducted by the graphic display unit.
  • FIG. 6 is a conceptual view depicting the principal portions of another illustrative embodiment of the invention.
  • FIG. 7 is a flow chart depicting another example of the operations conducted by a graphic display unit in the embodiment of FIG. 6.
  • FIG. 8 is a block diagram depicting another graphic display unit of the invention.
  • FIG. 9 is a block diagram depicting details of the embodiment of FIG. 8.
  • FIG. 10 is a conceptual view depicting the address space of the memory in the side of the graphic display unit as observed from the host processor.
  • FIGS. 11(a) and 11(b) are conceptual views depicting the address space of the memory as observed from an internal processor of the graphic display unit.
  • FIG. 12 is a flow chart depicting an example of the operations of the FIG. 8 embodiment.
  • FIG. 13 is a block diagram depicting the principal portions of another graphic display unit.
  • FIG. 14 is a block diagram depicting still another graphic display unit of the invention.
  • FIG. 15 is a conceptual view depicting the internal configuration of the color look-up table of FIG. 14.
  • FIG. 16 is a conceptual view depicting video data as applied to the color look-up table of FIG. 14.
  • FIGS. 17(a)-17(c) are conceptual views depicting superimposed displays of the character plane and the graphic plane.
  • FIG. 18 depicts a table of definitions written in the terminal emulation region of the color look-up table.
  • FIG. 2 depicts a basic configuration of the invention comprising a host processor 1; a plurality of graphic display units 2 1 . . . 2 n connected to host processor 1 through common bus BS; a display means 3; a keyboard 4; interface disk unit 5; and interface communication unit 6.
  • Local area network LAN is also connected to common bus BS.
  • Each of graphic display units 2 l . . . 2 n comprises a common memory 2a of a two port type, one port being connected to common bus BS and the other port being connected to an internal bus (not numbered), which is used in common by host processor 1 and internal processor 2c, and FIFO (first in, first out) buffer 2b provided as a part of common memory 2a.
  • Internal processor 2c is provided for sharing a part of the processings carried out by host processor 1 and is connected to common memory 2a through the internal bus.
  • FIG. 3 depicts the internal configuration of only one graphic display unit of the invention which is similar to that of the other graphic display unit.
  • FIFO buffer 2b is formed by software and the write and read operations of the commands and data are controlled by PUSH pointer Pl, which instructs the write area of data from host processor 1, and the POP pointer P2, which indicates the data read end area of processor 2c.
  • the other area of common memory 2a is an ordinary common area which allows entry of program code or is used for transmission of other information.
  • the graphic display unit 2i further comprises frame buffer 2d; drawing controller 2e; keyboard interface 2f; and color look-up table 2g.
  • Drawing controller 2e decodes commands and data read from FIFO buffer 2b, draws necessary pattern or characters on frame buffer 2d or reads them in accordance with the decoded commands and data, and executes graphic display on display means 3 via the color look-up table 2g.
  • FIG. 4 depicts the sharing of processing by the respective devices.
  • host processor 1 For a plurality of graphic display units 2 l . . . 2 n , host processor 1 sequentially writes, as shown in line (a), high level commands, for example CGI(Computer Graphic Interface) commands which may be executed by drawing controller 2e in the graphic display units to the FIFO buffer 2b of common memory 2a asynchronously with processor 2c and drawing controller 2e. This also causes PUSH pointer Pl of FIFO buffer to go up.
  • CGI Computer Graphic Interface
  • FIFO buffer 2b has sufficient capacity to write command or data group required for displaying a sheet of average graphic panel.
  • Host processor 1 terminates the drawing process without waiting for the end of drawing by the relevant graphic display unit and shifts sequentially to the processing of the next graphic display unit.
  • internal processor 2c compares PUSH pointer Pl and POP pointer P2 locations of FIFO buffer 2b within the common memory 2a and determines the arrival of commands from the host processor 1.
  • Processor 2c reads high level commands written in FIFO buffer 2b and executes processings such as keyboard communication. Moreover processor 2c also shares a part of the processings, such as interpretation of high level commands, processing to the commands which may be executed by the drawing controller 2e and control of drawing controller 2e, which should intrinsically be done by host processor 1, in order to alleviate burdening of host processor 1.
  • Drawing controller 2e draws command train on frame buffer 2d in accordance with the commands given from internal processor 2c and also reads such command train.
  • Lines (b)-(e) show the timing for internal processor 2c to receive command processing and to execute the drawing in each graphic display unit 2 l . . . 2 n .
  • the respective graphic display units execute, in parallel, command processings and drawing tasks, although the overhead for dealing with commands, interpretation of commands and execution control is added.
  • Line (f) indicates, as a reference, the time chart of the prior art, wherein host processor 1 executes command processing and drawing of the graphic display units.
  • reduction of the time chart means alleviation of load shared by the host processor 1, resulting in increase of surplus thereof.
  • FIG. 5 is a flow chart depicting operations conducted by the driver of the host processor 1 through common memory 2a, described above, and outline of drawing task executed by graphic display unit 2.
  • the driver of host processor 1 first outputs command train to FIFO buffer 2b of common memory 2a for executing the write operation while renewing PUSH pointer Pl command by command from the area indicated by PUSH pointer P1, until the end of write operation thereto (see Steps 1 and 2).
  • the notified interruption is issued to drawing controller 2e (see Step 3).
  • Step 1 when the address reaches the end address during the write operation of one command, the write operation returns to the start and is continued.
  • Such write operation in Step 1 is carried out so that PUSH pointer P1 does not follow up POP pointer P2.
  • renewal of PUSH pointer P1 is carried out in such a manner that pointer P1 indicates the location next to the one command written in FIFO buffer 2b.
  • Internal processor 2c and drawing controller 2e of graphic display unit 2 decides whether the locations indicated by PUSH/POP pointers P1, P2 are the same or not. When these locations are different, processor 2c and controller 2e read one command from the location of FIFO buffer indicated by the POP pointer P2 and interpret such command and then execute the drawing process.
  • write operation to FIFO buffer 2b and read operation therefrom are carried out asynchronously and commands are stored until FIFO buffer 2b becomes full.
  • FIFO buffer 2b previously has space area for one command and when FIFO buffer 2b becomes full, the driver stores therein the command to "notify the interruption of host processor" and once terminates output of command train.
  • the graphic display unit 2i sequentially reads the contents of FIFO buffer 2b, carries out the drawing control, and finally issues an interruption to the host processor 1, in order to inform the driver of existence of space in FIFO buffer 2b. Upon reception of this information, the driver starts again the write operation of the command train which has been once suspended.
  • FIG. 6 depicts a plurality (two in this embodiment) of FIFO buffers 2b1, 2b2, respectively, for storing command trains in accordance with the processing priority levels with the buffers 2b1 and 2b2 being provided within common memory 2a.
  • the driver in host processor 1 writes, for example, command train CA having a high priority level, such as display of alarm information, to preference FIFO buffer 2b1, while the command train CB for ordinary graphic display is written usually to the FIFO buffer 2b2.
  • Graphic display unit 2 decides first whether the command train is stored in preference FIFO buffer 2b1 or not. In case it is stored therein, unit 2 reads first the command train, and executes the drawing process. On the other hand, when space is generated in preference FIFO buffer 2b1, graphic display unit 2 usually reads the command train stored in FIFO buffer 2b2 and then executes the drawing process.
  • FIG. 7 is a flow chart indicating an example of the operations to be carried out by the graphic display unit in the embodiment of FIG. 6. A decision whether the command train is written in the preference FIFO buffer 2b1 or not is usually carried for each execution of one command during the processing of FIFO buffer 2b2.
  • the display having a higher priority level realizes the drawing process in preference to the other graphic display.
  • the respective graphic display units share in parallel, in the form of distributed processing, a part of the processings to be intrinsically done by the host processor.
  • burdening of the host processor is alleviated and the processing capability of the host processor is improved as a whole.
  • the configuration linking the host processor and graphic display units through the FIFO buffer which is provided within the common memory, eliminates the necessity for the graphic display unit to become the bus master. This enables simplification of the configuration and inhibits the host processor from taking the bus right. Thus, discrepancy in processing speed of the graphic display unit is lowered.
  • the FIFO buffer is formed in the common memory in the form of software, this common memory can be used freely as a memory and a plurality of FIFO buffers may also be formed as required, and the command train having the higher priority level may be processed in preference to the other command train.
  • FIG. 8 depicts another graphic display unit of the invention, which unit is connected to host processor 1 through common bus BS. This embodiment overcomes the following and other problems presented by the prior art.
  • the graphic display unit of the prior art usually provides a ROM therein to store operation programs of a microprocessor.
  • the programs stored in the ROM include bugs, it is essential to replace the ROM, which is loaded inside .
  • indirect bug elusion by the programs from the host processor may present a problem.
  • replacement of operational programs, including the loading of corrected programs, from the host processor causes maintenance problems.
  • FIG. 8 depicts an embodiment of the invention which overcomes such problems. Namely, the ROM for storing operational programs to be executed by the internal processor is omitted to thereby save space and improve maintenance.
  • graphic display unit 2i has a common memory 2a, which is also used in common with host processor 1, allowing the one to be connected with the common bus BS and the other to be connected with the internal bus NBS.
  • Common memory 2a is configured to change assignment of address space observed from the internal processor 2c to be two kinds of spaces.
  • the display 2i comprises an external reset means 2j which sets or cancels the reset mode of the apparatus with a command from host processor 1; area select means 2k for switching assignment of the two kinds of spaces in common memory 2a in accordance with instructions from host processor 1 and internal processor 2c; and local memory 2h connected to internal bus NBS.
  • Common memory 2a is capable of dynamically changing the assignment to two kinds of spaces of the reset vector area and the ordinary memory area depending on the instructions from host processor 1 or from internal processor 2c.
  • host processor 1 assigns common memory 2a to the rest vector area, and loads thereto the operational programs.
  • internal processor 2c transfers the operation program loaded to the vector area to local memory 2h and assigns common memory 2a to the ordinary memory area for transfer of high level command/data sent from host processor 1.
  • FIG. 9 shows further details of the invention graphic display unit of FIG. 8, wherein internal bus NBS is connected, in addition to common memory 2a, internal processor 2c, and local memory 2h, to drawing controller 2e and frame buffer 2d, and color look-up table 2g through drawing controller 2e.
  • CRT 3 is used as a display means.
  • Common memory 2a is so configured that the address space thereof is dynamically assigned to two kinds of spaces of the reset vector area and the ordinary memory area, depending on the switching by a switch SW. Namely, switch SW is enabled to any portion of positions a, b with an output from area select means 2k. Common memory 2a is informed through switch SW whether (a) the address corresponds to that decoded by the address decoding means 2m and designates the reset vector area sent from internal processor 2c; or (b) designates the ordinary memory area so that the address space can be dynamically assigned to either space of the reset vector and the ordinary memory areas.
  • common memory 2a is placed at a certain fixed address in the address space in the graphic display unit side as observed from the host processor.
  • the common memory is assigned to the reset vector area ( ⁇ 0), when switch SW is set to the position a by area select means 2k.
  • the address space of the memory is assigned to the ordinary memory area when switch SW is set to position b.
  • the local memory is also assigned to include the reset vector area. If switch SW is set to position a, the overlap area is masked.
  • host processor 1 sends a command to external reset means 2j to reset internal processor 2c in graphic display unit 2i.
  • host processor 1 sends a command to area select means 2k, sets switch SW to position a and maps common memory 2a to the reset vector area (Step 1).
  • host processor 1 loads a load program for the program itself to common memory 2a (Step 2).
  • Host processor 1 sends a command to external reset means 2j to start resetting of internal processor 2c (Step 3).
  • the program which is loaded on common memory 2a is caused to run.
  • internal processor 2c copies the program itself to local memory 2h by the program and causes the program for loading the program itself to run after jumping to the copied program (Step 4).
  • Internal processor 2c first sends a command to area select means 2k in accordance with the loading program of the program itself, sets switch SW to position b, remaps common memory 2a to the ordinary memory area, uses this memory area as the buffer and loads the program itself to local memory 2h from host processor 1 (Step 5).
  • host processor 1 loads the program itself to local memory 2h, in cooperation with the program loaded in Step 5, using common memory 2a.
  • This operation may be started by jumping from the program loaded in Step 5, but, in general, the operation is started by the reset signal from external reset means 2j with instructions from host processor 1. Also, initialization of the hardware may be provided.
  • internal processor 2c uses common memory 2a for receiving and sending the high level command/data from/to host processor 1 and shares a part of the operations of host processor 1 by the high level command interface (for example, CGI) for graphic use.
  • CGI high level command interface
  • common memory 2a is connected at one end directly to the system bus BS.
  • direct connection to the system bus is not necessary if a designated address and data can be written through communication from host processor. 1.
  • the ROM for storing operation program to be executed by internal processor 2c and data is eliminated from graphic display unit 2i.
  • savings of space results and later replacement of the ROM is not necessary so that maintenance is improved.
  • it may be booted up by preparing sufficient capacity for loading a minimum boot program.
  • FIG. 13 depicts still another invention graphic display unit 2i wherein a plurality of drawing controllers 2e l . . . 2e n are used.
  • the graphic display unit of FIG. 13 processes in parallel shared drawing commands to be processed by such drawing controllers, or processes in the shared memory bits forming a pixel (for example, 8 bits/pixel).
  • the end of the command train is detected by polling the status of the respective drawing controllers 2e l . . . 2e n or by receiving the drawing command end interrupt from the respective drawing controllers.
  • the parallel processing type graphic display unit generates the same image with a plurality of drawing controllers or displays superimposed images by generating different images with respective drawing controllers.
  • a plurality of drawing controllers generate the same image
  • the drawing command processings by a plurality of controllers must be synchronized in order to prevent disturbance of display.
  • respective drawing controllers generate respective images and superimpose them for display, such synchronization is not necessary.
  • the apparatus of the prior art has conducted such control only with the software processing, resulting in the problem of coexistence of acquisition of performance and synchronous drawing.
  • FIG. 13 resolves such problem of the prior art by attaining (1) synchronous drawing by using a plurality of drawing controllers for creation of a drawing, and (2) improvement of drawing performance when independent images are drawn by a plurality of drawing controllers with these being displayed as a synthetic image.
  • drawing controller 2e1, 2e2 function to interpret and execute the drawing command train given through common bus BS from higher host processor 1 and also execute drawing on frame buffers 2d1, 2d2.
  • two drawing controllers are used, but more may be used.
  • the embodiment comprises a color look-up table 2g which is responsive to the input from frame buffers 2d1, 2d2; and an internal processor 2c as a display engine which functions to read image data stored in frame buffers 2d1, 2d2 and guides such data to color look-up table 2g.
  • Internal processor 2c is so structured that two kinds of window type display, for example, the synthetic display of two images of 8 bits/pixel and 4 bits/pixel is realized by changing, on a real time basis, the mapping of color look-up table 2g.
  • a display means 3 such as a CRT, displays the display data from color look-up table 2g.
  • An AND circuit 71 which is responsive to the inputs, notifies the end of the drawing from a plurality of drawing controllers 2e1, 2e2.
  • An OR circuit 72 which is responsive to the inputs, notifies the end of the drawing from a plurality of drawing controllers 2e1, 2e2.
  • An interrupt mode changeover switch 8 selects a signal from either AND circuit 71 or OR circuit 72, and gives the selected signal to a higher host processor 1 as an interrupt signal. Changeover switch 8 is formed by software.
  • changeover switch 8 is set to the side of contact a and the signal from AND circuit 71 is switched for the drawing on the window of two images of 4 bits/pixel(with the drawing controllers 2d1, 2d2).
  • changeover switch 8 is set to the side of contact b and the signal from the OR circuit 72 is selected for drawing on the window of 8 bits/pixel (with drawing controllers 2e1, 2e2 sharing 4 bits and drawing the same image simultaneously).
  • FIG. 13 embodiment The operation of the FIG. 13 embodiment is as follows.
  • the drawing of the 8 bits/pixel image will first be explained.
  • changeover switch 8 is set to contact b with a command from host processor 1.
  • drawing controller 2e1, 2e2 receive almost the same drawing command train, except for the color data, from host processor 1 and processes such command train. If the processing of the drawing command train is asynchronized and the processing of drawing controller 2e1, for example, is delayed, a code not defined appears in the synthetic image, flickering or disturbing the displayed image.
  • the end of the drawing message at drawing controllers 2e1, 2e2 is applied as interruption to host processor 1 through OR circuit 72 and changeover switch 8.
  • host processor 1 having received such interruption outputs a command for queuing of events, causing the two drawing controllers to operate synchronously.
  • changeover switch 8 is set to contact a with a command from host processor 1 for the drawing of an image on the window for synthetic two images of 4 bits/pixel.
  • drawing controllers 2e1, 2e2 may be operated independently and the end of the drawing message is also independently applied to host processor 1 through AND circuit 71 and changeover switch 8.
  • host processor 1 connects changeover switch 8 to contact b for the drawing of an image of 8 bits/pixel to give the signal from the OR circuit 72 by interruption, then applies the drawing command train to drawing controllers 2e1, 2e2 and then connects the changeover switch 8 to contact a upon reception of the drawing end interrupt signal.
  • changeover switch 8 to contact b for the drawing of an image of 8 bits/pixel to give the signal from the OR circuit 72 by interruption, then applies the drawing command train to drawing controllers 2e1, 2e2 and then connects the changeover switch 8 to contact a upon reception of the drawing end interrupt signal.
  • FIG. 14 depicts another illustrative embodiment which utilizes a synthetic display of the standard bit map window and a special window for emulating a screen comprising character display and graphic display. This embodiment overcomes the following and other problems presented by the prior art.
  • the conventional graphic display unit of a certain type is formed with the character plane and graphic plane, with capability of independently controlling the character plane and graphic plane. Therefore, such a conventional apparatus is characterized by reversible edition being done by scrolling only the character display with the graphic display being fixed. Since the character display generally allows rewriting at a high speed, when a table, which changes from time to time, is to be displayed, only the background is displayed with the graphic plane and character data to be altered is often displayed by the character plane.
  • FIG. 14 embodiment of the invention has solved such problems and enables graphic display and character display to be superposed on one window of a multi-window arrangement, whereby such displays can be controlled individually and this window and other standard window can be displayed simultaneously.
  • the number of bits of one pixel is selected to be 8 bits.
  • Two frame buffers 2d1, 2d2, respectively, employ four bits per pixel.
  • the DRAM of 2 MB is used.
  • a pair of drawing controllers 2e1, 2e2, for drawing/display control are coupled to frame buffers 2d1, 2d2. Included therein is a window attribute output means 20.
  • the drawing controller 2e1, 2d2 makes a drawing on the corresponding frame buffer 2d1, 2d2, during the drawing mode, depending on the command from internal processor 5 and functions as the command output means.
  • the drawing controller also forms the multi-window on the display screen, during the display mode, by programmable reading data from frame buffer 2d1, 2d2.
  • the drawing controller which performs such drawing/display coprocessor functions can be a CPU 82786 by Intel, for example. This outputs a window status signal of one bit indicating the window attribute from terminal W and also outputs video data of 4 bits/pixel from data output terminal DO.
  • a color look-up table 2g comprises entries 0 . . . 511. Of these entries, the half 0 . . . 255 is used for storing color data to display the ordinary window of 8 bits/pixel, and the remaining half 256 . . . 511 is used for superimposed display of two images of 4 bits/pixel.
  • the window status signal from drawing controller 2e1 for controlling drawing/display is assigned to the most significant bit (MSB) of the color look-up table 2g to change the map in accordance with the attribute information of the window.
  • MSB most significant bit
  • Color look-up table 2g prepares 8 bits for each color, of color red R, green G and blue B; and the color data read from each table is outputted to CRT 3, which is used as the display means, through D/A converters 31, 32, 33.
  • a common memory 2a used in common with host processor 1 and internal processor 2c, is loaded from host processor 1 with parameters for the drawing.
  • FIG. 14 embodiment Operation of the FIG. 14 embodiment will be discussed in connection with FIGS. 15, 16, and 17(a)-17(c). In the following description, it is assumed that the terminal emulation window of the character plane and graphic plane is operated.
  • color look-up table 2g becomes the area for storing color data for the standard window in the entries 0 to 255, or becomes the area for terminal emulation in the entries from 256 to 512.
  • the data of 8 bits/pixel refers to the table for the standard window formed int he area of entries 0 to 255, reads the signal intensity data of R, G, B written therein, and this data is D/A converted to form the color signals and then finally displayed on CRT 3.
  • the window for terminal emulation realizes the character plane with one drawing controller 2e1 of the two drawing controllers 2e1, 2e2 and the graphic plane is realized with the other drawing controller 2e2, respectively, on the basis of 4 bits/pixel.
  • the character display area is given priority to the graphic plane and character display is carried out on the graphic plane.
  • the color look-up table 2g is sufficient when the color code of the graphic plane is defined only in the area of "1,0,0,0,0, X,X,X,X" , wherein the header 1 represents the terminal emulation area and X represents 1 or 0.
  • FIG. 16 is an example of the video data given to color look-up table 2g, wherein "X,X,X,X" of the 0th-3rd bits represent video data with 4 bits/pixel, given from drawing controller 2e1 for the graphic plane, while "0,0,0,0" of the 4th-7th bits represent video data (in this case, the code indicates that the character is not displayed) given from the drawing controller 2e1 for the character plane.
  • the 8th bit which is the MSB, is given a signal representing the window attribute drawn on the frame buffer (in this case, "1" represents the terminal emulation window) from the window attribute output means 20, while the display scanning operation of the window is carried out.
  • FIGS. 17(a)-17(c) represent a conceptual view of the superimposed display of the character plane and the graphic plane.
  • FIG. 17(a) represents the character plane drawn on the frame buffer 2d1 by drawing controller 2e1, and the video data output, during display scanning, from drawing controller 2e1 is outputted in such a manner that the color code, other than "0,0,0,0", is outputted for the character part, while the color code "0,0,0,0" is outputted for the part other than the character part.
  • FIG. 17(b) is the graphic plane drawn on frame buffer 2d2 by drawing controller 2e2.
  • Drawing controllers 2e1, 2e2, respectively, receive commands from internal processor 2c and carry out the drawing on the character plane and the graphic plane and display scanning in accordance with such commands.
  • the character plane and the graphic plane are independently controlled by drawing controllers 2e1, 2e2, thereby allowing individual scrollings.
  • FIG. 18 is an example of a definition written in the terminal emulation area, e.g. entries 256 to 512, of color look-up table 2g.
  • the graphic plane display color is defined so that only the graphic displayed without character display.
  • the character plane color is defined in the area defined by $110 to $1FF.
  • black i.e. colorless
  • both the character plane and the graphic plane are colorless.
  • the display priority of divided pairs of n bits/pixel can be changed by updating the contents of the color look-up table 2g.
  • the terminal emulation window of the character plane and the graphic plane is operated, but in case all the bits of one pixel are drawn by drawing controller 2e1, 2e2, like ordinary bit map windows, the same command is given simultaneously to all drawing controllers from the internal processor to conduct parallel processing in order to realize high speed drawing/display.
  • the status signal of one bit is outputted from the window attribute output means as window attribute information, but each window may be given individual color maps by providing a variety of signals which can be recognized for each window as the window attribute information.
  • a pair of drawing controllers are used in the foregoing embodiment, but a greater number can also be used.
  • the windows superposing a plurality of planes such as bit map window and terminal emulation window, etc., may simultaneously be displayed.

Abstract

A graphic display system comprising a plurality of graphic display units which are connected to a host processor through a common bus and providing useful quick response characteristics as a man-machine interface for process control, wherein a common memory of two ports, one of which is connected to the common bus and the other is connected to an internal bus, is provided in each graphic display unit and a part of the common memory is used for transmission of high level command/data with the host processor and comprises a FIFO (i.e. first in first out) buffer.

Description

BACKGROUND OF THE INVENTION.
1. Field of Invention
This invention relates to a graphic display system which can be effectively used to provide a man-machine interface for process control; and more particularly, to such a system comprising a plurality of graphic display units which are connected to a host processor through a common bus, wherein each graphic display unit receives drawing commands and display commands sent from the host processor and displays in parallel graphics and patterns in compliance with the characteristics of information on a display unit, such as a CRT.
2. Description of the Prior Art
A graphic display unit , which is used to provide a man-machine interface for process control, is required to effectively display a variety of information at high speed on a display means for managing and controlling the plant as a whole.
FIG. 1 depicts a prior art graphic display unit wherein a host processor 1 is connected to a common bus BS; graphic display/keyboard controller 2l . . . 2n, enables the function of a man-machine interface to be connected to common bus BS and includes therein an extensive subprocessor 3. Common bus BS is also connected to an interface of a disk unit and a communication interface 6.
When host processor 1 controls controllers 2l . . . 2n, (1) the controller reads, as the bus master, commands written in the command block of main memory 11 of host processor 1, in accordance with instructions from host processor 1, or (2) host processor 1 tries to obtain a bus right within the controller and transfers a command train by directly writing the commands in internal memory 20.
However, in the first (1) case, the controller has to become a bus master. Thus, the required configuration is complicated and overhead by transfer of bus right increases. This results in decreased performance drop which is no longer negligible.
In addition, the second (2) case lowers remarkably the processing speed of the subprocessor located within the controller because the bus right is lost.
SUMMARY OF THE INVENTION.
The invention aims to overcome the aforementioned and other problems and deficiencies of the prior art.
Accordingly, it is an object of the invention to provide a graphic display system wherein the host processor effectively transmits commands to a plurality of display controllers to enhance the efficiency of parallel processing.
It is another object to simplify the configuration of the graphic display system and to improve maintenance thereof.
It is a further object to realize an apparatus wherein a graphic display and a character display can be superimposed onto each other in one window of a multi-window display, and wherein each display can be controlled individually, and wherein the one window and other standard windows may co-exist, for display in the same display screen.
BRIEF DESCRIPTION OF THE DRAWINGS.
FIG. 1 is a conceptional view depicting an example of a prior art graphic display system.
FIG. 2 is a block diagram depicting an illustrative embodiment of the invention.
FIG. 3 is a block diagram depicting details of an embodiment of the invention.
FIG. 4, comprising lines (a)-(f), is a time chart depicting the processings shared by respective devices.
FIG. 5 is a flow chart depicting the outlines of operations conducted by a driver of the host processor through the common memory and the drawing task conducted by the graphic display unit.
FIG. 6 is a conceptual view depicting the principal portions of another illustrative embodiment of the invention.
FIG. 7 is a flow chart depicting another example of the operations conducted by a graphic display unit in the embodiment of FIG. 6.
FIG. 8 is a block diagram depicting another graphic display unit of the invention.
FIG. 9 is a block diagram depicting details of the embodiment of FIG. 8.
FIG. 10 is a conceptual view depicting the address space of the memory in the side of the graphic display unit as observed from the host processor.
FIGS. 11(a) and 11(b) are conceptual views depicting the address space of the memory as observed from an internal processor of the graphic display unit.
FIG. 12 is a flow chart depicting an example of the operations of the FIG. 8 embodiment.
FIG. 13 is a block diagram depicting the principal portions of another graphic display unit.
FIG. 14 is a block diagram depicting still another graphic display unit of the invention.
FIG. 15 is a conceptual view depicting the internal configuration of the color look-up table of FIG. 14.
FIG. 16 is a conceptual view depicting video data as applied to the color look-up table of FIG. 14.
FIGS. 17(a)-17(c), are conceptual views depicting superimposed displays of the character plane and the graphic plane.
FIG. 18 depicts a table of definitions written in the terminal emulation region of the color look-up table.
DETAILED DISCUSSION OF THE PREFERRED EMBODIMENTS.
FIG. 2 depicts a basic configuration of the invention comprising a host processor 1; a plurality of graphic display units 21 . . . 2n connected to host processor 1 through common bus BS; a display means 3; a keyboard 4; interface disk unit 5; and interface communication unit 6. Local area network (LAN) is also connected to common bus BS.
Each of graphic display units 2l . . . 2n comprises a common memory 2a of a two port type, one port being connected to common bus BS and the other port being connected to an internal bus (not numbered), which is used in common by host processor 1 and internal processor 2c, and FIFO (first in, first out) buffer 2b provided as a part of common memory 2a. Internal processor 2c is provided for sharing a part of the processings carried out by host processor 1 and is connected to common memory 2a through the internal bus.
FIG. 3 depicts the internal configuration of only one graphic display unit of the invention which is similar to that of the other graphic display unit. Within common memory 2a, FIFO buffer 2b is formed by software and the write and read operations of the commands and data are controlled by PUSH pointer Pl, which instructs the write area of data from host processor 1, and the POP pointer P2, which indicates the data read end area of processor 2c.
The other area of common memory 2a is an ordinary common area which allows entry of program code or is used for transmission of other information.
The graphic display unit 2i further comprises frame buffer 2d; drawing controller 2e; keyboard interface 2f; and color look-up table 2g. Drawing controller 2e decodes commands and data read from FIFO buffer 2b, draws necessary pattern or characters on frame buffer 2d or reads them in accordance with the decoded commands and data, and executes graphic display on display means 3 via the color look-up table 2g.
Operation of the FIG. 3 embodiment is further explained in connection with FIGS. 4 and 5, wherein FIG. 4 depicts the sharing of processing by the respective devices. For a plurality of graphic display units 2l . . . 2n, host processor 1 sequentially writes, as shown in line (a), high level commands, for example CGI(Computer Graphic Interface) commands which may be executed by drawing controller 2e in the graphic display units to the FIFO buffer 2b of common memory 2a asynchronously with processor 2c and drawing controller 2e. This also causes PUSH pointer Pl of FIFO buffer to go up.
FIFO buffer 2b has sufficient capacity to write command or data group required for displaying a sheet of average graphic panel. Host processor 1 terminates the drawing process without waiting for the end of drawing by the relevant graphic display unit and shifts sequentially to the processing of the next graphic display unit.
In each graphic display unit 2l . . . 2n, internal processor 2c compares PUSH pointer Pl and POP pointer P2 locations of FIFO buffer 2b within the common memory 2a and determines the arrival of commands from the host processor 1.
Processor 2c reads high level commands written in FIFO buffer 2b and executes processings such as keyboard communication. Moreover processor 2c also shares a part of the processings, such as interpretation of high level commands, processing to the commands which may be executed by the drawing controller 2e and control of drawing controller 2e, which should intrinsically be done by host processor 1, in order to alleviate burdening of host processor 1.
Drawing controller 2e draws command train on frame buffer 2d in accordance with the commands given from internal processor 2c and also reads such command train.
Lines (b)-(e) show the timing for internal processor 2c to receive command processing and to execute the drawing in each graphic display unit 2l . . . 2n. The respective graphic display units execute, in parallel, command processings and drawing tasks, although the overhead for dealing with commands, interpretation of commands and execution control is added.
Line (f) indicates, as a reference, the time chart of the prior art, wherein host processor 1 executes command processing and drawing of the graphic display units.
In comparing lines (a) and (f), reduction of the time chart means alleviation of load shared by the host processor 1, resulting in increase of surplus thereof.
FIG. 5 is a flow chart depicting operations conducted by the driver of the host processor 1 through common memory 2a, described above, and outline of drawing task executed by graphic display unit 2.
The driver of host processor 1 first outputs command train to FIFO buffer 2b of common memory 2a for executing the write operation while renewing PUSH pointer Pl command by command from the area indicated by PUSH pointer P1, until the end of write operation thereto (see Steps 1 and 2). Upon completion of the write operation, the notified interruption is issued to drawing controller 2e (see Step 3). In Step 1, when the address reaches the end address during the write operation of one command, the write operation returns to the start and is continued. Such write operation in Step 1 is carried out so that PUSH pointer P1 does not follow up POP pointer P2. Moreover, in Step 2, renewal of PUSH pointer P1 is carried out in such a manner that pointer P1 indicates the location next to the one command written in FIFO buffer 2b.
Internal processor 2c and drawing controller 2e of graphic display unit 2 decides whether the locations indicated by PUSH/POP pointers P1, P2 are the same or not. When these locations are different, processor 2c and controller 2e read one command from the location of FIFO buffer indicated by the POP pointer P2 and interpret such command and then execute the drawing process.
Consequently, the location indicated by POP pointer P2 is renewed to show the heading area of the command next to that read recedingly. When PUSH/POP pointers P1, P2 indicate the same location, the read operation of command terminates.
During such a series of operations, write operation to FIFO buffer 2b and read operation therefrom are carried out asynchronously and commands are stored until FIFO buffer 2b becomes full.
In this case, the control indicated below is carried out. Namely, FIFO buffer 2b previously has space area for one command and when FIFO buffer 2b becomes full, the driver stores therein the command to "notify the interruption of host processor" and once terminates output of command train.
The graphic display unit 2i sequentially reads the contents of FIFO buffer 2b, carries out the drawing control, and finally issues an interruption to the host processor 1, in order to inform the driver of existence of space in FIFO buffer 2b. Upon reception of this information, the driver starts again the write operation of the command train which has been once suspended.
FIG. 6 depicts a plurality (two in this embodiment) of FIFO buffers 2b1, 2b2, respectively, for storing command trains in accordance with the processing priority levels with the buffers 2b1 and 2b2 being provided within common memory 2a.
In the embodiment, the driver in host processor 1 writes, for example, command train CA having a high priority level, such as display of alarm information, to preference FIFO buffer 2b1, while the command train CB for ordinary graphic display is written usually to the FIFO buffer 2b2.
Graphic display unit 2 decides first whether the command train is stored in preference FIFO buffer 2b1 or not. In case it is stored therein, unit 2 reads first the command train, and executes the drawing process. On the other hand, when space is generated in preference FIFO buffer 2b1, graphic display unit 2 usually reads the command train stored in FIFO buffer 2b2 and then executes the drawing process.
FIG. 7 is a flow chart indicating an example of the operations to be carried out by the graphic display unit in the embodiment of FIG. 6. A decision whether the command train is written in the preference FIFO buffer 2b1 or not is usually carried for each execution of one command during the processing of FIFO buffer 2b2.
With such a configuration, the display having a higher priority level, such as an alarm information, realizes the drawing process in preference to the other graphic display.
According to the embodiment of FIGS. 2, 3, the respective graphic display units share in parallel, in the form of distributed processing, a part of the processings to be intrinsically done by the host processor. Thus, burdening of the host processor is alleviated and the processing capability of the host processor is improved as a whole.
Moreover, the configuration linking the host processor and graphic display units through the FIFO buffer, which is provided within the common memory, eliminates the necessity for the graphic display unit to become the bus master. This enables simplification of the configuration and inhibits the host processor from taking the bus right. Thus, discrepancy in processing speed of the graphic display unit is lowered.
Furthermore, advantageously, since the FIFO buffer is formed in the common memory in the form of software, this common memory can be used freely as a memory and a plurality of FIFO buffers may also be formed as required, and the command train having the higher priority level may be processed in preference to the other command train.
FIG. 8 depicts another graphic display unit of the invention, which unit is connected to host processor 1 through common bus BS. This embodiment overcomes the following and other problems presented by the prior art.
The graphic display unit of the prior art usually provides a ROM therein to store operation programs of a microprocessor. In this case, when it becomes apparent that the programs stored in the ROM include bugs, it is essential to replace the ROM, which is loaded inside . Also, indirect bug elusion by the programs from the host processor may present a problem. Furthermore, replacement of operational programs, including the loading of corrected programs, from the host processor, causes maintenance problems.
FIG. 8 depicts an embodiment of the invention which overcomes such problems. Namely, the ROM for storing operational programs to be executed by the internal processor is omitted to thereby save space and improve maintenance.
In FIG. 8, graphic display unit 2i has a common memory 2a, which is also used in common with host processor 1, allowing the one to be connected with the common bus BS and the other to be connected with the internal bus NBS. Common memory 2a is configured to change assignment of address space observed from the internal processor 2c to be two kinds of spaces. The display 2i comprises an external reset means 2j which sets or cancels the reset mode of the apparatus with a command from host processor 1; area select means 2k for switching assignment of the two kinds of spaces in common memory 2a in accordance with instructions from host processor 1 and internal processor 2c; and local memory 2h connected to internal bus NBS.
Common memory 2a is capable of dynamically changing the assignment to two kinds of spaces of the reset vector area and the ordinary memory area depending on the instructions from host processor 1 or from internal processor 2c. In the reset mode, host processor 1 assigns common memory 2a to the rest vector area, and loads thereto the operational programs. After canceling the reset mode, internal processor 2c transfers the operation program loaded to the vector area to local memory 2h and assigns common memory 2a to the ordinary memory area for transfer of high level command/data sent from host processor 1.
FIG. 9 shows further details of the invention graphic display unit of FIG. 8, wherein internal bus NBS is connected, in addition to common memory 2a, internal processor 2c, and local memory 2h, to drawing controller 2e and frame buffer 2d, and color look-up table 2g through drawing controller 2e. CRT 3 is used as a display means.
Common memory 2a is so configured that the address space thereof is dynamically assigned to two kinds of spaces of the reset vector area and the ordinary memory area, depending on the switching by a switch SW. Namely, switch SW is enabled to any portion of positions a, b with an output from area select means 2k. Common memory 2a is informed through switch SW whether (a) the address corresponds to that decoded by the address decoding means 2m and designates the reset vector area sent from internal processor 2c; or (b) designates the ordinary memory area so that the address space can be dynamically assigned to either space of the reset vector and the ordinary memory areas.
With the FIGS. 8, 9 embodiment, as shown in FIG. 10, common memory 2a is placed at a certain fixed address in the address space in the graphic display unit side as observed from the host processor. Meanwhile, as shown in FIG. 11(a), in the address space of the memory as observed from internal processor 2c of the graphic display unit, the common memory is assigned to the reset vector area (˜0), when switch SW is set to the position a by area select means 2k. On the other hand, as shown in FIG. 11(b), the address space of the memory is assigned to the ordinary memory area when switch SW is set to position b.
The local memory is also assigned to include the reset vector area. If switch SW is set to position a, the overlap area is masked.
The operation of the just described embodiment will be explained with reference to FIG. 12, wherein the operations conducted by host processor 1 and internal processor 2c are depicted. First, host processor 1 sends a command to external reset means 2j to reset internal processor 2c in graphic display unit 2i. Simultaneously, host processor 1 sends a command to area select means 2k, sets switch SW to position a and maps common memory 2a to the reset vector area (Step 1).
Next, host processor 1 loads a load program for the program itself to common memory 2a (Step 2).
Host processor 1 sends a command to external reset means 2j to start resetting of internal processor 2c (Step 3). Thus, the program which is loaded on common memory 2a is caused to run.
Consequently, internal processor 2c copies the program itself to local memory 2h by the program and causes the program for loading the program itself to run after jumping to the copied program (Step 4). Internal processor 2c first sends a command to area select means 2k in accordance with the loading program of the program itself, sets switch SW to position b, remaps common memory 2a to the ordinary memory area, uses this memory area as the buffer and loads the program itself to local memory 2h from host processor 1 (Step 5).
In this case, host processor 1 loads the program itself to local memory 2h, in cooperation with the program loaded in Step 5, using common memory 2a.
Consequently, internal processor 2c starts operations as the graphic display unit in accordance with the program loaded to the local memory 2h (Step 6).
This operation may be started by jumping from the program loaded in Step 5, but, in general, the operation is started by the reset signal from external reset means 2j with instructions from host processor 1. Also, initialization of the hardware may be provided.
In the consequent operations, internal processor 2c uses common memory 2a for receiving and sending the high level command/data from/to host processor 1 and shares a part of the operations of host processor 1 by the high level command interface (for example, CGI) for graphic use.
In the foregoing embodiment of FIGS. 8, 9, common memory 2a is connected at one end directly to the system bus BS. However, such direct connection to the system bus is not necessary if a designated address and data can be written through communication from host processor. 1.
As described, according to this embodiment, the ROM for storing operation program to be executed by internal processor 2c and data is eliminated from graphic display unit 2i. Thus, savings of space results and later replacement of the ROM is not necessary so that maintenance is improved. Moreover, even when large capacity operation programs are used, it may be booted up by preparing sufficient capacity for loading a minimum boot program.
Since the operation program is executed after it is transferred to the local memory thereby ensuring fast access speed, speed down by competition of bus access can be avoided and performance can also be improved in comparison with the case where operation program is stored in the common memory and then it is executed.
FIG. 13 depicts still another invention graphic display unit 2i wherein a plurality of drawing controllers 2el . . . 2en are used. The graphic display unit of FIG. 13 processes in parallel shared drawing commands to be processed by such drawing controllers, or processes in the shared memory bits forming a pixel (for example, 8 bits/pixel). In such a graphic display unit, the end of the command train is detected by polling the status of the respective drawing controllers 2el . . . 2en or by receiving the drawing command end interrupt from the respective drawing controllers.
The parallel processing type graphic display unit generates the same image with a plurality of drawing controllers or displays superimposed images by generating different images with respective drawing controllers. In case a plurality of drawing controllers generate the same image, the drawing command processings by a plurality of controllers must be synchronized in order to prevent disturbance of display. On the other hand, when respective drawing controllers generate respective images and superimpose them for display, such synchronization is not necessary.
The apparatus of the prior art has conducted such control only with the software processing, resulting in the problem of coexistence of acquisition of performance and synchronous drawing.
The embodiment of FIG. 13 resolves such problem of the prior art by attaining (1) synchronous drawing by using a plurality of drawing controllers for creation of a drawing, and (2) improvement of drawing performance when independent images are drawn by a plurality of drawing controllers with these being displayed as a synthetic image.
In FIG. 13 drawing controller 2e1, 2e2 function to interpret and execute the drawing command train given through common bus BS from higher host processor 1 and also execute drawing on frame buffers 2d1, 2d2. In this case, two drawing controllers are used, but more may be used.
The embodiment comprises a color look-up table 2g which is responsive to the input from frame buffers 2d1, 2d2; and an internal processor 2c as a display engine which functions to read image data stored in frame buffers 2d1, 2d2 and guides such data to color look-up table 2g. Internal processor 2c is so structured that two kinds of window type display, for example, the synthetic display of two images of 8 bits/pixel and 4 bits/pixel is realized by changing, on a real time basis, the mapping of color look-up table 2g.
A display means 3, such as a CRT, displays the display data from color look-up table 2g.
An AND circuit 71, which is responsive to the inputs, notifies the end of the drawing from a plurality of drawing controllers 2e1, 2e2. An OR circuit 72, which is responsive to the inputs, notifies the end of the drawing from a plurality of drawing controllers 2e1, 2e2. An interrupt mode changeover switch 8 selects a signal from either AND circuit 71 or OR circuit 72, and gives the selected signal to a higher host processor 1 as an interrupt signal. Changeover switch 8 is formed by software.
For example, changeover switch 8 is set to the side of contact a and the signal from AND circuit 71 is switched for the drawing on the window of two images of 4 bits/pixel(with the drawing controllers 2d1, 2d2). On the other hand, changeover switch 8 is set to the side of contact b and the signal from the OR circuit 72 is selected for drawing on the window of 8 bits/pixel (with drawing controllers 2e1, 2e2 sharing 4 bits and drawing the same image simultaneously).
The operation of the FIG. 13 embodiment is as follows. The drawing of the 8 bits/pixel image will first be explained. In this case, changeover switch 8 is set to contact b with a command from host processor 1. Moreover, drawing controller 2e1, 2e2 receive almost the same drawing command train, except for the color data, from host processor 1 and processes such command train. If the processing of the drawing command train is asynchronized and the processing of drawing controller 2e1, for example, is delayed, a code not defined appears in the synthetic image, flickering or disturbing the displayed image. In the embodiment, the end of the drawing message at drawing controllers 2e1, 2e2, is applied as interruption to host processor 1 through OR circuit 72 and changeover switch 8. On the other hand, host processor 1 having received such interruption outputs a command for queuing of events, causing the two drawing controllers to operate synchronously.
Next, changeover switch 8 is set to contact a with a command from host processor 1 for the drawing of an image on the window for synthetic two images of 4 bits/pixel. In this case, drawing controllers 2e1, 2e2 may be operated independently and the end of the drawing message is also independently applied to host processor 1 through AND circuit 71 and changeover switch 8.
As described, host processor 1 connects changeover switch 8 to contact b for the drawing of an image of 8 bits/pixel to give the signal from the OR circuit 72 by interruption, then applies the drawing command train to drawing controllers 2e1, 2e2 and then connects the changeover switch 8 to contact a upon reception of the drawing end interrupt signal. Thus, deterioration of performance is prevented by eliminating disturbance of display due to defective synchronization of drawings.
FIG. 14 depicts another illustrative embodiment which utilizes a synthetic display of the standard bit map window and a special window for emulating a screen comprising character display and graphic display. This embodiment overcomes the following and other problems presented by the prior art.
The conventional graphic display unit of a certain type is formed with the character plane and graphic plane, with capability of independently controlling the character plane and graphic plane. Therefore, such a conventional apparatus is characterized by reversible edition being done by scrolling only the character display with the graphic display being fixed. Since the character display generally allows rewriting at a high speed, when a table, which changes from time to time, is to be displayed, only the background is displayed with the graphic plane and character data to be altered is often displayed by the character plane.
However, providing two kinds of planes (i.e. character plane and graphic plane) requires increased capacity of the hardware. Moreover, since large scale integration (LSI) which assures high speed drawing and display of characters, is now available for application even in the graphic plane, it is now required to configure the graphic display only with respect to the graphic plane.
In this case, however, if one pixel, several bits, are used uniquely, it is impossible to scroll only the character in case the character and graphic are displayed simultaneously. Thus, with the prior art apparatus, perfect emulation cannot be executed.
The FIG. 14 embodiment of the invention has solved such problems and enables graphic display and character display to be superposed on one window of a multi-window arrangement, whereby such displays can be controlled individually and this window and other standard window can be displayed simultaneously.
In the embodiment of FIG. 14, the number of bits of one pixel is selected to be 8 bits. Two frame buffers 2d1, 2d2, respectively, employ four bits per pixel. For example, the DRAM of 2 MB is used.
A pair of drawing controllers 2e1, 2e2, for drawing/display control, are coupled to frame buffers 2d1, 2d2. Included therein is a window attribute output means 20. The drawing controller 2e1, 2d2, makes a drawing on the corresponding frame buffer 2d1, 2d2, during the drawing mode, depending on the command from internal processor 5 and functions as the command output means. The drawing controller also forms the multi-window on the display screen, during the display mode, by programmable reading data from frame buffer 2d1, 2d2.
The drawing controller which performs such drawing/display coprocessor functions can be a CPU 82786 by Intel, for example. This outputs a window status signal of one bit indicating the window attribute from terminal W and also outputs video data of 4 bits/pixel from data output terminal DO.
A color look-up table 2g comprises entries 0 . . . 511. Of these entries, the half 0 . . . 255 is used for storing color data to display the ordinary window of 8 bits/pixel, and the remaining half 256 . . . 511 is used for superimposed display of two images of 4 bits/pixel.
Moreover, the window status signal from drawing controller 2e1 for controlling drawing/display is assigned to the most significant bit (MSB) of the color look-up table 2g to change the map in accordance with the attribute information of the window.
Color look-up table 2g prepares 8 bits for each color, of color red R, green G and blue B; and the color data read from each table is outputted to CRT 3, which is used as the display means, through D/ A converters 31, 32, 33.
A common memory 2a, used in common with host processor 1 and internal processor 2c, is loaded from host processor 1 with parameters for the drawing.
Operation of the FIG. 14 embodiment will be discussed in connection with FIGS. 15, 16, and 17(a)-17(c). In the following description, it is assumed that the terminal emulation window of the character plane and graphic plane is operated.
As shown in FIG. 15, in case a standard window is used when the window attribute signal from the window attribute output means 20 is "0" and the terminal emulation window is used when such signal is "1", color look-up table 2g becomes the area for storing color data for the standard window in the entries 0 to 255, or becomes the area for terminal emulation in the entries from 256 to 512.
While drawing controllers 2e1, 2e2 are scanning the standard window, the data of 8 bits/pixel refers to the table for the standard window formed int he area of entries 0 to 255, reads the signal intensity data of R, G, B written therein, and this data is D/A converted to form the color signals and then finally displayed on CRT 3.
The window for terminal emulation realizes the character plane with one drawing controller 2e1 of the two drawing controllers 2e1, 2e2 and the graphic plane is realized with the other drawing controller 2e2, respectively, on the basis of 4 bits/pixel.
In the case of the superposed display of the character plane and graphic plane, the character display area is given priority to the graphic plane and character display is carried out on the graphic plane. In case no display of character plane is indicated by code "0, 0, 0, 0", the color look-up table 2g is sufficient when the color code of the graphic plane is defined only in the area of "1,0,0,0,0, X,X,X,X" , wherein the header 1 represents the terminal emulation area and X represents 1 or 0.
FIG. 16 is an example of the video data given to color look-up table 2g, wherein "X,X,X,X" of the 0th-3rd bits represent video data with 4 bits/pixel, given from drawing controller 2e1 for the graphic plane, while "0,0,0,0" of the 4th-7th bits represent video data (in this case, the code indicates that the character is not displayed) given from the drawing controller 2e1 for the character plane. The 8th bit, which is the MSB, is given a signal representing the window attribute drawn on the frame buffer (in this case, "1" represents the terminal emulation window) from the window attribute output means 20, while the display scanning operation of the window is carried out.
When the video data indicated here and the signal representing window attribute are given to color look-up table 2g, only the data of the graphic look-up plane is displayed.
FIGS. 17(a)-17(c) represent a conceptual view of the superimposed display of the character plane and the graphic plane.
FIG. 17(a) represents the character plane drawn on the frame buffer 2d1 by drawing controller 2e1, and the video data output, during display scanning, from drawing controller 2e1 is outputted in such a manner that the color code, other than "0,0,0,0", is outputted for the character part, while the color code "0,0,0,0" is outputted for the part other than the character part.
FIG. 17(b) is the graphic plane drawn on frame buffer 2d2 by drawing controller 2e2. Drawing controllers 2e1, 2e2, respectively, receive commands from internal processor 2c and carry out the drawing on the character plane and the graphic plane and display scanning in accordance with such commands.
As a result of the superposed display of the plane of FIG. 17(a) and the plane of FIG. 17(b), the character and graphic planes are mixed, as shown in FIG. 17(c) and when they are superposed, the character is preferentially displayed.
Moreover , the character plane and the graphic plane are independently controlled by drawing controllers 2e1, 2e2, thereby allowing individual scrollings.
FIG. 18 is an example of a definition written in the terminal emulation area, e.g. entries 256 to 512, of color look-up table 2g. In the area defined by $101 to $10F, the graphic plane display color is defined so that only the graphic displayed without character display. In addition, in the area defined by $110 to $1FF, the character plane color is defined. In the area of $100, black (i.e. colorless) is defined and both the character plane and the graphic plane are colorless.
The display priority of divided pairs of n bits/pixel can be changed by updating the contents of the color look-up table 2g. Thus, it is possible to momentarily change the display in such a manner that the graphic is preferentially displayed on the character in place of the display of character with priority given to the graphic display.
In the foregoing description, the terminal emulation window of the character plane and the graphic plane is operated, but in case all the bits of one pixel are drawn by drawing controller 2e1, 2e2, like ordinary bit map windows, the same command is given simultaneously to all drawing controllers from the internal processor to conduct parallel processing in order to realize high speed drawing/display.
In the above embodiment of FIG. 14, the status signal of one bit is outputted from the window attribute output means as window attribute information, but each window may be given individual color maps by providing a variety of signals which can be recognized for each window as the window attribute information.
Moreover, a pair of drawing controllers are used in the foregoing embodiment, but a greater number can also be used. Also, the windows superposing a plurality of planes , such as bit map window and terminal emulation window, etc., may simultaneously be displayed.
The foregoing description is illustrative of the principles of the invention. Numerous modifications and extensions thereof would be apparent to the worker skilled in the art. All such modifications and extensions are to be considered to be within the spirit and scope of the invention.

Claims (3)

What is claimed is:
1. A graphic display system comprising
a plurality of graphic units;
a host processor; and
a common bus,
said plurality of graphic display units being connected to said host processor via said common bus, wherein each of said plurality of graphic display units comprises
an internal bus, and
a common memory comprising a plurality of FIFO buffers, said common memory having two ports, one of said ports being connected to said common bus, and another of said ports being connected to said internal bus, wherein
said plurality of FIFO buffers are used for sequential first in first out transmission of a plurality of commands or information from said host processor.
2. A graphic display system comprising
a plurality of graphic display units;
a host processor; and
a common bus,
said plurality of graphic display units being connected to said host processor via said common bus, wherein each of said plurality of graphic display units comprises
an internal bus,
a common memory comprising a FIFO buffer, said common memory having two ports, one of said ports being connected to said common bus, and another of said ports being connected to said internal bus, wherein said FIFO buffer is used for sequential first in first out transmission of commands or information from said host processor,
an internal processor coupled to said internal bus and functioning as a command output means;
a plurality of frame buffers,
a plurality of controllers coupled to said internal bus and to said plurality of frame buffers for placing a command train from said FIFO buffer in said plurality of frame buffers in accordance with commands given from said internal processor and for reading said command train, and
a color look-up table responsive to video data outputted from said frame buffers for outputting data to a display means.
3. A graphic display unit having an internal processor for displaying graphics on a display means by receiving drawing command and information sent from a host processor, said unit comprising
a common memory used for changeable assignment of addresses to a set vector area or an ordinary memory area of said common memory
reset means connected to said host processor for setting and canceling a reset mode of said unit in accordance with commands from said host processor;
an area select means for switching assignment of the addresses in the set vector area or the ordinary memory area of said common memory in accordance with commands from said internal processor; and
a local memory connected to said internal processor and said common memory through an internal bus, wherein
during the reset mode said host processor assigns addresses to a set vector area of said common memory, and loads operation programs into said set vector area, and
when the reset mode is canceled, said internal processor transfers the operation program from the said vector area to an ordinary memory area, and uses said common memory for transmission of commands or information sent from said host processor.
US07/311,007 1988-03-31 1989-02-14 Graphic display system for process control using a plurality of displays connected to a common processor and using an fifo buffer Expired - Lifetime US5065343A (en)

Applications Claiming Priority (8)

Application Number Priority Date Filing Date Title
JP63079539A JP2530880B2 (en) 1988-03-31 1988-03-31 Graphic display device
JP63-79539 1988-03-31
JP63-267941 1988-10-24
JP63267940A JPH02114293A (en) 1988-10-24 1988-10-24 Graphic display device
JP63267941A JP2663566B2 (en) 1988-10-24 1988-10-24 Graphic display device
JP63-267942 1988-10-24
JP63267942A JP2508544B2 (en) 1988-10-24 1988-10-24 Graphic display device
JP63-267940 1988-10-24

Publications (1)

Publication Number Publication Date
US5065343A true US5065343A (en) 1991-11-12

Family

ID=27466320

Family Applications (1)

Application Number Title Priority Date Filing Date
US07/311,007 Expired - Lifetime US5065343A (en) 1988-03-31 1989-02-14 Graphic display system for process control using a plurality of displays connected to a common processor and using an fifo buffer

Country Status (8)

Country Link
US (1) US5065343A (en)
KR (1) KR920001958B1 (en)
BR (1) BR8901427A (en)
DE (1) DE3908507C2 (en)
GB (4) GB2217155B (en)
IN (1) IN171655B (en)
NL (1) NL8900797A (en)
SG (1) SG103492G (en)

Cited By (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5197128A (en) * 1991-03-04 1993-03-23 Hewlett-Packard Company Modular interface
US5297246A (en) * 1988-03-11 1994-03-22 Hitachi, Ltd. Printer system and operating method therefor
US5319388A (en) * 1992-06-22 1994-06-07 Vlsi Technology, Inc. VGA controlled having frame buffer memory arbitration and method therefor
US5377997A (en) * 1992-09-22 1995-01-03 Sierra On-Line, Inc. Method and apparatus for relating messages and actions in interactive computer games
US5414831A (en) * 1993-12-30 1995-05-09 Lsi Logic Corporation Apparatus and method for accessing a plurality of computer devices having a common address
WO1995012876A1 (en) * 1993-11-01 1995-05-11 The 3Do Company Display list management mechanism for real-time control of by-the-line modifiable video display system
US5491813A (en) * 1990-02-12 1996-02-13 International Business Machines Corporation Display subsystem architecture for binding device independent drivers together into a bound driver for controlling a particular display device
US5617118A (en) * 1991-06-10 1997-04-01 International Business Machines Corporation Mode dependent minimum FIFO fill level controls processor access to video memory
US5627952A (en) * 1992-04-29 1997-05-06 Canon Kabushiki Kaisha Information displaying system which displays combined video and graphics images
US5727164A (en) * 1991-12-13 1998-03-10 Max Software, Inc. Apparatus for and method of managing the availability of items
US5765041A (en) * 1993-10-27 1998-06-09 International Business Machines Corporation System for triggering direct memory access transfer of data between memories if there is sufficient data for efficient transmission depending on read write pointers
US5786850A (en) * 1994-02-17 1998-07-28 Ultrak, Inc. Multiple room portable camera system
US5847700A (en) * 1991-06-14 1998-12-08 Silicon Graphics, Inc. Integrated apparatus for displaying a plurality of modes of color information on a computer output display
US5874951A (en) * 1994-02-28 1999-02-23 Fuji Xerox Co., Ltd. Drawing communication apparatus using time stamps that indicate an order of occurrence of operation events
US6021390A (en) * 1992-12-25 2000-02-01 Fujitsu Limited Information selling method and information selling system
US6072781A (en) * 1996-10-22 2000-06-06 International Business Machines Corporation Multi-tasking adapter for parallel network applications
US6166724A (en) * 1998-10-05 2000-12-26 Ati International Srl Method and apparatus for sequencing palette updates in a video graphics system
US6233663B1 (en) * 1997-04-02 2001-05-15 Matsushita Electric Industrial Co., Ltd. Memory exclusive control device and method therefor
WO2001059565A2 (en) * 2000-02-10 2001-08-16 Advanced Micro Devices, Inc. Computer system including a memory access controller for using non-system memory storage resources during system boot time
US6362827B1 (en) 1996-02-06 2002-03-26 Sony Computer Entertainment Inc. Apparatus and method for displaying a plurality of generated video images and externally supplied image data
US6366262B1 (en) * 1994-05-13 2002-04-02 International Business Machines Corporation Method and apparatus for supporting multiple NPT display sessions on a single address
US20020174351A1 (en) * 2001-05-18 2002-11-21 Aralion Inc High security host adapter
US6747753B1 (en) * 1998-03-27 2004-06-08 Canon Kabushiki Kaisha Image processing apparatus, control method of image processing apparatus, and storage medium storing therein control program for image processing apparatus
USRE38640E1 (en) * 1989-02-23 2004-10-26 Fisher-Rosemount Systems, Inc. Process control terminal
US6906721B1 (en) 2000-07-07 2005-06-14 American Megatrends, Inc. Systems, methods, and computer program products for managing the display of information output by a computer program
US6952702B2 (en) 2001-10-15 2005-10-04 American Megatrends, Inc. Apparatus and methods for managing the display of SMBIOS data relating to the configuration and components of a computing system
US6978315B1 (en) 2000-07-07 2005-12-20 American Megatrends, Inc. Systems, methods, and computer program products for redirecting the display of information from a computer program to a remote display terminal
US7089494B1 (en) 2000-07-07 2006-08-08 American Megatrends, Inc. Data structure, methods, and computer program products for storing text data strings used to display text information on a display terminal
US20080204222A1 (en) * 2007-02-22 2008-08-28 Honeywell International Inc. Systems and Methods of Information Distribution
US7477205B1 (en) * 2002-11-05 2009-01-13 Nvidia Corporation Method and apparatus for displaying data from multiple frame buffers on one or more display devices
US20130116813A1 (en) * 2011-11-09 2013-05-09 Yokogawa Electric Corporation Operating and monitoring apparatus and method

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5305436A (en) * 1990-04-02 1994-04-19 Hewlett-Packard Company Hose bus video interface in personal computers
JP3057460B2 (en) * 1991-08-22 2000-06-26 インターナショナル・ビジネス・マシーンズ・コーポレイション Multiprocessor system and graphics display using the multiprocessor system
WO1995015524A1 (en) * 1993-12-02 1995-06-08 Taligent, Inc. Method and apparatus for displaying hardware dependent graphics in an object-oriented operating system
US7720672B1 (en) 1995-12-29 2010-05-18 Wyse Technology Inc. Method and apparatus for display of windowing application programs on a terminal
DE19654766B4 (en) * 1995-12-29 2004-11-18 Wyse Technology, Inc., San Jose Terminal for displaying application information in a window environment
US5918039A (en) * 1995-12-29 1999-06-29 Wyse Technology, Inc. Method and apparatus for display of windowing application programs on a terminal
GB2336280A (en) * 1998-04-02 1999-10-13 Matthias Christian Hamm Information retrieval and dissemination system

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4636858A (en) * 1984-10-30 1987-01-13 The United States Of America As Represented By The Secretary Of The Air Force Extracting digital data from a bus and multiplexing it with a video signal
US4725831A (en) * 1984-04-27 1988-02-16 Xtar Corporation High-speed video graphics system and method for generating solid polygons on a raster display
US4783731A (en) * 1982-07-15 1988-11-08 Hitachi, Ltd. Multicomputer system having dual common memories
US4802118A (en) * 1983-11-25 1989-01-31 Hitachi, Ltd. Computer memory refresh circuit
US4811052A (en) * 1985-08-08 1989-03-07 Canon Kabushiki Kaisha Control device for control of multi-function control units in an image processing apparatus
US4910765A (en) * 1986-04-30 1990-03-20 Ricoh Company, Ltd. Communication terminal apparatus having a relaying function
US4935886A (en) * 1987-03-25 1990-06-19 Kabushiki Kaisha Toshiba Plant control system including plant operation simulator

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2169113A (en) * 1984-12-26 1986-07-02 Int Standard Electric Corp Interprocessor coupling system
EP0211336A3 (en) * 1985-08-02 1989-03-29 GTE Laboratories Incorporated Port circuit for coupling an end-user instrument with a port of a communications system

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4783731A (en) * 1982-07-15 1988-11-08 Hitachi, Ltd. Multicomputer system having dual common memories
US4802118A (en) * 1983-11-25 1989-01-31 Hitachi, Ltd. Computer memory refresh circuit
US4725831A (en) * 1984-04-27 1988-02-16 Xtar Corporation High-speed video graphics system and method for generating solid polygons on a raster display
US4636858A (en) * 1984-10-30 1987-01-13 The United States Of America As Represented By The Secretary Of The Air Force Extracting digital data from a bus and multiplexing it with a video signal
US4811052A (en) * 1985-08-08 1989-03-07 Canon Kabushiki Kaisha Control device for control of multi-function control units in an image processing apparatus
US4910765A (en) * 1986-04-30 1990-03-20 Ricoh Company, Ltd. Communication terminal apparatus having a relaying function
US4935886A (en) * 1987-03-25 1990-06-19 Kabushiki Kaisha Toshiba Plant control system including plant operation simulator

Cited By (44)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5297246A (en) * 1988-03-11 1994-03-22 Hitachi, Ltd. Printer system and operating method therefor
USRE38640E1 (en) * 1989-02-23 2004-10-26 Fisher-Rosemount Systems, Inc. Process control terminal
US5491813A (en) * 1990-02-12 1996-02-13 International Business Machines Corporation Display subsystem architecture for binding device independent drivers together into a bound driver for controlling a particular display device
US5197128A (en) * 1991-03-04 1993-03-23 Hewlett-Packard Company Modular interface
US5617118A (en) * 1991-06-10 1997-04-01 International Business Machines Corporation Mode dependent minimum FIFO fill level controls processor access to video memory
US5847700A (en) * 1991-06-14 1998-12-08 Silicon Graphics, Inc. Integrated apparatus for displaying a plurality of modes of color information on a computer output display
US5727164A (en) * 1991-12-13 1998-03-10 Max Software, Inc. Apparatus for and method of managing the availability of items
US5627952A (en) * 1992-04-29 1997-05-06 Canon Kabushiki Kaisha Information displaying system which displays combined video and graphics images
US5319388A (en) * 1992-06-22 1994-06-07 Vlsi Technology, Inc. VGA controlled having frame buffer memory arbitration and method therefor
US5377997A (en) * 1992-09-22 1995-01-03 Sierra On-Line, Inc. Method and apparatus for relating messages and actions in interactive computer games
US6021390A (en) * 1992-12-25 2000-02-01 Fujitsu Limited Information selling method and information selling system
US5765041A (en) * 1993-10-27 1998-06-09 International Business Machines Corporation System for triggering direct memory access transfer of data between memories if there is sufficient data for efficient transmission depending on read write pointers
US5502462A (en) * 1993-11-01 1996-03-26 The 3Do Company Display list management mechanism for real-time control of by-the-line modifiable video display system
WO1995012876A1 (en) * 1993-11-01 1995-05-11 The 3Do Company Display list management mechanism for real-time control of by-the-line modifiable video display system
US5414831A (en) * 1993-12-30 1995-05-09 Lsi Logic Corporation Apparatus and method for accessing a plurality of computer devices having a common address
US5786850A (en) * 1994-02-17 1998-07-28 Ultrak, Inc. Multiple room portable camera system
US5874951A (en) * 1994-02-28 1999-02-23 Fuji Xerox Co., Ltd. Drawing communication apparatus using time stamps that indicate an order of occurrence of operation events
US6366262B1 (en) * 1994-05-13 2002-04-02 International Business Machines Corporation Method and apparatus for supporting multiple NPT display sessions on a single address
US6362827B1 (en) 1996-02-06 2002-03-26 Sony Computer Entertainment Inc. Apparatus and method for displaying a plurality of generated video images and externally supplied image data
US6408341B1 (en) 1996-10-22 2002-06-18 International Business Machines Corporation Multi-tasking adapter for parallel network applications
US6072781A (en) * 1996-10-22 2000-06-06 International Business Machines Corporation Multi-tasking adapter for parallel network applications
US6233663B1 (en) * 1997-04-02 2001-05-15 Matsushita Electric Industrial Co., Ltd. Memory exclusive control device and method therefor
US8300253B2 (en) 1998-03-27 2012-10-30 Canon Kabushika Kaisha Image forming apparatus, method of controlling image forming apparatus, and memory medium for storing computer program for executing method, with interpreter for control programs that are provided for execution on OS-independent platform
US20100309521A1 (en) * 1998-03-27 2010-12-09 Canon Kabushiki Kaisha Image processing apparatus, control method of image processing apparatus, and storage medium storing therein control program for image processing apparatus
US7973963B2 (en) 1998-03-27 2011-07-05 Canon Kabushiki Kaisha Image forming apparatus, method of controlling image forming apparatus, and memory medium for storing computer program for executing method, with function program providing API
US7633643B2 (en) 1998-03-27 2009-12-15 Canon Kabushiki Kaisha Image processing apparatus, control method thereof, and storage medium storing control program, with interpreter for program objects represented in byte codes, and with application programming interface function programs used commonly by program objects
US6747753B1 (en) * 1998-03-27 2004-06-08 Canon Kabushiki Kaisha Image processing apparatus, control method of image processing apparatus, and storage medium storing therein control program for image processing apparatus
US20040109200A1 (en) * 1998-03-27 2004-06-10 Canon Kabushiki Kaisha Image processing apparatus, control method of image processing apparatus, and storage medium storing therein control program for image processing apparatus
US7259883B2 (en) 1998-03-27 2007-08-21 Canon Kabushiki Kaisha Image processing apparatus, control method of image processing apparatus, and storage medium storing therein control program for image processing apparatus
US6166724A (en) * 1998-10-05 2000-12-26 Ati International Srl Method and apparatus for sequencing palette updates in a video graphics system
KR100764922B1 (en) * 2000-02-10 2007-10-09 어드밴스드 마이크로 디바이시즈, 인코포레이티드 Computer system including a memory access controller for using non-system memory storage resources during system boot time
WO2001059565A3 (en) * 2000-02-10 2002-02-07 Advanced Micro Devices Inc Computer system including a memory access controller for using non-system memory storage resources during system boot time
WO2001059565A2 (en) * 2000-02-10 2001-08-16 Advanced Micro Devices, Inc. Computer system including a memory access controller for using non-system memory storage resources during system boot time
US6978315B1 (en) 2000-07-07 2005-12-20 American Megatrends, Inc. Systems, methods, and computer program products for redirecting the display of information from a computer program to a remote display terminal
US7089494B1 (en) 2000-07-07 2006-08-08 American Megatrends, Inc. Data structure, methods, and computer program products for storing text data strings used to display text information on a display terminal
US6906721B1 (en) 2000-07-07 2005-06-14 American Megatrends, Inc. Systems, methods, and computer program products for managing the display of information output by a computer program
US20020174351A1 (en) * 2001-05-18 2002-11-21 Aralion Inc High security host adapter
US6952702B2 (en) 2001-10-15 2005-10-04 American Megatrends, Inc. Apparatus and methods for managing the display of SMBIOS data relating to the configuration and components of a computing system
US7626587B1 (en) 2002-11-05 2009-12-01 Nvidia Corporation Method and apparatus for displaying image data of a virtual desktop from one or more frame buffers onto a display screen
US7623133B1 (en) 2002-11-05 2009-11-24 Nvidia Corporation Method and apparatus for displaying data from multiple frame buffers on a single display device
US7477205B1 (en) * 2002-11-05 2009-01-13 Nvidia Corporation Method and apparatus for displaying data from multiple frame buffers on one or more display devices
US20080204222A1 (en) * 2007-02-22 2008-08-28 Honeywell International Inc. Systems and Methods of Information Distribution
US8362895B2 (en) * 2007-02-22 2013-01-29 Honeywell International Inc. Systems and methods of information distribution
US20130116813A1 (en) * 2011-11-09 2013-05-09 Yokogawa Electric Corporation Operating and monitoring apparatus and method

Also Published As

Publication number Publication date
DE3908507A1 (en) 1989-10-19
KR920001958B1 (en) 1992-03-07
GB2217155A (en) 1989-10-18
GB8904078D0 (en) 1989-04-05
GB2217155B (en) 1992-06-17
GB9123578D0 (en) 1992-01-02
GB2248158A (en) 1992-03-25
GB2248130A (en) 1992-03-25
IN171655B (en) 1992-12-05
GB2248158B (en) 1992-06-17
DE3908507C2 (en) 1993-12-02
BR8901427A (en) 1989-11-14
GB9123678D0 (en) 1992-01-02
GB2248157A (en) 1992-03-25
GB2248130B (en) 1992-06-17
SG103492G (en) 1992-12-04
GB9123579D0 (en) 1992-01-02
KR890015114A (en) 1989-10-28
NL8900797A (en) 1989-10-16
GB2248157B (en) 1992-06-17

Similar Documents

Publication Publication Date Title
US5065343A (en) Graphic display system for process control using a plurality of displays connected to a common processor and using an fifo buffer
US5612715A (en) System and method for dynamically adjusting display resolution of computer generated displays
US5745762A (en) Advanced graphics driver architecture supporting multiple system emulations
US5687376A (en) System for monitoring performance of advanced graphics driver including filter modules for passing supported commands associated with function calls and recording task execution time for graphic operation
US6094193A (en) Display controller
US7725623B2 (en) Command transfer controlling apparatus and command transfer controlling method
JPH09245179A (en) Computer graphic device
JPH0347514B2 (en)
US5367628A (en) Multi-window system and display method for controlling execution of an application for a window system and an application for a non-window system
US4747042A (en) Display control system
JPH01210990A (en) Display device
JPH1069548A (en) Computer graphics system
CN1032394C (en) Graphic display system
JPH0160835B2 (en)
JP2508544B2 (en) Graphic display device
JPH06282515A (en) Data processor
JP2530880B2 (en) Graphic display device
JPH01276196A (en) Image display controller
JPH05282126A (en) Display control device
JPH0682267B2 (en) Display device
JP2506959B2 (en) Display data processing device
JPS61180290A (en) Graphic display unit
JPH0612054A (en) Picture display control method for graphic display device
JPH0737108A (en) Data communication system
JPH05265414A (en) Display controller and method therefor

Legal Events

Date Code Title Description
AS Assignment

Owner name: YOKOGAWA ELECTRIC CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:INOUE, KENICHI;REEL/FRAME:005042/0567

Effective date: 19890207

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12