US5155053A - Method of forming t-gate structure on microelectronic device substrate - Google Patents

Method of forming t-gate structure on microelectronic device substrate Download PDF

Info

Publication number
US5155053A
US5155053A US07/705,870 US70587091A US5155053A US 5155053 A US5155053 A US 5155053A US 70587091 A US70587091 A US 70587091A US 5155053 A US5155053 A US 5155053A
Authority
US
United States
Prior art keywords
material layer
resist
layer
etching
opening
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US07/705,870
Inventor
Gary M. Atkinson
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
DirecTV Group Inc
Raytheon Co
Original Assignee
Hughes Aircraft Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hughes Aircraft Co filed Critical Hughes Aircraft Co
Priority to US07/705,870 priority Critical patent/US5155053A/en
Assigned to HUGHES AIRCRAFT COMPANY A CORP. OF DE reassignment HUGHES AIRCRAFT COMPANY A CORP. OF DE ASSIGNMENT OF ASSIGNORS INTEREST. Assignors: ATKINSON, GARY M.
Priority to IL10204192A priority patent/IL102041A/en
Priority to EP19920304827 priority patent/EP0516408A3/en
Priority to JP4137107A priority patent/JPH0689907A/en
Application granted granted Critical
Publication of US5155053A publication Critical patent/US5155053A/en
Assigned to HUGHES ELECTRONICS CORPORATION reassignment HUGHES ELECTRONICS CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HE HOLDINGS INC., HUGHES ELECTRONICS FORMERLY KNOWN AS HUGHES AIRCRAFT COMPANY
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66446Unipolar field-effect transistors with an active layer made of a group 13/15 material, e.g. group 13/15 velocity modulation transistor [VMT], group 13/15 negative resistance FET [NERFET]
    • H01L29/66462Unipolar field-effect transistors with an active layer made of a group 13/15 material, e.g. group 13/15 velocity modulation transistor [VMT], group 13/15 negative resistance FET [NERFET] with a heterojunction interface channel or gate, e.g. HFET, HIGFET, SISFET, HJFET, HEMT
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/0271Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
    • H01L21/0272Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers for lift-off processes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/285Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
    • H01L21/28506Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
    • H01L21/28575Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising AIIIBV compounds
    • H01L21/28587Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising AIIIBV compounds characterised by the sectional shape, e.g. T, inverted T
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/909Controlled atmosphere
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/942Masking
    • Y10S438/948Radiation resist
    • Y10S438/949Energy beam treating radiation resist on semiconductor
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/942Masking
    • Y10S438/948Radiation resist
    • Y10S438/951Lift-off

Definitions

  • the present invention relates to a method of forming a T-gate structure for a microelectronic device such as a high-electron mobility transistor (HEMT) on the surface of a substrate.
  • a microelectronic device such as a high-electron mobility transistor (HEMT)
  • the HEMT is a variant of gallium arsenide field effect transistor (FET) technology that offers substantially better performance than standard metal-semiconductor field effect transistor (MESFET) devices, particularly at low temperatures.
  • HEMT substrates are usually fabricated by molecular beam epitaxy (MBE), in which the device layers are built up by deposition of molecules in a vacuum.
  • MBE molecular beam epitaxy
  • a conventional HEMT uses an undoped gallium arsenide (GaAs) channel which is supplied with electrons by a thin aluminum gallium arsenide (AlGaAs) doping layer between the channel and the controlling gate electrode. This separation of the channel dopant layer, where electron scattering is high, from the channel itself, significantly increases the mobility of the electrons in the channel. It is the high mobility of the carriers that provides the fundamental advantage of HEMT technology over conventional MESFET devices in high frequency operation.
  • HEMT devices In order to achieve the highest frequency operation from HEMT devices, it is also necessary to reduce the distances over which the gate's field effect control of the electrons in the channel must take place, thereby reducing the parasitic resistances and capacitances that limit device speed.
  • the primary critical dimension concerned is the length of the gate electrode itself, which defines the distance the electrons must traverse underneath the gate during the operation of the device. A shorter gate length decreases the transit time for carriers in the channel, however, it also increases the series resistance of the gate electrode itself, slowing down the device. Therefore, it is desirable for a HEMT device to have a T-shaped gate, in order to provide a short gate length to the channel in combination with a wide upper cross section for low gate series resistance.
  • the conventional method of forming a T-gate structure relies on either a two layer or three layer resist technology in combination with electron beam exposure.
  • the upper layer is more sensitive to the electron beam exposure, while the lower layer is less sensitive.
  • the upper more sensitive layer develops into a wide cavity, while the lower layer develops to a narrower width, creating a "wine goblet" shaped cavity.
  • Metal is deposited onto the substrate which fills the cavity and forms the desired T-shaped gate therein.
  • the resist layers and overlying metal are removed by dissolving the resist layers and lifting off the metal, leaving the T-gate structure on the surface of the substrate.
  • the present method provides a method for forming a T-shaped gate for a HEMT or other microelectronic device on a surface of a substrate.
  • the method utilizes a thin surface imaging layer, maximizing the obtainable resolution in the exposure, and then transfers the exposure down to the subsequent resist layers without loss of resolution using a novel two step reactive ion etching technique.
  • This method enables the fabrication of T-gate structures limited only by the beam width of the exposure system (typically 5-10 nm) and the edge acuity of anisotropic reactive ion etching (RIE), which is typically 5-10 nm.
  • RIE anisotropic reactive ion etching
  • the substrate will typically consist of a contact layer, Schottky barrier layer, donor layer, spacer layer, channel and buffer layers which are epitaxially deposited on a substrate wafer such as gallium arsenide.
  • a first resist layer is formed on the surface of the substrate.
  • the first resist layer is a planarizing layer of poly-methyl-methacrylate (PMMA).
  • a masking layer of germanium (Ge) is formed over the resist layer, and a second imaging layer of PMMA is formed over the masking layer, forming a three layer or trilevel resist structure.
  • the PMMA imaging layer is exposed to a focused ion beam (FIB) having a beam width substantially equal to the desired gate length of the T-gate structure, and developed therethrough having a width equal to the gate length.
  • FIB focused ion beam
  • the masking layer of germanium is anisotropically etched by RIE through the opening in the second resist layer to extend the opening through the masking layer with the same gate length dimension.
  • the first, or planarizing resist layer is then etched down to the substrate with a novel, two step RIE technique.
  • the planarizing resist layer is isotropically etched through the opening in the masking layer partially through to the substrate surface using RIE to form a cavity in the first resist layer, underneath the opening, having a width which is larger than that of the opening.
  • the remaining thickness of the first resist layer is then etched through the opening, completely through to the substrate surface with an anisotropic RIE process, that forms a high resolution notch, extending from the bottom of the cavity in the first resist layer to the substrate surface, of a width substantially equal to the same gate length as the mask layer opening.
  • the second, imaging resist layer is generally removed during these same isotropic and anisotropic RIE steps.
  • the masking layer is then removed, using an anisotropic RIE process, leaving a "wine goblet" shaped resist profile in the remaining planarizing resist layer.
  • the uppermost layer of the MBE grown substrate, the ohmic contact layer is typically removed at this point.
  • An electrically conductive metal is then deposited over the first resist layer into the cavity and notch, such that the conductive metal adheres to the substrate surface at the bottom of the notch.
  • the conductive material in the cavity and notch form the T-gate structure.
  • the first resist layer and overlying metal are lifted off to leave the T-gate structure on the substrate.
  • the source, drain and other elements of the microelectronic device are then fabricated on the substrate surface.
  • the scope of the invention is not so limited, and further includes imaging using an electron beam, optical beam or x-ray beam.
  • etching the planarizing layer is using RIE
  • the scope of the invention is not so limited, and further includes other etching techniques such as plasma etching, magnetron enhanced reactive ion etching, radical ion beam etching and electron cyclotron resonance etching techniques.
  • the order of the isotropic and anisotropic RIE steps may be reversed, thereby forming a high resolution notch partially or entirely through the planarizing resist layer, and then forming a wider cavity in the upper section of the planarizing layer using isotropic RIE.
  • the imaging resist layer and the masking layer may be replaced by a single resist layer which has the function of these two layers combined, such as a single resist layer formed of a self-developing organosilicon film.
  • the present method enables the fabrication of T-gate structures in thick resist layers with gate lengths limited only by the exposing beam width of the exposure technique and the edge acuity of RIE. Loss of resolution of the exposure image is negligible due to the ability to make the imaging resist layer extremely thin. Additionally, the extremely high edge acuity available with RIE is able to transfer that image down through thick resist layers with minimal loss of resolution. Thus the present method enables precise pattern definition at the bottom of the resist, which defines the critical gate length of the T-gate structure, in a manner not possible using the prior art electron beam process.
  • the present invention is completely compatible with the highly preferable self-aligned gate HEMT fabrication techniques, which further improves the frequency response of the HEMT devices.
  • FIGS. 1 to 9 are simplified sectional views illustrating a preferred method of fabricating a T-gate structure on a microelectronic device substrate in accordance with the present invention
  • FIGS. 10 to 13 are simplified sectional views illustrating another method of fabricating a T-gate structure according to the invention, in which the isotropic etching step and anisotropic etching steps are reversed;
  • FIGS. 14 to 18 are simplified sectional views illustrating another method of fabricating a T-gate structure according to the invention, using a two level resist system.
  • FIGS. 19 to 25 are simplified sectional views illustrating yet another method of fabricating a T-gate structure according to the invention, using a single level of resist.
  • the method of the present invention includes providing a substrate 10 as illustrated in FIG. 1.
  • the substrate 10 includes a wafer made of a semiconductive or semi-insulating material, preferably GaAs or InP, onto which the necessary buffer, superlattice, channel, spacer, donor, Schottky barrier and contact layers are formed epitaxially on the wafer to constitute a layered structure for a HEMT or other microelectronic device.
  • the surface of the upper epitaxial layer of the substrate 10 is considered to be the surface 10a of the substrate 10. It will be noted that in a recessed gate configuration (not shown), the exposed walls of the recess are considered to be part of the surface 10a.
  • a planarizing or first resist layer 12 is deposited over the surface 10a of the substrate 10.
  • the layer 12 is preferably formed of PMMA to a thickness of approximately 500 nm.
  • a masking layer 14 of low stress germanium (Ge) or silicon (Si) is deposited over the first resist layer 12 to a thickness of approximately 15 nm.
  • a second imaging resist layer of PMMA is then deposited over the masking layer 12 to a thickness of approximately 60 nm.
  • planarizing polymer resist materials such as standard optical photoresists, electron beam resists or plasma deposited polymers can function in place of the PMMA planarizing layer.
  • a variety of thin metal layers may also be substituted for the germanium and silicon layers, such as tungsten, titanium, tantalum or aluminum, within the scope of the present invention.
  • Other thin imaging layers can also be substituted for the thin PMMA layer, as may be appropriate if an exposure technique other than FIB is used, and are also within the scope of the invention.
  • the second resist layer 16 is exposed to an imaging exposure using a beam as designated by arrows 18, the exposed region having a width W which is substantially equal to the desired gate length of the T-gate structure.
  • the beam 18 is a focused ion beam (FIB) of 50 keV gallium (Ga) ions with a beam width of approximately 10 nm.
  • FIB focused ion beam
  • the scope of the invention further includes imaging the layer 16 using an electron beam, optical beam, or x-ray beam.
  • the exposed second resist layer 16 is then developed using a conventional resist developer, such as a
  • the masking layer 14 is etched through the opening 16a in the layer 16 as indicated by arrows 20 to extend the opening 16a down to the first resist layer 12.
  • the opening through the masking layer 14 is designated as 14a.
  • the step of FIG. 3 is preferably performed using RIE with carbon tetrafluoride (CF 4 ). plasma at a flow rate of 20 cm 3 /min, chamber pressure of 50 mTorr, plasma potential of 45 volts, and etch rate of 7.8 nm/min, although the invention is not so limited.
  • the etchant used in the step of FIG. 3 is selected such that it will not significantly affect the layers 16 and 12 while etching through the masking layer 14.
  • the second resist layer 16 therefore acts as a mask during the etching step, such that the masking layer 14 will only be etched through the opening 16a. Due to the very thin masking layer (15 nm), the width of the opening 14a is substantially equal to the width W of the opening 16a.
  • the masking layer 14 can be made thicker and still be used in accordance with the invention as long as the etching process 20 used to create the opening is sufficiently anisotropic to create an opening 14a that is substantially equal to the desired width W.
  • the first resist layer 12 is etched through the openings 14a and 16a using isotropic RIE as indicated by arrows 22 to form a cavity 12a therein.
  • the isotropic etching undercuts the masking layer 14 so that the cavity 12a is considerably wider than the width W of the openings 14a and 16a.
  • the cavity 12a will preferably be etched to a width on the order of 100-250 nm.
  • the isotropic RIE step of FIG. 4 is preferably performed using an oxygen (O 2 ) plasma at a flow rate of 20 m 3 /min, a chamber pressure of 90 mTorr and a plasma potential -75 volts.
  • the preferred etch rate is 17.5 nm/min. It will be understood, however, that these values do not limit the scope of the invention. It is also possible to practice the invention as described, using methods other than reactive ion etching (RIE) for the isotropic etching process 22.
  • RIE reactive ion etching
  • etching methods including standard plasma etching, magnetically enhanced reactive ion etching, electron cyclotron resonance, reactive ion beam ion etching, microwave plasma etching or radical beam etching, can also be used for the isotropic etching process 22, within the scope of the present invention, as long as the etching process used produces the desired isotropic etching result.
  • the isotropic RIE with oxygen plasma also removes the second resist layer 16 from the masking layer 14.
  • the etchant used in the step of FIG. 4 is selected such that it will not significantly affect the masking layer 14.
  • the next step of the method is illustrated in FIG. 5.
  • the first resist layer 12 is etched through the opening 14a in the masking layer 14 using anisotropic RIE as indicated by arrows 24 to form a notch 12b underneath the cavity 12a.
  • the notch 12b extends completely down to the surface 10a of the substrate 10. Due to the anisotropic nature of the etching, the width of the notch 12b is substantially equal to W.
  • the anisotropic RIE step of FIG. 5 is preferably performed using an O 2 plasma at a flow rate of 20 cm 3 /min, chamber pressure of 2 mTorr and a plasma potential of -45 volts.
  • the preferred etch rate is 7 nm/min.
  • the extremely low pressure reduces the scattering of the ions in the RIE plasma and produces an etching profile that is highly anisotropic.
  • This highly anisotropic property combined with the fact that the O 2 plasma does not appreciably alter the masking layer 14, causes the notch 12b to only be etched in the area of the first resist layer 12 directly underlying the opening 14a.
  • the step of FIG. 5 is performed at low plasma potential to avoid damaging the substrate 10 when the notch 12b has been etched completely through the first resist layer 12 to the surface 10a.
  • anisotropic etching process 24 it is also possible to practice this invention using an alternative method for the anisotropic etching process 24.
  • alternative etching methods using standard plasma etching, magnetically enhanced reactive ion etching, electron cyclotron resonance, reactive ion beam ion etching, microwave plasma etching or radical beam etching, can also be used for the anisotropic etching process 24, within the scope of the present invention, as long as the etching process used produces the desired anisotropic etching result.
  • the steps of the method described above form the opening 16b in the relatively thin second resist layer 16 having the width W desired for the gate length of the T-gate structure, and precisely extend the opening 16a down through the masking layer 14 and second resist layer 16 to form the notch 12b with substantially the same width as the opening 16a.
  • the notch 12b defines the bottom of the desired T-gate structure, while the wider cavity 12a defines the top of the structure.
  • the masking layer 14 is removed using a wet chemical solution or RIE etching with CF 4 plasma as indicated by arrows 26 to leave only the first resist layer 12 remaining on the substrate 10 with the cavity 12a and notch 12b formed therein.
  • the preferred embodiment uses a RIE etching process with a 20 cm 3 /min CF 4 flow rate, 50 mTorr chamber pressure, -45 Volts plasma potential and an etch rate of 7.8 nm/min, although the invention is not so limited.
  • the remaining resist cavity 12a is such that it contains an overhang of too great an extent, it can be removed with a short, low pressure and low plasma potential anisotropic O 2 RIE process step before proceeding to the process step illustrated in FIG. 7. In the preferred embodiment, this step is omitted because the overhang produced by the isotropic etching of the resist cavity 12a is already suitable for the subsequent processing steps.
  • the contact layer is usually removed in the gate region at this point, forming a recessed surface, using the resist layer 12 as a mask.
  • the walls of the recess are considered to be a part of the surface 10a.
  • an electrically conductive metal 28 preferably in the form of a multi-layer metal structure including layers of titanium (Ti), platinum (Pt), and gold (Au), is evaporated onto the first resist layer 12 and into the cavity 12a and notch 12b as indicated by arrows 30 such that the metal 28 adheres to the surface 10a of the substrate 10 at the bottom of the notch 12b, forming a Schottky barrier contact.
  • the portion of the metal 28 in the cavity 12a and notch 12b constitutes the desired T-gate structure, which is designated as 28a.
  • the first resist layer 12 and overlying metal 28 are lifted off by dissolving the layer 12 in a conventional solvent, such a methylenechloride, to leave only the T-gate structure 28a remaining on the surface 10a of the substrate 10.
  • a conventional solvent such as a methylenechloride
  • a microelectronic device such as a HEMT or other FET incorporating the T-gate structure 28a may be fabricated using additional process steps such as illustrated in FIG. 9.
  • an electrically conductive metal 32 preferably in the form of a multi-layer metal structure including layers of alloyed gold and germanium, nickel (Ni), and gold, is deposited onto the substrate 10 as indicated by arrows 34.
  • the top of the T-gate structure 28a acts as a mask such that no metal 32 is deposited onto the surface 10a underneath the structure 28.
  • a portion of the metal 32 is deposited onto the top of the structure 28a as designated at 32a, which is desirable since it increases the cross sectional area of the structure 28a, reducing the series resistance of the gate electrode.
  • Another portion of the metal 32 is deposited onto the surface 10a leftward of the structure 28a to form a source 36 of an FET 38. Another portion of the metal 32 deposited rightward of the structure 28a to form a drain 40 of the FET 38.
  • the spacing between the source 36 and drain 38 define the channel length of the FET 38, which is substantially equal to the width of the top of the T-gate structure 28a.
  • the source/drain contacts and channel of the FET 38 are self-aligned to the gate in the process step of FIG. 9.
  • the source/drain contacts are not self-aligned to the gate, as described here.
  • the gate itself is fabricated as outlined by the methods herein, it is considered to be within the scope of this invention.
  • FIGS. 10 to 13 Another alternative method of practicing the present invention is illustrated in FIGS. 10 to 13, in which the isotropic and anisotropic RIE steps are reversed.
  • the first resist layer 12, masking layer 14 and second resist layer 16 are deposited on the substrate 10 and formed with the openings 14a and 16a in the same manner as in FIGS. 1 to 3.
  • a notch 12c is formed completely through the first resist layer 12 using low pressure, low voltage anisotropic RIE as indicated by arrows 42.
  • the width of the notch 12c is substantially equal to W.
  • the etching step of FIG. 10 also removes the second resist layer 16 from the masking layer 14.
  • high pressure isotropic RIE is performed using O 2 plasma as indicated by arrows 44 to form a cavity 12d underlying the opening 14a having a width which is considerably larger than W.
  • the isotropic RIE step is also performed at low plasma potential, typically less than -45 Volts, in order to prevent damage to the underlying HEMT device.
  • the masking layer 14 is removed in the step illustrated in FIG. 12 using RIE with a CF 4 plasma as indicated by arrows 46. The conditions for the removal of the masking layer 14 will generally be similar to those described above, with reference to FIG. 6.
  • low voltage anisotropic RIE is performed using an O 2 plasma as indicated by arrows 48.
  • This step causes the overhang of the resist cavity 12a to be removed and as described previously, may not be necessary if the overhang is already suitable.
  • the conditions under which the isotropic and anisotropic RIE steps are performed will generally be similar to those described above with reference to FIGS. 1 to 6.
  • the steps of FIGS. 7 to 9 may then be performed to form a T-gate structure and associated elements in the same manner as with the structure illustrated in FIG. 6.
  • FIGS. 14 to 18 Another method of practicing the present invention is illustrated in FIGS. 14 to 18, in which the masking layer 14 and second resist layer 16 are incorporated into a single resist layer 50.
  • the resist layer 50 is formed over the first resist layer 12, and consists of a material which is sensitive to FIB, electron beam, optical beam or x-ray beam imaging as appropriate to provide the function of the second resist layer 16, and also contains a material such as silicon, which resists the oxygen etching step, to provide the function of the masking layer 14.
  • the resist layer 50 is imaged with an FIB, electron beam, optical beam or X-ray beam as indicated by arrows 52, and developed to form an opening 50a which is equivalent to the openings 14a and 16a in combination.
  • the resist layer 50 may alternatively be formed of a self-developing organosilicon film such as described in an article entitled "Plasma-deposited organosilicon thin films as dry resists for deep ultraviolet lithography", by M. Horn et al, in the Journal of Vacuum Science Technology, B, Vol. 8, No. 6, Nov./Dec. 1990, pp. 1493-1496, in which case a separate developing step is not required. Then, as illustrated in FIG.
  • isotropic RIE is performed using O 2 plasma to form the cavity 12a in the first resist layer 12 under the opening 50a.
  • the silicon in the resist layer 50 is oxidized by the plasma, and forms a silicon dioxide coating on the exposed surface of the layer 50 which resists further etching by the O 2 plasma.
  • anisotropic RIE is performed using an O 2 plasma as indicated by arrows 56 to transfer the opening 50a down through the bottom of the cavity 12a to form the notch 12b in the manner described above in reference to FIG. 5.
  • Etching with CF 4 is then performed as indicated by arrows 58 in FIG. 18 to remove the resist layer 50 and leave only the first resist layer 12 having the cavity 12a and notch 12b therein remaining on the substrate 10.
  • the conditions under which the isotropic and anisotropic RIE steps are performed will generally be similar to those described above with reference to FIGS. 1 to 6. Should an unsuitable overhang remain after the isotropic RIE step, a removal step may also be inserted as described previously.
  • the steps of FIGS. 7 to 9 may then be performed to form a T-gate structure and associated elements in the same manner as with the structure illustrated in FIG. 6.
  • FIGS. 19 to 25 Yet another method of practicing the present invention using a single resist layer is illustrated in FIGS. 19 to 25.
  • This method utilizes a Positive Resist IMage by Etching (PRIME) process which is described in an article entitled "Positive resist image by dry etching: New dry developed positive working system for electron beam and deep ultraviolet lithography", by C. Pierrat et al, in the Journal of Vacuum Science Technology B, Vol. 7, No. 6, Nov./Dec. 1989, pp. 1782-1786.
  • PRIME Positive Resist IMage by Etching
  • FIG. 19 illustrates the substrate 10 with a primary resist layer 60 formed on the surface 10a thereof.
  • the layer 60 is preferably formed of PLASMASK resist manufactured by U.C.B. Electronics, HPR 206 resist manufactured by Olin Hunt, PR 1024 manufactured by MacDermid, or other positive novolac based resist.
  • the layer 60 is applied to the substrate 10 by coating and soft baking.
  • the resist layer 60 is exposed to an electron beam, focused ion beam, optical beam in the deep ultraviolet wavelength region, or x-ray beam having a width substantially equal to the desired gate length of the T-gate structure as indicated by arrows 62.
  • the power level of the image beam 62 is selected such that the beam 62 penetrates partially through the layer 60 in an area 60a to cause crosslinking between novolac chains in the material thereof.
  • the resist layer 60 is irradiated with a flood optical beam as indicated by arrows 64 in the near ultraviolet wavelength region. This promotes diffusion and reaction of HMDS in the areas of the layer 60 other than the area 60a.
  • the resist layer 60 is subjected to a pre-silylation bake step, followed by a silylation step as indicated by arrows 66.
  • the steps may be performed at the same or different temperatures, typically on the order of 160° C., in an oven which is evacuated for the pre-silylation bake step.
  • Hexamethyldisilazane (HMDS) saturated nitrogen is caused to flow through the oven for the silylation step.
  • Silylation occurs in an upper portion 60b of the resist layer 60 except for the area 60a during the silylation step illustrated in FIG. 22 due to enhancement of diffusion and reaction of HMDS induced by the near ultraviolet exposure in the step of FIG. 21.
  • cross-linking inhibits HMDS diffusion in the area 60a.
  • isotropic RIE using O 2 plasma is performed as indicated by arrows 68 which etches away the area 60a of the layer 60 and forms an opening 60c in the upper portion of the area 60a.
  • the RIE further extends through the opening 60c to form a cavity 60d in the layer 60 which is underneath and wider than the opening 60c.
  • silicon (diffused from the HMDS) in the material of the layer 60 chemically transforms the upper portion 60b of the layer 60 into silicon dioxide which constitutes an in-situ mask corresponding to the masking layer 14 illustrated in FIGS. 1 to 5.
  • the silicon dioxide is resistant to etching by the O 2 plasma.
  • anisotropic RIE using O 2 plasma is performed as indicated by arrows 70 to transfer an image of the opening 60c down through the bottom of the cavity 60d to the surface 10a of the substrate 10 to form a notch 60e having substantially the same width as the opening 60c.
  • RIE using CF 4 plasma is performed as indicated by arrows 72 to etch away the silicon dioxide upper portion 60b of the layer 60.
  • it may be removed with a low pressure, low voltage oxygen anisotropic RIE step as described previously.
  • the result of these steps is to leave the resist layer 60 with the cavity 60d and notch 60e formed therein.
  • the conditions under which the isotropic and anisotropic RIE steps are performed will generally be similar to those described above with reference to FIGS. 1 to 6. It is also understood that other plasma etching techniques such as may be substituted for the isotropic and anisotropic RIE steps, as described previously.
  • the steps of FIGS. 7 to 9 may then be performed to form a T-gate structure and associated elements in the same manner as with the structure illustrated in FIG. 6.
  • T-gate structures were fabricated on GaAs substrates with 50 -60 nm gate lengths, a source/drain spacing (determined by the width of the cavity formed in the isotropic RIE step) of 225 nm and a gate cross section of 0.15 um 2 .

Abstract

A T-gate structure (28a) is fabricated on a microelectronic device substrate (10) using a trilevel resist system in combination with a two-step reactive ion etching (RIE) technique utilizing an oxygen plasma. The trilevel resist consists of a planarizing resist layer (12), masking layer (14) and imaging resist layer (16), which are formed on the surface (10a) of the substrate (10). A focused ion beam (18) is then used to expose the uppermost imaging layer (16) with an image having a width equal to the desired gate length of the T-gate structure (28a). The imaged area is developed and etched to form an opening (14a,16a) of the same width through the imaging layer (16) and also through the masking layer (14). In the first oxygen RIE step, the planarizing resist layer (12) is etched isotropically through the opening (14a,16a), partially down to the substrate surface (10a) to form a cavity (12a) having a width which is larger than the width of the opening (14a,16a). The second oxygen RIE step is used to etch the planarizing resist layer (12) through the opening (14a,16a) completely down to the substrate surface (10a) to form a notch (12a) underneath the cavity (12a) having a width substantially equal to the width of the opening (14a,16a) and thereby the gate length of the T-gate structure (28a). The imaging layer (16) and masking layer (14) are removed, and metal (28) is evaporated onto the substrate (10) to fill the cavity (12a) and notch (12b) and thereby form the T-gate structure (28a). The first resist layer (12) and overlying metal (28) are lifted off, leaving the T-gate structure (28a) on the surface (10a) of the substrate (10).

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a method of forming a T-gate structure for a microelectronic device such as a high-electron mobility transistor (HEMT) on the surface of a substrate.
2. Description of the Related Art
The HEMT is a variant of gallium arsenide field effect transistor (FET) technology that offers substantially better performance than standard metal-semiconductor field effect transistor (MESFET) devices, particularly at low temperatures. HEMT substrates are usually fabricated by molecular beam epitaxy (MBE), in which the device layers are built up by deposition of molecules in a vacuum. A conventional HEMT uses an undoped gallium arsenide (GaAs) channel which is supplied with electrons by a thin aluminum gallium arsenide (AlGaAs) doping layer between the channel and the controlling gate electrode. This separation of the channel dopant layer, where electron scattering is high, from the channel itself, significantly increases the mobility of the electrons in the channel. It is the high mobility of the carriers that provides the fundamental advantage of HEMT technology over conventional MESFET devices in high frequency operation.
In order to achieve the highest frequency operation from HEMT devices, it is also necessary to reduce the distances over which the gate's field effect control of the electrons in the channel must take place, thereby reducing the parasitic resistances and capacitances that limit device speed. The primary critical dimension concerned is the length of the gate electrode itself, which defines the distance the electrons must traverse underneath the gate during the operation of the device. A shorter gate length decreases the transit time for carriers in the channel, however, it also increases the series resistance of the gate electrode itself, slowing down the device. Therefore, it is desirable for a HEMT device to have a T-shaped gate, in order to provide a short gate length to the channel in combination with a wide upper cross section for low gate series resistance.
The conventional method of forming a T-gate structure relies on either a two layer or three layer resist technology in combination with electron beam exposure. In the two layer, or bilevel resist technique, the upper layer is more sensitive to the electron beam exposure, while the lower layer is less sensitive. When exposed with an electron beam and developed, the upper more sensitive layer develops into a wide cavity, while the lower layer develops to a narrower width, creating a "wine goblet" shaped cavity. Metal is deposited onto the substrate which fills the cavity and forms the desired T-shaped gate therein. The resist layers and overlying metal are removed by dissolving the resist layers and lifting off the metal, leaving the T-gate structure on the surface of the substrate.
In the three layer electron beam resist approach, an additional less sensitive layer is added to the top of the resist. After exposure, this uppermost layer develops to a slightly narrower width than more sensitive layer underneath it, creating a slight overhang, or retrograde profile to the cavity in the resist. After metal deposition, this retrograde profile improves the separation between the metal filling the resist cavity and that overlying the resist, facilitating the lift off removal process. This method is described in an article entitled "Electron Beam Fabrication of GaAs Low-Noise MESFETS Using a New Trilayer Resist Technique", by P. Chao et al, in IEEE Transactions on Electron Devices, Vol. ED-32, No. 6, Jun. 1985, pp 1042-1046.
The bilevel and trilevel resist methods with electron
beam exposure have been used to fabricate T-gate structures with gate lengths as short as approximately 50 nm. This has enabled the fabrication of HEMTs with current-gain cutoff frequency fT of up to 250 GHz. However, both of these methods are inherently limited in resolution since the gate length is defined at the bottom of the resist structure, after the electron beam has passed through the entire thickness of the resist layers. Since the extremely light electrons are scattered as the beam passes through the resist, the resolution of the exposure degrades by the time the beam reaches the bottom of the resist. Although higher resolution can be obtained in thin resist imaging layers, there have not been any practical methods proposed to date of providing a thin imaging layer technique for fabricating T-Gate structures.
SUMMARY OF THE INVENTION
The present method provides a method for forming a T-shaped gate for a HEMT or other microelectronic device on a surface of a substrate. The method utilizes a thin surface imaging layer, maximizing the obtainable resolution in the exposure, and then transfers the exposure down to the subsequent resist layers without loss of resolution using a novel two step reactive ion etching technique. This method enables the fabrication of T-gate structures limited only by the beam width of the exposure system (typically 5-10 nm) and the edge acuity of anisotropic reactive ion etching (RIE), which is typically 5-10 nm. This is the only available practical method for forming HEMT devices with gate lengths at these dimensions (10-30 nm), which will be required to achieve current-gain cutoff frequencies fT, of 500 Ghz and higher.
For fabricating a T-gate structure for a HEMT, the substrate will typically consist of a contact layer, Schottky barrier layer, donor layer, spacer layer, channel and buffer layers which are epitaxially deposited on a substrate wafer such as gallium arsenide. In accordance with the method of the present invention, a first resist layer is formed on the surface of the substrate. The first resist layer is a planarizing layer of poly-methyl-methacrylate (PMMA). A masking layer of germanium (Ge) is formed over the resist layer, and a second imaging layer of PMMA is formed over the masking layer, forming a three layer or trilevel resist structure.
The PMMA imaging layer is exposed to a focused ion beam (FIB) having a beam width substantially equal to the desired gate length of the T-gate structure, and developed therethrough having a width equal to the gate length. The masking layer of germanium is anisotropically etched by RIE through the opening in the second resist layer to extend the opening through the masking layer with the same gate length dimension.
The first, or planarizing resist layer is then etched down to the substrate with a novel, two step RIE technique. In the first step, the planarizing resist layer is isotropically etched through the opening in the masking layer partially through to the substrate surface using RIE to form a cavity in the first resist layer, underneath the opening, having a width which is larger than that of the opening. The remaining thickness of the first resist layer is then etched through the opening, completely through to the substrate surface with an anisotropic RIE process, that forms a high resolution notch, extending from the bottom of the cavity in the first resist layer to the substrate surface, of a width substantially equal to the same gate length as the mask layer opening. Being of similar material, the second, imaging resist layer is generally removed during these same isotropic and anisotropic RIE steps.
The masking layer is then removed, using an anisotropic RIE process, leaving a "wine goblet" shaped resist profile in the remaining planarizing resist layer. For improved device performance, the uppermost layer of the MBE grown substrate, the ohmic contact layer, is typically removed at this point. An electrically conductive metal is then deposited over the first resist layer into the cavity and notch, such that the conductive metal adheres to the substrate surface at the bottom of the notch. The conductive material in the cavity and notch form the T-gate structure. The first resist layer and overlying metal are lifted off to leave the T-gate structure on the substrate. The source, drain and other elements of the microelectronic device are then fabricated on the substrate surface.
Although the preferred embodiment of imaging the upper resist layer is using a FIB, the scope of the invention is not so limited, and further includes imaging using an electron beam, optical beam or x-ray beam. In the same manner, though the preferred embodiment of etching the planarizing layer is using RIE, the scope of the invention is not so limited, and further includes other etching techniques such as plasma etching, magnetron enhanced reactive ion etching, radical ion beam etching and electron cyclotron resonance etching techniques.
In an alternative embodiment of the invention, the order of the isotropic and anisotropic RIE steps may be reversed, thereby forming a high resolution notch partially or entirely through the planarizing resist layer, and then forming a wider cavity in the upper section of the planarizing layer using isotropic RIE.
In another embodiment, the imaging resist layer and the masking layer may be replaced by a single resist layer which has the function of these two layers combined, such as a single resist layer formed of a self-developing organosilicon film.
It is also possible to practice the present method using only one resist layer, forming a coating on the surface of the resist layer which performs the functions of the masking and imaging resist layers using a silylating resist process.
The present method enables the fabrication of T-gate structures in thick resist layers with gate lengths limited only by the exposing beam width of the exposure technique and the edge acuity of RIE. Loss of resolution of the exposure image is negligible due to the ability to make the imaging resist layer extremely thin. Additionally, the extremely high edge acuity available with RIE is able to transfer that image down through thick resist layers with minimal loss of resolution. Thus the present method enables precise pattern definition at the bottom of the resist, which defines the critical gate length of the T-gate structure, in a manner not possible using the prior art electron beam process.
Additionally, the present invention is completely compatible with the highly preferable self-aligned gate HEMT fabrication techniques, which further improves the frequency response of the HEMT devices.
These and other features and advantage of the present invention will be apparent to those skilled in the art from the following detailed description, taken together with the accompanying drawings, in which like reference numerals refer to like parts.
DESCRIPTION OF THE DRAWINGS
FIGS. 1 to 9 are simplified sectional views illustrating a preferred method of fabricating a T-gate structure on a microelectronic device substrate in accordance with the present invention;
FIGS. 10 to 13 are simplified sectional views illustrating another method of fabricating a T-gate structure according to the invention, in which the isotropic etching step and anisotropic etching steps are reversed;
FIGS. 14 to 18 are simplified sectional views illustrating another method of fabricating a T-gate structure according to the invention, using a two level resist system; and
FIGS. 19 to 25 are simplified sectional views illustrating yet another method of fabricating a T-gate structure according to the invention, using a single level of resist.
DETAILED DESCRIPTION OF THE INVENTION
The method of the present invention includes providing a substrate 10 as illustrated in FIG. 1. Although not specifically shown in the drawing, the substrate 10 includes a wafer made of a semiconductive or semi-insulating material, preferably GaAs or InP, onto which the necessary buffer, superlattice, channel, spacer, donor, Schottky barrier and contact layers are formed epitaxially on the wafer to constitute a layered structure for a HEMT or other microelectronic device. The surface of the upper epitaxial layer of the substrate 10 is considered to be the surface 10a of the substrate 10. It will be noted that in a recessed gate configuration (not shown), the exposed walls of the recess are considered to be part of the surface 10a.
As further illustrated in FIG. 1, a planarizing or first resist layer 12 is deposited over the surface 10a of the substrate 10. The layer 12 is preferably formed of PMMA to a thickness of approximately 500 nm. A masking layer 14 of low stress germanium (Ge) or silicon (Si) is deposited over the first resist layer 12 to a thickness of approximately 15 nm. A second imaging resist layer of PMMA is then deposited over the masking layer 12 to a thickness of approximately 60 nm.
It is also possible to practice the elements of this invention using alternative materials for the trilevel structure. Other planarizing polymer resist materials, such as standard optical photoresists, electron beam resists or plasma deposited polymers can function in place of the PMMA planarizing layer. A variety of thin metal layers may also be substituted for the germanium and silicon layers, such as tungsten, titanium, tantalum or aluminum, within the scope of the present invention. Other thin imaging layers can also be substituted for the thin PMMA layer, as may be appropriate if an exposure technique other than FIB is used, and are also within the scope of the invention.
As illustrated in FIG. 2, the second resist layer 16 is exposed to an imaging exposure using a beam as designated by arrows 18, the exposed region having a width W which is substantially equal to the desired gate length of the T-gate structure. In the preferred form of the invention, the beam 18 is a focused ion beam (FIB) of 50 keV gallium (Ga) ions with a beam width of approximately 10 nm. However, the scope of the invention further includes imaging the layer 16 using an electron beam, optical beam, or x-ray beam. The exposed second resist layer 16 is then developed using a conventional resist developer, such as a
solution of three parts isopropyl alcohol, one part methylisobutyl-ketone isobutyl-ketone, for 15 seconds followed by a 60 second isopropyl alcohol rinse, to form an opening 16a through the layer 16 having substantially the width W.
In the next step of the method as illustrated in FIG. 3, the masking layer 14 is etched through the opening 16a in the layer 16 as indicated by arrows 20 to extend the opening 16a down to the first resist layer 12. The opening through the masking layer 14 is designated as 14a. The step of FIG. 3 is preferably performed using RIE with carbon tetrafluoride (CF4). plasma at a flow rate of 20 cm3 /min, chamber pressure of 50 mTorr, plasma potential of 45 volts, and etch rate of 7.8 nm/min, although the invention is not so limited.
The etchant used in the step of FIG. 3 is selected such that it will not significantly affect the layers 16 and 12 while etching through the masking layer 14. The second resist layer 16 therefore acts as a mask during the etching step, such that the masking layer 14 will only be etched through the opening 16a. Due to the very thin masking layer (15 nm), the width of the opening 14a is substantially equal to the width W of the opening 16a. The masking layer 14 can be made thicker and still be used in accordance with the invention as long as the etching process 20 used to create the opening is sufficiently anisotropic to create an opening 14a that is substantially equal to the desired width W.
As illustrated in FIG. 4, the first resist layer 12 is etched through the openings 14a and 16a using isotropic RIE as indicated by arrows 22 to form a cavity 12a therein. The isotropic etching undercuts the masking layer 14 so that the cavity 12a is considerably wider than the width W of the openings 14a and 16a. For desirable HEMT device characteristics, when the fabricated gate length (substantially equal to W) is 25-50 nm, the cavity 12a will preferably be etched to a width on the order of 100-250 nm.
The isotropic RIE step of FIG. 4 is preferably performed using an oxygen (O2) plasma at a flow rate of 20 m3 /min, a chamber pressure of 90 mTorr and a plasma potential -75 volts. The preferred etch rate is 17.5 nm/min. It will be understood, however, that these values do not limit the scope of the invention. It is also possible to practice the invention as described, using methods other than reactive ion etching (RIE) for the isotropic etching process 22. Alternative etching methods including standard plasma etching, magnetically enhanced reactive ion etching, electron cyclotron resonance, reactive ion beam ion etching, microwave plasma etching or radical beam etching, can also be used for the isotropic etching process 22, within the scope of the present invention, as long as the etching process used produces the desired isotropic etching result.
In the preferred embodiment, the isotropic RIE with oxygen plasma also removes the second resist layer 16 from the masking layer 14. The etchant used in the step of FIG. 4 is selected such that it will not significantly affect the masking layer 14.
The next step of the method is illustrated in FIG. 5. The first resist layer 12 is etched through the opening 14a in the masking layer 14 using anisotropic RIE as indicated by arrows 24 to form a notch 12b underneath the cavity 12a. The notch 12b extends completely down to the surface 10a of the substrate 10. Due to the anisotropic nature of the etching, the width of the notch 12b is substantially equal to W.
The anisotropic RIE step of FIG. 5 is preferably performed using an O2 plasma at a flow rate of 20 cm3 /min, chamber pressure of 2 mTorr and a plasma potential of -45 volts. The preferred etch rate is 7 nm/min. The extremely low pressure reduces the scattering of the ions in the RIE plasma and produces an etching profile that is highly anisotropic. This highly anisotropic property, combined with the fact that the O2 plasma does not appreciably alter the masking layer 14, causes the notch 12b to only be etched in the area of the first resist layer 12 directly underlying the opening 14a. The step of FIG. 5 is performed at low plasma potential to avoid damaging the substrate 10 when the notch 12b has been etched completely through the first resist layer 12 to the surface 10a.
As with the isotropic etching process described previously, it is also possible to practice this invention using an alternative method for the anisotropic etching process 24. As before, alternative etching methods using standard plasma etching, magnetically enhanced reactive ion etching, electron cyclotron resonance, reactive ion beam ion etching, microwave plasma etching or radical beam etching, can also be used for the anisotropic etching process 24, within the scope of the present invention, as long as the etching process used produces the desired anisotropic etching result.
The steps of the method described above form the opening 16b in the relatively thin second resist layer 16 having the width W desired for the gate length of the T-gate structure, and precisely extend the opening 16a down through the masking layer 14 and second resist layer 16 to form the notch 12b with substantially the same width as the opening 16a. The notch 12b defines the bottom of the desired T-gate structure, while the wider cavity 12a defines the top of the structure.
In the next step of the present method as illustrated in FIG. 6, the masking layer 14 is removed using a wet chemical solution or RIE etching with CF4 plasma as indicated by arrows 26 to leave only the first resist layer 12 remaining on the substrate 10 with the cavity 12a and notch 12b formed therein. The preferred embodiment uses a RIE etching process with a 20 cm3 /min CF4 flow rate, 50 mTorr chamber pressure, -45 Volts plasma potential and an etch rate of 7.8 nm/min, although the invention is not so limited.
If the remaining resist cavity 12a is such that it contains an overhang of too great an extent, it can be removed with a short, low pressure and low plasma potential anisotropic O2 RIE process step before proceeding to the process step illustrated in FIG. 7. In the preferred embodiment, this step is omitted because the overhang produced by the isotropic etching of the resist cavity 12a is already suitable for the subsequent processing steps.
In a typical HEMT process in which a contact layer is formed over the Schottky barrier layer during the molecular beam epitaxial growth, the contact layer is usually removed in the gate region at this point, forming a recessed surface, using the resist layer 12 as a mask. For the purposes of this description, in such a recessed gate configuration, the walls of the recess are considered to be a part of the surface 10a.
As illustrated in FIG. 7, an electrically conductive metal 28, preferably in the form of a multi-layer metal structure including layers of titanium (Ti), platinum (Pt), and gold (Au), is evaporated onto the first resist layer 12 and into the cavity 12a and notch 12b as indicated by arrows 30 such that the metal 28 adheres to the surface 10a of the substrate 10 at the bottom of the notch 12b, forming a Schottky barrier contact. The portion of the metal 28 in the cavity 12a and notch 12b constitutes the desired T-gate structure, which is designated as 28a.
As illustrated in FIG. 8, the first resist layer 12 and overlying metal 28 are lifted off by dissolving the layer 12 in a conventional solvent, such a methylenechloride, to leave only the T-gate structure 28a remaining on the surface 10a of the substrate 10.
A microelectronic device such as a HEMT or other FET incorporating the T-gate structure 28a may be fabricated using additional process steps such as illustrated in FIG. 9. As shown, an electrically conductive metal 32, preferably in the form of a multi-layer metal structure including layers of alloyed gold and germanium, nickel (Ni), and gold, is deposited onto the substrate 10 as indicated by arrows 34. The top of the T-gate structure 28a acts as a mask such that no metal 32 is deposited onto the surface 10a underneath the structure 28. A portion of the metal 32 is deposited onto the top of the structure 28a as designated at 32a, which is desirable since it increases the cross sectional area of the structure 28a, reducing the series resistance of the gate electrode.
Another portion of the metal 32 is deposited onto the surface 10a leftward of the structure 28a to form a source 36 of an FET 38. Another portion of the metal 32 deposited rightward of the structure 28a to form a drain 40 of the FET 38. The spacing between the source 36 and drain 38 define the channel length of the FET 38, which is substantially equal to the width of the top of the T-gate structure 28a. The source/drain contacts and channel of the FET 38 are self-aligned to the gate in the process step of FIG. 9.
In alternative methods of fabricating HEMT devices and FETs, the source/drain contacts are not self-aligned to the gate, as described here. As long as the gate itself is fabricated as outlined by the methods herein, it is considered to be within the scope of this invention.
Another alternative method of practicing the present invention is illustrated in FIGS. 10 to 13, in which the isotropic and anisotropic RIE steps are reversed. The first resist layer 12, masking layer 14 and second resist layer 16 are deposited on the substrate 10 and formed with the openings 14a and 16a in the same manner as in FIGS. 1 to 3. Then, as illustrated in FIG. 10, a notch 12c is formed completely through the first resist layer 12 using low pressure, low voltage anisotropic RIE as indicated by arrows 42. The width of the notch 12c is substantially equal to W. Preferably, the etching step of FIG. 10 also removes the second resist layer 16 from the masking layer 14.
As illustrated in FIG. 11, high pressure isotropic RIE is performed using O2 plasma as indicated by arrows 44 to form a cavity 12d underlying the opening 14a having a width which is considerably larger than W. In this case, it is desirable that the isotropic RIE step is also performed at low plasma potential, typically less than -45 Volts, in order to prevent damage to the underlying HEMT device. The masking layer 14 is removed in the step illustrated in FIG. 12 using RIE with a CF4 plasma as indicated by arrows 46. The conditions for the removal of the masking layer 14 will generally be similar to those described above, with reference to FIG. 6.
In the next step of the method as illustrated in FIG. 13, low voltage anisotropic RIE is performed using an O2 plasma as indicated by arrows 48. This step causes the overhang of the resist cavity 12a to be removed and as described previously, may not be necessary if the overhang is already suitable. The conditions under which the isotropic and anisotropic RIE steps are performed will generally be similar to those described above with reference to FIGS. 1 to 6. The steps of FIGS. 7 to 9 may then be performed to form a T-gate structure and associated elements in the same manner as with the structure illustrated in FIG. 6.
Another method of practicing the present invention is illustrated in FIGS. 14 to 18, in which the masking layer 14 and second resist layer 16 are incorporated into a single resist layer 50. As illustrated in FIG. 14, the resist layer 50 is formed over the first resist layer 12, and consists of a material which is sensitive to FIB, electron beam, optical beam or x-ray beam imaging as appropriate to provide the function of the second resist layer 16, and also contains a material such as silicon, which resists the oxygen etching step, to provide the function of the masking layer 14.
As illustrated in FIG. 15, the resist layer 50 is imaged with an FIB, electron beam, optical beam or X-ray beam as indicated by arrows 52, and developed to form an opening 50a which is equivalent to the openings 14a and 16a in combination. The resist layer 50 may alternatively be formed of a self-developing organosilicon film such as described in an article entitled "Plasma-deposited organosilicon thin films as dry resists for deep ultraviolet lithography", by M. Horn et al, in the Journal of Vacuum Science Technology, B, Vol. 8, No. 6, Nov./Dec. 1990, pp. 1493-1496, in which case a separate developing step is not required. Then, as illustrated in FIG. 16, isotropic RIE is performed using O2 plasma to form the cavity 12a in the first resist layer 12 under the opening 50a. The silicon in the resist layer 50 is oxidized by the plasma, and forms a silicon dioxide coating on the exposed surface of the layer 50 which resists further etching by the O2 plasma.
As illustrated in FIG. 17, anisotropic RIE is performed using an O2 plasma as indicated by arrows 56 to transfer the opening 50a down through the bottom of the cavity 12a to form the notch 12b in the manner described above in reference to FIG. 5. Etching with CF4 is then performed as indicated by arrows 58 in FIG. 18 to remove the resist layer 50 and leave only the first resist layer 12 having the cavity 12a and notch 12b therein remaining on the substrate 10. The conditions under which the isotropic and anisotropic RIE steps are performed will generally be similar to those described above with reference to FIGS. 1 to 6. Should an unsuitable overhang remain after the isotropic RIE step, a removal step may also be inserted as described previously. The steps of FIGS. 7 to 9 may then be performed to form a T-gate structure and associated elements in the same manner as with the structure illustrated in FIG. 6.
Yet another method of practicing the present invention using a single resist layer is illustrated in FIGS. 19 to 25. This method utilizes a Positive Resist IMage by Etching (PRIME) process which is described in an article entitled "Positive resist image by dry etching: New dry developed positive working system for electron beam and deep ultraviolet lithography", by C. Pierrat et al, in the Journal of Vacuum Science Technology B, Vol. 7, No. 6, Nov./Dec. 1989, pp. 1782-1786.
FIG. 19 illustrates the substrate 10 with a primary resist layer 60 formed on the surface 10a thereof. The layer 60 is preferably formed of PLASMASK resist manufactured by U.C.B. Electronics, HPR 206 resist manufactured by Olin Hunt, PR 1024 manufactured by MacDermid, or other positive novolac based resist. The layer 60 is applied to the substrate 10 by coating and soft baking.
As illustrated in FIG. 20, the resist layer 60 is exposed to an electron beam, focused ion beam, optical beam in the deep ultraviolet wavelength region, or x-ray beam having a width substantially equal to the desired gate length of the T-gate structure as indicated by arrows 62. The power level of the image beam 62 is selected such that the beam 62 penetrates partially through the layer 60 in an area 60a to cause crosslinking between novolac chains in the material thereof.
In the next step of the method as illustrated in FIG. 21, the resist layer 60 is irradiated with a flood optical beam as indicated by arrows 64 in the near ultraviolet wavelength region. This promotes diffusion and reaction of HMDS in the areas of the layer 60 other than the area 60a.
As illustrated in FIG. 22, the resist layer 60 is subjected to a pre-silylation bake step, followed by a silylation step as indicated by arrows 66. The steps may be performed at the same or different temperatures, typically on the order of 160° C., in an oven which is evacuated for the pre-silylation bake step. Hexamethyldisilazane (HMDS) saturated nitrogen is caused to flow through the oven for the silylation step.
Silylation occurs in an upper portion 60b of the resist layer 60 except for the area 60a during the silylation step illustrated in FIG. 22 due to enhancement of diffusion and reaction of HMDS induced by the near ultraviolet exposure in the step of FIG. 21. However, cross-linking inhibits HMDS diffusion in the area 60a.
As illustrated in FIG. 23, isotropic RIE using O2 plasma is performed as indicated by arrows 68 which etches away the area 60a of the layer 60 and forms an opening 60c in the upper portion of the area 60a. The RIE further extends through the opening 60c to form a cavity 60d in the layer 60 which is underneath and wider than the opening 60c. During this step, silicon (diffused from the HMDS) in the material of the layer 60 chemically transforms the upper portion 60b of the layer 60 into silicon dioxide which constitutes an in-situ mask corresponding to the masking layer 14 illustrated in FIGS. 1 to 5. The silicon dioxide is resistant to etching by the O2 plasma.
In the next step of the method as illustrated in FIG. 24, anisotropic RIE using O2 plasma is performed as indicated by arrows 70 to transfer an image of the opening 60c down through the bottom of the cavity 60d to the surface 10a of the substrate 10 to form a notch 60e having substantially the same width as the opening 60c.
As illustrated in FIG. 25, RIE using CF4 plasma is performed as indicated by arrows 72 to etch away the silicon dioxide upper portion 60b of the layer 60. Optionally, if a substantial overhang remains on the cavity 60d, it may be removed with a low pressure, low voltage oxygen anisotropic RIE step as described previously. The result of these steps is to leave the resist layer 60 with the cavity 60d and notch 60e formed therein. The conditions under which the isotropic and anisotropic RIE steps are performed will generally be similar to those described above with reference to FIGS. 1 to 6. It is also understood that other plasma etching techniques such as may be substituted for the isotropic and anisotropic RIE steps, as described previously. The steps of FIGS. 7 to 9 may then be performed to form a T-gate structure and associated elements in the same manner as with the structure illustrated in FIG. 6.
EXAMPLE
Using the preferred embodiment as described above, T-gate structures were fabricated on GaAs substrates with 50 -60 nm gate lengths, a source/drain spacing (determined by the width of the cavity formed in the isotropic RIE step) of 225 nm and a gate cross section of 0.15 um2.
While several illustrative embodiments of the invention have been shown and described, numerous variations and alternate embodiments will occur to those skilled in the art, without departing from the spirit and scope of the invention. Accordingly, it is intended that the present invention not be limited solely to the specifically described illustrative embodiments. Various modifications are contemplated and can be made without departing from the spirit and scope of the invention as defined by the appended claims.

Claims (30)

I claim:
1. A method of forming a T-gate structure on a surface of a microelectronic device substrate, comprising the steps of:
(a) forming a first material layer over said surface;
(b) forming a second material layer over the first material layer;
(c) forming an opening having a predetermined width through the second material layer;
(d) isotropically etching the first material layer through said opening using an etchant which does not significantly etch the second material layer to form a cavity in the first material layer under said opening which extends partially through to said surface and has a width which is larger than said predetermined width;
(e) anisotropically etching the first material layer through said opening using an etchant which does not significantly etch the second material layer to form a notch in the first material layer under said opening which extends completely through to said surface and has a width which is substantially equal to said predetermined width;
(f) removing the second material layer from the first material layer;
(g) depositing an electrically conductive material over the first material layer and into said cavity and said notch such that the conductive material adheres to said surface at the bottom of said notch, the conductive material in the cavity and notch constituting the T-gate structure; and
(h) removing the first material layer and the conductive material over the first material layer from the substrate.
2. A method as in claim 1, in which step (d) is performed before step (e).
3. A method as in claim 1, in which step (e) is performed before step (d).
4. A method as in claim 1, in which:
step (b) comprises forming the second material layer as including a masking sublayer over the first material layer, and a resist sublayer over the masking sublayer; and
step (c) comprises the substeps of:
(i) exposing the resist sublayer with an image having a width which is substantially equal to said predetermined width;
(j) developing the resist sublayer using a developer which does not significantly etch the masking sublayer to form a first portion of said opening as corresponding to said image and extending completely through the resist sublayer to the masking sublayer; and
(k) etching the masking sublayer through said first portion of said opening using an etchant which does not significantly etch the resist sublayer to form a second portion of said opening which extends completely through the masking sublayer to the first material layer.
5. A method as in claim 4, in which step (i) comprises exposing the resist sublayer to said image in the form of a focused ion beam.
6. A method as in claim 4, in which step (k) includes etching the masking sublayer using plasma etching.
7. A method as in claim 4, in which:
step (b) comprises forming the masking sublayer as including a material selected from the group consisting of silicon and germanium.
8. A method as in claim 7, in which step (k) comprises etching the masking sublayer using anisotropic reactive ion etching with a carbon tetrafluoride plasma.
9. A method as in claim 4, in which step (f) comprises the substep, performed integrally with step (d), of:
(1) removing the resist sublayer from the masking sublayer using said isotropic etching.
10. A method as in claim 9, in which step (f) further comprises the substep, performed after step (e), of:
(m) removing the masking sublayer from the first material layer.
11. A method as in claim 1, in which:
step (b) comprises forming the second material layer of a resist material; and
step (c) comprises the substeps of:
(i) exposing the second material layer with an image having a width which is substantially equal to said predetermined width; and
(j) developing the second material layer to form said opening as corresponding to said image and extending completely through the second material layer to the first material layer.
12. A method as in claim 11, in which:
step (b) comprises forming the second material layer of a self-developing resist material; and
step (j) is accomplished by performing step (i).
13. A method as in claim 11, in which step (i) comprises exposing the resist sublayer to said image in the form of a focused ion beam.
14. A method as in claim 1, in which step (d) comprises isotropically etching the first material layer using reactive ion etching.
15. A method as in claim in which step (e) comprises anisotropically etching the first material layer using reactive ion etching.
16. A method as in claim 1, in which:
step (d) comprises isotropically etching the first material layer using reactive ion etching at a first chamber pressure; and
step (e) comprises anisotropically etching the first material layer using reactive ion etching at a second chamber pressure which is lower than the first chamber pressure, and at a plasma potential which is sufficiently low to preclude damage to said surface.
17. A method as in claim 1, in which:
step (a) comprises forming the first material layer as including a polymer resist material;
step (d) comprises isotropically etching the first material layer using reactive ion etching with an O2 plasma at a chamber pressure of approximately 90 mTorr and a plasma potential of approximately 75 volts; and
step (e) comprises anisotropically etching the first material layer using reactive ion etching with O2 ions at a chamber pressure of approximately 2 mTorr and a plasma potential of approximately 45 volts.
18. A method as in claim 17, in which step comprises forming the first material layer as including poly-methylmethacrylate.
19. A method as in claim 1, in which steps (a) and (b) in combination comprise the substeps of:
(i) forming a primary material layer including a lower portion which constitutes the first material layer, and an upper portion, over said surface; and
(j) chemically transforming said upper portion of the primary material layer into the second material layer.
20. A method of forming a T-gate structure on a surface of a microelectronic device substrate, comprising the steps of:
(a) forming a resist layer of a first material over said surface;
(b) exposing an area of the resist layer with an image having a predetermined width;
(c) exposing the resist layer to a predetermined condition which transforms an upper portion of the resist layer except in said exposed area into a second material;
(d) etching said exposed area using an etchant which does not significantly etch the second material to form an opening through said upper portion having substantially said predetermined width;
(e) isotropically etching a lower portion of the resist layer below said upper portion thereof through said opening using an etchant which does not significantly etch the second material to form a cavity in said lower portion under said opening which extends partially through to said surface and has a width which is larger than said predetermined width;
(f) anisotropically etching said lower portion through said opening using an etchant which does not significantly etch the second material to form a notch in said lower portion under said opening which extends completely through to said surface and has a width which is substantially equal to said predetermined width;
(g) removing said upper portion from said lower portion;
(h) depositing an electrically conductive material over said lower portion and into said cavity and said notch such that the conductive material adheres to said surface at the bottom of said notch, the conductive material in the cavity and notch constituting the T-gate structure; and
(i) removing said lower portion and the conductive material over said lower portion from the substrate.
21. A method as in claim 20, in which step (a) comprises forming the resist layer such that said first material includes a novolac resin in which crosslinking between novolac chains occurs in said exposed area in step (b), and said upper portion of the resist layer except in said exposed area is transformed into said second material through silylation in step (c).
22. A method as in claim 21, in which step (b) comprises exposing said area of the resist layer with said image in the form of an electron beam.
23. A method as in claim 21, in which step (b) comprises exposing said area of the resist layer with said image in the form of a focused ion beam.
24. A method as in claim 21, in which step (c) comprises the substeps of:
(j) exposing the resist layer to light in the near ultraviolet wavelength region; and
(k) heating the resist layer to cause silylation of said upper portion thereof.
25. A method as in claim 21, in which steps (d) and (e) are integral and comprise etching said exposed area and said lower portion using isotropic reactive ion etching with O2 plasma which oxidizes said second material.
26. A method as in claim 21, in which step (f) comprises anisotropically etching said lower portion using reactive ion etching with O2 plasma.
27. A method as in claim 21, in which:
steps (d) and (e) are integral and comprise etching said exposed area and said lower portion using isotropic reactive ion etching with O2 plasma at a first chamber pressure; and
step (f) comprises anisotropically etching said lower portion using reactive ion etching with O2 plasma at a second chamber pressure which is lower than the first chamber pressure, and at a plasma potential which is low enough to preclude damage to said surface.
28. A method of forming a T-gate structure on a surface of a microelectronic device substrate, comprising the steps of:
(a) forming a first material layer over said surface;
(b) forming a second material layer over the first material layer;
(c) forming an opening having a predetermined width through the second material layer;
(d) forming a cavity in the first material layer under said opening which extends partially through to said surface and has a width which is larger than said predetermined width;
(e) forming a notch in the first material layer under said opening using the second material layer with said opening formed therethrough as a mask such that the notch extends completely through to said surface and has a width which is substantially equal to said predetermined width; and
(f) forming a T-gate contact to said surface through said notch.
29. A method as in claim 28, in which step (d) is performed before step (e).
30. A method as in claim 28, in which step (e) is performed before step (d).
US07/705,870 1991-05-28 1991-05-28 Method of forming t-gate structure on microelectronic device substrate Expired - Lifetime US5155053A (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US07/705,870 US5155053A (en) 1991-05-28 1991-05-28 Method of forming t-gate structure on microelectronic device substrate
IL10204192A IL102041A (en) 1991-05-28 1992-05-28 Method of forming t-gate structure on microelectronic device substrate
EP19920304827 EP0516408A3 (en) 1991-05-28 1992-05-28 Method of forming t-gate structure on microelectronic device substrate
JP4137107A JPH0689907A (en) 1991-05-28 1992-05-28 Method for formation of t-shaped gate structure on microelectronic-device substrate

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US07/705,870 US5155053A (en) 1991-05-28 1991-05-28 Method of forming t-gate structure on microelectronic device substrate

Publications (1)

Publication Number Publication Date
US5155053A true US5155053A (en) 1992-10-13

Family

ID=24835293

Family Applications (1)

Application Number Title Priority Date Filing Date
US07/705,870 Expired - Lifetime US5155053A (en) 1991-05-28 1991-05-28 Method of forming t-gate structure on microelectronic device substrate

Country Status (4)

Country Link
US (1) US5155053A (en)
EP (1) EP0516408A3 (en)
JP (1) JPH0689907A (en)
IL (1) IL102041A (en)

Cited By (43)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5288660A (en) * 1993-02-01 1994-02-22 Avantek, Inc. Method for forming self-aligned t-shaped transistor electrode
US5334542A (en) * 1991-11-27 1994-08-02 Oki Electric Industry Co., Ltd. Method of forming T-shaped electrode
EP0650185A1 (en) * 1993-10-18 1995-04-26 France Telecom Method of manufacturing self-aligned conducting contacts for electronic components
US5436201A (en) * 1993-05-28 1995-07-25 Hughes Aircraft Company Dual etchant process, particularly for gate recess fabrication in GaAs MMIC chips
US5459087A (en) * 1992-08-03 1995-10-17 Nec Corporation Method of fabricating a multi-layer gate electrode with annealing step
US5516710A (en) * 1994-11-10 1996-05-14 Northern Telecom Limited Method of forming a transistor
US5543253A (en) * 1994-08-08 1996-08-06 Electronics & Telecommunications Research Inst. Photomask for t-gate formation and process for fabricating the same
US5548129A (en) * 1994-01-10 1996-08-20 Hughes Aircraft Company Quantum well structure with self-aligned gate and method of making the same
US5766967A (en) * 1996-06-07 1998-06-16 Industrial Technology Research Institute Method for fabricating a submicron T-shaped gate
US5817558A (en) * 1997-06-20 1998-10-06 Acer Semiconductor Manufacturing Inc. Method of forming a T-gate Lightly-Doped Drain semiconductor device
US5840609A (en) * 1996-11-04 1998-11-24 Electronics And Telecommunications Research Institute Method of manufacturing semiconductor device having stacked gate electrode structure
US6051485A (en) * 1997-04-24 2000-04-18 Siemens Aktiengesellschaft Method of producing a platinum-metal pattern or structure by a lift-off process
US6156636A (en) * 1998-04-02 2000-12-05 Samsung Electronics Co., Ltd. Method of manufacturing a semiconductor device having self-aligned contact holes
US6255202B1 (en) 2000-07-20 2001-07-03 Advanced Micro Devices, Inc. Damascene T-gate using a spacer flow
US6270929B1 (en) * 2000-07-20 2001-08-07 Advanced Micro Devices, Inc. Damascene T-gate using a relacs flow
US6313019B1 (en) 2000-08-22 2001-11-06 Advanced Micro Devices Y-gate formation using damascene processing
US6319802B1 (en) 2000-07-20 2001-11-20 Advanced Micro Devices, Inc. T-gate formation using modified damascene processing with two masks
US6403456B1 (en) 2000-08-22 2002-06-11 Advanced Micro Devices, Inc. T or T/Y gate formation using trim etch processing
US6417084B1 (en) 2000-07-20 2002-07-09 Advanced Micro Devices, Inc. T-gate formation using a modified conventional poly process
WO2003096399A1 (en) * 2002-05-11 2003-11-20 United Monolithic Semiconductors Gmbh Method for producing a semiconductor component, and semiconductor component produced by the same
US20040063303A1 (en) * 2001-01-17 2004-04-01 Dag Behammer Method for producing a semiconductor component comprising a t-shaped contact electrode
US6740599B2 (en) * 1995-11-27 2004-05-25 Shunpei Yamazaki Method of fabricating contact holes in a semiconductor device
US6833079B1 (en) * 2000-02-17 2004-12-21 Applied Materials Inc. Method of etching a shaped cavity
US20050070119A1 (en) * 2003-09-29 2005-03-31 Theodore Doros Method to make a weight compensating/tuning layer on a substrate
US7008832B1 (en) 2000-07-20 2006-03-07 Advanced Micro Devices, Inc. Damascene process for a T-shaped gate electrode
US20060255432A1 (en) * 2003-01-28 2006-11-16 Meagley Robert P Forming semiconductor structures
US20080006603A1 (en) * 2006-07-10 2008-01-10 Micron Technology, Inc. Electron induced chemical etching and deposition for local circuit repair
US20080009140A1 (en) * 2006-07-10 2008-01-10 Micron Technology, Inc. Electron induced chemical etching for device level diagnosis
US20080038933A1 (en) * 2006-08-14 2008-02-14 Micron Technology, Inc. Plasma and electron beam etching device and method
US20080038894A1 (en) * 2006-08-14 2008-02-14 Micron Technology, Inc. Electronic beam processing device and method using carbon nanotube emitter
US20080176398A1 (en) * 2007-01-18 2008-07-24 Kanti Jain High throughput, low cost dual-mode patterning method for large area substrates
US20080251877A1 (en) * 2007-04-12 2008-10-16 Kanti Jain Methods for fabricating complex micro and nanoscale structures and electronic devices and components made by the same
US20090023098A1 (en) * 2007-07-16 2009-01-22 Kanti Jain Method for fabricating dual damascene profiles using sub pixel-voting lithography and devices made by same
US20090239042A1 (en) * 2008-03-21 2009-09-24 Kanti Jain Material Assisted Laser Ablation
US20100143848A1 (en) * 2008-12-09 2010-06-10 Kanti Jain Patterning methods for stretchable structures
US7786553B1 (en) 1995-11-27 2010-08-31 Semiconductor Energy Laboratory Co., Ltd. Method of fabricating semiconductor device
US7791055B2 (en) 2006-07-10 2010-09-07 Micron Technology, Inc. Electron induced chemical etching/deposition for enhanced detection of surface defects
US7791071B2 (en) 2006-08-14 2010-09-07 Micron Technology, Inc. Profiling solid state samples
US7833427B2 (en) 2006-08-14 2010-11-16 Micron Technology, Inc. Electron beam etching device and method
WO2012094357A3 (en) * 2011-01-07 2012-09-07 Eastman Kodak Company Transistor including multiple reentrant profiles
US8847226B2 (en) 2011-01-07 2014-09-30 Eastman Kodak Company Transistor including multiple reentrant profiles
CN111640795A (en) * 2020-04-28 2020-09-08 西安电子科技大学 Gallium nitride high-frequency transistor with arc-shaped gate electrode and manufacturing method
CN112885899A (en) * 2020-12-17 2021-06-01 南京中电芯谷高频器件产业技术研究院有限公司 Self-aligned low-ohmic contact resistance GaN HEMT device and manufacturing method thereof

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4758170B2 (en) * 2005-08-09 2011-08-24 三菱電機株式会社 Manufacturing method of semiconductor device
KR102400989B1 (en) * 2017-08-31 2022-05-23 구글 엘엘씨 Device Fabrication Using Multi-Layer Stacks

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4334349A (en) * 1979-06-06 1982-06-15 Tokyo Shibaura Denki Kabushiki Kaisha Method of producing semiconductor device
US4700462A (en) * 1986-10-08 1987-10-20 Hughes Aircraft Company Process for making a T-gated transistor
US4771017A (en) * 1987-06-23 1988-09-13 Spire Corporation Patterning process
US4959326A (en) * 1988-12-22 1990-09-25 Siemens Aktiengesellschaft Fabricating T-gate MESFETS employing double exposure, double develop techniques
US4975382A (en) * 1989-05-15 1990-12-04 Rohm Co., Ltd. Method of making a self-aligned field-effect transistor by the use of a dummy-gate
US5053348A (en) * 1989-12-01 1991-10-01 Hughes Aircraft Company Fabrication of self-aligned, t-gate hemt

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS57183037A (en) * 1981-05-06 1982-11-11 Nec Corp Formation of pattern
JPS60111474A (en) * 1983-11-22 1985-06-17 Nec Corp Manufacture of semiconductor device
JPS6180870A (en) * 1984-09-27 1986-04-24 Nec Corp Semiconductor transistor and manufacture thereof
JPS62250674A (en) * 1986-04-23 1987-10-31 Nec Corp Manufactire of semiconductor device
JPS63155770A (en) * 1986-12-19 1988-06-28 Hitachi Ltd Manufacture of field effect transistor
JPH0269936A (en) * 1988-07-28 1990-03-08 Siemens Ag Method of making resin structure on semiconductor material
DE3901288A1 (en) * 1989-01-18 1990-07-26 Licentia Gmbh Method for fabricating gate electrodes

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4334349A (en) * 1979-06-06 1982-06-15 Tokyo Shibaura Denki Kabushiki Kaisha Method of producing semiconductor device
US4700462A (en) * 1986-10-08 1987-10-20 Hughes Aircraft Company Process for making a T-gated transistor
US4771017A (en) * 1987-06-23 1988-09-13 Spire Corporation Patterning process
US4959326A (en) * 1988-12-22 1990-09-25 Siemens Aktiengesellschaft Fabricating T-gate MESFETS employing double exposure, double develop techniques
US4975382A (en) * 1989-05-15 1990-12-04 Rohm Co., Ltd. Method of making a self-aligned field-effect transistor by the use of a dummy-gate
US5053348A (en) * 1989-12-01 1991-10-01 Hughes Aircraft Company Fabrication of self-aligned, t-gate hemt

Cited By (77)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5334542A (en) * 1991-11-27 1994-08-02 Oki Electric Industry Co., Ltd. Method of forming T-shaped electrode
US5459087A (en) * 1992-08-03 1995-10-17 Nec Corporation Method of fabricating a multi-layer gate electrode with annealing step
US5288660A (en) * 1993-02-01 1994-02-22 Avantek, Inc. Method for forming self-aligned t-shaped transistor electrode
US5436201A (en) * 1993-05-28 1995-07-25 Hughes Aircraft Company Dual etchant process, particularly for gate recess fabrication in GaAs MMIC chips
EP0650185A1 (en) * 1993-10-18 1995-04-26 France Telecom Method of manufacturing self-aligned conducting contacts for electronic components
FR2711451A1 (en) * 1993-10-18 1995-04-28 Etrillard Jackie Method for obtaining self-aligned conductive contacts for electronic components.
US5548129A (en) * 1994-01-10 1996-08-20 Hughes Aircraft Company Quantum well structure with self-aligned gate and method of making the same
US5543253A (en) * 1994-08-08 1996-08-06 Electronics & Telecommunications Research Inst. Photomask for t-gate formation and process for fabricating the same
US5516710A (en) * 1994-11-10 1996-05-14 Northern Telecom Limited Method of forming a transistor
US20100200999A1 (en) * 1995-11-27 2010-08-12 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of fabricating same
US6740599B2 (en) * 1995-11-27 2004-05-25 Shunpei Yamazaki Method of fabricating contact holes in a semiconductor device
US7727898B2 (en) 1995-11-27 2010-06-01 Semiconductor Energy Laboratory Co., Ltd Semiconductor device and method of fabricating same
US7786553B1 (en) 1995-11-27 2010-08-31 Semiconductor Energy Laboratory Co., Ltd. Method of fabricating semiconductor device
US7800235B2 (en) 1995-11-27 2010-09-21 Semiconductor Energy Laboratory Co., Ltd. Method of fabricating semiconductor device
US20110001192A1 (en) * 1995-11-27 2011-01-06 Semiconductor Energy Laboratory Co., Ltd. Method of Fabricating Semiconductor Device
US8283788B2 (en) 1995-11-27 2012-10-09 Semiconductor Energy Laboratory Co., Ltd. Method of fabricating semiconductor device
US20060060861A1 (en) * 1995-11-27 2006-03-23 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and method of fabricating same
US6972263B2 (en) 1995-11-27 2005-12-06 Semiconductor Energy Laboratory Co., Ltd. Fabricating a tapered hole incorporating a resinous silicon containing film
US20040192025A1 (en) * 1995-11-27 2004-09-30 Semiconductor Energy Laboratory Co., Ltd., A Japan Corporation Semiconductor device and method of fabricating same
US5766967A (en) * 1996-06-07 1998-06-16 Industrial Technology Research Institute Method for fabricating a submicron T-shaped gate
US5840609A (en) * 1996-11-04 1998-11-24 Electronics And Telecommunications Research Institute Method of manufacturing semiconductor device having stacked gate electrode structure
US6051485A (en) * 1997-04-24 2000-04-18 Siemens Aktiengesellschaft Method of producing a platinum-metal pattern or structure by a lift-off process
US5817558A (en) * 1997-06-20 1998-10-06 Acer Semiconductor Manufacturing Inc. Method of forming a T-gate Lightly-Doped Drain semiconductor device
US6156636A (en) * 1998-04-02 2000-12-05 Samsung Electronics Co., Ltd. Method of manufacturing a semiconductor device having self-aligned contact holes
US6833079B1 (en) * 2000-02-17 2004-12-21 Applied Materials Inc. Method of etching a shaped cavity
US6319802B1 (en) 2000-07-20 2001-11-20 Advanced Micro Devices, Inc. T-gate formation using modified damascene processing with two masks
US6417084B1 (en) 2000-07-20 2002-07-09 Advanced Micro Devices, Inc. T-gate formation using a modified conventional poly process
US7008832B1 (en) 2000-07-20 2006-03-07 Advanced Micro Devices, Inc. Damascene process for a T-shaped gate electrode
US6255202B1 (en) 2000-07-20 2001-07-03 Advanced Micro Devices, Inc. Damascene T-gate using a spacer flow
US6270929B1 (en) * 2000-07-20 2001-08-07 Advanced Micro Devices, Inc. Damascene T-gate using a relacs flow
US6403456B1 (en) 2000-08-22 2002-06-11 Advanced Micro Devices, Inc. T or T/Y gate formation using trim etch processing
US6313019B1 (en) 2000-08-22 2001-11-06 Advanced Micro Devices Y-gate formation using damascene processing
US6790717B2 (en) * 2001-01-17 2004-09-14 United Monolithic Semiconductors Gmbh Method for producing a semiconductor component comprising a t-shaped contact electrode
US20040063303A1 (en) * 2001-01-17 2004-04-01 Dag Behammer Method for producing a semiconductor component comprising a t-shaped contact electrode
DE10101825B4 (en) * 2001-01-17 2006-12-14 United Monolithic Semiconductors Gmbh Method for producing a semiconductor device with a T-shaped contact electrode
US7041541B2 (en) 2002-05-11 2006-05-09 United Monolithic Semiconductors Gmbh Method for producing a semiconductor component, and semiconductor component produced by the same
US20060105505A1 (en) * 2002-05-11 2006-05-18 United Monolithic Semiconductors Gmbh Method for producing a semiconductor component and semiconductor component produced by the same
US7432563B2 (en) 2002-05-11 2008-10-07 United Monolithic Semiconductors Gmbh Method for producing a semiconductor component and semiconductor component produced by the same
US20040157423A1 (en) * 2002-05-11 2004-08-12 Dag Behammer Method for producing a semiconductor component, and semiconductor component produced by the same
WO2003096399A1 (en) * 2002-05-11 2003-11-20 United Monolithic Semiconductors Gmbh Method for producing a semiconductor component, and semiconductor component produced by the same
US8513111B2 (en) * 2003-01-28 2013-08-20 Intel Corporation Forming semiconductor structures
US20060255432A1 (en) * 2003-01-28 2006-11-16 Meagley Robert P Forming semiconductor structures
US7262070B2 (en) * 2003-09-29 2007-08-28 Intel Corporation Method to make a weight compensating/tuning layer on a substrate
US20050070119A1 (en) * 2003-09-29 2005-03-31 Theodore Doros Method to make a weight compensating/tuning layer on a substrate
US20100320384A1 (en) * 2006-07-10 2010-12-23 Williamson Mark J Method of enhancing detection of defects on a surface
US7807062B2 (en) 2006-07-10 2010-10-05 Micron Technology, Inc. Electron induced chemical etching and deposition for local circuit repair
US8821682B2 (en) 2006-07-10 2014-09-02 Micron Technology, Inc. Electron induced chemical etching and deposition for local circuit repair
US8809074B2 (en) 2006-07-10 2014-08-19 Micron Technology, Inc. Method for integrated circuit diagnosis
US20080006603A1 (en) * 2006-07-10 2008-01-10 Micron Technology, Inc. Electron induced chemical etching and deposition for local circuit repair
US20080009140A1 (en) * 2006-07-10 2008-01-10 Micron Technology, Inc. Electron induced chemical etching for device level diagnosis
US8026501B2 (en) 2006-07-10 2011-09-27 Micron Technology, Inc. Method of removing or deposting material on a surface including material selected to decorate a particle on the surface for imaging
US7892978B2 (en) 2006-07-10 2011-02-22 Micron Technology, Inc. Electron induced chemical etching for device level diagnosis
US7791055B2 (en) 2006-07-10 2010-09-07 Micron Technology, Inc. Electron induced chemical etching/deposition for enhanced detection of surface defects
US7791071B2 (en) 2006-08-14 2010-09-07 Micron Technology, Inc. Profiling solid state samples
US8389415B2 (en) 2006-08-14 2013-03-05 Micron Technology, Inc. Profiling solid state samples
US20090288603A1 (en) * 2006-08-14 2009-11-26 Rueger Neal R Plasma and electron beam etching device and method
US7833427B2 (en) 2006-08-14 2010-11-16 Micron Technology, Inc. Electron beam etching device and method
US20080038894A1 (en) * 2006-08-14 2008-02-14 Micron Technology, Inc. Electronic beam processing device and method using carbon nanotube emitter
US20080038933A1 (en) * 2006-08-14 2008-02-14 Micron Technology, Inc. Plasma and electron beam etching device and method
US7569484B2 (en) * 2006-08-14 2009-08-04 Micron Technology, Inc. Plasma and electron beam etching device and method
US7718080B2 (en) 2006-08-14 2010-05-18 Micron Technology, Inc. Electronic beam processing device and method using carbon nanotube emitter
US8414787B2 (en) 2006-08-14 2013-04-09 Micron Technology, Inc. Electron beam processing device and method using carbon nanotube emitter
US8609542B2 (en) 2006-08-14 2013-12-17 Micron Technology, Inc. Profiling solid state samples
US20080176398A1 (en) * 2007-01-18 2008-07-24 Kanti Jain High throughput, low cost dual-mode patterning method for large area substrates
US8420978B2 (en) 2007-01-18 2013-04-16 The Board Of Trustees Of The University Of Illinois High throughput, low cost dual-mode patterning method for large area substrates
US8003300B2 (en) 2007-04-12 2011-08-23 The Board Of Trustees Of The University Of Illinois Methods for fabricating complex micro and nanoscale structures and electronic devices and components made by the same
US20080251877A1 (en) * 2007-04-12 2008-10-16 Kanti Jain Methods for fabricating complex micro and nanoscale structures and electronic devices and components made by the same
US8652763B2 (en) 2007-07-16 2014-02-18 The Board Of Trustees Of The University Of Illinois Method for fabricating dual damascene profiles using sub pixel-voting lithography and devices made by same
US20090023098A1 (en) * 2007-07-16 2009-01-22 Kanti Jain Method for fabricating dual damascene profiles using sub pixel-voting lithography and devices made by same
US8546067B2 (en) 2008-03-21 2013-10-01 The Board Of Trustees Of The University Of Illinois Material assisted laser ablation
US20090239042A1 (en) * 2008-03-21 2009-09-24 Kanti Jain Material Assisted Laser Ablation
US20100143848A1 (en) * 2008-12-09 2010-06-10 Kanti Jain Patterning methods for stretchable structures
US8187795B2 (en) 2008-12-09 2012-05-29 The Board Of Trustees Of The University Of Illinois Patterning methods for stretchable structures
WO2012094357A3 (en) * 2011-01-07 2012-09-07 Eastman Kodak Company Transistor including multiple reentrant profiles
US8847226B2 (en) 2011-01-07 2014-09-30 Eastman Kodak Company Transistor including multiple reentrant profiles
CN111640795A (en) * 2020-04-28 2020-09-08 西安电子科技大学 Gallium nitride high-frequency transistor with arc-shaped gate electrode and manufacturing method
CN112885899A (en) * 2020-12-17 2021-06-01 南京中电芯谷高频器件产业技术研究院有限公司 Self-aligned low-ohmic contact resistance GaN HEMT device and manufacturing method thereof

Also Published As

Publication number Publication date
IL102041A0 (en) 1992-12-30
EP0516408A2 (en) 1992-12-02
JPH0689907A (en) 1994-03-29
IL102041A (en) 1994-06-24
EP0516408A3 (en) 1993-01-13

Similar Documents

Publication Publication Date Title
US5155053A (en) Method of forming t-gate structure on microelectronic device substrate
US7419862B2 (en) Method of fabricating pseudomorphic high electron mobility transistor
US4711858A (en) Method of fabricating a self-aligned metal-semiconductor FET having an insulator spacer
KR100620393B1 (en) Field effect transistor and a method for manufacturing the same
EP0287656B1 (en) T-gate electrode for field effect transistor and field effect transistor made therewith
US20020048858A1 (en) Methods of t-gate fabrication using a hybrid resist
US5538910A (en) Method of making a narrow gate electrode for a field effect transistor
EP0476801A2 (en) Production of a semiconductor device using implantation into a thermohardening resin
US5981319A (en) Method of forming a T-shaped gate
US6153499A (en) Method of manufacturing semiconductor device
US5587328A (en) Method for manufacturing semiconductor device
Chang et al. Submicron T-shaped gate HEMT fabrication using deep-UV lithography
US20080064155A1 (en) Method for Producing a Multi-Stage Recess in a Layer Structure and a Field Effect Transistor with a Multi-Recessed Gate
US4935377A (en) Method of fabricating microwave FET having gate with submicron length
US5837570A (en) Heterostructure semiconductor device and method of fabricating same
KR19990084769A (en) Fabrication method of fine T-shaped gate electrode
JP3020198B2 (en) Method for manufacturing ultra-high frequency semiconductor device
JP2837036B2 (en) Method of forming gate electrode
KR100849926B1 (en) Methods for fabricating a pseudomorphic high electron mobility transistor
JP2906856B2 (en) Method for manufacturing field effect transistor
JP2607310B2 (en) Method for manufacturing field effect transistor
JPS63137481A (en) Manufacture of semiconductor device
JP2776053B2 (en) Method for manufacturing semiconductor device
KR960003851B1 (en) Manufacturing process of compound semiconductor device
JP2803641B2 (en) Method for manufacturing semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: HUGHES AIRCRAFT COMPANY A CORP. OF DE, CALIFORN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:ATKINSON, GARY M.;REEL/FRAME:005726/0655

Effective date: 19910517

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: HUGHES ELECTRONICS CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:HE HOLDINGS INC., HUGHES ELECTRONICS FORMERLY KNOWN AS HUGHES AIRCRAFT COMPANY;REEL/FRAME:009350/0366

Effective date: 19971217

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 12