US5861342A - Optimized structures for dummy fill mask design - Google Patents

Optimized structures for dummy fill mask design Download PDF

Info

Publication number
US5861342A
US5861342A US08/579,605 US57960595A US5861342A US 5861342 A US5861342 A US 5861342A US 57960595 A US57960595 A US 57960595A US 5861342 A US5861342 A US 5861342A
Authority
US
United States
Prior art keywords
wafer
conductive traces
raised lines
active conductive
passivation layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/579,605
Inventor
Calvin T. Gabriel
Milind G. Weling
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NXP BV
Original Assignee
VLSI Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by VLSI Technology Inc filed Critical VLSI Technology Inc
Priority to US08/579,605 priority Critical patent/US5861342A/en
Assigned to VLSI TECHNOLOGY, INC. reassignment VLSI TECHNOLOGY, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GABRIEL, CALVIN T., WELING, MILIND G.
Application granted granted Critical
Publication of US5861342A publication Critical patent/US5861342A/en
Assigned to NXP B.V. reassignment NXP B.V. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: PHILIPS SEMICONDUCTORS INC.
Assigned to PHILIPS SEMICONDUCTORS VLSI INC. reassignment PHILIPS SEMICONDUCTORS VLSI INC. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: VLSI TECHNOLOGY, INC.
Assigned to PHILIPS SEMICONDUCTORS INC. reassignment PHILIPS SEMICONDUCTORS INC. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: PHILIPS SEMICONDUCTORS VLSI INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC. reassignment MORGAN STANLEY SENIOR FUNDING, INC. SECURITY AGREEMENT Assignors: NXP B.V.
Anticipated expiration legal-status Critical
Assigned to NXP B.V. reassignment NXP B.V. TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS Assignors: MORGAN STANLEY SENIOR FUNDING, INC.
Assigned to NXP B.V. reassignment NXP B.V. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/31051Planarisation of the insulating layers
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/926Dummy metallization

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

A method of improving the planarity of spin-on-glass layers in semiconductor wafer processing is disclosed. Gaps in between active conductive traces in a trace layer that exceed a predetermined distance are provided with dummy lines having a specific geometry in order to improve the planarity achieved in subsequently applied spin-on glass layers. In some embodiments, the predetermined distance is greater than approximately 1 micrometer, as for example in the range of approximately 3 to 6 micrometers. In some applications, both the active conductive traces and the dummy lines are formed from a metallic material that is deposited in one single step with a passivation layer being deposited over both the conductive traces and the raised lines prior to application of the spin-on glass layer.

Description

BACKGROUND OF THE INVENTION
1. Field of Invention
The present invention relates to methods of fabricating integrated circuits. More particularly the use of oriented dummy lines to fill gaps in trace layers prior to a spin-on-glass process is disclosed to improve layer planarity during fabrication.
2. Description of the Prior Art
Maintaining the planarity of a semiconductor wafer surface during fabrication is crucial to insure that there is no accidental coupling of active conductive traces between different layers of active conductive traces on integrated circuits housed on the wafer, and further to provide a surface with a constant height for any subsequent lithography processes. There are many processes which are intended to improve the planarity of a wafer surface during fabrication.
Spin-on glass (SOG) etchback is one process commonly used to improve the planarity of a semiconductor wafer surface during fabrication. In the SOG etchback process, SOG is dispensed at the centerpoint of a semiconductor wafer, which contains a plurality of integrated circuits, while the wafer is rotated in order to spread the SOG as evenly as possible. As a result of its viscosity, SOG flows on the wafer in a weak spiral pattern which can be approximated as a center-to-edge flow pattern. The SOG is intended to fill gaps formed between active metal traces on the surface of the wafer. After the SOG has been deposited, it is etched back to expose portions of at least some of a passivation layer that covers the metal trace layer. The purpose of exposing the passivation layer is to enable a via etch process to take place without vias having to be created through a layer of SOG.
It has been observed that the effectiveness of SOG etchback is dependent on the underlying pattern of metal lines and spaces on the surface of an integrated circuit. SOG easily fills in narrow spaces, but cannot adequately fill in large gaps while maintaining both the nominal thickness of SOG over the portions of the passivation layer which overlay the active conductive traces, and the nominal thickness of SOG on a flat surface away from topography. By way of example, in some existing submicron devices, the SOG over the portions of the passivation layer which overlay the active conductive traces may be in the range of approximately 500-1000 Angstroms while the SOG in areas that do not overlie traces may be on the order of approximately 3000 Angstroms. Thus, while SOG can improve local planarity, i.e. planarity between metal lines which are close in spacing, it is not as efficient in improving global planarity, i.e. planarity between metal lines which are far apart. This leads to problems during optical lithography when the depth of focus is inadequate for surfaces which do not have a consistent height.
FIG. 1 is a diagranmmatic illustration of the surface of a semiconductor wafer having a substrate 10 on which metal lines 12, 14, 16 are situated. A passivation layer 18 is deposited over the metal lines. A layer of SOG 30 is then deposited over the passivation layer. In areas where adjacent metal lines are relatively closely spaced (such as gap 26, which is formed between traces 14 and 16), the gaps between adjacent lines are adequately filled by the SOG 30. However in areas where adjacent metal lines are spaced relatively farther apart (such as gap 28 between traces 12 and 14), indentations 29 tend to be formed in the glass layer 30. Local planarity between metal lines 14 and 16 is improved, while global planarity between metal lines 12 and 14 shows marginal improvement.
While the conventional SOG etchback process is effective in achieving local planarity on the surface of a semiconductor wafer, there is ample room for improvements which can be made to achieve planarity across the entire surface of a semiconductor wafer using the SOG etchback process.
SUMMARY OF THE INVENTION
To achieve the foregoing and other objects and in accordance with the purpose of the present invention, gaps between active conductive traces in a trace layer that exceed a predetermined distance are provided with dummy lines having a specific geometry in order to improve the planarity achieved in subsequently applied spin-on glass layers. More specifically, in a method aspect of the invention, an active trace layer is created by forming a multiplicity of active conductive traces on a substrate of the wafer. The respective active conductive traces are arranged to electrically couple associated elements on the wafer when the processing is completed. The active conductive traces are arranged such that there are gaps exceeding a predetermined distance between at least some adjacent ones of the traces. A multiplicity of raised lines are also formed on the substrate in the gaps. The raised lines differ from the active conductive traces in that they are not arranged to electrically couple any elements on the wafer and they are arranged in a predefined pattern with respect to the wafer. In some preferred embodiments the raised lines are formed from the same material as the active conductive traces and are laid down at the same time as the active conductive traces.
After the active conductive traces have been laid, a passivation layer is deposited over the active conductive traces to electrically insulate the active conductive traces. A layer of glass is then spun over the passivation layer to provide a planar surface on the wafer. With this arrangement, the glass layer is superimposed over the active conductive traces and the raised lines. After the glass layer has been spun into place, it is etched to expose at least portions of the passivation layer to permit the formation of vias between the trace layer and elements superimposed above the passivation layer when further processing is done on the wafer.
The predefined pattern exhibited by the raised lines may take a variety of geometries. By way of example, they may be arranged concentrically about a centerpoint of the wafer. The lines may be arranged in concentric polygons such as rectangles, concentric circles or other suitable forms. Alternatively, the raised lines may all be substantially parallel. In some embodiments, the raised lines are formed from a multiplicity of dots and in others they are more solid line segments, although it is expected that the lines would very rarely be complete across a wafer or about a centerpoint. These geometries tend to further improve the planarity of the wafer surface when the spin on glass step is completed. Some of the described geometries such as the concentric rectangles and parallel lines have the advantage of permitting a plurality of integrated circuits to be formed on the wafer using a single reticle.
In a first preferred embodiment, the aforementioned predetermined distance is greater than approximately 1 micrometer, as for example in the range of approximately 3 to 6 micrometers. In a method relating to the first embodiment, both the active conductive traces and the raised lines are formed from a metallic material that is deposited in one single step with the passivation layer being deposited over both the conductive traces and the raised lines. In a second embodiment, the raised lines may be formed from a nonconductive material using a masking technique. Integrated circuits formed using such techniques are also described.
BRIEF DESCRIPTION OF THE DRAWINGS
The invention, together with further objects and advantages thereof, may best be understood by reference to the following description taken in conjunction with the accompanying drawings in which:
FIG. 1 is a diagrammatic side view of a wafer segment illustrating the indentations that occur in conventional spin-on glass application when the active metallic traces that the glass is intended to cover are spaced too far apart.
FIG. 2 is a diagrammatic side view of a wafer segment illustrating the use of dummy lines in the large gaps between active metal traces in accordance with a first embodiment of the present invention.
FIG. 3A is a diagrammatic top view of the surface of a reticle with parallel dummy lines in accordance with a first orientation of the present invention.
FIG. 3B is a diagrammatic top view of the surface of a semiconductor wafer with parallel dummy lines formed by the reticles of FIG. 3A.
FIG. 4 is a diagrammatic top view of the surface of a semiconductor wafer with concentric circles of dummy lines in accordance with a second orientation of the present invention.
FIG. 5A are diagrammatic top views of the surfaces of two reticles with parallel dummy lines at 45 degree angles in accordance with a third orientation of the present invention.
FIG. 5B is a diagrammatic top view of the surface of a semiconductor wafer with concentric rectangles of dummy lines formed by the reticles of FIG. 5A.
FIG. 6a-d are diagrammatic side views of a wafer segment which illustrate the steps in creating a planar surface on a semiconductor wafer using dummy raised lines created from metal in accordance with the first preferred embodiment of the present invention.
FIG. 7a-f are diagrammatic side views of a wafer segment which illustrate the steps in creating a planar surface on a semiconductor wafer using dummy raised lines created from a passivation layer in accordance with a second preferred embodiment of the present invention.
DETAILED DESCRIPTION OF THE INVENTION
The present invention will now be described in detail with reference to a few preferred embodiments thereof as illustrated in the accompanying drawings. Referring initially to FIG. 2, as is well known in the wafer processing art one technique that is often used in the production of integrated circuits is the creation of an active trace layer 140 that includes a multiplicity of active conductive traces 112, 114, 116. In the first embodiment as shown, the trace layer 140 is formed over a substrate 110. The substrate typically has a large number of electrical elements formed therein which the active trace layer is used to at least partially interconnect. The substrate may include any number of distinctly processed layers and may in some circumstances include one or more other trace layers.
As is common in the prior art, the spacing between adjacent traces will vary greatly in accordance with the needs of a particular design. In the segment of the embodiment shown in FIG. 2, the active trace layer includes a plurality of active conductive traces 112, 114, 116 and dummy raised lines 120 that are situated in regions where the spacing between adjacent active traces exceeds a predetermined threshold distance. The magnitude of the threshold may vary widely in accordance with the needs of a particular system. By way of example, in most current applications, the threshold will be greater than approximately 1 micrometer, as for example in the range of 3 to 6 micrometers. The active conductive traces may be formed from any suitable material, but are typically a metallic material such as an aluminum alloy or a copper alloy. In the embodiment shown, the raised lines are formed from the same material as the active conductive traces and are applied in the same step to minimize processing. The raised lines differ from the active conductive traces primarily in that they are not used to electrically couple other elements in the integrated circuit.
The dummy raised lines 120 are situated in regions where the spacing between adjacent active conductive traces 112, 114, 116 exceeds the predetermined threshold distance. The purpose of adding dummy raised lines 120 is to help achieve planarity on the surface of a integrated circuit. A spin-on glass (SOG) etchback process is commonly used to achieve planarity on the surface of a semiconductor wafer. It has been observed that the effectiveness of SOG etchback is dependent on the underlying pattern of metal lines and spaces on the surface of an integrated circuit. SOG easily fills in narrow spaces, but cannot adequately fill in large gaps while maintaining both the nominal thickness of SOG over the portions of the passivation layer which overlay the active conductive traces, and the nominal thickness of SOG on a flat surface away from topography.
FIGS. 3A and 3B are diagrammatic top views of the surface of a reticle with parallel dummy lines and the surface of a wafer formed with the reticle, respectively, in accordance with a first orientation of the present invention. The reticle 208 includes line segments 210 which are laid out in a parallel orientation. In the illustration, only the parallel line segments of the reticle 208 are shown. As will be appreciated by those skilled in the art, the reticle 208 also includes patterns (not shown) which relate to particular integrated circuits. Thus, in actuality, line segments 210 are interspersed around portions of the traces of the integrated circuits.
A semiconductor wafer 212 is shown with the pattern of parallel lines 214 as stepped from the reticle 208. The wafer 212 with the pattern of parallel raised lines 214 improves the distribution of SOG due to the fact that gaps exceeding a predetermined distance between adjacent active conductive traces have been eliminated by the use of raised lines 214. The absence of relatively large gaps enables the SOG to flow more evenly across the surface of the wafer 212, thereby allowing the SOG to more precisely maintain nominal thicknesses over the entire surface of the wafer 212.
Although the described dummy parallel line orientation works much better than conventional SOG techniques that do not use dummy lines, it has also been observed that when the flow of the SOG is parallel to the raised lines 214 on the wafer 212, channeling of the SOG can occur, as the space between two adjacent parallel raised lines 214 forms a trench. This channeling may result in a somewhat uneven distribution of SOG on the surface of the wafer 212, albeit better than applications that do not make use of the dummy lines.
As will be appreciated by those skilled in the art, SOG is dispensed at the centerpoint of a semiconductor wafer, while the wafer is rotated in order to spread the SOG as evenly as possible. Due to the viscosity of the SOG, the flow of SOG on a wafer is in the form of a weak spiral flow pattern which can be approximated as a center-to-edge flow pattern. For a weak spiral flow pattern, the ideal solution for a pattern of raised lines on a semiconductor wafer would be a series of raised lines which are always perpendicular to the flow of the SOG. Raised lines which are perpendicular to the direction of the flow of SOG impede the center-to-edge flow of the SOG and prevent channeling of the SOG, thereby resulting in the SOG being spread more evenly between groups of raised lines over the entire surface of a semiconductor wafer.
FIG. 4 is a diagrammatic top view of the surface of a semiconductor wafer with concentric circles, in accordance with a second orientation of the present invention. A semiconductor wafer 312 is shown with a pattern of lines formed as concentric circles 314a and arcs 314b about the centerpoint of the wafer 312. The arcs 314b may in essence be considered to be non-continuous, or incomplete, portions of concentric circles 314. The curved lines are interspersed around portions of the circuitry relating to integrated circuits on the wafer. Using the approximation that the flow pattern of SOG is a center-to-edge flow pattern, a series of raised lines of concentric circles 314 about the centerpoint of the wafer 312 is a good approximation to a pattern of lines which are always perpendicular to the flow of SOG.
Although the concentric circle orientation works well to eliminate the channeling problem exhibited in the first orientation, it tends to be an expensive solution. Due to the curvature of the lines, the use of a pattern of concentric circles 314 calls for an array of reticles to be created. The use of an array of reticles requires that each of the reticles be individually stepped across the appropriate part of a wafer using lithography equipment. Configuring the lithography equipment to utilize a plethora of reticles is costly and time-consuming and, therefore, is impractical from a manufacturability standpoint in many applications.
FIGS. 5A and 5B are diagrammatic side views of the surfaces of two reticles with angled parallel lines and the surface of a wafer with concentric rectangles, in accordance with a third orientation of the first embodiment of the present invention. In this orientation, reticles 408 and 410 include line segments 409 and 411, respectively, arranged in a parallel manner. Unlike the line segments 210 on the reticle 208 of a previous orientation as illustrated in FIG. 3A, the line segments 409 on the reticle 408, and the line segments 411 on the reticle 410, do not form right angles (the angles formed are 45 degree angles in this orientation) with two sides of their respective reticles as shown in FIG. 5A. It should be clear that parallel line segments 409 and 411 are interspersed among the active conductive traces (not shown) of the integrated circuit patterns (not shown) on reticles 408 and 410, respectively.
Reticles 408 and 410 are stepped across a semiconductor wafer 412 to produce a pattern of rectangles which are concentric to the centerpoint of the wafer 412. To achieve the pattern of rectangles, reticle 408 is stepped across the wafer 412 in quadrants B and D, while reticle 410 is stepped across the wafer 412 in quadrants A and C.
The orientation illustrated in FIGS. 5A and 5B provides an approximation to the second orientation shown in FIG. 4. In FIG. 4, the wafer 312 contains lines 314 in concentric circles. FIGS. 5A and 5B show the wafer 412 with lines 416a formed in concentric rectangles and other lines 416b which may be considered to be portions of non-continuous concentric rectangles. These concentric rectangles 416 are an approximation of the concentric circles 314 which were oriented to always be approximately perpendicular to the flow of SOG. In lieu of the array of reticles which would be required to form concentric circles of lines 314 on a semiconductor wafer 312 as in FIG. 4, this orientation as shown in FIGS. 5A and 5B requires the fabrication of at most two reticles 408 and 410 for use with conventional lithography equipment. In the future, if lithography equipment includes the capability of rotating reticles, it may be possible to create just one reticle which can then be rotated and stepped across an entire wafer to form a pattern of concentric rectangles 416.
It is possible to approximate raised lines of concentric circles in general as raised lines of concentric polygons. The orientation which involves the use of raised lines of concentric rectangles 416 requires fewer reticles 408, 410 to be created than an orientation which involves any other type of polygon. It should be apparent to those skilled in the art that although the current orientation uses rectangles to approximate concentric circles, the use of concentric polygons in general instead of rectangles in particular would also be an acceptable approximation of concentric circles and would not represent a departure from the spirit or the scope of the present invention.
Referring next to FIGS. 6a through 6d, a method of forming the dummy lines illustrated in FIG. 2 will be described. FIGS. 6a through 6d are diagrammatic side views of a wafer segment on which raised lines, which are used as dummy fill lines, are situated on the same layers as active conductive traces. In this method, raised lines 618 are inserted into gaps which exceed a predetermined threshold distance between adjacent active conductive traces 612, 614, 616 on the trace layer 608 of a semiconductor substrate 610 as illustrated in FIG. 6a. The material from which the raised lines 618 are formed was previously described with respect to FIG. 2. In some variations of this method, raised lines 618 may be formed from a multiplicity of dots. In other variations, raised lines 618 may be solid line segments, although it is expected that the raised lines 618 would very rarely be complete across a wafer or about the centerpoint of a wafer. A passivation layer 630, such as an oxide layer, is deposited over the raised lines 618 and the active conductive traces 612, 614, 616 as illustrated in FIG. 6b, in order to electrically insulate the active conductive traces 612, 614, 616.
A layer of SOG 640 is deposited and spun over the passivation layer 630 to fill in gaps 620 which do not exceed a predetermined threshold distance between the raised lines 618 and the active conductive traces 612, 614, 616 as illustrated in FIG. 6c. Because any gaps which exceeded a predetermined threshold distance were eliminated through the use of raised lines 618, SOG 640 is able to fill in the gaps 620 evenly and create a planar surface. After the layer of SOG 640 is deposited, the SOG layer 640 is etched back to expose portions of at least some of the passivation layer 630 that covers the trace layer 608. This process results in a planar surface on the semiconductor surface, and therefore, the surface of the integrated circuit as illustrated in FIG. 6d.
FIGS. 7a through 7e are diagrammatic side views of a second preferred embodiment of the present invention; this embodiment relates to a method for creating raised lines, which are used as dummy fill lines, in the passivation layer on the surface of an integrated circuit. In this embodiment, raised lines are created first by depositing a thicker passivation layer 730 than normally used over active conductive traces 712, 714, 716 on the trace layer 708 situated on a semiconductor substrate 710, as illustrated in FIG. 7b. The passivation layer 730 should be thick enough to at least sufficiently fill in the gaps 719, 720 between the active conductive traces 712, 714, 716. Second, a mask 718, (created from a photoresist material in this embodiment) is placed over the passivation layer 730 in sections where gaps exceeding a predetermined threshold distance (such as gap 719 between active conductive traces 712 and 714) in the trace layer 708 are located as illustrated in FIG. 7c. Last, the passivation layer 730 is etched, and the mask 718 is removed, leaving raised lines 722, 724 created from the passivation layer as illustrated in FIG. 7d. The raised lines 722, 724 are created underneath where the mask 718 was placed, due to the fact that the mask prevents etching of the passivation layer 730 from occurring underneath it, while the remainder of the passivation layer 730 is etched. In some variations of this embodiment, raised lines 722, 724 may be formed from a multiplicity of dots. In other variations, raised lines 722, 724 may be solid lines, although the raised lines 722, 724 are typically not complete across a wafer or about the centerpoint of a wafer.
With the raised lines 722, 724 in place, a layer of SOG 740 is deposited over the passivation layer 730 as illustrated in FIG. 7e. The surface of the SOG layer 740 is planar because any gaps exceeding a predetermined threshold distance (such as gap 719 between active conductive trace 712 and 714) have been filled with raised lines 722, 724, and the SOG is able to fill in any smaller gaps 720, 723. After the layer of SOG 740 has been deposited, the SOG layer 740 is etched back to expose at least portions of the passivation layer 730 as illustrated in FIG. 7f. The SOG etchback process also leaves the surface of the substrate 710 planar.
When a thick passivation layer 730 is deposited as shown if FIG. 7b, there is the possibility that a void (such as void 721) may form in the layer between closely spaced active conductive traces (such as active conductive traces 714 and 716). Any void (such as void 721) formed in the passivation layer 730 is exposed (void 725 is an exposed void) during the etching process of the passivation layer 730 as shown in FIG. 7d. Any exposed void (such as exposed void 725) is subsequently filled once a layer of SOG 740 has been deposited as shown in FIG. 7e.
Although only a few embodiments of the present invention have been described, it should be understood that the present invention may be embodied in many other specific forms without departing from the spirit or scope of the invention. In particular, dummy fill lines may be implemented for use with any spin-on process in order to achieve planarity on the surface of a semiconductor wafer. While only a few orientations of dummy lines have been disclosed with respect to the present invention, it should be clear that other orientations can be implemented without departing from the spirit or the scope of the invention. Some possible orientations include, but are not limited to, patterns of concentric polygons, patterns of staggered line segments, and any combination of the disclosed patterns.
Although the predetermined threshold distance is stated as being greater than approximately 1 micrometer, as in the range of approximately 3 to 6 micrometers, this particular threshold may be raised and lowered as necessary, without departing from the spirit or the scope of the invention. For example, if indentations in the SOG layer are observed in gaps which do not exceed the 3 to 6 micrometer threshold distance in width, the threshold distance can be lowered as necessary. Therefore, the present examples are to be considered as illustrative and not restrictive, and the invention is not to be limited to the details given herein, but may be modified within the scope of the appended claims.

Claims (19)

We claim:
1. In the manufacture of integrated circuits, a method of processing a semiconductor wafer having at least one integrated circuit, the method comprising the steps of:
determining a threshold gap distance;
forming a multiplicity of active conductive traces on a substrate of the wafer, the active conductive traces each being arranged to electrically couple associated elements of an associated integrated circuit on the wafer, there being gaps exceeding the threshold gap distance between at least some adjacent ones of the traces, wherein the threshold gap distance is substantially uniform across the substrate;
forming a multiplicity of raised lines on the substrate in the gaps which exceed the threshold gap distance, wherein the raised lines are not arranged to electrically couple any elements in the integrated circuit;
depositing a passivation layer over the active conductive traces to electrically insulate the active conductive traces;
spinning a layer of glass over the passivation layer to provide a planar surface on the wafer, the glass layer being superimposed over the active conductive traces and the raised lines; and,
etching the glass layer to expose at least portions of the passivation layer.
2. A method as recited in claim 1 wherein the threshold gap distance is greater than approximately 1 micrometer.
3. A method as recited in claim 2 wherein the threshold gap distance is in the range of approximately 3 to 6 micrometers.
4. A method as recited in claim 1 wherein the raised lines are formed from the same material as the active conductive traces and are applied at the same time as the active conductive traces, the passivation layer being arranged to cover the raised lines in addition to the active conductive traces.
5. A method as recited in claim 4 wherein:
the active conductive traces and the raised lines are formed from a metallic material; and,
the passivation layer is formed from an oxide material.
6. In the manufacture of integrated circuits, A method of processing a semiconductor wafer having at least one integrated circuit, the method comprising the steps of:
forming a multiplicity of active conductive traces on a substrate of the wafer, the active conductive traces each being arranged to electrically couple associated elements of an associated integrated circuit on the wafer, there being gaps exceeding a threshold gap distance between at least some adjacent ones of the traces;
forming a multiplicity of raised lines on the substrate in the gaps, wherein the raised lines are not arranged to electrically couple any elements in the integrated circuit;
depositing an passivation layer over the active conductive traces to electrically insulate the active conductive traces;
masking the passivation layer to define a pattern of lines in the gaps;
etching the passivation layer to create the raised lines in the passivation layer from the pattern of lines in the gaps;
spinning a layer of glass over the etched passivation layer to provide a planar surface on the wafer, the glass layer being superimposed over the active conductive traces and the raised lines; and,
etching the glass layer to expose at least portions of the etched passivation layer.
7. A method as recited in claim 6 wherein a photoresist material is used in the masking step to define the pattern of lines, the method further comprising the step of removing the photoresist prior to the glass spinning step.
8. A method as recited in claim 1 wherein the raised lines are formed from a multiplicity of dots.
9. A method as recited in claim 1 wherein the raised lines are arranged concentrically about a centerpoint of the wafer.
10. A method as recited in claim 1 wherein the wafer includes a plurality of integrated circuits and the raised lines are oriented such that the active conductive traces and raised lines in a plurality of the integrated circuits may be formed from a single reticle.
11. A method as recited in claim 1 wherein the raised lines are substantially parallel.
12. In the manufacture of intecrated circuits, a method of processing a semiconductor wafer having at least one integrated circuit, the method comprising the steps of:
forming a multiplicity of active conductive traces on a substrate of the wafer, the active conductive traces each being arranged to electrically couple associated elements of an associated integrated circuit on the wafer, there being gaps exceeding a threshold gap distance between at least some adjacent ones of the traces the wafer including a centerpoint and a plurality of integrated circuits;
forming a multiplicity of raised lines on the substrate in the gaps, wherein the raised lines are not arranged to electrically couple any elements in the integrated circuit the raised lines being formed in the wafer in concentric circles about the centerpoint;
depositing a passivation layer over the active conductive traces to electrically insulate the active conductive traces;
spinning a layer of glass over the passivation layer to provide a planar surface on the wafer, the glass layer being superimposed over the active conductive traces and the raised lines; and
etching the glass layer to expose at least portions of the passivation layer.
13. In the manufacture of intecrated circuits, a method of processing a semiconductor wafer having at least one integrated circuit, the method comprising the steps of:
forming a multiplicity of active conductive traces on a substrate of the wafer, the active conductive traces each being arranged to electrically couple associated elements of an associated integrated circuit on the wafer, there being gaps exceeding a threshold gap distance between at least some adjacent ones of the traces the wafer including a centerpoint and a plurality of integrated circuits;
forming a multiplicity of non-intersecting raised lines on the substrate in the gaps, wherein the raised lines are not arranged to electrically couple any elements in the integrated circuit the raised lines being formed in the wafer in a plurality of non-intersecting concentric polygons about the centerpoint;
depositing a passivation layer over the active conductive traces to electrically insulate the active conductive traces;
spinning a layer of glass over the passivation layer to provide a planar surface on the wafer, the glass layer being superimposed over the active conductive traces and the raised lines; and
etching the glass layer to expose at least portions of the passivation layer.
14. A method as recited in claim 13 wherein the concentric polygons are rectangles.
15. A method as recited in claim 1 wherein the multiplicity of active conductive traces form a first active layer of the wafer, the method further comprising the steps of forming additional active layers on the wafer by repeating the steps of claim 1 to form a plurality of layered active layers on the wafer.
16. A method as recited in claim 6 wherein the raised lines are substantially parallel.
17. A method as recited in claim 6 wherein:
the wafer includes a centerpoint and a plurality of integrated circuits; and
the raised lines are formed in the wafer in concentric circles about the centerpoint.
18. A method as recited in claim 6 wherein:
the wafer includes a centerpoint and a plurality of integrated circuits; and
the raised lines are formed in the wafer in a plurality of concentric polygons about the centerpoint.
19. A method as recited in claim 6 wherein the multiplicity of active conductive traces form a first active layer of the wafer, the method further comprising the steps of forming additional active layers on the wafer by repeating the steps of claim 6 to form a plurality of layered active layers on the wafer.
US08/579,605 1995-12-26 1995-12-26 Optimized structures for dummy fill mask design Expired - Lifetime US5861342A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/579,605 US5861342A (en) 1995-12-26 1995-12-26 Optimized structures for dummy fill mask design

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US08/579,605 US5861342A (en) 1995-12-26 1995-12-26 Optimized structures for dummy fill mask design

Publications (1)

Publication Number Publication Date
US5861342A true US5861342A (en) 1999-01-19

Family

ID=24317577

Family Applications (1)

Application Number Title Priority Date Filing Date
US08/579,605 Expired - Lifetime US5861342A (en) 1995-12-26 1995-12-26 Optimized structures for dummy fill mask design

Country Status (1)

Country Link
US (1) US5861342A (en)

Cited By (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6150238A (en) * 1999-03-04 2000-11-21 Mosel Vitelic, Inc. Method for fabricating a trench isolation
US6211050B1 (en) * 1999-03-03 2001-04-03 Chartered Semiconductor Manufacturing Ltd. Fill pattern in kerf areas to prevent localized non-uniformities of insulating layers at die corners on semiconductor substrates
US6218291B1 (en) * 1998-05-07 2001-04-17 Samsung Electronics Co., Ltd. Method for forming contact plugs and simultaneously planarizing a substrate surface in integrated circuits
US6303484B1 (en) * 2000-01-12 2001-10-16 United Microelectronics Corp. Method of manufacturing dummy pattern
US6323113B1 (en) 1999-12-10 2001-11-27 Philips Electronics North America Corporation Intelligent gate-level fill methods for reducing global pattern density effects
US6326298B1 (en) 1997-03-21 2001-12-04 Advanced Micro Devices Inc. Substantially planar semiconductor topography using dielectrics and chemical mechanical polish
US6413863B1 (en) * 2000-01-24 2002-07-02 Taiwan Semiconductor Manufacturing Company Method to resolve the passivation surface roughness during formation of the AlCu pad for the copper process
US6511923B1 (en) * 2000-05-19 2003-01-28 Applied Materials, Inc. Deposition of stable dielectric films
US6528883B1 (en) 2000-09-26 2003-03-04 International Business Machines Corporation Shapes-based migration of aluminum designs to copper damascene
US6600227B1 (en) * 2002-01-31 2003-07-29 Stmicroelectronics, Inc. System and method for providing mechanical planarization of a sequential build up substrate for an integrated circuit package
US20030168741A1 (en) * 2001-10-24 2003-09-11 Werner Juengling Fill pattern generation for spin-on glass and related self-planarization deposition
US20030229412A1 (en) * 2002-06-07 2003-12-11 David White Electronic design for integrated circuits based on process related variations
US20030229479A1 (en) * 2002-06-07 2003-12-11 Smith Taber H. Dummy fill for integrated circuits
US20030229875A1 (en) * 2002-06-07 2003-12-11 Smith Taber H. Use of models in integrated circuit fabrication
US20030226757A1 (en) * 2002-06-07 2003-12-11 Smith Taber H. Dummy fill for integrated circuits
US20030228714A1 (en) * 2002-06-07 2003-12-11 Smith Taber H. Dummy fill for integrated circuits
US20050132306A1 (en) * 2002-06-07 2005-06-16 Praesagus, Inc., A Massachusetts Corporation Characterization and reduction of variation for integrated circuits
US20060081988A1 (en) * 2000-09-26 2006-04-20 Dunham Timothy G Shapes-based migration of aluminum designs to copper damascene
US20070157139A1 (en) * 2002-06-07 2007-07-05 David White Characterization and verification for integrated circuit designs
US20070256039A1 (en) * 2002-06-07 2007-11-01 Cadence Design Systems, Inc. Dummy fill for integrated circuits
US20080027698A1 (en) * 2002-06-07 2008-01-31 Cadence Design Systems, Inc. Method and System for Handling Process Related Variations for Integrated Circuits Based Upon Reflections
US20090055793A1 (en) * 2007-08-22 2009-02-26 Hanno Melzner Method of making an integrated circuit having fill structures
US20090217228A1 (en) * 2008-02-26 2009-08-27 Infineon Technologies Ag Method of making an integrated circuit using pre-defined interconnect wiring
US20150221890A1 (en) * 2013-07-30 2015-08-06 Global Oled Technology Llc Local seals for encapsulation above and below electro-optical element on a substrate
US9767245B1 (en) * 2014-06-30 2017-09-19 Cadence Design Systems, Inc. Method, system, and computer program product for improving mask designs and manufacturability of electronic designs for multi-exposure lithography

Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4775550A (en) * 1986-06-03 1988-10-04 Intel Corporation Surface planarization method for VLSI technology
US4916514A (en) * 1988-05-31 1990-04-10 Unisys Corporation Integrated circuit employing dummy conductors for planarity
US5003062A (en) * 1990-04-19 1991-03-26 Taiwan Semiconductor Manufacturing Co. Semiconductor planarization process for submicron devices
US5089442A (en) * 1990-09-20 1992-02-18 At&T Bell Laboratories Silicon dioxide deposition method using a magnetic field and both sputter deposition and plasma-enhanced cvd
US5173448A (en) * 1990-11-21 1992-12-22 Sharp Kabushiki Kaisha Process for fabricating a semiconductor device
US5182235A (en) * 1985-02-20 1993-01-26 Mitsubishi Denki Kabushiki Kaisha Manufacturing method for a semiconductor device having a bias sputtered insulating film
US5278105A (en) * 1992-08-19 1994-01-11 Intel Corporation Semiconductor device with dummy features in active layers
US5441915A (en) * 1992-09-01 1995-08-15 Taiwan Semiconductor Manufacturing Company Ltd. Process of fabrication planarized metallurgy structure for a semiconductor device
US5461010A (en) * 1994-06-13 1995-10-24 Industrial Technology Research Institute Two step etch back spin-on-glass process for semiconductor planarization
US5470802A (en) * 1994-05-20 1995-11-28 Texas Instruments Incorporated Method of making a semiconductor device using a low dielectric constant material
US5476817A (en) * 1994-05-31 1995-12-19 Texas Instruments Incorporated Method of making reliable metal leads in high speed LSI semiconductors using both dummy leads and thermoconductive layers
US5488015A (en) * 1994-05-20 1996-01-30 Texas Instruments Incorporated Method of making an interconnect structure with an integrated low density dielectric
US5494854A (en) * 1994-08-17 1996-02-27 Texas Instruments Incorporated Enhancement in throughput and planarity during CMP using a dielectric stack containing HDP-SiO2 films
US5494853A (en) * 1994-07-25 1996-02-27 United Microelectronics Corporation Method to solve holes in passivation by metal layout
US5510293A (en) * 1994-05-31 1996-04-23 Texas Instruments Incorporated Method of making reliable metal leads in high speed LSI semiconductors using thermoconductive layers
US5618757A (en) * 1996-01-30 1997-04-08 Vlsi Technology, Inc. Method for improving the manufacturability of the spin-on glass etchback process
US5639697A (en) * 1996-01-30 1997-06-17 Vlsi Technology, Inc. Dummy underlayers for improvement in removal rate consistency during chemical mechanical polishing

Patent Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5182235A (en) * 1985-02-20 1993-01-26 Mitsubishi Denki Kabushiki Kaisha Manufacturing method for a semiconductor device having a bias sputtered insulating film
US4775550A (en) * 1986-06-03 1988-10-04 Intel Corporation Surface planarization method for VLSI technology
US4916514A (en) * 1988-05-31 1990-04-10 Unisys Corporation Integrated circuit employing dummy conductors for planarity
US5003062A (en) * 1990-04-19 1991-03-26 Taiwan Semiconductor Manufacturing Co. Semiconductor planarization process for submicron devices
US5089442A (en) * 1990-09-20 1992-02-18 At&T Bell Laboratories Silicon dioxide deposition method using a magnetic field and both sputter deposition and plasma-enhanced cvd
US5173448A (en) * 1990-11-21 1992-12-22 Sharp Kabushiki Kaisha Process for fabricating a semiconductor device
US5278105A (en) * 1992-08-19 1994-01-11 Intel Corporation Semiconductor device with dummy features in active layers
US5441915A (en) * 1992-09-01 1995-08-15 Taiwan Semiconductor Manufacturing Company Ltd. Process of fabrication planarized metallurgy structure for a semiconductor device
US5470802A (en) * 1994-05-20 1995-11-28 Texas Instruments Incorporated Method of making a semiconductor device using a low dielectric constant material
US5488015A (en) * 1994-05-20 1996-01-30 Texas Instruments Incorporated Method of making an interconnect structure with an integrated low density dielectric
US5510293A (en) * 1994-05-31 1996-04-23 Texas Instruments Incorporated Method of making reliable metal leads in high speed LSI semiconductors using thermoconductive layers
US5476817A (en) * 1994-05-31 1995-12-19 Texas Instruments Incorporated Method of making reliable metal leads in high speed LSI semiconductors using both dummy leads and thermoconductive layers
US5461010A (en) * 1994-06-13 1995-10-24 Industrial Technology Research Institute Two step etch back spin-on-glass process for semiconductor planarization
US5494853A (en) * 1994-07-25 1996-02-27 United Microelectronics Corporation Method to solve holes in passivation by metal layout
US5494854A (en) * 1994-08-17 1996-02-27 Texas Instruments Incorporated Enhancement in throughput and planarity during CMP using a dielectric stack containing HDP-SiO2 films
US5618757A (en) * 1996-01-30 1997-04-08 Vlsi Technology, Inc. Method for improving the manufacturability of the spin-on glass etchback process
US5639697A (en) * 1996-01-30 1997-06-17 Vlsi Technology, Inc. Dummy underlayers for improvement in removal rate consistency during chemical mechanical polishing

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Ichikawa, et al., "Multilevel Interconnect System for 0.35um CMOS Lsi's with Metal Dummy Planarization Process and Thin Tungsten Wirings", Jun. 27-29, 1995 VMIC Conference, 1995 ISMIC--104/95/0254.
Ichikawa, et al., Multilevel Interconnect System for 0.35um CMOS Lsi s with Metal Dummy Planarization Process and Thin Tungsten Wirings , Jun. 27 29, 1995 VMIC Conference, 1995 ISMIC 104/95/0254. *

Cited By (75)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6326298B1 (en) 1997-03-21 2001-12-04 Advanced Micro Devices Inc. Substantially planar semiconductor topography using dielectrics and chemical mechanical polish
US6218291B1 (en) * 1998-05-07 2001-04-17 Samsung Electronics Co., Ltd. Method for forming contact plugs and simultaneously planarizing a substrate surface in integrated circuits
US6211050B1 (en) * 1999-03-03 2001-04-03 Chartered Semiconductor Manufacturing Ltd. Fill pattern in kerf areas to prevent localized non-uniformities of insulating layers at die corners on semiconductor substrates
US6150238A (en) * 1999-03-04 2000-11-21 Mosel Vitelic, Inc. Method for fabricating a trench isolation
US6323113B1 (en) 1999-12-10 2001-11-27 Philips Electronics North America Corporation Intelligent gate-level fill methods for reducing global pattern density effects
US6303484B1 (en) * 2000-01-12 2001-10-16 United Microelectronics Corp. Method of manufacturing dummy pattern
US6413863B1 (en) * 2000-01-24 2002-07-02 Taiwan Semiconductor Manufacturing Company Method to resolve the passivation surface roughness during formation of the AlCu pad for the copper process
US6511923B1 (en) * 2000-05-19 2003-01-28 Applied Materials, Inc. Deposition of stable dielectric films
US20060081988A1 (en) * 2000-09-26 2006-04-20 Dunham Timothy G Shapes-based migration of aluminum designs to copper damascene
US6528883B1 (en) 2000-09-26 2003-03-04 International Business Machines Corporation Shapes-based migration of aluminum designs to copper damascene
US20030080435A1 (en) * 2000-09-26 2003-05-01 Dunham Timothy G. Shapes-based migration of aluminum designs to copper damascene
US6992002B2 (en) * 2000-09-26 2006-01-31 International Business Machines Corporation Shapes-based migration of aluminum designs to copper damascence
US7709967B2 (en) 2000-09-26 2010-05-04 International Business Machines Corporation Shapes-based migration of aluminum designs to copper damascene
US7498250B2 (en) 2000-09-26 2009-03-03 International Business Machines Corporation Shapes-based migration of aluminum designs to copper damascene
US7312141B2 (en) 2000-09-26 2007-12-25 International Business Machines Corporation Shapes-based migration of aluminum designs to copper damascene
US20070275551A1 (en) * 2000-09-26 2007-11-29 Dunham Timothy G Shapes-based migration of aluminum designs to copper damascene
US7026717B2 (en) 2001-10-24 2006-04-11 Micron Technology, Inc. Fill pattern generation for spin-on glass and related self-planarization deposition
US20030168741A1 (en) * 2001-10-24 2003-09-11 Werner Juengling Fill pattern generation for spin-on glass and related self-planarization deposition
US6812138B2 (en) * 2001-10-24 2004-11-02 Micron Technology, Inc. Fill pattern generation for spin-on glass and related self-planarization deposition
US20050001322A1 (en) * 2001-10-24 2005-01-06 Werner Juengling Fill pattern generation for spin-on glass and related self-planarization deposition
US20040157428A1 (en) * 2001-10-24 2004-08-12 Werner Juengling Fill pattern generation for spin-on glass and related self-planarization deposition
US20040157137A1 (en) * 2001-10-24 2004-08-12 Werner Juengling Fill pattern generation for spin-on glass and related self-planarization deposition
US20040155319A1 (en) * 2001-10-24 2004-08-12 Werner Juengling Fill pattern generation for spin-on glass and related self-planarization deposition
US6777813B2 (en) * 2001-10-24 2004-08-17 Micron Technology, Inc. Fill pattern generation for spin-on-glass and related self-planarization deposition
US6806577B2 (en) * 2001-10-24 2004-10-19 Micron Technology, Inc. Fill pattern generation for spin-on glass and related self-planarization deposition
US6809389B2 (en) * 2001-10-24 2004-10-26 Micron Technology, Inc. Fill pattern generation for spin-on glass and related self-planarization deposition
US6600227B1 (en) * 2002-01-31 2003-07-29 Stmicroelectronics, Inc. System and method for providing mechanical planarization of a sequential build up substrate for an integrated circuit package
US20030228714A1 (en) * 2002-06-07 2003-12-11 Smith Taber H. Dummy fill for integrated circuits
US7360179B2 (en) 2002-06-07 2008-04-15 Cadence Design Systems, Inc. Use of models in integrated circuit fabrication
US20050037522A1 (en) * 2002-06-07 2005-02-17 Praesagus Inc., A Massachusetts Corporation Dummy fill for integrated circuits
US20050051809A1 (en) * 2002-06-07 2005-03-10 Praesagus, Inc., A Massachusetts Corporation Dummy fill for integrated circuits
US20050132306A1 (en) * 2002-06-07 2005-06-16 Praesagus, Inc., A Massachusetts Corporation Characterization and reduction of variation for integrated circuits
US20050196964A1 (en) * 2002-06-07 2005-09-08 Praesagus, Inc. Dummy fill for integrated circuits
US20050235246A1 (en) * 2002-06-07 2005-10-20 Praesagus, Inc., A Massachusetts Corporation Use of models in integrated circuit fabrication
US20030229868A1 (en) * 2002-06-07 2003-12-11 David White Electronic design for integrated circuits based process related variations
US20030229410A1 (en) * 2002-06-07 2003-12-11 Smith Taber H. Integrated circuit metrology
US20030226757A1 (en) * 2002-06-07 2003-12-11 Smith Taber H. Dummy fill for integrated circuits
US7124386B2 (en) 2002-06-07 2006-10-17 Praesagus, Inc. Dummy fill for integrated circuits
US7152215B2 (en) 2002-06-07 2006-12-19 Praesagus, Inc. Dummy fill for integrated circuits
US7174520B2 (en) 2002-06-07 2007-02-06 Praesagus, Inc. Characterization and verification for integrated circuit designs
US20070101305A1 (en) * 2002-06-07 2007-05-03 Praesagus, Inc. Methods and systems for implementing dummy fill for integrated circuits
US20070157139A1 (en) * 2002-06-07 2007-07-05 David White Characterization and verification for integrated circuit designs
US7243316B2 (en) 2002-06-07 2007-07-10 Praesagus, Inc. Test masks for lithographic and etch processes
US20070256039A1 (en) * 2002-06-07 2007-11-01 Cadence Design Systems, Inc. Dummy fill for integrated circuits
US20030229875A1 (en) * 2002-06-07 2003-12-11 Smith Taber H. Use of models in integrated circuit fabrication
US20030229479A1 (en) * 2002-06-07 2003-12-11 Smith Taber H. Dummy fill for integrated circuits
US7325206B2 (en) 2002-06-07 2008-01-29 Cadence Design Systems, Inc. Electronic design for integrated circuits based process related variations
US20080027698A1 (en) * 2002-06-07 2008-01-31 Cadence Design Systems, Inc. Method and System for Handling Process Related Variations for Integrated Circuits Based Upon Reflections
US7353475B2 (en) 2002-06-07 2008-04-01 Cadence Design Systems, Inc. Electronic design for integrated circuits based on process related variations
US7356783B2 (en) 2002-06-07 2008-04-08 Cadence Design Systems, Inc. Dummy fill for integrated circuits
US20030237064A1 (en) * 2002-06-07 2003-12-25 David White Characterization and verification for integrated circuit designs
US7363598B2 (en) 2002-06-07 2008-04-22 Cadence Design Systems, Inc. Dummy fill for integrated circuits
US7363099B2 (en) 2002-06-07 2008-04-22 Cadence Design Systems, Inc. Integrated circuit metrology
US7367008B2 (en) 2002-06-07 2008-04-29 Cadence Design Systems, Inc. Adjustment of masks for integrated circuit fabrication
US7380220B2 (en) 2002-06-07 2008-05-27 Cadence Design Systems, Inc. Dummy fill for integrated circuits
US7383521B2 (en) 2002-06-07 2008-06-03 Cadence Design Systems, Inc. Characterization and reduction of variation for integrated circuits
US7393755B2 (en) 2002-06-07 2008-07-01 Cadence Design Systems, Inc. Dummy fill for integrated circuits
US20080216027A1 (en) * 2002-06-07 2008-09-04 Cadence Design Systems, Inc. Electronic Design for Integrated Circuits Based on Process Related Variations
US20090031261A1 (en) * 2002-06-07 2009-01-29 Cadence Design Systems, Inc. Characterization and reduction of variation for integrated circuits
US8001516B2 (en) 2002-06-07 2011-08-16 Cadence Design Systems, Inc. Characterization and reduction of variation for integrated circuits
US20030229880A1 (en) * 2002-06-07 2003-12-11 David White Test masks for lithographic and etch processes
US7962867B2 (en) 2002-06-07 2011-06-14 Cadence Design Systems, Inc. Electronic design for integrated circuits based on process related variations
US7712056B2 (en) 2002-06-07 2010-05-04 Cadence Design Systems, Inc. Characterization and verification for integrated circuit designs
US20030229412A1 (en) * 2002-06-07 2003-12-11 David White Electronic design for integrated circuits based on process related variations
US7757195B2 (en) 2002-06-07 2010-07-13 Cadence Design Systems, Inc. Methods and systems for implementing dummy fill for integrated circuits
US7774726B2 (en) 2002-06-07 2010-08-10 Cadence Design Systems, Inc. Dummy fill for integrated circuits
US7853904B2 (en) 2002-06-07 2010-12-14 Cadence Design Systems, Inc. Method and system for handling process related variations for integrated circuits based upon reflections
US7844936B2 (en) 2007-08-22 2010-11-30 Infineon Technologies Ag Method of making an integrated circuit having fill structures
US20090055793A1 (en) * 2007-08-22 2009-02-26 Hanno Melzner Method of making an integrated circuit having fill structures
US7962878B2 (en) 2008-02-26 2011-06-14 Infineon Technologies Ag Method of making an integrated circuit using pre-defined interconnect wiring
US20090217228A1 (en) * 2008-02-26 2009-08-27 Infineon Technologies Ag Method of making an integrated circuit using pre-defined interconnect wiring
US20150221890A1 (en) * 2013-07-30 2015-08-06 Global Oled Technology Llc Local seals for encapsulation above and below electro-optical element on a substrate
US9459446B2 (en) * 2013-07-30 2016-10-04 Global Oled Technology Llc Local seals for encapsulation above and below electro-optical element on a substrate
US9812511B2 (en) 2013-07-30 2017-11-07 Global Oled Technology Llc Local seal for encapsulation of electro-optical element on a flexible substrate
US9767245B1 (en) * 2014-06-30 2017-09-19 Cadence Design Systems, Inc. Method, system, and computer program product for improving mask designs and manufacturability of electronic designs for multi-exposure lithography

Similar Documents

Publication Publication Date Title
US5861342A (en) Optimized structures for dummy fill mask design
US5854125A (en) Dummy fill patterns to improve interconnect planarity
US4541169A (en) Method for making studs for interconnecting metallization layers at different levels in a semiconductor chip
US6486066B2 (en) Method of generating integrated circuit feature layout for improved chemical mechanical polishing
US5618757A (en) Method for improving the manufacturability of the spin-on glass etchback process
US7304365B2 (en) Semiconductor device and method of producing the same
KR100230421B1 (en) Method for forming dummy patterns in a semiconductor device
US6486558B2 (en) Semiconductor device having a dummy pattern
US20050287797A1 (en) Method of making a semiconductor device manufacturing mask substrate
KR19980018523A (en) Gap filling and planarization method for shallow trench isolation
US6087733A (en) Sacrificial erosion control features for chemical-mechanical polishing process
JPH08160590A (en) Formation of pattern, production of reticle and semiconductor device
US5956618A (en) Process for producing multi-level metallization in an integrated circuit
CN1087494C (en) Contact mask for manufacturing semiconductor device
JP2000340529A (en) Semiconductor device
JP2002009161A (en) Semiconductor device and arrangement method of dummy pattern
KR0145369B1 (en) Manufacture of semiconductor device
KR100871801B1 (en) alignment key and the forming method for semiconductor device
US20090203209A1 (en) Semiconductor device and method of manufacturing the same
US6475879B2 (en) Semiconductor wafer, method for processing the same and method for manufacturing semiconductor device
US6759345B2 (en) Method of manufacturing a semiconductor device including etching of a peripheral area before chemical-mechanical polishing
US5894168A (en) Mask generation technique for producing an integrated circuit with optimal polysilicon interconnect layout for achieving global planarization
US6049134A (en) Mask generation technique for producing an integrated circuit with optimal metal interconnect layout for achieving global planarization
US5445998A (en) Method for the global planarization of surfaces of semiconductor integrated circuits
US6617663B2 (en) Methods of manufacturing semiconductor devices

Legal Events

Date Code Title Description
AS Assignment

Owner name: VLSI TECHNOLOGY, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GABRIEL, CALVIN T.;WELING, MILIND G.;REEL/FRAME:007883/0001

Effective date: 19960130

STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PHILIPS SEMICONDUCTORS INC.;REEL/FRAME:018645/0779

Effective date: 20061130

Owner name: PHILIPS SEMICONDUCTORS VLSI INC., NEW YORK

Free format text: CHANGE OF NAME;ASSIGNOR:VLSI TECHNOLOGY, INC.;REEL/FRAME:018635/0570

Effective date: 19990702

AS Assignment

Owner name: PHILIPS SEMICONDUCTORS INC., NEW YORK

Free format text: CHANGE OF NAME;ASSIGNOR:PHILIPS SEMICONDUCTORS VLSI INC.;REEL/FRAME:018668/0255

Effective date: 19991220

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., ENGLAND

Free format text: SECURITY AGREEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:018806/0201

Effective date: 20061201

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:037459/0140

Effective date: 20160105

AS Assignment

Owner name: NXP B.V., NETHERLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC;REEL/FRAME:050315/0443

Effective date: 20190903