US5893744A - Method of forming a zero layer mark for alignment in integrated circuit manufacturing process employing shallow trench isolation - Google Patents

Method of forming a zero layer mark for alignment in integrated circuit manufacturing process employing shallow trench isolation Download PDF

Info

Publication number
US5893744A
US5893744A US08/789,255 US78925597A US5893744A US 5893744 A US5893744 A US 5893744A US 78925597 A US78925597 A US 78925597A US 5893744 A US5893744 A US 5893744A
Authority
US
United States
Prior art keywords
mark
layer
alignment mark
nitride
alignment
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/789,255
Inventor
Larry Yu Wang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Advanced Micro Devices Inc
Original Assignee
Advanced Micro Devices Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Micro Devices Inc filed Critical Advanced Micro Devices Inc
Priority to US08/789,255 priority Critical patent/US5893744A/en
Assigned to ADVANCED MICRO DEVICES, INC. reassignment ADVANCED MICRO DEVICES, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WANG, LARRY YU
Application granted granted Critical
Publication of US5893744A publication Critical patent/US5893744A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/544Marks applied to semiconductor devices or parts, e.g. registration marks, alignment structures, wafer maps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76224Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
    • H01L21/76229Concurrent filling of a plurality of trenches having a different trench shape or dimension, e.g. rectangular and V-shaped trenches, wide and narrow trenches, shallow and deep trenches
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/544Marks applied to semiconductor devices or parts
    • H01L2223/54453Marks applied to semiconductor devices or parts for use prior to dicing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S438/00Semiconductor device manufacturing: process
    • Y10S438/975Substrate or mask aligning feature

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Exposure And Positioning Against Photoresist Photosensitive Materials (AREA)
  • Element Separation (AREA)

Abstract

A method of forming an alignment mark in a wafer during the manufacture of shallow isolation trenches for semiconductor devices provides a nitride layer on a substrate prior to the formation of the alignment mark. Once the nitride layer has been formed, etching is performed to create the alignment mark in the substrate. Further processing steps of the shallow trench isolation technique do not require the depositing of nitride into the alignment mark. Since the alignment mark is etched only after the nitride layer has been deposited, no further nitride enters into the alignment mark and a nitride-free alignment mark is provided.

Description

TECHNICAL FIELD OF THE INVENTION
The present invention relates to the field of semiconductor wafer fabrication, and more particularly, to a method of forming alignment marks used in semiconductor wafer fabrication employing shallow trench isolation techniques.
BACKGROUND OF THE INVENTION
During semiconductor manufacturing processes, layers of various materials are deposited or grown on a wafer or die, one after the other. After many of the layers are deposited, lithographic processing techniques are used to transfer patterns to the surface layer or layers. In order for the finished product to operate properly, the pattern of each layer must be precisely aligned to the patterns of the other wafers on the layer, since misalignment of a layer with respect to a previous layer may be catastrophic to performance. One lithographic technique that is commonly used is a step-and-repeat pattern transfer system ("stepper") that involves imaging several exposures of portions of the wafer to cover an entire wafer surface.
To achieve perfect alignment, alignment marks are formed on the wafer and are used by the steppers, so that in each lithographic step, the mask will be properly aligned according to the marks in the previous layers before exposing the wafer. In typical systems, four marks are used, circumferentially distributed around the periphery of the wafer, although alignment can be made with fewer or greater than four marks, and can be placed on other parts of the wafer.
It is desirable for alignment marks to have sharp edges, and a depth that allows the mark to be recognized by the stepper in order to make the mark useful as an alignment tool. A typical depth of the mark required by conventional steppers manufactured by ASM Lithography is 1200 Å. Marks required by steppers by other stepper manufacturers may need a different mark depth. If the mark region has edges that are too close to one another, or if the mark contains material that is discolored, the wrong edge may be selected by the stepper so that misalignment will result. Alignment is particularly critical in processes for manufacturing extremely small devices, such as sub-micron devices. However, residual matter within a mark can blur the resolution of the mark and prevent this necessary accurate alignment. For example, residual nitride or other materials employed in semiconductor fabrication can remain near the edges or in the middle of the mark, and will detrimentally affect the ability of a stepper to align subsequent exposures with these marks.
A relatively recent technique for isolating an active region in a semiconductor chip is known as shallow trench isolation. In this technique, a shallow trench is formed around an active region to isolate this active region from other regions of the chip. Although shallow trench isolation has proven to be a valuable technique, the formation of marks in conjunction with the shallow trench isolation technique leaves residual material (e.g., nitride) within the marks. As stated earlier, the residual nitride in the marks interferes with proper working of the alignment system, causing frequent alignment failures and resultant reworks and scraps.
The formation of a mark according to the prior art in conjunction with a shallow trench isolation process is depicted in FIGS. 1-8, to illustrate the above-described problems with residual nitride. The placement of marks on a substrate is commonly performed before the implementation of the semiconductor devices, so that the location of the devices relative to the marks can be accurately controlled. In FIG. 1, semiconductor substrate 10 is cleaned, and an oxide layer 12 is grown or deposited on the semiconductor substrate 10 to approximately 150 Å. This oxide is needed to avoid subsequent photoresist process being directly applied on the Si substrate. Next, a photoresistive material (commonly called resist) 14 that is patterned by a lithographic process is spun on the oxide layer 12. The lithographic process transfers an alignment pattern on the resist 14, with the patterns being the openings 13 in the resist. The subsequent etching process (called zero layer etch) etches the oxide layer 12 and the substrate 10 in the open areas leaving the unopened areas untouched. The etching may be performed anisotropically, such as by a reactive ion etch (RIE) process, to form substantially orthogonal sidewalls, that is, sidewalls normal to both the plane of the substrate surface prior to the etch and normal to the bottom of the mark 16, as depicted in FIG. 2. The photoresistive mask 14 is then removed, leaving the oxide 12 and substrate 10 with a 1200 Å deep trench in the substrate 102. After etching, the oxide layer 12 is removed, leaving the resulting structure with a mark 16 in the substrate 10 depicted in FIG. 3. The mark 16 will then be used in subsequent processing steps in order to align the masks.
The following described steps, depicted in FIGS. 4-8, are performed in order to create a shallow isolation trench (typically 3000 Å deep). However, only the mark is depicted in FIGS. 4-8 in order to illustrate the effect of the shallow trench isolation manufacturing process on the mark 16.
From FIG. 3, an oxide layer 18 is thermally grown on the substrate 10. The oxide layer is approximately 150 Å thick, and covers the die surface, including the mark 16. The resulting structure is a semiconductor substrate 10 having a mark 16 with a depth of 1200 Å covered by a thin oxide layer 18 thickness of approximately 150 Å, as depicted in FIG. 4. This oxide is needed to avoid direct contact of the subsequent nitride deposition with Si substrate.
In FIG. 5, a nitride layer 20 (Si3 N4) is deposited on the oxide layer 108 to a thickness of approximately 1700 Å. The nitride layer 20 settles into the mark 16 and a depression therefore forms in the nitride layer 20 over this mark 16.
A number of processing steps are then performed in order to create the shallow trenches, such as covering the nitride layer with a source/drain mask which is patterned by a lithographic process. The area over the mark 16 will be covered at this time. Etching is performed in the open areas of the mask to create the trenches around the active device regions as desired. Once the etches have been performed and the shallow trenches are created, the mask is removed from the nitride layer, once again leaving the structure of FIG. 5.
The next step in the shallow trench isolation process is the depositing of a TEOS layer 22 (tetraethyl orthosilane) with a depth of approximately 6200 Å on the nitride layer 20. The resulting structure in the region of the mark 16 is depicted in FIG. 6. The TEOS layer 22 is then etched with a planarization mask, so that areas on top of the nitride layer 20 are exposed except in the active device regions. The area over the mark 16 is exposed as well. The TEOS layer 22 is then removed with an etch. This removes most of the TEOS layer 22, as shown in FIG. 6a. Chemical mechanical planarization (CMP) is employed to remove the remainder of the TEOS layer 22, with the nitride layer 20 acting as a polish stop (FIG. 7). Because of the nature of the CMP process, the remainder of the TEOS on a flat surface can be completely polished away, those in the depressed mark regions cannot be consistently polished away, resulting in residual TEOS 22 within the depression in the nitride layer 20. This residual TEOS 22 creates a problem in the next step, which is the removal of the nitride layer 20.
Hot phosphoric acid is applied to remove the nitride layer 20. Although nearly all the nitride layer 20 is removed, the TEOS 22 that remained in the depression in the nitride layer 20 serves to prevent complete removal of the nitride layer 20 within the mark 16. As depicted in FIG. 8, the residual TEOS 22 effectively shields the nitride layer 20 underneath the residual TEOS 22. This creates structures, such as the columns of nitride 20 in FIG. 8. Other irregular shapes may arise as well, depending on the thickness and the extent of the residual TEOS 22. Nitride remaining within the mark 16 presents a discoloration that confuses a stepper trying to align on the mark 16. Also, the stepper is likely to have problems with determining the location of the edges 24 of the mark 16, due to the edges present on the columns 20 of the residual nitride within the mark 16.
As demonstrated above, the shallow trench isolation technique has a deleterious effect on alignment marks by causing nitride to remain within the alignment marks. This results in misalignment by the stepper and therefore lowers product yield.
SUMMARY OF THE INVENTION
There is a need for a method of forming an alignment mark in a semiconductor wafer that may be used for accurately aligning a stepper, even after a shallow trench isolation process is performed.
This and other needs are met by the present invention which provides a method of making alignment marks on a wafer during the manufacture of isolation trenches for semiconductor devices. This method comprises the steps of forming a nitride on a substrate, and etching the nitride and the substrate to form an alignment mark. The alignment mark is then masked and an isolation trench is created. The mask over the alignment mark is then removed.
The present invention avoids the residual nitride in the mark by creating the alignment mark only after the nitride is formed on the substrate. (In certain embodiments, the nitride is formed on an oxide which has been previously formed on the substrate.) Since the alignment mark is made only after the nitride layer has been formed during a shallow trench isolation process, once the alignment mark has been etched, no further nitride will be introduced into the mark. This is in contrast to the prior art in which the mark is formed prior to the formation of a nitride layer. Because the mark is already formed in the prior art, the formation of a nitride layer during a shallow trench isolation process causes nitride to be introduced into the already formed alignment mark. This introduces the possibility of residual nitride in the mark, which occurs due to the incomplete removal of the nitride from the mark as a result of the shielding by a TEOS layer.
The elegant technique of the present invention of forming the alignment mark only after the nitride has been formed during the shallow trench isolation process provides alignment marks that are free of nitride and easily recognizable by a stepper during the alignment process. Since precise alignment is possible for the stepper, the amount of reworks and scraps is greatly reduced.
Another advantage of the present invention is that the steps of growing and cleaning the first oxide layer is eliminated, thereby reducing the cost of manufacture.
The foregoing and other features, aspects and advantages of the present invention will become more apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a cross-section of a semiconductor substrate in the area of a mark to be manufactured in accordance with the prior art.
FIG. 2 depicts a semiconductor substrate in which a mark has been etched and after the removal of a photoresistive mask, in accordance with the prior art.
FIG. 3 is a cross-section of a mark constructed in accordance with the prior art, after the oxide has been removed.
FIG. 4 is a cross-section of the mark after an oxide layer has been thermally grown or deposited thereon, in accordance with a shallow trench isolation manufacturing process of the prior art.
FIG. 5 is a depiction of a mark after a layer of nitride has been deposited thereon in accordance with the shallow trench isolation technique of the prior art.
FIG. 6 is a depiction of the mark after a layer of tetraethyl orthosilane has been deposited on the nitride layer, in accordance with the shallow trench isolation technique of the prior art.
FIG. 6a is a depiction of the mark after an etch process to reduce the previously deposited TEOS thickness, in accordance with the shallow trench isolation technique of the prior art.
FIG. 7 is a depiction of the mark following removal of the TEOS layer by chemical mechanical planarization according to the prior art.
FIG. 8 is a depiction of the mark, according to the prior art, after a nitride strip has been performed.
FIG. 9 is a cross-section of a semiconductor die wafer including a mark area and a device area after an oxide layer has been grown.
FIG. 10 is a cross-section of the semiconductor die wafer after a nitride layer has been deposited on the oxide layer, in accordance with the present invention.
FIG. 11 is a cross-section of the semiconductor die wafer of FIG. 10, after a photolithography process has been performed on the nitride layer.
FIG. 12 is a cross-section of the semiconductor die wafer of FIG. 11, after an etching has been performed in accordance with the present invention.
FIG. 13 is a cross-section of a semiconductor die wafer of FIG. 12, after the photoresistive mask has been removed from the nitride layer.
FIG. 14 is a cross-section of the semiconductor die wafer of FIG. 13, after another mask layer has been deposited on the nitride layer, in accordance with the present invention.
FIG. 15 is a cross-section of the semiconductor die wafer of FIG. 14, after an etching has been performed in accordance with an embodiment of the present invention.
FIG. 16 is a cross-section of the semiconductor die wafer of FIG. 15, after the mask layer has been removed from the nitride layer.
FIG. 17 is a cross-section of the semiconductor die wafer of FIG. 15, after a liner oxide has been grown on the mark and the trench, in accordance with an embodiment of the present invention.
FIG. 18 is a cross-section of the semiconductor die wafer of FIG. 17, after tetraethyl orthosilane has been deposited on the nitride layer and within the trench and the mark respectively.
FIG. 19 is a cross-section of the semiconductor die wafer of FIG. 18, after a planarization mask has been applied, in accordance with the present invention.
FIG. 20 is a cross-section of the semiconductor die wafer of FIG. 19, after etching of exposed portions of the TEOS layer through the mask layer.
FIG. 21 is a cross-sectional view of the semiconductor die wafer of FIG. 20, after the mask layer has been removed.
FIG. 22 is a cross-section of the semiconductor die wafer of FIG. 21, after chemical mechanical planarization of the TEOS layer to the nitride layer.
FIG. 23 is a cross-section of the semiconductor die wafer of FIG. 22, after the nitride layer has been removed by an etching process, in accordance with the present invention.
DETAILED DESCRIPTION OF AN ILLUSTRATIVE EMBODIMENT
The present invention provides an improved method for forming an alignment mark in a semiconductor die wafer such that the alignment mark will not be corrupted by the formation of a shallow isolation trench. With the present invention, once a mark has been formed, the shallow trench isolation technique may continue to be performed as in the prior art.
FIG. 9 is a schematic cross-section of a portion of a semiconductor die wafer. In each of FIGS. 9 through 23, the area of the mark for alignment is on the left-hand side of the figure, while the area of an active device to be formed or the shallow trench is depicted on the right-hand side of each figure. It will be understood by those of ordinary skill in the art that the relative sizes and depths depicted in the figures are merely for illustration and explanatory purposes and are not limiting in any respect.
In FIG. 9, a silicon substrate 30 of a semiconductor die wafer is depicted, on which an oxide layer 32 has been grown to a thickness of, for example, 150 Å. A layer of silicon nitride 34 is then deposited on the oxide layer 32, as depicted in FIG. 10. The thickness of the nitride layer 34 may be 1700 Å, for example. The nitride layer 34 serves as a polish stop for a subsequent polish step in a shallow trench isolation formation as will be described later.
In FIG. 11, a photoresistive mask 36 to define alignment marks has been applied on the nitride layer 34. In this step of the process, the device areas are completely masked off by the mask layer 36, while the area in which the mark is to be formed is exposed.
FIG. 12 depicts the semiconductor die wafer after an etching has been performed. In preferred embodiments, an anisotropic etch, such as a reactive ion etch (RIE) process is performed. The anisotropic etch forms substantially orthogonal sidewalls, that is, sidewalls normal to both the plane of the substrate surface prior to the etch and normal to the bottom of the opening. The etch through the mask layer 36 etches the nitride layer 34, the oxide layer 32, into the substrate 30. In the exemplary embodiment, the depth X1 of the etch from the top surface of the substrate 30 is approximately X1=980 Å.
FIG. 13 depicts the semiconductor die wafer after the mask layer 36 has been removed. At this point, the alignment mark 38 has been essentially formed. The process continues in order to form the shallow trench in the device area.
In FIG. 14, a second mask layer 40 is applied over the nitride layer 34. The mask layer 40 completely covers the alignment mark 38, but exposes the area where the shallow trench for isolating active devices will be provided. This mask is the source/drain mask that will define the active area and the field mask. Etching is then performed anisotropically in order to form the shallow isolation trench 42 in substrate 30. This etching process etches through the nitride layer 34, the oxide 32, and into the substrate 30 to a depth X2 of approximately 3000 Å. Since the alignment mark 38 is covered by the mask layer 40, it is not affected by this etching.
FIG. 16 depicts the semiconductor die wafer after the photoresistive mask (i.e., the source/drain mask) has been removed and cleaned from the nitride layer 34. The next step in the process, according to the present invention, is the growth of liner oxide 44 into the alignment mark 38 and isolation trench 42. The liner oxide 44 is grown to approximately 500 Å. Approximately 45% of the liner oxide 44 grows into the substrate 30. This has the effect of extending the depth of the alignment mark from 980 Å to the 1200 Å depth (X3) required by certain conventional steppers and other machines that rely on the alignment marks. The liner oxide 44 is transparent to the stepper or other alignment-checking devices. Accordingly, since the liner oxide step in the shallow trench isolation manufacturing process is used, the depth of the alignment mark 38 as originally etched must be less than the required depth 1200 Å in order to account for the increased depth of the mark created by the liner oxide.
In FIG. 18, after the photoresistive mask 40 has been removed and the liner oxide 44 has been formed, a conformal layer of TEOS (tetraethyl orthosilane) 46 is deposited over the entire structure to a depth of approximately 6200 Å over the nitride layer 34 and into the alignment mark 38 and the isolation trench 44.
In FIG. 19, a planarization mask 48 is applied over the TEOS layer 46. This planarization mask is a reverse of the active mask to open up areas on the top of the nitride layer 34. In this mask, the alignment mark area is exposed. An isotropic etching is performed to remove high areas of the TEOS layer 46 through the mask 48, as depicted in FIG. 20. Thus, the exposed portions of the conformal TEOS layer 46 are etched down to the level of the unexposed portions of the TEOS layer 46. The wet etch may be, for example, a buffered oxide etch comprising an aqueous solution of 40 parts ammonium fluoride (NH4 F) and one part hydrofluoric acid (HF).
The isotropic-type etch, such as the wet etch, will undercut the photoresist mask portions 48, and is preferred since there will be less oxide remaining in the raised portions adjacent to the edges of the photoresist mask 48. This in turn, simplifies the subsequent removal of the raised portions.
After etching, the mask layer is removed, as seen in FIG. 21. Chemical mechanical planarization (CMP) is then performed to provide a global planarization. This removes any TEOS material remaining on the nitride layer 34. The nitride layer 34 acts as a polish stop for the CMP process. A polish stop is desirable, since the CMP process is relatively imprecise and polishing down to the level of the substrate 30 would have catastrophic consequences for the semiconductor die wafer. After polishing, the semiconductor die wafer has a structure such as that shown in FIG. 22. The nitride layer 34 is then removed using hot phosphoric acid. This results in the structure of FIG. 23 with an alignment mark 38 free of nitride residue, and a shallow isolation trench 42 of a depth that provides the required isolation.
As can be seen from the above description, the present invention provides alignment marks that are free from nitride residue by etching these marks only after a nitride layer has been formed during the shallow trench isolation process. Once the alignment mark has been formed, no further nitride depositing steps are performed in the shallow trench isolation process, so that corruption of the formed alignment mark will not occur. The residual oxide 38 inside the marks is transparent to the alignment system, and therefore does not cause any alignment problem. Using the nitride-free alignment marks formed according to the present invention, precise alignment of masks during subsequent processing of the semiconductor die wafer is available.
Although the present invention has been described and illustrated in detail, it needs to be clearly understood that the same is by way of illustration and example only and is not to be taken by way of limitation, the spirit and scope of the present invention being limited only by the terms of the appended claims.

Claims (3)

What is claimed is:
1. A method for forming an alignment mark and an isolation trench on a common wafer, the method comprising the steps of:
growing a layer of oxide on a semiconductor substrate;
depositing a nitride layer on top of the oxide;
masking the wafer with a mask having an exposed alignment mark area;
etching the nitride layer, the oxide and the substrate through the exposed alignment mark area to form the alignment mark; and
forming an isolation trench in the wafer including the steps of
masking the wafer to expose the area of the isolation trench and masking the alignment mark area, and
etching the nitride layer and the substrate through the exposed isolation trench area to form the isolation trench.
2. The method of claim 1, further comprising growing liner oxide in the alignment mark and the isolation trench, the alignment mark having an initial depth prior to the growing of the liner oxide, and a final effective depth greater than the initial depth, after the growth of the liner oxide.
3. The method of claim 2, wherein the step of forming an isolation trench includes depositing a conformal oxide layer on the nitride layer after the isolation trench has been formed, the oxide layer filling the isolation trench and the alignment mark; masking the isolation trench area; substantially removing the oxide layer except for within the isolation trench; and removing the nitride layer.
US08/789,255 1997-01-28 1997-01-28 Method of forming a zero layer mark for alignment in integrated circuit manufacturing process employing shallow trench isolation Expired - Lifetime US5893744A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/789,255 US5893744A (en) 1997-01-28 1997-01-28 Method of forming a zero layer mark for alignment in integrated circuit manufacturing process employing shallow trench isolation

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US08/789,255 US5893744A (en) 1997-01-28 1997-01-28 Method of forming a zero layer mark for alignment in integrated circuit manufacturing process employing shallow trench isolation

Publications (1)

Publication Number Publication Date
US5893744A true US5893744A (en) 1999-04-13

Family

ID=25147070

Family Applications (1)

Application Number Title Priority Date Filing Date
US08/789,255 Expired - Lifetime US5893744A (en) 1997-01-28 1997-01-28 Method of forming a zero layer mark for alignment in integrated circuit manufacturing process employing shallow trench isolation

Country Status (1)

Country Link
US (1) US5893744A (en)

Cited By (53)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5950093A (en) * 1998-08-18 1999-09-07 Wei; Chi-Hung Method for aligning shallow trench isolation
US6015744A (en) * 1998-07-27 2000-01-18 United Silicon Incorporated Method of manufacturing a shallow trench isolation alignment mark
US6030897A (en) * 1997-07-15 2000-02-29 International Business Machines Corporation Method of forming an alignment mark without a specific photolithographic step
US6043133A (en) * 1998-07-24 2000-03-28 Taiwan Semiconductor Manufacturing Company, Ltd. Method of photo alignment for shallow trench isolation chemical-mechanical polishing
US6060786A (en) * 1999-04-26 2000-05-09 Worldwide Semiconductor Manufacturing Corp. Alignment-marker structure and method of forming the same in integrated circuit fabrication
US6080635A (en) * 1998-04-27 2000-06-27 Taiwan Semiconductor Manufacturing Company Method of photo alignment for shallow trench isolation with chemical mechanical polishing
US6197481B1 (en) * 1998-09-17 2001-03-06 Taiwan Semiconductor Manufacturing Company Wafer alignment marks protected by photoresist
US6207534B1 (en) * 1999-09-03 2001-03-27 Chartered Semiconductor Manufacturing Ltd. Method to form narrow and wide shallow trench isolations with different trench depths to eliminate isolation oxide dishing
US6215197B1 (en) * 1997-08-25 2001-04-10 Mitsubishi Denki Kabushiki Kaisha Semiconductor device having a trench isolation structure and an alignment mark area
US6221785B1 (en) * 1998-09-17 2001-04-24 Winbond Electronics Corporation Method for forming shallow trench isolations
US6232200B1 (en) * 1998-10-22 2001-05-15 United Microelectronics Corp. Method of reconstructing alignment mark during STI process
US6242319B1 (en) * 1999-02-04 2001-06-05 Siemens Aktiengesellschaft Method for fabricating an integrated circuit configuration
SG83694A1 (en) * 1998-10-05 2001-10-16 Chartered Semiconductor Mfg New alignment mark scheme for sti process to save one mask step
US6303460B1 (en) 2000-02-07 2001-10-16 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and method for manufacturing the same
US20010033033A1 (en) * 2000-02-03 2001-10-25 Liang-Gi Yao Alignment mark configuration
US6368972B1 (en) * 1999-01-12 2002-04-09 Agere Systems Guardian Corp. Method for making an integrated circuit including alignment marks
US6417072B2 (en) * 2000-02-10 2002-07-09 International Business Machines Corporation Method of forming STI oxide regions and alignment marks in a semiconductor structure with one masking step
US6440816B1 (en) * 2001-01-30 2002-08-27 Agere Systems Guardian Corp. Alignment mark fabrication process to limit accumulation of errors in level to level overlay
US6461936B1 (en) * 2002-01-04 2002-10-08 Infineon Technologies Ag Double pullback method of filling an isolation trench
US6465897B1 (en) * 1997-07-10 2002-10-15 Taiwan Semiconductor Manufacturing Company Method for photo alignment after CMP planarization
US20020190342A1 (en) * 2001-06-19 2002-12-19 Samsung Electronics Co., Ltd. Method of fabricating semiconductor device having trench isolation structure
US6534378B1 (en) * 1998-08-31 2003-03-18 Cypress Semiconductor Corp. Method for forming an integrated circuit device
US6602641B1 (en) 2001-04-19 2003-08-05 Taiwan Semiconductor Manufacturing Company Wafer's zero-layer and alignment mark print without mask when using scanner
US6603211B2 (en) * 2000-02-16 2003-08-05 Advanced Micro Devices, Inc. Method and system for providing a robust alignment mark at thin oxide layers
US20030148589A1 (en) * 1998-06-03 2003-08-07 Coming Chen Chemical mechanical polishing for forming a shallow trench isolation structure
KR20030069776A (en) * 2002-02-19 2003-08-27 미쓰비시덴키 가부시키가이샤 Method of manufacturing semiconductor device
US6624039B1 (en) 2000-07-13 2003-09-23 Lucent Technologies Inc. Alignment mark having a protective oxide layer for use with shallow trench isolation
US20030219958A1 (en) * 1996-10-30 2003-11-27 Hynix Semiconductor, Inc. Method for forming isolation layer of semiconductor device
US6667222B1 (en) 2002-01-03 2003-12-23 Taiwan Semiconductor Manufacturing Company Method to combine zero-etch and STI-etch processes into one process
US6750142B2 (en) * 1998-08-28 2004-06-15 Kabushiki Kaisha Toshiba Semiconductor device and method for manufacturing the same
US6767800B1 (en) * 2003-03-19 2004-07-27 Nanya Technology Corporation Process for integrating alignment mark and trench device
US6774017B2 (en) * 1999-04-30 2004-08-10 International Business Machines Corporation Method and structures for dual depth oxygen layers in silicon-on-insulator processes
US6790742B2 (en) * 1998-06-03 2004-09-14 United Microelectronics Corporation Chemical mechanical polishing in forming semiconductor device
US6818528B2 (en) * 2001-10-24 2004-11-16 International Business Machines Corporation Method for multi-depth trench isolation
US6828678B1 (en) 2002-03-29 2004-12-07 Silicon Magnetic Systems Semiconductor topography with a fill material arranged within a plurality of valleys associated with the surface roughness of the metal layer
US20050095439A1 (en) * 2003-10-30 2005-05-05 Simon Dodd Optical targets
US20050191822A1 (en) * 1998-11-03 2005-09-01 Jacson Liu Shallow Trench Isolation Method for a Semiconductor Wafer
US20050233580A1 (en) * 2001-11-30 2005-10-20 Nec Electronics Corporation Alignment pattern for a semiconductor device manufacturing process
US7071115B2 (en) * 2004-02-04 2006-07-04 Promos Technologies Inc. Use of multiple etching steps to reduce lateral etch undercut
US20060148256A1 (en) * 2002-12-17 2006-07-06 Maud Vinet Method for forming patterns aligned on either side of a thin film
US7208390B2 (en) * 2001-11-29 2007-04-24 Freescale Semiconductor, Inc. Semiconductor device structure and method for forming
US20070210403A1 (en) * 2006-03-07 2007-09-13 Micron Technology, Inc. Isolation regions and their formation
US20070269959A1 (en) * 2006-05-16 2007-11-22 Freeman John E Method of aligning mask layers to buried features
US20070273004A1 (en) * 2005-09-22 2007-11-29 International Business Machines Corporation Like integrated circuit devices with different depth
US20080020557A1 (en) * 2006-07-20 2008-01-24 Hynix Semiconductor Inc. Method for forming transistor of semiconductor device using double patterning technology
US20090294917A1 (en) * 2008-06-02 2009-12-03 Fuji Electric Device Technology Co., Ltd. Method of producing semiconductor device
CN102891079A (en) * 2012-09-17 2013-01-23 上海华力微电子有限公司 Complementary etching method for zero-layer alignment mark
US20130034949A1 (en) * 2011-08-05 2013-02-07 United Microelectronics Corp. Method of forming trench isolation
US8665627B2 (en) 2010-07-23 2014-03-04 Analog Devices, Inc. Built-in self test for one-time-programmable memory
US9105644B2 (en) 2013-07-23 2015-08-11 Analog Devices, Inc. Apparatus and method for forming alignment features for back side processing of a wafer
US20150279879A1 (en) * 2013-03-12 2015-10-01 Taiwan Semiconductor Manufacturing Company, Ltd. Varied STI Liners for Isolation Structures in Image Sensing Devices
CN112599500A (en) * 2020-12-15 2021-04-02 长江存储科技有限责任公司 Semiconductor device and method for manufacturing the same
US11572021B2 (en) 2020-01-31 2023-02-07 Wild West Investments, LLC Vehicular mounted rail system

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4737468A (en) * 1987-04-13 1988-04-12 Motorola Inc. Process for developing implanted buried layer and/or key locators
US5157003A (en) * 1990-11-29 1992-10-20 Kabushiki Kaisha Toshiba Method of etching isolation and alignment mark regions using a single resist mask
US5179038A (en) * 1989-12-22 1993-01-12 North American Philips Corp., Signetics Division High density trench isolation for MOS circuits
US5578519A (en) * 1995-06-23 1996-11-26 Samsung Electronics Co., Ltd. Method for forming align key pattern in semiconductor device
US5646063A (en) * 1996-03-28 1997-07-08 Advanced Micro Devices, Inc. Hybrid of local oxidation of silicon isolation and trench isolation for a semiconductor device
US5733801A (en) * 1993-12-21 1998-03-31 Kabushiki Kaisha Toshiba Method of making a semiconductor device with alignment marks
US5817568A (en) * 1997-04-15 1998-10-06 Winbond Electronics Corp. Method of forming a trench isolation region

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4737468A (en) * 1987-04-13 1988-04-12 Motorola Inc. Process for developing implanted buried layer and/or key locators
US5179038A (en) * 1989-12-22 1993-01-12 North American Philips Corp., Signetics Division High density trench isolation for MOS circuits
US5157003A (en) * 1990-11-29 1992-10-20 Kabushiki Kaisha Toshiba Method of etching isolation and alignment mark regions using a single resist mask
US5733801A (en) * 1993-12-21 1998-03-31 Kabushiki Kaisha Toshiba Method of making a semiconductor device with alignment marks
US5578519A (en) * 1995-06-23 1996-11-26 Samsung Electronics Co., Ltd. Method for forming align key pattern in semiconductor device
US5646063A (en) * 1996-03-28 1997-07-08 Advanced Micro Devices, Inc. Hybrid of local oxidation of silicon isolation and trench isolation for a semiconductor device
US5817568A (en) * 1997-04-15 1998-10-06 Winbond Electronics Corp. Method of forming a trench isolation region

Cited By (79)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030219958A1 (en) * 1996-10-30 2003-11-27 Hynix Semiconductor, Inc. Method for forming isolation layer of semiconductor device
US6979876B2 (en) 1996-10-30 2005-12-27 Hynix Semiconductor, Inc. Method for forming isolation layer of semiconductor device
US6852606B1 (en) * 1996-10-30 2005-02-08 Lg Semicon Co., Ltd Method for forming isolation layer of semiconductor device and semiconductor device
US6465897B1 (en) * 1997-07-10 2002-10-15 Taiwan Semiconductor Manufacturing Company Method for photo alignment after CMP planarization
US6030897A (en) * 1997-07-15 2000-02-29 International Business Machines Corporation Method of forming an alignment mark without a specific photolithographic step
US6215197B1 (en) * 1997-08-25 2001-04-10 Mitsubishi Denki Kabushiki Kaisha Semiconductor device having a trench isolation structure and an alignment mark area
US6462428B2 (en) * 1997-08-25 2002-10-08 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and method for manufacturing the same
US6080635A (en) * 1998-04-27 2000-06-27 Taiwan Semiconductor Manufacturing Company Method of photo alignment for shallow trench isolation with chemical mechanical polishing
US7037802B2 (en) 1998-06-03 2006-05-02 United Microelectronics Corporation Chemical mechanical polishing in forming semiconductor device
US7018906B2 (en) 1998-06-03 2006-03-28 United Microelectronics Corporation Chemical mechanical polishing for forming a shallow trench isolation structure
US20030148589A1 (en) * 1998-06-03 2003-08-07 Coming Chen Chemical mechanical polishing for forming a shallow trench isolation structure
US6838357B2 (en) 1998-06-03 2005-01-04 United Microelectronics Corporation Chemical mechanical polishing for forming a shallow trench isolation structure
US6790742B2 (en) * 1998-06-03 2004-09-14 United Microelectronics Corporation Chemical mechanical polishing in forming semiconductor device
US20060009005A1 (en) * 1998-06-03 2006-01-12 Coming Chen Chemical mechanical polishing for forming a shallow trench isolation structure
US6043133A (en) * 1998-07-24 2000-03-28 Taiwan Semiconductor Manufacturing Company, Ltd. Method of photo alignment for shallow trench isolation chemical-mechanical polishing
US6015744A (en) * 1998-07-27 2000-01-18 United Silicon Incorporated Method of manufacturing a shallow trench isolation alignment mark
US5950093A (en) * 1998-08-18 1999-09-07 Wei; Chi-Hung Method for aligning shallow trench isolation
US6750142B2 (en) * 1998-08-28 2004-06-15 Kabushiki Kaisha Toshiba Semiconductor device and method for manufacturing the same
US6534378B1 (en) * 1998-08-31 2003-03-18 Cypress Semiconductor Corp. Method for forming an integrated circuit device
US6197481B1 (en) * 1998-09-17 2001-03-06 Taiwan Semiconductor Manufacturing Company Wafer alignment marks protected by photoresist
US6403496B2 (en) * 1998-09-17 2002-06-11 Windbond Electronics Corporation Method for forming shallow trench isolations
US6221785B1 (en) * 1998-09-17 2001-04-24 Winbond Electronics Corporation Method for forming shallow trench isolations
US6303458B1 (en) * 1998-10-05 2001-10-16 Chartered Semiconductor Manufacturing Ltd. Alignment mark scheme for Sti process to save one mask step
SG83694A1 (en) * 1998-10-05 2001-10-16 Chartered Semiconductor Mfg New alignment mark scheme for sti process to save one mask step
US6232200B1 (en) * 1998-10-22 2001-05-15 United Microelectronics Corp. Method of reconstructing alignment mark during STI process
US20050191822A1 (en) * 1998-11-03 2005-09-01 Jacson Liu Shallow Trench Isolation Method for a Semiconductor Wafer
US6368972B1 (en) * 1999-01-12 2002-04-09 Agere Systems Guardian Corp. Method for making an integrated circuit including alignment marks
US6242319B1 (en) * 1999-02-04 2001-06-05 Siemens Aktiengesellschaft Method for fabricating an integrated circuit configuration
US6060786A (en) * 1999-04-26 2000-05-09 Worldwide Semiconductor Manufacturing Corp. Alignment-marker structure and method of forming the same in integrated circuit fabrication
US6774017B2 (en) * 1999-04-30 2004-08-10 International Business Machines Corporation Method and structures for dual depth oxygen layers in silicon-on-insulator processes
US6207534B1 (en) * 1999-09-03 2001-03-27 Chartered Semiconductor Manufacturing Ltd. Method to form narrow and wide shallow trench isolations with different trench depths to eliminate isolation oxide dishing
US7057299B2 (en) * 2000-02-03 2006-06-06 Taiwan Semiconductor Manufacturing Co., Ltd. Alignment mark configuration
US20010033033A1 (en) * 2000-02-03 2001-10-25 Liang-Gi Yao Alignment mark configuration
US6303460B1 (en) 2000-02-07 2001-10-16 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and method for manufacturing the same
US6417072B2 (en) * 2000-02-10 2002-07-09 International Business Machines Corporation Method of forming STI oxide regions and alignment marks in a semiconductor structure with one masking step
US6603211B2 (en) * 2000-02-16 2003-08-05 Advanced Micro Devices, Inc. Method and system for providing a robust alignment mark at thin oxide layers
US6624039B1 (en) 2000-07-13 2003-09-23 Lucent Technologies Inc. Alignment mark having a protective oxide layer for use with shallow trench isolation
US6440816B1 (en) * 2001-01-30 2002-08-27 Agere Systems Guardian Corp. Alignment mark fabrication process to limit accumulation of errors in level to level overlay
US6602641B1 (en) 2001-04-19 2003-08-05 Taiwan Semiconductor Manufacturing Company Wafer's zero-layer and alignment mark print without mask when using scanner
US6559029B2 (en) * 2001-06-19 2003-05-06 Samsung Electronics Co., Ltd. Method of fabricating semiconductor device having trench isolation structure
US20020190342A1 (en) * 2001-06-19 2002-12-19 Samsung Electronics Co., Ltd. Method of fabricating semiconductor device having trench isolation structure
US6818528B2 (en) * 2001-10-24 2004-11-16 International Business Machines Corporation Method for multi-depth trench isolation
US7208390B2 (en) * 2001-11-29 2007-04-24 Freescale Semiconductor, Inc. Semiconductor device structure and method for forming
US20050233580A1 (en) * 2001-11-30 2005-10-20 Nec Electronics Corporation Alignment pattern for a semiconductor device manufacturing process
US6667222B1 (en) 2002-01-03 2003-12-23 Taiwan Semiconductor Manufacturing Company Method to combine zero-etch and STI-etch processes into one process
US6461936B1 (en) * 2002-01-04 2002-10-08 Infineon Technologies Ag Double pullback method of filling an isolation trench
US6667221B2 (en) * 2002-02-19 2003-12-23 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing semiconductor device
KR20030069776A (en) * 2002-02-19 2003-08-27 미쓰비시덴키 가부시키가이샤 Method of manufacturing semiconductor device
US6828678B1 (en) 2002-03-29 2004-12-07 Silicon Magnetic Systems Semiconductor topography with a fill material arranged within a plurality of valleys associated with the surface roughness of the metal layer
US7425509B2 (en) * 2002-12-17 2008-09-16 Commissariat A L'energie Atomique Method for forming patterns aligned on either side of a thin film
US20060148256A1 (en) * 2002-12-17 2006-07-06 Maud Vinet Method for forming patterns aligned on either side of a thin film
DE10335071B4 (en) * 2003-03-19 2007-11-15 Nanya Technology Corporation, Kueishan Method for integrating an alignment mark and trench device
US6767800B1 (en) * 2003-03-19 2004-07-27 Nanya Technology Corporation Process for integrating alignment mark and trench device
US7247952B2 (en) * 2003-10-30 2007-07-24 Hewlett-Packard Development Company, L.P. Optical targets
US20070206191A1 (en) * 2003-10-30 2007-09-06 Simon Dodd Optical Targets
US20050095439A1 (en) * 2003-10-30 2005-05-05 Simon Dodd Optical targets
US7705477B2 (en) 2003-10-30 2010-04-27 Hewlett-Packard Development Company, L.P. Optical targets
US7071115B2 (en) * 2004-02-04 2006-07-04 Promos Technologies Inc. Use of multiple etching steps to reduce lateral etch undercut
US20070273004A1 (en) * 2005-09-22 2007-11-29 International Business Machines Corporation Like integrated circuit devices with different depth
US20070210403A1 (en) * 2006-03-07 2007-09-13 Micron Technology, Inc. Isolation regions and their formation
US7811935B2 (en) * 2006-03-07 2010-10-12 Micron Technology, Inc. Isolation regions and their formation
US8269306B2 (en) 2006-03-07 2012-09-18 Micron Technology, Inc. Isolation regions
US20110024822A1 (en) * 2006-03-07 2011-02-03 Micron Technology, Inc. Isolation regions
US20070269959A1 (en) * 2006-05-16 2007-11-22 Freeman John E Method of aligning mask layers to buried features
US7723170B2 (en) * 2006-07-20 2010-05-25 Hynix Semiconductor Inc. Method for forming transistor of semiconductor device using double patterning technology
US20080020557A1 (en) * 2006-07-20 2008-01-24 Hynix Semiconductor Inc. Method for forming transistor of semiconductor device using double patterning technology
US20090294917A1 (en) * 2008-06-02 2009-12-03 Fuji Electric Device Technology Co., Ltd. Method of producing semiconductor device
US7964472B2 (en) * 2008-06-02 2011-06-21 Fuji Electric Systems Co., Ltd. Method of producing semiconductor device
US8665627B2 (en) 2010-07-23 2014-03-04 Analog Devices, Inc. Built-in self test for one-time-programmable memory
US20130034949A1 (en) * 2011-08-05 2013-02-07 United Microelectronics Corp. Method of forming trench isolation
US8722509B2 (en) * 2011-08-05 2014-05-13 United Microelectronics Corp. Method of forming trench isolation
CN102891079A (en) * 2012-09-17 2013-01-23 上海华力微电子有限公司 Complementary etching method for zero-layer alignment mark
CN102891079B (en) * 2012-09-17 2015-04-08 上海华力微电子有限公司 Complementary etching method for zero-layer alignment mark
US20150279879A1 (en) * 2013-03-12 2015-10-01 Taiwan Semiconductor Manufacturing Company, Ltd. Varied STI Liners for Isolation Structures in Image Sensing Devices
US10008531B2 (en) * 2013-03-12 2018-06-26 Taiwan Semiconductor Manufacturing Company, Ltd. Varied STI liners for isolation structures in image sensing devices
US9105644B2 (en) 2013-07-23 2015-08-11 Analog Devices, Inc. Apparatus and method for forming alignment features for back side processing of a wafer
US11572021B2 (en) 2020-01-31 2023-02-07 Wild West Investments, LLC Vehicular mounted rail system
US11951951B2 (en) 2020-01-31 2024-04-09 Yonder Fund Llc Vehicular mounted rail system
CN112599500A (en) * 2020-12-15 2021-04-02 长江存储科技有限责任公司 Semiconductor device and method for manufacturing the same

Similar Documents

Publication Publication Date Title
US5893744A (en) Method of forming a zero layer mark for alignment in integrated circuit manufacturing process employing shallow trench isolation
US6049137A (en) Readable alignment mark structure formed using enhanced chemical mechanical polishing
US6043133A (en) Method of photo alignment for shallow trench isolation chemical-mechanical polishing
US5963816A (en) Method for making shallow trench marks
US4801350A (en) Method for obtaining submicron features from optical lithography technology
KR0178823B1 (en) Method of making a semiconductor device with alignment marks
WO1998003989A1 (en) Method of reducing mos transistor gate beyond photolithographically patterned dimension
US6673635B1 (en) Method for alignment mark formation for a shallow trench isolation process
US6455212B1 (en) Method for providing an alignment diffraction grating for photolithographic alignment during semiconductor fabrication
US8647949B2 (en) Structure and method of fabricating a transistor having a trench gate
US6110801A (en) Method of fabricating trench isolation for IC manufacture
US6667222B1 (en) Method to combine zero-etch and STI-etch processes into one process
US7045434B2 (en) Semiconductor device and method for manufacturing the same
US6979651B1 (en) Method for forming alignment features and back-side contacts with fewer lithography and etch steps
KR20010003670A (en) Method for forming alignment key of semiconductor device
KR20040059404A (en) Method for aligning key in semiconductor device
US5523247A (en) Method of fabricating self-aligned planarized well structures
KR20010045448A (en) Method of forming gate oxide layer
KR100835420B1 (en) Method for fabricating semiconductor device
KR0148611B1 (en) Formation method of element isolation layer for semiconductor devices
KR100561513B1 (en) Method of Shallow Trench Isolation In Semiconductor Device
KR0157856B1 (en) Fabricating method of cmos integrated circuit
KR100417574B1 (en) Method for fabricating semiconductor device
KR100237797B1 (en) Manufacturing method of semiconductor device having deep trench
KR20050033682A (en) Method for forming wafer alignment key

Legal Events

Date Code Title Description
AS Assignment

Owner name: ADVANCED MICRO DEVICES, INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WANG, LARRY YU;REEL/FRAME:008438/0336

Effective date: 19970124

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12