US5959326A - Capacitor incorporated in semiconductor device having a lower electrode composed of multi-layers or of graded impurity concentration - Google Patents

Capacitor incorporated in semiconductor device having a lower electrode composed of multi-layers or of graded impurity concentration Download PDF

Info

Publication number
US5959326A
US5959326A US08/852,530 US85253097A US5959326A US 5959326 A US5959326 A US 5959326A US 85253097 A US85253097 A US 85253097A US 5959326 A US5959326 A US 5959326A
Authority
US
United States
Prior art keywords
capacitor
film
amorphous silicon
lower plate
top surface
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US08/852,530
Inventor
Fumiki Aiso
Hirohito Watanabe
Toshiyuki Hirota
Masanobu Zenke
Shuji Fujiwara
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Electronics Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Application granted granted Critical
Publication of US5959326A publication Critical patent/US5959326A/en
Assigned to NEC ELECTRONICS CORPORATION reassignment NEC ELECTRONICS CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NEC CORPORATION
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B12/00Dynamic random access memory [DRAM] devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/40Capacitors
    • H01L28/60Electrodes
    • H01L28/82Electrodes with an enlarged surface, e.g. formed by texturisation
    • H01L28/84Electrodes with an enlarged surface, e.g. formed by texturisation being a rough surface, e.g. using hemispherical grains

Definitions

  • the present invention relates to a semiconductor device, and more specifically to a capacitor incorporated in a semiconductor device and a method for forming the same.
  • a DRAM dynamic random access memory
  • a high integration density is demanded in semiconductor devices.
  • an area required fro each memory cell in the DRAM has been extremely reduced.
  • a 0.8 ⁇ m rule has been adopted in the semiconductor device design, and further, in a 16 MDRAM, a 0.6 ⁇ m rule has been adopted.
  • the integration density is increased more and more, namely, a memory capacity is increased more and more in a semiconductor memory.
  • a memory capacity is increased more and more in a semiconductor memory.
  • it is not allowed to increase the size of a semiconductor device chip. Because of this, how small a memory cell is formed, is an important problem to be solved in the semiconductor device.
  • the memory cell having the stacked capacitor As compared with the memory cell having the trench capacitor, the memory cell having the stacked capacitor has an excellent soft-error resistance and an advantage in which no damage is given to a silicon substrate. Therefore, the stacked capacitor type memory cell is expected as a next generation memory cell structure.
  • the stacked capacitor there is proposed a stacked capacitor formed by utilizing a HSG (hemi-spherical (silicon crystalline) grain) technique (See for example Japanese Patent Application Pre-examination Publication No. JP-A-5-110023, an English abstract of which is available from the Japanese Patent Office and is incorporated by reference in its entirety into this application).
  • the stacked capacitor proposed by JP-A-5-110023 is constituted of a capacitor lower plate, a capacitor insulator film and a capacitor upper plate, the capacitor lower plate being electrically connected through a contact hole formed in an interlayer insulator film, to a MOSFET (metal-oxide-semiconductor field effect transistor) formed in a semiconductor substrate.
  • MOSFET metal-oxide-semiconductor field effect transistor
  • the HSG technique is to form a number of hemi-spherical grains on a surface of a storage electrode (capacitor lower plate), so that a surface area of the storage electrode is substantially increased, with the result that an increased capacitance is realized.
  • JP-A-5-110023 proposes to deposit a voidless polysilicon film or an amorphous silicon film by a LPCVD (low pressure chemical vapor deposition) process as an underlying film of a capacitor lower plate, then to form a natural oxide film on the underlying film, and to deposit another amorphous silicon film on the natural oxide film by a LPCVD process, as an overlying film of the capacitor lower plate, and further to conduct a heat treatment to the overlying amorphous silicon film, so that a surface-roughed polysilicon film having a concavo-convex upper surface is formed.
  • LPCVD low pressure chemical vapor deposition
  • JP-A-7-014797 proposes another method for forming a polysilicon layer having a concavo-convex surface.
  • a high temperature dopant migration method for causing, by means of a heat treatment, the dopant to move upward from a layer underlying under a surface-roughened polysilicon layer, a silicon dioxide layer is formed on a polysilicon layer, and a silicon layer is formed on the silicon dioxide layer while being exposed to a dopant gas, with the result that a polysilicon layer having a concavo-convex surface is formed.
  • Both of JP-A-5-110023 and JP-A-7-014797 as mentioned above are characterized by enlarging the concaves and convexes formed on a top surface of a capacitor lower plate, but pay no attention to formation of concaves and convexes on a side surface of the capacitor lower plate. Because, in order to increase the capacitance of the memory cell capacitor, it is necessary to form the concaves and convexes not only on the top surface of the capacitor lower plate but also on the side surface of the capacitor lower plate which is exposed when the capacitor lower plate is patterned and which is therefore covered with a capacitor upper plate. Therefore, when the methods of JP-A-5-110023 and JP-A-7-014797 are applied for forming a capacitor on an actual MOSFET, a sufficient capacitance cannot be obtained.
  • JP-A-5-110023 nor JP-A-7-014797 discusses a phenomenon occurring at a boundary between an interlayer insulator film and a capacitor lower plate when the capacitor is connected to a MOSFET formed in the semiconductor device.
  • JP-A-5-304273 which corresponds to U.S. Pat. No. 5,385,863, a disclosure of which is incorporated by reference in its entirety into this application
  • a crystal nucleation silicon atoms in the top surface and the side surface of an amorphous silicon film are caused to migrate, with the result that the concaves and convexes are formed on the top surface and the side surface.
  • Another object of the present invention is to provide a capacitor which is incorporated in a semiconductor device and which has uniform concaves and convexes on both a top surface and a side surface of a capacitor lower plate, thereby to have an increased large capacitance.
  • Still another object of the present invention is to provide a capacitor which is incorporated in a semiconductor device and which is formed in contact with an interlayer insulator film, but is not subjected to influence of crystallization from the interlayer insulator film.
  • a further object of the present invention is to provide a method for forming a capacitor incorporated in a semiconductor device, capable of uniformly forming concaves and convexes on both a top surface and a side surface of a capacitor lower plate, thereby to manufacture the capacitor having an increased large capacitance.
  • Still further object of the present invention is to provide a method for forming a capacitor having a capacitor lower plate in contact with an interlayer insulator film in a semiconductor device, while preventing crystallization generating from a boundary between the interlayer insulator film and the capacitor lower plate.
  • a capacitor incorporated in a semiconductor device and having a capacitor lower plate having a top surface and a side surface continuous to the top surface, the capacitor lower plate being composed of a first silicon film, a crystallization preventing layer formed on the first silicon film, and a second silicon film formed on the crystallization preventing layer, the capacitor lower plate having concaves and convexes in the form of heri-spherical grains formed on the top surface and the side surface, the capacitor lower plate being covered with a capacitor insulating film, which is covered with a capacitor upper plate.
  • a capacitor incorporated in a semiconductor device and having a capacitor lower plate having a top surface region and connected to another circuit element formed in the semiconductor device, the capacitor lower plate having an impurity concentration grade which is low at a lower portion adjacent to the circuit element and which is high at the top surface region, the capacitor lower plate having concaves and convexes in the form of hemi-spherical grains formed on at least the top surface, the capacitor lower plate being covered with a capacitor insulating film, which is covered with a capacitor upper plate.
  • a method for forming a capacitor incorporated in a semiconductor device including the steps of:
  • the crystallization preventing film preventing advancement of crystallization starting at a boundary between the interlayer insulator and the first amorphous silicon layer of the capacitor lower plate;
  • a method for forming a capacitor incorporated in a semiconductor device including the steps of:
  • the capacitor lower plate heat-treating the capacitor lower plate so as to form concaves and convexes in the form of hemi-spherical grains on a surface of the capacitor lower plate, the first amorphous silicon layer having such a impurity concentration as to prevent advancement of crystallization starting at a boundary between the interlayer insulator and the first amorphous silicon layer of the capacitor lower plate;
  • FIGS. 1 to 7 are diagrammatic sectional views of a part of semiconductor devices, for illustrating a first embodiment of the method in accordance with the present invention for forming a first embodiment of the capacitor in accordance with the present invention incorporated in a semiconductor device;
  • FIGS. 8 and 9 are views similar to those of FIGS. 4 and 5, but illustrating a second embodiment of the method in accordance with the present invention for forming a first embodiment of the capacitor in accordance with the present invention incorporated in a semiconductor device;
  • FIG. 10 is a graph illustrating a fraction defective of capacitors manufactured in accordance with the prior art method and the two embodiments of the capacitor in accordance with the present invention.
  • FIGS. 1 to 7 a first embodiment of the method in accordance with the present invention for forming a first embodiment of the capacitor in accordance with the present invention incorporated in a semiconductor device will be now described.
  • an N-type silicon substrate 10 is prepared.
  • impurity diffused regions and various circuit elements including MOSFETs (not shown), other than a capacitor element, are formed in and on the silicon substrate 10, and electrically connected to realize various functions.
  • MOSFETs not shown
  • an impurity diffused region 30 is shown for simplification of drawing.
  • a silicon oxide film 11 having a thickness of 300 nm is selectively formed by a LOCOS (local oxidation of silicon) process, as a field oxide, namely, as a device isolation region. Therefore, the silicon substrate is partially exposed in a predetermined region, for example, a device formation region including the diffused region 30.
  • LOCOS local oxidation of silicon
  • a silicon oxide or a BPSG borophosphosilicate glass
  • a contact hole 13 is formed to penetrate through the interlayer insulator film 12 at a predetermined position as shown in FIG. 3 by use of a dry etching or a wet etching.
  • the contact hole 13 is formed to expose a surface of the diffused region 30 of the silicon substrate 10.
  • the contact hole 13 has an opening diameter of 400 nm and a bottom diameter of 200 nm.
  • the silicon substrate 10 having the silicon oxide film 11 and the interlayer insulator film 12 having the contact hole 13 is introduced into a reaction chamber for a CVD process, for the purpose of forming a capacitor lower plate in the reaction chamber.
  • first, second and third amorphous silicon films 141, 142 and 143 are deposited in the named order, and first and second silicon oxide films 151 and 152 are formed between the first and second amorphous silicon films 141 and 142 and between the second and third amorphous silicon films 142 and 143, respectively.
  • each of first, second and third amorphous silicon films 141, 142 and 143 is formed of a phosphorus doped amorphous silicon.
  • the first amorphous silicon film 141 was formed by conducting a film deposition for about one hour under a film deposition condition of the silicon substrate temperature of 530° C., the reaction chamber pressure of 1.333 ⁇ 10 2 Pa (1.0 Torr), the SiH4 flow rate of 1000 cc/min, and the PH3 flow rate of 0.5 cc/min.
  • the obtained first amorphous silicon film 141 is a phosphorus doped amorphous silicon film containing a phosphorus concentration of about 2 ⁇ 10 20 atom/cm 3 and having a thickness of 150 nm.
  • first amorphous silicon film 141 After formation of the first amorphous silicon film 141, supply of the SiH4 gas and the PH3 gas were stopped, and the reaction chamber was evacuated. Thereafter, a nitrogen gas containing 1% of oxygen was introduced into the reaction chamber at a flow rate of 1000 cc/min, for five minutes. As a result, a first silicon oxide film 151 having a thickness of 1 nm to 2 nm was formed on a surface of the first amorphous silicon film 141.
  • the second amorphous silicon film 142 was deposited under the same film deposition condition as that for forming the first amorphous silicon film 141. Therefore, the deposited second amorphous silicon film 142 is a phosphorus doped amorphous silicon film, similarly to the first amorphous silicon film 141.
  • reaction chamber was evacuated, again. Thereafter, a nitrogen gas containing 1% of oxygen was introduced into the reaction chamber at a flow rate of 1000 cc/min, for five minutes, similarly to formation of the first silicon oxide film 151.
  • a second silicon oxide film 152 having a thickness of 1 nm to 2 nm was formed on a surface of the second amorphous silicon film 142.
  • the third amorphous silicon film 143 was formed by conducting the film deposition for about two hours under the same film deposition condition as those for forming the first and second amorphous silicon films 141 and 142.
  • the third amorphous silicon film 143 having a thickness of about 300 nm was formed.
  • the multilayer structure as shown in FIG. 4 can be obtained.
  • the third amorphous silicon film 143 is a phosphorus doped amorphous silicon film, similarly to the first and second amorphous silicon films 141 and 142.
  • the silicon oxide films 151 and 152 were formed in the same reaction chamber as that in which the first and second amorphous silicon films 141 and 142 were deposited.
  • the silicon oxide films 151 and 152 can be formed by taking out the silicon substrate from the chamber after each of the first and second amorphous silicon films 141 and 142 was deposited, so that the deposited amorphous silicon film is exposed to atmosphere, with the result that a natural oxide film is formed on a surface of the amorphous silicon film.
  • the first amorphous silicon film 141 is in contact with the interlayer insulator film 12, and it was observed that when a heat treatment is conducted, a crystal grows from crystal nuclei on the interlayer insulator film 12. However, it was also observed that, when the crystal grown from the crystal nuclei on the interlayer insulator film 12 reaches the first silicon oxide film 151, the crystal does not grow further. Accordingly, in the multilayer structure shown in FIG. 4, the first and second silicon oxide films 151 and 152 functions as a crystallization preventing film. Incidentally, in the shown embodiment, two layers of crystallization preventing film composed of the first and second silicon oxide films 151 and 152 are provided, but a single layer of crystallization preventing film can be formed. In this case, the amorphous silicon films become two layers.
  • the multilayer structure composed of the amorphous silicon films 141, 142 and 143 and the silicon oxide films 151 and 152 is patterned by etching, to form a patterned multilayer structure (used as a capacitor lower plate) composed of the amorphous silicon films 141, 142 and 143 and the silicon oxide films 151 and 152, as shown in FIG. 5.
  • This patterned stacked structure is exposed not only on a top surface but also on a side surface. In the as-patterned condition, the top surface and the side surface of the patterned multilayer structure are covered with a thin natural oxide film.
  • This natural oxide film will become a hindrance to silicon atom migration required to form hemi-spherical grains in a succeeding process, which will be conducted for forming hemi-spherical grains on a surface of the patterned multilayer structure.
  • This process will be called a "HSG process” hereinafter.
  • the natural oxide film on the top surface and the side surface of the patterned multilayer structure is removed by use of a dilute hydrofluoric acid or any other means.
  • the HSG process is conducted in the reaction chamber.
  • SiH4 was irradiated onto the patterned multilayer structure at the flow rate of about 20 cc/min within the reaction chamber maintained at a temperature of 560° C. under the pressure of 0.07998 Pa (0.6 mTorr).
  • the reaction chamber was evacuated to 1.333 ⁇ 10 -4 Pa (1.0 ⁇ 10 -6 Torr), and then, a heat treatment was conducted at the same temperature of 560° for 40 minutes.
  • hemi-spherical grains HSG were formed not only on the top surface of the patterned multilayer structure but also on the side surface of the patterned multilayer structure.
  • the patterned multilayer structure having the hemi-spherical grains formed on its whole surface can be used as a capacitor lower plate.
  • This capacitor lower plate had a surface area which is not less than 1.8 times, preferably, not less than two times, that of a plate which has no concave-convex surface given by the hemi-spherical grains HSG.
  • a silicon nitride film 24 having a thickness of 7 nm was formed to cover the surface of the hemi-spherical grains HSG, as a capacitor insulator film, namely, as a capacitor dielectric film.
  • a phosphorus doped silicon film 25 having a thickness of 200 nm is formed to cover the capacitor insulator film 24, as a capacitor upper plate.
  • the silicon film 25 constituting the capacitor upper plate can be formed of amorphous silicon film or a polysilicon film.
  • each of the silicon oxide films 151 and 152 has a thickness of 1 nm to 2 nm, as mentioned above.
  • each of the silicon oxide films 151 and 152 has a thickness of not greater than 5 nm, in order that the amorphous silicon films 141, 142 and 143 are mutually electrically connected through the silicon oxide films 151 and 152 but a sufficient crystallization preventing function can be ensured.
  • FIGS. 8 and 9 a second embodiment of the method in accordance with the present invention for forming a second embodiment of the capacitor in accordance with the present invention incorporated in a semiconductor device, will be described.
  • the second embodiment is the same as the first embodiment, in the step as shown in FIG. 1 for forming the silicon oxide film 11 on the silicon substrate 10, in the step as shown in FIG. 2 for forming the interlayer insulator film 12 on the silicon substrate 10 and the silicon oxide film 11, in the step as shown in FIG. 3 for forming the contact hole in the interlayer insulator film 12, and also in tile HSG forming step as shown in FIG. 6 and in the step as shown in FIG. 7 for forming the capacitor insulator film and the capacitor upper plate.
  • the second embodiment is different from the first embodiment only in the steps as shown in FIGS. 4 and 5 for forming the capacitor lower plate.
  • FIGS. 8 and 9 illustrates only the steps for forming the capacitor lower plate, and in FIGS. 8 and 9, elements similar to those shown in FIGS. 1 to 7 are given the same Reference Numerals, and explanation thereof will be omitted for simplification of description.
  • a first amorphous silicon film 31 having no doped impurity or a low concentration of impurity is formed on the interlayer insulator film 12 and the diffused region 30 exposed in the contact hole, and a second amorphous silicon film 32 having a high concentration of impurity, is formed on the amorphous silicon film 31.
  • the first amorphous silicon film 31 was formed by conducting a film deposition for about 20 minutes under a film deposition condition of the silicon substrate temperature of 530° C., the reaction chamber pressure of 1.333 ⁇ 10 2 Pa (1.0 Torr), and the SiH4 flow rate of 1000 cc/min.
  • the non-doped first amorphous silicon film 31 having a thickness of about 30 nm to 50 nm was formed.
  • the second amorphous silicon film 32 having the impurity concentration higher than that of the first amorphous silicon film 31 is formed.
  • an amorphous silicon film containing a phosphorus concentration of 2-10 20 atom/cm 3 was deposited to have a thickness of 550 nm by introducing PH3 at the flow rate of 0.5 cc/min together with introduction of SiH4.
  • the first and second deposited second amorphous silicon films 31 and 32 can be formed in the same reaction chamber by changing the flow rate of PH3 for the purpose of changing the impurity concentration of the deposited film.
  • the first and second deposited second amorphous silicon films 31 and 32 can be formed in different reaction chambers which are set to different flow rates of PH3, respectively.
  • first and second deposited second amorphous silicon films 31 and 32 can be formed in the same reaction chamber by continuously changing the flow rate of PH3 from 0 cc/min to 0.5 cc/min for the purpose of continuously changing the impurity concentration of the deposited film.
  • a crystallization preventing layer can be formed between the first and second deposited second amorphous silicon films 31 and 32 by utilizing the first embodiment in combination with the second embodiment.
  • the multilayer structure composed of the amorphous silicon films 31 and 32 is patterned by etching, to form a patterned multilayer structure (used as a capacitor lower plate), as shown in FIG. 9, which is electrically connected to the silicon substrate 10, more specifically to the diffused region 30 formed in the silicon substrate 10, and which is also in contact with the interlayer insulator film 12.
  • This pattern stacked structure is exposed not only on a top surface but also on a side surface.
  • the capacitor element thus formed has concaves and convexes in the form of hemi-spherical grains HSG on the top surface and the side surface of the capacitor lower plate, and the concaves and convexes were extremely uniformly distributed, because the crystalline growth does not occur from the crystal nuclei at the boundary between the interlayer insulator film 12 and the amorphous silicon layer.
  • the capacitor lower plate surface is formed of only an amorphous silicon having a low concentration of impurity, the increase of the capacitance obtained by the HSG processing of the capacitor lower plate will be substantially cancelled.
  • the capacitor lower plate surface is formed of only an amorphous silicon having a high concentration of impurity of greater than 7 ⁇ 10 19 atom/cm 3 (for example, 2 ⁇ 10 20 atom/cm 3 )
  • the crystalline growth from the crystal nuclei at the interlayer insulator film 12 in the HSG process reaches a surface to be formed with the hemi-spherical grains HSG, with the result that distribution of hemi-spherical grains HSG becomes uneven.
  • the second embodiment shown in FIGS. 8 and 9 has such features that the impurity concentration of the first amorphous silicon film 31 in contact with the interlayer insulator film 12 is low enough to prevent the crystalline growth from the interlayer insulator film, and on the other hand, the second amorphous silicon film 32 to be formed with the hemi-spherical grains HSG has a high impurity concentration sufficient to realize an increase of capacitance by the formation of hemi-spherical grains HSG and simultaneously to prevent generation of a depletion layer.
  • the shown second embodiment was formed to have the stacked structure of the first amorphous silicon layer having the low concentration of impurity and the second amorphous silicon layer having the high concentration of impurity.
  • three or more amorphous silicon layers having different concentrations of impurity can be stacked, or alternatively, the stacked structure can be replaced by a single amorphous silicon layer having the impurity concentration grade which continuously increases from a portion near to the interlayer insulator film.
  • a plurality of stacked amorphous silicon layers having having different concentrations of impurity are formed or equivalently formed, similarly to the embodiment shown in FIGS. 8 and 9.
  • the impurity concentration of the first amorphous silicon film 31 in contact with the interlayer insulator 12 is preferred to be less than 1 ⁇ 10 20 atom/cm 3
  • the impurity concentration of the second amorphous silicon film 32 is preferred to be greater than 1 ⁇ 10 20 atom/cm 3 .
  • FIG. 10 there is shown a graph illustrating a fraction defective of capacitors manufactured in accordance with the prior art method and the two embodiments of the capacitors in accordance with the present invention.
  • the prior art example was a capacitor having a capacitor lower plate which is formed of a single layer of amorphous silicon film and which has a top surface and a side surface both processed by the HSG process to have concaves and convexes in the form of hemi-spherical grains HSG.
  • the capacitance of the capacitor which is not subjected to the HSG process is standardized to "1", and HSG-processed capacitors having the capacitance magnification of less than 1.2 are classified to "case 2", and HSG-processed capacitors having the capacitance magnification of not less than 1.2 but less than 1.8 are classified to "case 1".
  • 500 capacitors manufactured in accordance with the prior art include 80 capacitors including a portion which has no concave/convex in the form of hemi-spherical grains HSG, and 30 capacitors including no concave/convex in the form of hemi-spherical grains HSG.
  • the first embodiment shown in FIGS. 1-7 having the crystallization preventing layer between the amorphous silicon films includes a few capacitors including a portion which has no concave/convex in the form of hemi-spherical grains HSG, per 500 capacitors, but includes no capacitors including no concave/convex in the form of hemi-spherical grains HSG.
  • the second embodiment shown in FIGS. 8-9 includes neither a capacitor including a portion which has no concave/convex in the form of hemi-spherical grains HSG, nor a capacitor including no concave/convex in the form of hemi-spherical grains HSG.
  • the capacitor lower plate in accordance with the present invention has a surface area which is at least 1.8 times that of a capacitor lower plate which is not processed to have hemi-spherical grains HSG, and is very low in fraction defective.
  • the first to third amorphous silicon films were formed by using silane (SiH4), but disilane (Si2H6), trisilane (Si3H8), or dichlorosilane (SiH2Cl2) can be used to form the first to third amorphous silicon films.
  • As (arsenic) or B (boron) can be introduced by using arsine (AsH3), borane (BH4), diborane (B2H6), or triborane (B3H8).
  • the capacitor lower plate in the accordance with the present invention has concaves and convexes in the form of hemi-spherical grains HSG, uniformly formed on not only a top surface but also a side surface of the capacitor lower plate, with the result that a remarkably increased capacitance can be obtained.
  • the method in the accordance with the present invention for manufacturing the capacitor lower plate can prevent the crystalline growth from the interlayer insulator film, it is possible to remarkably increase the capacitance in comparison with a capacitor having a capacitor lower plate manufactured in accordance with the prior art process for the purpose of forming concaves and convexes in the form of hemi-spherical grains HSG, on not only a top surface but also a side surface of the capacitor lower plate, and in addition, the fraction defective can be greatly improved.

Abstract

In a capacitor incorporated in a semiconductor device, a capacitor lower plate is formed of a first amorphous silicon film on an interlayer insulator film and a second amorphous silicon film stacked on the first amorphous silicon film. A crystallization preventing film is formed between the first and second amorphous silicon films, or alternatively, the first amorphous silicon film is formed to have an impurity concentration lower than that of the second amorphous silicon film. A stacked structure formed of the first and second amorphous silicon films is patterned into a capacitor lower plate having a top surface and a side surface, and hemispherical grains are formed on not only the top surface but also the side surface of the patterned stacked structure. In this process, crystalline growth from the interlayer insulator film is prevented by the crystallization preventing film or by the fact that the first amorphous silicon film is formed to have an impurity concentration lower than that of the second amorphous silicon film. Thus, concaves and convexes in the form of hemispherical grains are uniformly formed on not only the top surface but also the side surface of the patterned stacked structure, so that a remarkably increased capacitance can be obtained.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a semiconductor device, and more specifically to a capacitor incorporated in a semiconductor device and a method for forming the same.
2. Description of Related Art
At present, as can be seen in a DRAM (dynamic random access memory), a high integration density is demanded in semiconductor devices. In order to fulfil this demand, an area required fro each memory cell in the DRAM has been extremely reduced. For example, in a 1 MDRAM or 4 MDRAM, a 0.8 μm rule has been adopted in the semiconductor device design, and further, in a 16 MDRAM, a 0.6 μm rule has been adopted.
As mentioned above, the integration density is increased more and more, namely, a memory capacity is increased more and more in a semiconductor memory. However, in order to elevate the production efficiency and to lower a production cost, it is not allowed to increase the size of a semiconductor device chip. Because of this, how small a memory cell is formed, is an important problem to be solved in the semiconductor device.
However, if the area of the memory cell is reduced, the amount of electric charges stored in the memory cell correspondingly become small.
Therefore, it has become difficult to realize a high integration density of memory cells and at the same time to ensure a necessary amount of electric charge stored in each memory cell.
Under the above mentioned circumstance, a memory cell having a trench capacitor and a memory cell having a stacked capacitor have been proposed and reduced in practice.
As compared with the memory cell having the trench capacitor, the memory cell having the stacked capacitor has an excellent soft-error resistance and an advantage in which no damage is given to a silicon substrate. Therefore, the stacked capacitor type memory cell is expected as a next generation memory cell structure.
As the stacked capacitor, there is proposed a stacked capacitor formed by utilizing a HSG (hemi-spherical (silicon crystalline) grain) technique (See for example Japanese Patent Application Pre-examination Publication No. JP-A-5-110023, an English abstract of which is available from the Japanese Patent Office and is incorporated by reference in its entirety into this application). The stacked capacitor proposed by JP-A-5-110023 is constituted of a capacitor lower plate, a capacitor insulator film and a capacitor upper plate, the capacitor lower plate being electrically connected through a contact hole formed in an interlayer insulator film, to a MOSFET (metal-oxide-semiconductor field effect transistor) formed in a semiconductor substrate.
Here, the HSG technique is to form a number of hemi-spherical grains on a surface of a storage electrode (capacitor lower plate), so that a surface area of the storage electrode is substantially increased, with the result that an increased capacitance is realized.
In order to form the storage electrode having the surface covered with the hemi-spherical grains mentioned above, various processes were proposed. For example, JP-A-5-110023 proposes to deposit a voidless polysilicon film or an amorphous silicon film by a LPCVD (low pressure chemical vapor deposition) process as an underlying film of a capacitor lower plate, then to form a natural oxide film on the underlying film, and to deposit another amorphous silicon film on the natural oxide film by a LPCVD process, as an overlying film of the capacitor lower plate, and further to conduct a heat treatment to the overlying amorphous silicon film, so that a surface-roughed polysilicon film having a concavo-convex upper surface is formed.
In this process, when the overlying amorphous silicon film is heat-treated, migration occurs in the amorphous silicon film, so that crystalline grains are formed, with the result that the surface-roughed polysilicon film having the concavo-convex upper surface is formed. In addition, in this process, since crystallinity of the underlying silicon film is prevented from giving any influence to the overlying roughed polysilicon film by the natural oxide film, it is possible to sufficiently roughen the overlying silicon film surface.
Furthermore, Japanese Patent Application Pre-examination Publication No. JP-A-7-014797 (which was a publication of Japanese Patent Application No. 140710/1994 filed claiming Convention Priority based on U.S. patent application Ser. No. 08/071904 filed on Jun. 3, 1993, a disclosure of which is incorporated by reference in its entirety into this application), proposes another method for forming a polysilicon layer having a concavo-convex surface. In this method, in order to prevent generation of a dopant defective region occurring when there is used a high temperature dopant migration method for causing, by means of a heat treatment, the dopant to move upward from a layer underlying under a surface-roughened polysilicon layer, a silicon dioxide layer is formed on a polysilicon layer, and a silicon layer is formed on the silicon dioxide layer while being exposed to a dopant gas, with the result that a polysilicon layer having a concavo-convex surface is formed.
Both of JP-A-5-110023 and JP-A-7-014797 as mentioned above are characterized by enlarging the concaves and convexes formed on a top surface of a capacitor lower plate, but pay no attention to formation of concaves and convexes on a side surface of the capacitor lower plate. Because, in order to increase the capacitance of the memory cell capacitor, it is necessary to form the concaves and convexes not only on the top surface of the capacitor lower plate but also on the side surface of the capacitor lower plate which is exposed when the capacitor lower plate is patterned and which is therefore covered with a capacitor upper plate. Therefore, when the methods of JP-A-5-110023 and JP-A-7-014797 are applied for forming a capacitor on an actual MOSFET, a sufficient capacitance cannot be obtained.
Furthermore, neither JP-A-5-110023 nor JP-A-7-014797 discusses a phenomenon occurring at a boundary between an interlayer insulator film and a capacitor lower plate when the capacitor is connected to a MOSFET formed in the semiconductor device.
Furthermore, Japanese Patent Application Pre-examination Publication No. JP-A-5-304273 (which corresponds to U.S. Pat. No. 5,385,863, a disclosure of which is incorporated by reference in its entirety into this application), suggests to form the concaves and convexes on a side surface of a capacitor lower plate by utilizing the HSG technique called a "crystal nucleation". In this crystal nucleation, silicon atoms in the top surface and the side surface of an amorphous silicon film are caused to migrate, with the result that the concaves and convexes are formed on the top surface and the side surface.
However, when the capacitor lower plate is formed in accordance with this crystal nucleation, crystallization of the film starts from a boundary between the capacitor lower plate film and the interlayer insulator film, and this crystallization reaches to the top surface and the side surface before the silicon atoms in the top surface and the side surface are sufficiently migrated. If crystallization reaches to the top surface and the side surface, migration of silicon atoms can no longer occur, and therefore, the concaves and convexes can no longer be formed on the top surface and the side surface. As a result, it is not possible to form the concaves and convexes over the whole surface of the capacitor lower plate, and it is also not possible to avoid generation of defective regions of about 10% to 20%
SUMMARY OF THE INVENTION
Accordingly, it is an object of the present invention to provide a capacitor which is incorporated in a semiconductor device and which has overcome the above mentioned defects of the conventional ones.
Another object of the present invention is to provide a capacitor which is incorporated in a semiconductor device and which has uniform concaves and convexes on both a top surface and a side surface of a capacitor lower plate, thereby to have an increased large capacitance.
Still another object of the present invention is to provide a capacitor which is incorporated in a semiconductor device and which is formed in contact with an interlayer insulator film, but is not subjected to influence of crystallization from the interlayer insulator film.
A further object of the present invention is to provide a method for forming a capacitor incorporated in a semiconductor device, capable of uniformly forming concaves and convexes on both a top surface and a side surface of a capacitor lower plate, thereby to manufacture the capacitor having an increased large capacitance.
Still further object of the present invention is to provide a method for forming a capacitor having a capacitor lower plate in contact with an interlayer insulator film in a semiconductor device, while preventing crystallization generating from a boundary between the interlayer insulator film and the capacitor lower plate.
The above and other objects of the present invention are achieved in accordance with the present invention by a capacitor incorporated in a semiconductor device and having a capacitor lower plate having a top surface and a side surface continuous to the top surface, the capacitor lower plate being composed of a first silicon film, a crystallization preventing layer formed on the first silicon film, and a second silicon film formed on the crystallization preventing layer, the capacitor lower plate having concaves and convexes in the form of heri-spherical grains formed on the top surface and the side surface, the capacitor lower plate being covered with a capacitor insulating film, which is covered with a capacitor upper plate.
According to a second aspect of the present invention, there is provided a capacitor incorporated in a semiconductor device and having a capacitor lower plate having a top surface region and connected to another circuit element formed in the semiconductor device, the capacitor lower plate having an impurity concentration grade which is low at a lower portion adjacent to the circuit element and which is high at the top surface region, the capacitor lower plate having concaves and convexes in the form of hemi-spherical grains formed on at least the top surface, the capacitor lower plate being covered with a capacitor insulating film, which is covered with a capacitor upper plate.
According to a third aspect of the present invention, there is provided a method for forming a capacitor incorporated in a semiconductor device, the capacitor lower plate being in contact with an interlayer insulator film, the method including the steps of:
forming a first amorphous silicon layer on the interlayer insulator film;
forming on the first amorphous silicon layer a crystallization preventing film having a thickness smaller than that of the first amorphous silicon layer;
forming a second, impurity-containing, amorphous silicon layer on the crystallization preventing film;
patterning a stacked structure composed of the first and second amorphous silicon layers and the crystallization preventing film, into a capacitor lower plate having a predetermined shape;
heat-treating the capacitor lower plate so as to form concaves and convexes in the form of hemi-spherical grains on a surface of the capacitor lower plate, the crystallization preventing film preventing advancement of crystallization starting at a boundary between the interlayer insulator and the first amorphous silicon layer of the capacitor lower plate;
forming a capacitor insulator film to cover the capacitor lower plate; and
forming a capacitor upper plate to cover the capacitor insulator film.
According to a fourth aspect of the present invention, there is provided a method for forming a capacitor incorporated in a semiconductor device, the capacitor lower plate being in contact with an interlayer insulator film, the method including the steps of:
forming a first amorphous silicon layer on the interlayer insulator film;
forming on the first amorphous silicon layer a second, impurity-containing, amorphous silicon layer having an impurity concentration higher than that of the first amorphous silicon layer;
patterning a stacked structure composed of the first and second amorphous silicon layers, into a capacitor lower plate having a predetermined shape;
heat-treating the capacitor lower plate so as to form concaves and convexes in the form of hemi-spherical grains on a surface of the capacitor lower plate, the first amorphous silicon layer having such a impurity concentration as to prevent advancement of crystallization starting at a boundary between the interlayer insulator and the first amorphous silicon layer of the capacitor lower plate;
forming a capacitor insulator film to cover the capacitor lower plate; and
forming a capacitor upper plate to cover the capacitor insulator film.
The above and other objects, features and advantages of the present invention will be apparent from the following description of preferred embodiments of the invention with reference to the accompanying drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
FIGS. 1 to 7 are diagrammatic sectional views of a part of semiconductor devices, for illustrating a first embodiment of the method in accordance with the present invention for forming a first embodiment of the capacitor in accordance with the present invention incorporated in a semiconductor device;
FIGS. 8 and 9 are views similar to those of FIGS. 4 and 5, but illustrating a second embodiment of the method in accordance with the present invention for forming a first embodiment of the capacitor in accordance with the present invention incorporated in a semiconductor device; and
FIG. 10 is a graph illustrating a fraction defective of capacitors manufactured in accordance with the prior art method and the two embodiments of the capacitor in accordance with the present invention.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
Referring to FIGS. 1 to 7, a first embodiment of the method in accordance with the present invention for forming a first embodiment of the capacitor in accordance with the present invention incorporated in a semiconductor device will be now described.
As shown in FIG. 1, an N-type silicon substrate 10 is prepared.
Various impurity diffused regions and various circuit elements, including MOSFETs (not shown), other than a capacitor element, are formed in and on the silicon substrate 10, and electrically connected to realize various functions. However, for representing those impurity diffused regions and various circuit elements, only an impurity diffused region 30 is shown for simplification of drawing.
Furthermore, on the silicon substrate 10, a silicon oxide film 11 having a thickness of 300 nm is selectively formed by a LOCOS (local oxidation of silicon) process, as a field oxide, namely, as a device isolation region. Therefore, the silicon substrate is partially exposed in a predetermined region, for example, a device formation region including the diffused region 30.
Then, as shown in FIG. 2, an interlayer insulator film 12 having a thickness of 600 nm formed of a silicon oxide or a BPSG (borophosphosilicate glass), is deposited to cover the silicon substrate 10 and the silicon oxide film 11, by an atmospheric pressure CVD process.
After the interlayer insulator film 12 is deposited, a contact hole 13 is formed to penetrate through the interlayer insulator film 12 at a predetermined position as shown in FIG. 3 by use of a dry etching or a wet etching. In the shown example, the contact hole 13 is formed to expose a surface of the diffused region 30 of the silicon substrate 10. For example, the contact hole 13 has an opening diameter of 400 nm and a bottom diameter of 200 nm.
After formation of the contact hole 13, the silicon substrate 10 having the silicon oxide film 11 and the interlayer insulator film 12 having the contact hole 13, is introduced into a reaction chamber for a CVD process, for the purpose of forming a capacitor lower plate in the reaction chamber.
In the example shown in FIG. 4, first, second and third amorphous silicon films 141, 142 and 143 are deposited in the named order, and first and second silicon oxide films 151 and 152 are formed between the first and second amorphous silicon films 141 and 142 and between the second and third amorphous silicon films 142 and 143, respectively.
In the shown embodiment, in addition, each of first, second and third amorphous silicon films 141, 142 and 143 is formed of a phosphorus doped amorphous silicon.
First, the first amorphous silicon film 141 was formed by conducting a film deposition for about one hour under a film deposition condition of the silicon substrate temperature of 530° C., the reaction chamber pressure of 1.333×102 Pa (1.0 Torr), the SiH4 flow rate of 1000 cc/min, and the PH3 flow rate of 0.5 cc/min. Thus, the obtained first amorphous silicon film 141 is a phosphorus doped amorphous silicon film containing a phosphorus concentration of about 2×1020 atom/cm3 and having a thickness of 150 nm.
After formation of the first amorphous silicon film 141, supply of the SiH4 gas and the PH3 gas were stopped, and the reaction chamber was evacuated. Thereafter, a nitrogen gas containing 1% of oxygen was introduced into the reaction chamber at a flow rate of 1000 cc/min, for five minutes. As a result, a first silicon oxide film 151 having a thickness of 1 nm to 2 nm was formed on a surface of the first amorphous silicon film 141.
Succeedingly, under the same film deposition condition as that for forming the first amorphous silicon film 141, the second amorphous silicon film 142 was deposited. Therefore, the deposited second amorphous silicon film 142 is a phosphorus doped amorphous silicon film, similarly to the first amorphous silicon film 141.
Thereafter, the reaction chamber was evacuated, again. Thereafter, a nitrogen gas containing 1% of oxygen was introduced into the reaction chamber at a flow rate of 1000 cc/min, for five minutes, similarly to formation of the first silicon oxide film 151. Thus, a second silicon oxide film 152 having a thickness of 1 nm to 2 nm was formed on a surface of the second amorphous silicon film 142.
Then, the third amorphous silicon film 143 was formed by conducting the film deposition for about two hours under the same film deposition condition as those for forming the first and second amorphous silicon films 141 and 142. Thus, the third amorphous silicon film 143 having a thickness of about 300 nm was formed. Namely, the multilayer structure as shown in FIG. 4 can be obtained. Here, the third amorphous silicon film 143 is a phosphorus doped amorphous silicon film, similarly to the first and second amorphous silicon films 141 and 142.
In the above mentioned embodiment, the silicon oxide films 151 and 152 were formed in the same reaction chamber as that in which the first and second amorphous silicon films 141 and 142 were deposited.
However, the silicon oxide films 151 and 152 can be formed by taking out the silicon substrate from the chamber after each of the first and second amorphous silicon films 141 and 142 was deposited, so that the deposited amorphous silicon film is exposed to atmosphere, with the result that a natural oxide film is formed on a surface of the amorphous silicon film.
Here, the first amorphous silicon film 141 is in contact with the interlayer insulator film 12, and it was observed that when a heat treatment is conducted, a crystal grows from crystal nuclei on the interlayer insulator film 12. However, it was also observed that, when the crystal grown from the crystal nuclei on the interlayer insulator film 12 reaches the first silicon oxide film 151, the crystal does not grow further. Accordingly, in the multilayer structure shown in FIG. 4, the first and second silicon oxide films 151 and 152 functions as a crystallization preventing film. Incidentally, in the shown embodiment, two layers of crystallization preventing film composed of the first and second silicon oxide films 151 and 152 are provided, but a single layer of crystallization preventing film can be formed. In this case, the amorphous silicon films become two layers.
After the third amorphous silicon film 143 is formed as shown in FIG. 4, the multilayer structure composed of the amorphous silicon films 141, 142 and 143 and the silicon oxide films 151 and 152, is patterned by etching, to form a patterned multilayer structure (used as a capacitor lower plate) composed of the amorphous silicon films 141, 142 and 143 and the silicon oxide films 151 and 152, as shown in FIG. 5. This patterned stacked structure is exposed not only on a top surface but also on a side surface. In the as-patterned condition, the top surface and the side surface of the patterned multilayer structure are covered with a thin natural oxide film. This natural oxide film will become a hindrance to silicon atom migration required to form hemi-spherical grains in a succeeding process, which will be conducted for forming hemi-spherical grains on a surface of the patterned multilayer structure. This process will be called a "HSG process" hereinafter.
Accordingly, the natural oxide film on the top surface and the side surface of the patterned multilayer structure is removed by use of a dilute hydrofluoric acid or any other means. After the natural oxide film is removed, the HSG process is conducted in the reaction chamber.
In the HSG process, first, to form nuclei on the patterned multilayer structure, SiH4 was irradiated onto the patterned multilayer structure at the flow rate of about 20 cc/min within the reaction chamber maintained at a temperature of 560° C. under the pressure of 0.07998 Pa (0.6 mTorr).
After the nuclei were formed on the top surface and the side surface of the patterned multilayer structure, the reaction chamber was evacuated to 1.333×10-4 Pa (1.0×10-6 Torr), and then, a heat treatment was conducted at the same temperature of 560° for 40 minutes. As a result, as shown in FIG. 6, hemi-spherical grains HSG were formed not only on the top surface of the patterned multilayer structure but also on the side surface of the patterned multilayer structure.
Here, distribution of the hemi-spherical grains was extremely uniform on the top surface and the side surface of the patterned multilayer structure, because the crystalline growth from the crystal nuclei at the boundary between the interlayer insulator film 12 and the amorphous silicon layer is prevented by the first and second silicon oxide films 151 and 152. Thus, the patterned multilayer structure having the hemi-spherical grains formed on its whole surface, can be used as a capacitor lower plate. This capacitor lower plate had a surface area which is not less than 1.8 times, preferably, not less than two times, that of a plate which has no concave-convex surface given by the hemi-spherical grains HSG.
Thereafter, as shown in FIG. 7, in accordance with the LPCVD process under the condition of 650° C. and 0.9331×102 Pa (0.7 Torr), SiH2Cl2 was introduced at the flow rate of 40 cc/min and NH3 was introduced at the flow rate of 120 cc/min, for 20 minutes. Thus, a silicon nitride film 24 having a thickness of 7 nm was formed to cover the surface of the hemi-spherical grains HSG, as a capacitor insulator film, namely, as a capacitor dielectric film. Succeedingly, a phosphorus doped silicon film 25 having a thickness of 200 nm is formed to cover the capacitor insulator film 24, as a capacitor upper plate. Thus, a capacitor element is completed. Here, the silicon film 25 constituting the capacitor upper plate can be formed of amorphous silicon film or a polysilicon film.
In the first embodiment, each of the silicon oxide films 151 and 152 has a thickness of 1 nm to 2 nm, as mentioned above. Preferably, each of the silicon oxide films 151 and 152 has a thickness of not greater than 5 nm, in order that the amorphous silicon films 141, 142 and 143 are mutually electrically connected through the silicon oxide films 151 and 152 but a sufficient crystallization preventing function can be ensured.
Now, referring to FIGS. 8 and 9, a second embodiment of the method in accordance with the present invention for forming a second embodiment of the capacitor in accordance with the present invention incorporated in a semiconductor device, will be described.
The second embodiment is the same as the first embodiment, in the step as shown in FIG. 1 for forming the silicon oxide film 11 on the silicon substrate 10, in the step as shown in FIG. 2 for forming the interlayer insulator film 12 on the silicon substrate 10 and the silicon oxide film 11, in the step as shown in FIG. 3 for forming the contact hole in the interlayer insulator film 12, and also in tile HSG forming step as shown in FIG. 6 and in the step as shown in FIG. 7 for forming the capacitor insulator film and the capacitor upper plate. In other words, the second embodiment is different from the first embodiment only in the steps as shown in FIGS. 4 and 5 for forming the capacitor lower plate.
Therefore, FIGS. 8 and 9 illustrates only the steps for forming the capacitor lower plate, and in FIGS. 8 and 9, elements similar to those shown in FIGS. 1 to 7 are given the same Reference Numerals, and explanation thereof will be omitted for simplification of description.
Accordingly, only the steps for forming the capacitor lower plate in the second embodiment will be described with reference to FIGS. 8 and 9. As shown in FIG. 8, a first amorphous silicon film 31 having no doped impurity or a low concentration of impurity, is formed on the interlayer insulator film 12 and the diffused region 30 exposed in the contact hole, and a second amorphous silicon film 32 having a high concentration of impurity, is formed on the amorphous silicon film 31.
In the shown example, the first amorphous silicon film 31 was formed by conducting a film deposition for about 20 minutes under a film deposition condition of the silicon substrate temperature of 530° C., the reaction chamber pressure of 1.333×102 Pa (1.0 Torr), and the SiH4 flow rate of 1000 cc/min. Thus, the non-doped first amorphous silicon film 31 having a thickness of about 30 nm to 50 nm was formed.
On the other hand, when PH3 was introduced at the flow rate of 0.2 cc/min together with introduction of SiH4, an amorphous silicon film containing a low phosphorus concentration of not greater than 7×1019 atom/cm3 could be obtained. This means that the flow rate of PH3 introduced as impurity at the time of forming the first amorphous silicon film 31 is preferably adjusted in the range of 0 cc/min to 0.2 cc/min.
Succeedingly to formation of the first amorphous silicon film 31, the second amorphous silicon film 32 having the impurity concentration higher than that of the first amorphous silicon film 31 is formed. As the second amorphous silicon film 32, an amorphous silicon film containing a phosphorus concentration of 2-1020 atom/cm3 was deposited to have a thickness of 550 nm by introducing PH3 at the flow rate of 0.5 cc/min together with introduction of SiH4.
The first and second deposited second amorphous silicon films 31 and 32 can be formed in the same reaction chamber by changing the flow rate of PH3 for the purpose of changing the impurity concentration of the deposited film. However, the first and second deposited second amorphous silicon films 31 and 32 can be formed in different reaction chambers which are set to different flow rates of PH3, respectively.
Furthermore, the first and second deposited second amorphous silicon films 31 and 32 can be formed in the same reaction chamber by continuously changing the flow rate of PH3 from 0 cc/min to 0.5 cc/min for the purpose of continuously changing the impurity concentration of the deposited film.
Furthermore, a crystallization preventing layer can be formed between the first and second deposited second amorphous silicon films 31 and 32 by utilizing the first embodiment in combination with the second embodiment.
Thereafter, the multilayer structure composed of the amorphous silicon films 31 and 32, is patterned by etching, to form a patterned multilayer structure (used as a capacitor lower plate), as shown in FIG. 9, which is electrically connected to the silicon substrate 10, more specifically to the diffused region 30 formed in the silicon substrate 10, and which is also in contact with the interlayer insulator film 12. This pattern stacked structure is exposed not only on a top surface but also on a side surface.
In this as-patterned condition, similarly to the step shown in FIG. 6, the HSG process was conducted in the top surface and the side surface of the patterned multilayer structure, so that a capacitor lower plate is constituted.
Succeedingly, similarly to the step shown in FIG. 7, a capacitor dielectric film 24 and a capacitor upper plate 25 are formed. Thus, a capacitor element is completed.
It was observed that the capacitor element thus formed, has concaves and convexes in the form of hemi-spherical grains HSG on the top surface and the side surface of the capacitor lower plate, and the concaves and convexes were extremely uniformly distributed, because the crystalline growth does not occur from the crystal nuclei at the boundary between the interlayer insulator film 12 and the amorphous silicon layer.
In this connection, it was confirmed from experiments that, if the phosphorous concentration of the first amorphous silicon film 31 in contact with the interlayer insulator 12 is not greater than 7×1019 atom/cm3, crystal does not grow from the crystal nuclei at the interlayer insulator film 12. It was also found that, if the second amorphous silicon film 32 was formed of an amorphous silicon having a low concentration of impurity, a depletion layer extends from the capacitor lower plate surface, and when a positive bias is applied to the capacitor upper plate, the capacitance value drops 40% or more.
Therefore, when the capacitor lower plate surface is formed of only an amorphous silicon having a low concentration of impurity, the increase of the capacitance obtained by the HSG processing of the capacitor lower plate will be substantially cancelled.
On the other hand, if the capacitor lower plate surface is formed of only an amorphous silicon having a high concentration of impurity of greater than 7×1019 atom/cm3 (for example, 2×1020 atom/cm3), the crystalline growth from the crystal nuclei at the interlayer insulator film 12 in the HSG process reaches a surface to be formed with the hemi-spherical grains HSG, with the result that distribution of hemi-spherical grains HSG becomes uneven.
The second embodiment shown in FIGS. 8 and 9 has such features that the impurity concentration of the first amorphous silicon film 31 in contact with the interlayer insulator film 12 is low enough to prevent the crystalline growth from the interlayer insulator film, and on the other hand, the second amorphous silicon film 32 to be formed with the hemi-spherical grains HSG has a high impurity concentration sufficient to realize an increase of capacitance by the formation of hemi-spherical grains HSG and simultaneously to prevent generation of a depletion layer.
The shown second embodiment was formed to have the stacked structure of the first amorphous silicon layer having the low concentration of impurity and the second amorphous silicon layer having the high concentration of impurity. However, three or more amorphous silicon layers having different concentrations of impurity can be stacked, or alternatively, the stacked structure can be replaced by a single amorphous silicon layer having the impurity concentration grade which continuously increases from a portion near to the interlayer insulator film. In either of these cases, a plurality of stacked amorphous silicon layers having having different concentrations of impurity are formed or equivalently formed, similarly to the embodiment shown in FIGS. 8 and 9.
Considering various impurities, in order to prevent crystalline growth from the crystal nuclei at the interlayer insulator film 12, the impurity concentration of the first amorphous silicon film 31 in contact with the interlayer insulator 12 is preferred to be less than 1×1020 atom/cm3, and in order to prevent the depletion layer, the impurity concentration of the second amorphous silicon film 32 is preferred to be greater than 1×1020 atom/cm3.
Referring to FIG. 10, there is shown a graph illustrating a fraction defective of capacitors manufactured in accordance with the prior art method and the two embodiments of the capacitors in accordance with the present invention. The prior art example was a capacitor having a capacitor lower plate which is formed of a single layer of amorphous silicon film and which has a top surface and a side surface both processed by the HSG process to have concaves and convexes in the form of hemi-spherical grains HSG. In addition, the capacitance of the capacitor which is not subjected to the HSG process is standardized to "1", and HSG-processed capacitors having the capacitance magnification of less than 1.2 are classified to "case 2", and HSG-processed capacitors having the capacitance magnification of not less than 1.2 but less than 1.8 are classified to "case 1".
As seen from the graph of FIG. 10, 500 capacitors manufactured in accordance with the prior art include 80 capacitors including a portion which has no concave/convex in the form of hemi-spherical grains HSG, and 30 capacitors including no concave/convex in the form of hemi-spherical grains HSG.
On the other hand, the first embodiment shown in FIGS. 1-7 having the crystallization preventing layer between the amorphous silicon films includes a few capacitors including a portion which has no concave/convex in the form of hemi-spherical grains HSG, per 500 capacitors, but includes no capacitors including no concave/convex in the form of hemi-spherical grains HSG. The second embodiment shown in FIGS. 8-9 includes neither a capacitor including a portion which has no concave/convex in the form of hemi-spherical grains HSG, nor a capacitor including no concave/convex in the form of hemi-spherical grains HSG.
As seen from the above, the capacitor lower plate in accordance with the present invention has a surface area which is at least 1.8 times that of a capacitor lower plate which is not processed to have hemi-spherical grains HSG, and is very low in fraction defective.
In the above mentioned embodiments, the first to third amorphous silicon films were formed by using silane (SiH4), but disilane (Si2H6), trisilane (Si3H8), or dichlorosilane (SiH2Cl2) can be used to form the first to third amorphous silicon films. In addition, in place of phosphorus, As (arsenic) or B (boron) can be introduced by using arsine (AsH3), borane (BH4), diborane (B2H6), or triborane (B3H8).
As mentioned above, the capacitor lower plate in the accordance with the present invention has concaves and convexes in the form of hemi-spherical grains HSG, uniformly formed on not only a top surface but also a side surface of the capacitor lower plate, with the result that a remarkably increased capacitance can be obtained. In addition, since the method in the accordance with the present invention for manufacturing the capacitor lower plate can prevent the crystalline growth from the interlayer insulator film, it is possible to remarkably increase the capacitance in comparison with a capacitor having a capacitor lower plate manufactured in accordance with the prior art process for the purpose of forming concaves and convexes in the form of hemi-spherical grains HSG, on not only a top surface but also a side surface of the capacitor lower plate, and in addition, the fraction defective can be greatly improved.
The invention has thus been shown and described with reference to the specific embodiments. However, it should be noted that the present invention is in no way limited to the details of the illustrated structures but changes and modifications may be made within the scope of the appended claims.

Claims (9)

We claim:
1. A capacitor incorporated in a semiconductor device and having a capacitor lower plate having a top surface and a side surface continuous to the top surface, said capacitor lower plate being composed of a first silicon film, a crystallization preventing layer formed on the first silicon film, and a second silicon film formed on the crystallization preventing layer, said capacitor lower plate having concaves and convexes in the form of hemi-spherical grains formed on said top surface and said side surface, said capacitor lower plate being covered with a capacitor insulating film which is covered with a capacitor upper plate.
2. A capacitor claimed in claim 1 wherein said capacitor lower plate has a connection extending at a side opposite to said top surface.
3. A capacitor claimed in claim 1 wherein each of said first and second silicon films is formed of polysilicon or amorphous silicon.
4. A capacitor claimed in claim 3 wherein each of said first and second silicon films contains impurity.
5. A capacitor claimed in claim 1 wherein said second silicon film has an impurity concentration higher than that of said first silicon film.
6. A capacitor incorporated in a semiconductor device and having a capacitor lower plate having a top surface region and connected to another circuit element formed in the semiconductor device, said capacitor lower plate having an impurity concentration grade which is low at a lower portion adjacent to the circuit element and which is high at said top surface region, said capacitor lower plate including a first silicon film having a low impurity concentration and consituting said lower portion and a second film formed on said first silicon film having an impurity concentration higher than that of said first silicon film, said capacitor lower plate having concaves and convexes in the form of hemi-spherical grains formed on at least said top surfaces, said capacitor lower plate being covered with an insulating film which is covered with a capacitor upper plate.
7. A capacitor claimed in claim 6 wherein said capacitor lower plate has a side surface continuous to said top surface, and said concaves and convexes in the form of hemi-spherical grains are formed on not only said top surface but also said side surface.
8. A capacitor claimed in claim 7 wherein each of said first and second silicon films is formed of impurity-containing polysilicon or amorphous silicon.
9. A capacitor claimed in claim 6 wherein each of said first and second silicon films is formed of impurity-containing polysilicon or amorphous silicon.
US08/852,530 1996-05-08 1997-05-07 Capacitor incorporated in semiconductor device having a lower electrode composed of multi-layers or of graded impurity concentration Expired - Fee Related US5959326A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP8-113342 1996-05-08
JP8113342A JP2795313B2 (en) 1996-05-08 1996-05-08 Capacitive element and method of manufacturing the same

Publications (1)

Publication Number Publication Date
US5959326A true US5959326A (en) 1999-09-28

Family

ID=14609822

Family Applications (1)

Application Number Title Priority Date Filing Date
US08/852,530 Expired - Fee Related US5959326A (en) 1996-05-08 1997-05-07 Capacitor incorporated in semiconductor device having a lower electrode composed of multi-layers or of graded impurity concentration

Country Status (4)

Country Link
US (1) US5959326A (en)
JP (1) JP2795313B2 (en)
KR (1) KR100246277B1 (en)
GB (1) GB2312989B (en)

Cited By (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6090679A (en) * 1998-11-30 2000-07-18 Worldwide Semiconductor Manufacturing Corporation Method for forming a crown capacitor
US6323084B1 (en) * 1998-06-09 2001-11-27 Samsung Electronics Co., Ltd. Semiconductor device capacitor and method of manufacturing the same
US20020025651A1 (en) * 1998-09-04 2002-02-28 Kokusai Electric Co., Ltd. Semiconductor device manufacturing method and semiconductor manufacturing apparatus
US6373083B1 (en) * 1999-04-20 2002-04-16 Hyundai Electronics Industries Co., Ltd. Capacitor for semiconductor device and fabrication method thereof
US20020059457A1 (en) * 2000-07-06 2002-05-16 Ballard Glenn Wesley System and method for the remote creation of notification agents for wireless devices
US6403443B1 (en) * 2000-07-24 2002-06-11 United Microelectronics Corp. Method for reducing surface humps of doped amorphous silicon layer
US6413831B1 (en) 1997-04-11 2002-07-02 Micron Technology, Inc. Method of fabrication for a honeycomb capacitor
US6455387B2 (en) * 2000-03-15 2002-09-24 Fujitsu Limited Semiconductor device and method of manufacturing the same
US20020173130A1 (en) * 2001-02-12 2002-11-21 Pomerede Christophe F. Integration of High K Gate Dielectric
US20020175329A1 (en) * 2001-05-10 2002-11-28 Tomoyuki Hirano Semiconductor apparatus and method of making same
US6509263B1 (en) * 1999-11-15 2003-01-21 Samsung Electronics Co., Ltd. Method for fabricating a semiconductor memory device having polysilicon with an enhanced surface concentration and reduced contact resistance
US6524927B1 (en) * 1998-09-04 2003-02-25 Hitachi, Ltd. Semiconductor device and method of fabricating the same
US20030073281A1 (en) * 1999-03-12 2003-04-17 Shoji Yo Semiconductor memory device and manufacturing method thereof
US6559498B2 (en) * 1998-12-17 2003-05-06 Nec Electronics Corporation Semiconductor device and method of forming the same
US6583464B1 (en) * 1997-11-28 2003-06-24 Infineon Technologies Ag Memory cell using amorphous material to stabilize the boundary face between polycrystalline semiconductor material of a capacitor and monocrystalline semiconductor material of a transistor
US6620675B2 (en) 2001-09-26 2003-09-16 International Business Machines Corporation Increased capacitance trench capacitor
US20040033674A1 (en) * 2002-08-14 2004-02-19 Todd Michael A. Deposition of amorphous silicon-containing films
US20040036099A1 (en) * 2002-08-22 2004-02-26 Er-Xuan Ping Dual-sided capacitor and method of formation
US6707096B2 (en) 1996-12-05 2004-03-16 Micron Technology, Inc. Fork-like memory structure for ULSI DRAM and method of fabrication
US20040169215A1 (en) * 2001-06-06 2004-09-02 Lars Bartholomaus Semiconductor storage location
US20040213907A1 (en) * 2003-04-24 2004-10-28 Todd Michael A. Methods for depositing polycrystalline films with engineered grain structures
US20050042824A1 (en) * 2003-04-25 2005-02-24 Shenlin Chen Semiconductor structures, DRAM cells and electronic systems
US20050048745A1 (en) * 2001-02-12 2005-03-03 Todd Michael A. Deposition over mixed substrates
US20060088985A1 (en) * 2002-07-19 2006-04-27 Ruben Haverkort Low temperature silicon compound deposition
US20060110943A1 (en) * 2004-08-27 2006-05-25 Johan Swerts Remote plasma activated nitridation
US20060199357A1 (en) * 2005-03-07 2006-09-07 Wan Yuet M High stress nitride film and method for formation thereof
US20070141812A1 (en) * 2005-12-16 2007-06-21 Zagwijn Peter M Low temperature doped silicon layer formation
US20080038936A1 (en) * 2002-07-19 2008-02-14 Asm America, Inc. Method to form ultra high quality silicon-containing compound layers
US20090212365A1 (en) * 2008-02-25 2009-08-27 Elpida Memory, Inc. Semiconductor device and method of manufacturing the same
US7629256B2 (en) 2007-05-14 2009-12-08 Asm International N.V. In situ silicon and titanium nitride deposition
US20090325366A1 (en) * 2008-06-30 2009-12-31 Hitachi-Kokusai Electric Inc. Substrate processing method and substrate processing apparatus
US7691757B2 (en) 2006-06-22 2010-04-06 Asm International N.V. Deposition of complex nitride films
US7732350B2 (en) 2004-09-22 2010-06-08 Asm International N.V. Chemical vapor deposition of TiN films in a batch reactor
US7833906B2 (en) 2008-12-11 2010-11-16 Asm International N.V. Titanium silicon nitride deposition

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3221376B2 (en) 1997-11-07 2001-10-22 日本電気株式会社 Method for manufacturing semiconductor device
JP3233113B2 (en) 1998-11-11 2001-11-26 日本電気株式会社 Method for manufacturing semiconductor device
JP2000182967A (en) * 1998-12-15 2000-06-30 Sony Corp Method and device for vapor-phase growth
JP3246476B2 (en) 1999-06-01 2002-01-15 日本電気株式会社 Method of manufacturing capacitive element and capacitive element
JP2000349258A (en) 1999-06-08 2000-12-15 Mitsubishi Electric Corp Memory cell, control method and manufacture of the same
KR20010005040A (en) * 1999-06-30 2001-01-15 김영환 Method of fabricating storage node of capacitor in semiconductor device
KR100940112B1 (en) * 2002-12-03 2010-02-02 매그나칩 반도체 유한회사 Method for forming the analogue capacitor of stack structure
KR100881543B1 (en) * 2007-07-25 2009-02-02 주식회사 하이닉스반도체 Method of manufacturing nonvolatile memory device

Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5134086A (en) * 1991-03-20 1992-07-28 Samsung Electronics Co., Ltd. Method for manufacturing capacitor of highly integrated semiconductor memory device
US5138411A (en) * 1991-05-06 1992-08-11 Micron Technology, Inc. Anodized polysilicon layer lower capacitor plate of a dram to increase capacitance
JPH05110023A (en) * 1991-03-25 1993-04-30 Miyazaki Oki Electric Co Ltd Method for formation of lower electrode of capacitor
US5227651A (en) * 1991-03-23 1993-07-13 Samsung Electronics, Co., Ltd. Semiconductor device having a capacitor with an electrode grown through pinholes
EP0553791A1 (en) * 1992-01-31 1993-08-04 Nec Corporation Capacitor electrode for dram and process of fabrication thereof
JPH05304273A (en) * 1991-06-21 1993-11-16 Nec Corp Manufacture of semiconductor device
US5348894A (en) * 1993-01-27 1994-09-20 Texas Instruments Incorporated Method of forming electrical connections to high dielectric constant materials
EP0630055A2 (en) * 1990-03-20 1994-12-21 Nec Corporation Method for fabricating polycrystalline silicon having micro roughness on the surface
JPH0714797A (en) * 1993-06-03 1995-01-17 Micron Semiconductor Inc Uniform doping of hemispherical granulal surface polycrystaline silicon
US5418180A (en) * 1994-06-14 1995-05-23 Micron Semiconductor, Inc. Process for fabricating storage capacitor structures using CVD tin on hemispherical grain silicon
US5463235A (en) * 1993-07-26 1995-10-31 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory comprising a memory cell without a transistor
US5656531A (en) * 1993-12-10 1997-08-12 Micron Technology, Inc. Method to form hemi-spherical grain (HSG) silicon from amorphous silicon
GB2313231A (en) * 1996-05-09 1997-11-19 Nec Corp Method of manufacturing a semiconductor capacitive element

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5639689A (en) * 1993-12-29 1997-06-17 Hyundai Electronics Industries Co., Ltd. Method for fabricating storage electrode of semiconductor device
GB2330004B (en) * 1995-01-25 1999-08-11 Nec Corp Process of fabricating semiconductor device
KR970054170A (en) * 1995-12-25 1997-07-31

Patent Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0630055A2 (en) * 1990-03-20 1994-12-21 Nec Corporation Method for fabricating polycrystalline silicon having micro roughness on the surface
US5134086A (en) * 1991-03-20 1992-07-28 Samsung Electronics Co., Ltd. Method for manufacturing capacitor of highly integrated semiconductor memory device
US5227651A (en) * 1991-03-23 1993-07-13 Samsung Electronics, Co., Ltd. Semiconductor device having a capacitor with an electrode grown through pinholes
JPH05110023A (en) * 1991-03-25 1993-04-30 Miyazaki Oki Electric Co Ltd Method for formation of lower electrode of capacitor
US5138411A (en) * 1991-05-06 1992-08-11 Micron Technology, Inc. Anodized polysilicon layer lower capacitor plate of a dram to increase capacitance
US5385863A (en) * 1991-06-21 1995-01-31 Nec Corporation Method of manufacturing polysilicon film including recrystallization of an amorphous film
JPH05304273A (en) * 1991-06-21 1993-11-16 Nec Corp Manufacture of semiconductor device
EP0553791A1 (en) * 1992-01-31 1993-08-04 Nec Corporation Capacitor electrode for dram and process of fabrication thereof
US5348894A (en) * 1993-01-27 1994-09-20 Texas Instruments Incorporated Method of forming electrical connections to high dielectric constant materials
JPH0714797A (en) * 1993-06-03 1995-01-17 Micron Semiconductor Inc Uniform doping of hemispherical granulal surface polycrystaline silicon
US5463235A (en) * 1993-07-26 1995-10-31 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory comprising a memory cell without a transistor
US5656531A (en) * 1993-12-10 1997-08-12 Micron Technology, Inc. Method to form hemi-spherical grain (HSG) silicon from amorphous silicon
US5418180A (en) * 1994-06-14 1995-05-23 Micron Semiconductor, Inc. Process for fabricating storage capacitor structures using CVD tin on hemispherical grain silicon
GB2313231A (en) * 1996-05-09 1997-11-19 Nec Corp Method of manufacturing a semiconductor capacitive element

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
British Search Report, dated Jul. 15, 1997. *
European Search Report. *

Cited By (87)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6724033B1 (en) * 1996-12-05 2004-04-20 Micron Technology Inc Fork-like memory structure for ULSI DRAM
US6707096B2 (en) 1996-12-05 2004-03-16 Micron Technology, Inc. Fork-like memory structure for ULSI DRAM and method of fabrication
US6413831B1 (en) 1997-04-11 2002-07-02 Micron Technology, Inc. Method of fabrication for a honeycomb capacitor
US7709877B2 (en) 1997-04-11 2010-05-04 Micron Technology, Inc. High surface area capacitor structures and precursors
US20050247967A1 (en) * 1997-04-11 2005-11-10 Green James E High surface area capacitor structures and precursors
US6933552B1 (en) * 1997-04-11 2005-08-23 Micron Technology, Inc. High surface area capacitors and intermediate storage poly structures formed during fabrication thereof
US6756283B2 (en) 1997-04-11 2004-06-29 Micron Technology, Inc. Method of fabricating a high surface area capacitor electrode
US6583464B1 (en) * 1997-11-28 2003-06-24 Infineon Technologies Ag Memory cell using amorphous material to stabilize the boundary face between polycrystalline semiconductor material of a capacitor and monocrystalline semiconductor material of a transistor
US6423998B1 (en) * 1998-06-09 2002-07-23 Samsung Electronics Co., Ltd. Semiconductor device capacitor and method of manufacturing the same
US6323084B1 (en) * 1998-06-09 2001-11-27 Samsung Electronics Co., Ltd. Semiconductor device capacitor and method of manufacturing the same
US6943089B2 (en) 1998-09-04 2005-09-13 Kokusai Electric Co., Ltd. Semiconductor device manufacturing method and semiconductor manufacturing apparatus
US20020025651A1 (en) * 1998-09-04 2002-02-28 Kokusai Electric Co., Ltd. Semiconductor device manufacturing method and semiconductor manufacturing apparatus
US6524927B1 (en) * 1998-09-04 2003-02-25 Hitachi, Ltd. Semiconductor device and method of fabricating the same
US6717202B2 (en) 1998-09-04 2004-04-06 Renesas Technology Corp. HSG semiconductor capacitor with migration inhibition layer
US6090679A (en) * 1998-11-30 2000-07-18 Worldwide Semiconductor Manufacturing Corporation Method for forming a crown capacitor
US6559498B2 (en) * 1998-12-17 2003-05-06 Nec Electronics Corporation Semiconductor device and method of forming the same
US6589885B2 (en) 1999-03-12 2003-07-08 Oki Electric Industry Co., Ltd. Semiconductor device and method in which contact hole is filled with silicon having low impurity concentration
US7052955B2 (en) * 1999-03-12 2006-05-30 Oki Electric Industry Co., Ltd. Semiconductor memory device and manufacturing method thereof
US20030073281A1 (en) * 1999-03-12 2003-04-17 Shoji Yo Semiconductor memory device and manufacturing method thereof
US6373083B1 (en) * 1999-04-20 2002-04-16 Hyundai Electronics Industries Co., Ltd. Capacitor for semiconductor device and fabrication method thereof
US6509263B1 (en) * 1999-11-15 2003-01-21 Samsung Electronics Co., Ltd. Method for fabricating a semiconductor memory device having polysilicon with an enhanced surface concentration and reduced contact resistance
US6455387B2 (en) * 2000-03-15 2002-09-24 Fujitsu Limited Semiconductor device and method of manufacturing the same
US20020059457A1 (en) * 2000-07-06 2002-05-16 Ballard Glenn Wesley System and method for the remote creation of notification agents for wireless devices
US6403443B1 (en) * 2000-07-24 2002-06-11 United Microelectronics Corp. Method for reducing surface humps of doped amorphous silicon layer
US8067297B2 (en) 2001-02-12 2011-11-29 Asm America, Inc. Process for deposition of semiconductor films
US20050208740A1 (en) * 2001-02-12 2005-09-22 Todd Michael A Process for deposition of semiconductor films
US7585752B2 (en) 2001-02-12 2009-09-08 Asm America, Inc. Process for deposition of semiconductor films
US7273799B2 (en) 2001-02-12 2007-09-25 Asm America, Inc. Deposition over mixed substrates
US7893433B2 (en) 2001-02-12 2011-02-22 Asm America, Inc. Thin films and methods of making them
US20050048745A1 (en) * 2001-02-12 2005-03-03 Todd Michael A. Deposition over mixed substrates
US7790556B2 (en) 2001-02-12 2010-09-07 Asm America, Inc. Integration of high k gate dielectric
US20050064684A1 (en) * 2001-02-12 2005-03-24 Todd Michael A. Process for deposition of semiconductor films
US20020173130A1 (en) * 2001-02-12 2002-11-21 Pomerede Christophe F. Integration of High K Gate Dielectric
US8360001B2 (en) 2001-02-12 2013-01-29 Asm America, Inc. Process for deposition of semiconductor films
US7547615B2 (en) 2001-02-12 2009-06-16 Asm America, Inc. Deposition over mixed substrates using trisilane
US7026219B2 (en) 2001-02-12 2006-04-11 Asm America, Inc. Integration of high k gate dielectric
US20050233529A1 (en) * 2001-02-12 2005-10-20 Pomarede Christophe F Integration of high k gate dielectric
US6958253B2 (en) 2001-02-12 2005-10-25 Asm America, Inc. Process for deposition of semiconductor films
US6962859B2 (en) 2001-02-12 2005-11-08 Asm America, Inc. Thin films and method of making them
US7285500B2 (en) 2001-02-12 2007-10-23 Asm America, Inc. Thin films and methods of making them
US20050250302A1 (en) * 2001-02-12 2005-11-10 Todd Michael A Thin films and methods of making them
US20080014725A1 (en) * 2001-02-12 2008-01-17 Asm America, Inc. Deposition over mixed substrates using trisilane
US7186582B2 (en) 2001-02-12 2007-03-06 Asm America, Inc. Process for deposition of semiconductor films
US20020175329A1 (en) * 2001-05-10 2002-11-28 Tomoyuki Hirano Semiconductor apparatus and method of making same
US7091547B2 (en) * 2001-06-06 2006-08-15 Infineon Technologies, Ag Semiconductor storage location
US20040169215A1 (en) * 2001-06-06 2004-09-02 Lars Bartholomaus Semiconductor storage location
US6936879B2 (en) 2001-09-26 2005-08-30 International Business Machines Corporation Increased capacitance trench capacitor
US6620675B2 (en) 2001-09-26 2003-09-16 International Business Machines Corporation Increased capacitance trench capacitor
US20090311857A1 (en) * 2002-07-19 2009-12-17 Asm America, Inc. Method to form ultra high quality silicon-containing compound layers
US7651953B2 (en) 2002-07-19 2010-01-26 Asm America, Inc. Method to form ultra high quality silicon-containing compound layers
US20060088985A1 (en) * 2002-07-19 2006-04-27 Ruben Haverkort Low temperature silicon compound deposition
US20080038936A1 (en) * 2002-07-19 2008-02-14 Asm America, Inc. Method to form ultra high quality silicon-containing compound layers
US7294582B2 (en) 2002-07-19 2007-11-13 Asm International, N.V. Low temperature silicon compound deposition
US7964513B2 (en) 2002-07-19 2011-06-21 Asm America, Inc. Method to form ultra high quality silicon-containing compound layers
US20040033674A1 (en) * 2002-08-14 2004-02-19 Todd Michael A. Deposition of amorphous silicon-containing films
US7186630B2 (en) * 2002-08-14 2007-03-06 Asm America, Inc. Deposition of amorphous silicon-containing films
US8921205B2 (en) 2002-08-14 2014-12-30 Asm America, Inc. Deposition of amorphous silicon-containing films
US20060001052A1 (en) * 2002-08-22 2006-01-05 Er-Xuan Ping Dual-sided capacitor and method of formation
US7071056B2 (en) 2002-08-22 2006-07-04 Micron Technology, Inc. Method of forming a dual-sided capacitor
US20040264102A1 (en) * 2002-08-22 2004-12-30 Er-Xuan Ping Dual-sided capacitor and method of formation
US7355232B2 (en) 2002-08-22 2008-04-08 Micron Technology, Inc. Memory devices with dual-sided capacitors
US6870210B2 (en) * 2002-08-22 2005-03-22 Micron Technology, Inc. Dual-sided capacitor
US6858493B2 (en) 2002-08-22 2005-02-22 Micron Technology, Inc. Method of forming a dual-sided capacitor
US20040036099A1 (en) * 2002-08-22 2004-02-26 Er-Xuan Ping Dual-sided capacitor and method of formation
US20040213907A1 (en) * 2003-04-24 2004-10-28 Todd Michael A. Methods for depositing polycrystalline films with engineered grain structures
US7005160B2 (en) 2003-04-24 2006-02-28 Asm America, Inc. Methods for depositing polycrystalline films with engineered grain structures
US20060228857A1 (en) * 2003-04-25 2006-10-12 Shenlin Chen DRAM cells
US20050042824A1 (en) * 2003-04-25 2005-02-24 Shenlin Chen Semiconductor structures, DRAM cells and electronic systems
US7268382B2 (en) * 2003-04-25 2007-09-11 Micron Technology, Inc. DRAM cells
US20060237763A1 (en) * 2003-04-25 2006-10-26 Shenlin Chen Electronic systems
US7528430B2 (en) * 2003-04-25 2009-05-05 Micron Technology, Inc. Electronic systems
US7405438B2 (en) * 2003-04-25 2008-07-29 Micron Technology, Inc. Capacitor constructions and semiconductor structures
US7629270B2 (en) 2004-08-27 2009-12-08 Asm America, Inc. Remote plasma activated nitridation
US20060110943A1 (en) * 2004-08-27 2006-05-25 Johan Swerts Remote plasma activated nitridation
US7732350B2 (en) 2004-09-22 2010-06-08 Asm International N.V. Chemical vapor deposition of TiN films in a batch reactor
US7966969B2 (en) 2004-09-22 2011-06-28 Asm International N.V. Deposition of TiN films in a batch reactor
US20060199357A1 (en) * 2005-03-07 2006-09-07 Wan Yuet M High stress nitride film and method for formation thereof
US7629267B2 (en) 2005-03-07 2009-12-08 Asm International N.V. High stress nitride film and method for formation thereof
US7718518B2 (en) 2005-12-16 2010-05-18 Asm International N.V. Low temperature doped silicon layer formation
US20070141812A1 (en) * 2005-12-16 2007-06-21 Zagwijn Peter M Low temperature doped silicon layer formation
US7691757B2 (en) 2006-06-22 2010-04-06 Asm International N.V. Deposition of complex nitride films
US7629256B2 (en) 2007-05-14 2009-12-08 Asm International N.V. In situ silicon and titanium nitride deposition
US20090212365A1 (en) * 2008-02-25 2009-08-27 Elpida Memory, Inc. Semiconductor device and method of manufacturing the same
US7888737B2 (en) * 2008-02-25 2011-02-15 Elpida Memory, Inc. Semiconductor device and method of manufacturing the same
US7851379B2 (en) * 2008-06-30 2010-12-14 Hitachi Kokusai Electric, Inc. Substrate processing method and substrate processing apparatus
US20090325366A1 (en) * 2008-06-30 2009-12-31 Hitachi-Kokusai Electric Inc. Substrate processing method and substrate processing apparatus
US7833906B2 (en) 2008-12-11 2010-11-16 Asm International N.V. Titanium silicon nitride deposition

Also Published As

Publication number Publication date
GB2312989A (en) 1997-11-12
JP2795313B2 (en) 1998-09-10
GB9709377D0 (en) 1997-07-02
KR970077506A (en) 1997-12-12
GB2312989B (en) 2001-06-27
KR100246277B1 (en) 2000-03-15
JPH09298278A (en) 1997-11-18

Similar Documents

Publication Publication Date Title
US5959326A (en) Capacitor incorporated in semiconductor device having a lower electrode composed of multi-layers or of graded impurity concentration
US20050164469A1 (en) Method for N+ doping of amorphous silicon and polysilicon electrodes in deep trenches
EP0469555B1 (en) Charge storage capacitor electrode and method of manufacturing the same
KR100224707B1 (en) Method for manufacturing of semiconductor device capacitor
US5700710A (en) Process of fabricating capacitor having waved rough surface of accumulating electrode
US6143620A (en) Semiconductor processing method of providing a roughened polysilicon film and a capacitor construction
JPH05315543A (en) Semiconductor device and manufacture thereof
US6077573A (en) Plasma enhanced chemical vapor deposition methods of forming hemispherical grained silicon layers
US6159785A (en) Semiconductor device and manufacturing method thereof
JP2894361B2 (en) Semiconductor device and manufacturing method thereof
JP3362839B2 (en) Method for manufacturing semiconductor device
US6146966A (en) Process for forming a capacitor incorporated in a semiconductor device
US5723887A (en) Semiconductor memory device and manufacturing method thereof
JP3407022B2 (en) Semiconductor device, method of manufacturing the same, and semiconductor storage device
US6335242B1 (en) Method for fabricating semiconductor device having a HSG layer
JP2565293B2 (en) Method of forming capacitive element
GB2313477A (en) Hemispherical grain formation on amorphous silicon
JPH03234051A (en) Manufacture of capacitive element
KR100307294B1 (en) Method for manufacturing semiconductor device
US20030186510A1 (en) Seniconductor memory device with capacitor
US6977199B2 (en) Method of fabricating semiconductor device
GB2357900A (en) DRAM capacitor electrode having hemispherical silicon grains
JP3200593B2 (en) Semiconductor device
KR940005885B1 (en) Semiconductor device and fabricating method thereof
JP3439381B2 (en) Method for manufacturing semiconductor device

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: NEC ELECTRONICS CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEC CORPORATION;REEL/FRAME:013751/0721

Effective date: 20021101

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20110928