US5982632A - Short power signal path integrated circuit package - Google Patents
Short power signal path integrated circuit package Download PDFInfo
- Publication number
- US5982632A US5982632A US09/007,349 US734998A US5982632A US 5982632 A US5982632 A US 5982632A US 734998 A US734998 A US 734998A US 5982632 A US5982632 A US 5982632A
- Authority
- US
- United States
- Prior art keywords
- power supply
- supply signal
- bond
- pad
- metal ring
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/181—Printed circuits structurally associated with non-printed electric components associated with surface mounted components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/50—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor for integrated circuit devices, e.g. power bus, number of leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0237—High frequency adaptations
- H05K1/0243—Printed circuits associated with mounted high frequency components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48233—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a potential ring of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48235—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a via metallisation of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/49105—Connecting at different heights
- H01L2224/49109—Connecting at different heights outside the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01019—Potassium [K]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12041—LED
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15153—Shape the die mounting substrate comprising a recess for hosting the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/19—Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
- H01L2924/1901—Structure
- H01L2924/1904—Component type
- H01L2924/19041—Component type being a capacitor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/30107—Inductance
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0254—High voltage adaptations; Electrical insulation details; Overvoltage or electrostatic discharge protection ; Arrangements for regulating voltages or for using plural voltages
- H05K1/0262—Arrangements for regulating voltages or for using plural voltages
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0213—Electrical arrangements not otherwise provided for
- H05K1/0263—High current adaptations, e.g. printed high current conductors or using auxiliary non-printed means; Fine and coarse circuit patterns on one circuit board
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/09654—Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
- H05K2201/09809—Coaxial layout
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10689—Leaded Integrated Circuit [IC] package, e.g. dual-in-line [DIL]
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10734—Ball grid array [BGA]; Bump grid array
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10954—Other details of electrical connections
- H05K2201/10969—Metallic case or integral heatsink of component electrically connected to a pad on PCB
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
- H05K3/341—Surface mounted components
- H05K3/3431—Leadless components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
- H05K3/341—Surface mounted components
- H05K3/3431—Leadless components
- H05K3/3436—Leadless components having an array of bottom contacts, e.g. pad grid array or ball grid array components
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
- Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
Definitions
- the present invention relates to the field of high performance integrated circuit packaging.
- microprocessors have been packaged in ceramic pin grid array packages because of electrical and thermal performance requirements. More specifically, the high instruction execution speed of microprocessors places two limitations on the design of packaging for microprocessors. First, since power consumption is a function of the instruction execution speed and since microprocessors operate at high instruction execution speeds, the conservation of energy is one limitation placed on the design of packaging for microprocessors. Second, the high instruction execution speed of microprocessors requires the packaging to minimize the time for removing and supplying the transient power supply currents (e.g., the transient ground and the transient V CC supply currents) to the microprocessor die, in order to allow the circuit nodes to charge and discharge as quickly as possible.
- the transient power supply currents e.g., the transient ground and the transient V CC supply currents
- the conservation of energy and time constraints can both be satisfied by providing the shortest paths from the printed circuit (PC) board to the die for the power supply signals (e.g. the ground supply signal and the V CC supply signal).
- the power supply signals e.g. the ground supply signal and the V CC supply signal.
- energy is conserved by minimizing the distance that the power supply signals have to traverse from the PC board to the die, because the power supply signals encounter less obstructions (i.e., resistance and inductance) in the path.
- the time for supplying and removing the transient power supply currents from the PC board to the die is also minimized by minimizing the distance that the power supply signals have to traverse from the PC board to the die.
- microprocessors have been packaged mostly in ceramic pin grid array packages, because the prior art solutions for shortening the power supply signal paths (from the PC board to the die) often cannot be successfully implemented in other types of packaging.
- One prior art method for shortening the power signal paths is the placement of capacitive electrical planes within the package. These capacitive electrical planes (which are also called thin layer capacitors) are connected to the power supply signals, and thus provide a local on-chip power source that can be quickly accessed by the die.
- capacitive electrical planes can only be implemented in a few types of materials.
- the feasibility of implementing capacitive electrical planes depends on the minimum separation distance that can be achieved between each power and ground plane and the dielectric constant of the package.
- capacitive electrical planes can be implemented in ceramic packages.
- capacitive electrical planes cannot be implemented in all types of packages. For example, the cheaper plastic package technology cannot use capacitive electrical planes to shorten the power supply signal paths, because plastic packages have a low dielectric constant and cannot provide small separation distances between adjacent electrical planes.
- Another prior art solution for shortening the paths of the power supply signals is to mount chip capacitors on the package, and to couple these capacitors to the power supply signals so that these capacitors act as local sources of power.
- this prior art solution increases the processing cost of the microprocessors.
- a packaging method and apparatus for microprocessors that would cost effectively conserve energy and time in delivering the power supply signals from the PC board to the die. More specifically, a packaging method and apparatus for microprocessors is needed that would provide the shortest power signal paths from the PC board to the die without the use of capacitive electrical planes (which cannot be implemented in all types of packaging) and without the use of chip capacitors (which are expensive).
- a short power signal path integrated circuit package which is placed on a printed circuit (PC) board.
- This short power signal path package has a first dielectric layer, on top of which a metallized die pad and a first metal ring, surrounding this metallized die pad, are positioned.
- the metallized die pad and the first metal ring electrically couple to the PC board to receive respectively a first power supply signal and a second power supply signal.
- An integrated circuit die is then affixed to the metallized die pad.
- This integrated circuit die has a first power supply signal bond pad and a second power supply signal bond pad, which respectively are coupled to the metallized die pad and the first metal ring. Consequently, the metallized die pad and the first metal ring operate as a first power supply plane and a second power supply plane coupling the first and the second power supply signals coining from the PC board to the first and the second power supply signal bond pads on the integrated circuit die.
- FIG. 1 presents a top view of a ball grid array package for one embodiment of the present invention
- FIG. 2 presents a side cross-sectional view of the ball grid array package of FIG. 1;
- FIG. 3 presents an enlarged cross-sectional view of the ball grid array package of FIG. 1;
- FIG. 4 presents the high performance integrated circuit package of the present invention housing a microprocessor of a general purpose computer system.
- the present invention provides an integrated circuit packaging method and apparatus that takes advantage of the high performance qualities of ball grid array (BGA) packages. More specifically, since solder balls can be affixed to integrated circuit packages with relatively small distances (e.g., 50 mils) between adjacent balls, BGA packages have a high solder ball density. In turn, the high solder ball density of BGA packages allow them to have a relatively small size. As described below, the package design of the present invention then utilizes the high solder ball density and small size of BGA packages to provide the shortest power supply signal paths.
- BGA ball grid array
- FIGS. 1-3 present one embodiment of the packaging method and apparatus of the present invention.
- plastic package 10 houses an integrated circuit 12, which in one embodiment of the present invention is a microprocessor.
- package 10 may be composed of other types of material.
- Package 10 has a plurality of connectors 14 which are affixed to the bottom surface of the package. These connectors form contacts with metal pads on a PC board, and thereby couple package 10 to the PC board.
- the connectors are solder balls.
- other types of connectors e.g., pins
- other types of connectors can be used if their density and adjacent spacing are comparable to the ball density and adjacent ball spacing of BGA packages.
- package 10 has the following three layers of dielectric material: first dielectric layer 16, second dielectric layer 18, and third dielectric layer 20.
- first metallized die pad 22 is affixed to package 10.
- first metallized die pad 22 is affixed to package 10 through a lamination process. This die pad is electrically and thermally, connected through plated vias 24 to second metallized pad 26, which is attached to the bottom surface of first dielectric layer 16.
- second metallized pad 26 which is attached to the bottom surface of first dielectric layer 16.
- solder balls 14a coupled to second metallized pad 26 couples to a first power supply signal on the PC board.
- the first power supply signal is the core ground supply signal V SS .
- the first power supply signal can be any one of a number of different types of power supply signals.
- Microprocessor die 12 is then attached to first metallized die pad 22 by an electrically and thermally conductive adhesive.
- Microprocessor die 12 contains a plurality of bond pads including core ground bond pads 28, peripheral ground bond pads 30, core V CC bond pads 32, peripheral V CC bond pads 34, and individual signal bond pads 36.
- the core ground bond pads are all shorted together by wire bonding them to die pad 22.
- a shortest electrical (i.e., lowest inductance) path from the core ground bond pads on the die to the core ground supply signal on the PC board is established through first metallized die pad 22, vias 24, second metallized pad 26, and solder balls 14a. This shortest path is independent of the die size and package size.
- Package 10 also includes a first set of metal rings 38 that surround the metallized pads on both the top and bottom sides of first dielectric layer 16. Top side ring 38a and bottom side ring 38b of the first set of metal rings are electrically and thermally connected together through plated vias 40. Through solder balls 14b, the bottom side first metal ring couples to a second power supply signal on the PC board.
- the second power supply signal is the core V CC supply signal.
- the second power supply signal can be any one of a number of different types of power supply signals.
- the core V CC bond pads on the microprocessor die are all shorted together by wire bonding them to the top first metal ring.
- a short electrical (i.e., a low inductance) path from the core V CC bond pads on the die to the core V CC supply signal on the PC board is established through top first metal ring 38a, vias 40, bottom first metal ring 38b, and the solder balls 14b.
- package 10 also includes second set of metal rings 42 that surround the metallized pads and first set of metal rings on both the top and bottom surfaces of the first dielectric layer 16.
- Top side ring 42a and bottom side ring 42b of the second set of metal rings are electrically and thermally connected together through plated vias 44.
- the bottom side second metal ring is coupled to a third power supply signal on the PC board through solder balls 14c that are attached to it.
- the third power supply signal is the peripheral ground supply signal V SSP .
- the third power supply signal can be any one of a number of different types of power supply signals.
- peripheral ground bond pads on the microprocessor die are all shorted together by wire bonding them to the top second metal ring.
- the second set of metal rings is used to couple the peripheral ground bond pads on the die to the peripheral ground supply signal on the PC board.
- This embodiment of the present invention provides peripheral power supply connections in order to isolate the power supplies that are used by the microprocessor's core activities (e.g., instruction executions) from the "noisier" power supplies that are used for the microprocessor's peripheral activities (e.g., communication with other devices).
- package 10 also has two rows of bond fingers.
- the first row of bond fingers 46 is placed on the top surface of the first dielectric layer 16 (which constitutes a first lower bonding shelf) along with the metallized die pad 22, first top metal ring 38a, and second top metal ring 42a.
- the first row of bond fingers 46 has a number of individual signal bond fingers which are used for individual signal connections.
- a specific signal bond pad on the microprocessor die can be coupled to a specific signal coming from the PC board through wire bonding the specific signal bond pad to a specific signal finger; in turn, the specific signal finger couples to an individual trace that traverses along the length or width of the package (i.e., traverses along either a portion of the length or width of the package or the entire length or width of the package) to an individual via and an individual solder ball that receive the specific signal on the PC board.
- Second row of bond fingers 48 is placed on the top surface of the third dielectric layer 20 (constituting a second higher bonding shelf), which itself is positioned on top of the second dielectric layer 18.
- the second and third dielectric layers surround first metallized die pad 22, first top metal ring 38a, second top metal ring 42a, and first row of bond fingers 46.
- the second and third dielectric layers are offset from the central axis of the package by a predetermined amount so as to allow the die pad, top metal ray and first row of bond fingers to be exposed.
- the second row of bond fingers includes two types of bond fingers.
- the first type of bond fingers are fourth power supply bond fingers 50, which are shown in FIG. 1 as the longer bond fingers. These fourth power supply bond fingers traverse the edge of the cavity formed by first, second, and third dielectric layers and couple to metallized plane 54 which is positioned in between the top surface of the second dielectric layer and the bottom surface of the third dielectric layer.
- This metallized plane through at least one via couples to at least one solder ball, which in turn couples to a fourth power supply signal on the PC board. In this manner, metallized plane 54 shorts all fourth power supply fingers to the fourth power supply signal.
- the fourth power supply signal is the peripheral V CC supply signal (V CCP ).
- V CCP peripheral V CC supply signal
- the fourth power supply signal can be any one of a number of different types of power supply signals.
- this embodiment of the present invention provides peripheral V CC supply signal connections in order to separate the V CC supply signal used for the core activities of the microprocessor from the "noisier" V CC supply signal used for the peripheral activities of the microprocessor.
- the second row of bond fingers also include a second type of bond fingers.
- the second row of bond fingers could include only the fourth power supply bond fingers.
- the second type of bond fingers on the second row are additional individual signal bond fingers 52, whereby each specific signal finger couples a specific signal bond pad on the microprocessor die to a specific signal coming from the PC board through a wire interconnect, a particular trace (traversing the length or width of the package), a particular via, and a particular solder ball.
- the second row of individual signal bond fingers are provided in order to allow adjacent individual signal bond pads on the die to couple to individual signal bond fingers. More specifically, since currently the minimum spacing that can be achieved between individual bond fingers is 200 microns, while the minimum separation that can be achieved between individual bond pads is 100 microns, this embodiment of the present invention provides a second row of signal fingers so as to allow adjacent individual signal bond pads to couple to individual signal bond fingers.
- package 10 has plastic top 56 that further forms (along with the first, second, and third dielectric layers) the cavity in which a molding compound encapsulent is poured in order to enclose the top of the BGA package.
- FIG. 4 presents the high performance integrated circuit package of the present invention housing a microprocessor of a general purpose computer system.
- computer system 60 is housed on printed circuit (PC) board 62 and includes bus 64, microprocessor 66, high performance microprocessor package 68, power supply signal generator 70, and memory 72.
- High performance microprocessor package 68 couples microprocessor 66 to bus 64 in order to communicate power supply signals and non-power supply signals between microprocessor 66 and devices coupled to bus 64.
- bus 64 couples microprocessor 66 to memory 72 and power supply signal generator 70.
- microprocessor 66 can be coupled to memory 72 and power supply signal generator 70 through two different buses.
- power supply signal generator 70 is not positioned on PC board 62 in order to couple to bus 64.
- the present invention has numerous advantages. For example, by using the shortest paths from the die to the PC board as the power supply signal paths (i.e., by using the balls near the center of the package for V CC and ground connections), the present invention lowers the power loop inductance without using on-chip capacitors and capacitive electrical planes.
- this design uses the balls near the center of the package for power supply connections and the balls from the outer rows of the package for the signal connections, the signal routing on the PC board is simplified (i.e., additional routing layers are not needed to route the balls near the center of the package).
- the method and apparatus of the present invention minimizes the multiple metal and substrate layers by placing the die pad, and first and second top metal rings on one bonding shelf (i.e., the first bonding shelf), which thereby makes areas outside the metal rings on the top side of the package available for signal connections.
- one embodiment of the present invention has only one bonding shelf (1) because, instead of fourth power supply bond fingers 50 and metallized plane 54, it uses a third set of metal rings surrounding second set of metal rings 42 to couple fourth power supply bond pads 34 to the fourth power supply on the PC board, and (2) because it uses only one row of signal bond fingers (i.e., first row of signal bond fingers 46), surrounding metallized die pad 22, first top metal ring 36a, second top metal ring 42a, and the third top metal ring, to couple individual signal bond pads on the die to individual signals on the PC board.
- first row of signal bond fingers 46 i.e., first row of signal bond fingers 46
Abstract
A short power signal path integrated circuit package placed on a printed circuit (PC) board and having a first dielectric layer. On top of this first dielectric layer a metallized die pad and a first metal ring, surrounding this metallized die pad, are positioned. The metallized die pad and the first metal ring electrically couple to the PC board to receive respectively a first power supply signal and a second power supply signal. An integrated circuit die is then affixed to the metallized die pad. This integrated circuit die has a first power supply signal bond pad and a second power supply signal bond pad, which respectively are coupled to the metallized die pad and the first metal ring. Consequently, the metallized die pad and the first metal ring operate as a first power supply plane and a second power supply plane coupling the first and the second power supply signals coming from the PC board to the first and the second power supply signal bond pads on the integrated circuit die.
Description
This is a continuation of application Ser. No. 08/604,191 filed Feb. 21, 1996, now abandoned, which is a continuation of application Ser. No. 08/377,778 filed Jan. 24, 1995, now abandoned.
1. Field of the Invention
The present invention relates to the field of high performance integrated circuit packaging.
2. Art Background
Traditionally, microprocessors have been packaged in ceramic pin grid array packages because of electrical and thermal performance requirements. More specifically, the high instruction execution speed of microprocessors places two limitations on the design of packaging for microprocessors. First, since power consumption is a function of the instruction execution speed and since microprocessors operate at high instruction execution speeds, the conservation of energy is one limitation placed on the design of packaging for microprocessors. Second, the high instruction execution speed of microprocessors requires the packaging to minimize the time for removing and supplying the transient power supply currents (e.g., the transient ground and the transient VCC supply currents) to the microprocessor die, in order to allow the circuit nodes to charge and discharge as quickly as possible.
The conservation of energy and time constraints can both be satisfied by providing the shortest paths from the printed circuit (PC) board to the die for the power supply signals (e.g. the ground supply signal and the VCC supply signal). In other words, energy is conserved by minimizing the distance that the power supply signals have to traverse from the PC board to the die, because the power supply signals encounter less obstructions (i.e., resistance and inductance) in the path. Furthermore, the time for supplying and removing the transient power supply currents from the PC board to the die is also minimized by minimizing the distance that the power supply signals have to traverse from the PC board to the die.
In the past, microprocessors have been packaged mostly in ceramic pin grid array packages, because the prior art solutions for shortening the power supply signal paths (from the PC board to the die) often cannot be successfully implemented in other types of packaging. One prior art method for shortening the power signal paths is the placement of capacitive electrical planes within the package. These capacitive electrical planes (which are also called thin layer capacitors) are connected to the power supply signals, and thus provide a local on-chip power source that can be quickly accessed by the die.
Unfortunately, capacitive electrical planes can only be implemented in a few types of materials. The feasibility of implementing capacitive electrical planes depends on the minimum separation distance that can be achieved between each power and ground plane and the dielectric constant of the package. Thus, since ceramic packages have high dielectric constants and provide for small separation distances, capacitive electrical planes can be implemented in ceramic packages. However, as mentioned above, capacitive electrical planes cannot be implemented in all types of packages. For example, the cheaper plastic package technology cannot use capacitive electrical planes to shorten the power supply signal paths, because plastic packages have a low dielectric constant and cannot provide small separation distances between adjacent electrical planes.
Another prior art solution for shortening the paths of the power supply signals is to mount chip capacitors on the package, and to couple these capacitors to the power supply signals so that these capacitors act as local sources of power. However, as the chip capacitors are expensive, this prior art solution increases the processing cost of the microprocessors.
Consequently, it would be desirable to provide a packaging method and apparatus for microprocessors that would cost effectively conserve energy and time in delivering the power supply signals from the PC board to the die. More specifically, a packaging method and apparatus for microprocessors is needed that would provide the shortest power signal paths from the PC board to the die without the use of capacitive electrical planes (which cannot be implemented in all types of packaging) and without the use of chip capacitors (which are expensive).
It is an object of the present invention to provide a packaging method and apparatus for microprocessors that would cost effectively conserve energy and time in delivering power supply signals from the PC board to the die. More specifically, it is an object of the present invention to provide a packaging method and apparatus for microprocessors that would provide for the shortest power signal paths from the PC board to the die without the use of capacitive electrical planes and without the use of chip capacitors.
These and other objects of the present invention are accomplished by a short power signal path integrated circuit package which is placed on a printed circuit (PC) board. This short power signal path package has a first dielectric layer, on top of which a metallized die pad and a first metal ring, surrounding this metallized die pad, are positioned. The metallized die pad and the first metal ring electrically couple to the PC board to receive respectively a first power supply signal and a second power supply signal. An integrated circuit die is then affixed to the metallized die pad. This integrated circuit die has a first power supply signal bond pad and a second power supply signal bond pad, which respectively are coupled to the metallized die pad and the first metal ring. Consequently, the metallized die pad and the first metal ring operate as a first power supply plane and a second power supply plane coupling the first and the second power supply signals coining from the PC board to the first and the second power supply signal bond pads on the integrated circuit die.
The objects and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, wherein:
FIG. 1 presents a top view of a ball grid array package for one embodiment of the present invention;
FIG. 2 presents a side cross-sectional view of the ball grid array package of FIG. 1;
FIG. 3 presents an enlarged cross-sectional view of the ball grid array package of FIG. 1;
FIG. 4 presents the high performance integrated circuit package of the present invention housing a microprocessor of a general purpose computer system.
The present invention provides an integrated circuit packaging method and apparatus that takes advantage of the high performance qualities of ball grid array (BGA) packages. More specifically, since solder balls can be affixed to integrated circuit packages with relatively small distances (e.g., 50 mils) between adjacent balls, BGA packages have a high solder ball density. In turn, the high solder ball density of BGA packages allow them to have a relatively small size. As described below, the package design of the present invention then utilizes the high solder ball density and small size of BGA packages to provide the shortest power supply signal paths.
In the following description, for purposes of explanation numerous details are set forth in order to provide a thorough understanding of the present invention. However, it will be apparent to one skilled in the art that these specific details are not required in order to practice the invention. For example, although the following description of the invention is with respect to BGA packages, it will be understood by one skilled in the art that pin grid array (PGA) packages can be used to implement the present invention if their pin density and adjacent pin spacing are comparable to the ball density and adjacent ball spacing of BGA packages.
FIGS. 1-3 present one embodiment of the packaging method and apparatus of the present invention. As shown in these figures, plastic package 10 houses an integrated circuit 12, which in one embodiment of the present invention is a microprocessor. In addition, although a plastic package is described for the embodiment of the present invention that is set forth in FIGS. 1-3, it is to be understood that package 10 may be composed of other types of material. Package 10 has a plurality of connectors 14 which are affixed to the bottom surface of the package. These connectors form contacts with metal pads on a PC board, and thereby couple package 10 to the PC board. For the embodiment of the present invention that is set forth in FIGS. 1-3, the connectors are solder balls. However, as mentioned before, other types of connectors (e.g., pins) can be used if their density and adjacent spacing are comparable to the ball density and adjacent ball spacing of BGA packages.
For the embodiment of the present invention that FIGS. 1-3 set forth, package 10 has the following three layers of dielectric material: first dielectric layer 16, second dielectric layer 18, and third dielectric layer 20. On the top surface of the first dielectric layer of package 10, first metallized die pad 22 is affixed to package 10. In one embodiment of the present invention, first metallized die pad 22 is affixed to package 10 through a lamination process. This die pad is electrically and thermally, connected through plated vias 24 to second metallized pad 26, which is attached to the bottom surface of first dielectric layer 16. In turn, through solder balls 14a coupled to second metallized pad 26, first metallized die pad 22 couples to a first power supply signal on the PC board. In the embodiment of the present invention that is set forth in FIGS. 1-3, the first power supply signal is the core ground supply signal VSS. However, it is to be understood that the first power supply signal can be any one of a number of different types of power supply signals.
Microprocessor die 12 is then attached to first metallized die pad 22 by an electrically and thermally conductive adhesive. Microprocessor die 12 contains a plurality of bond pads including core ground bond pads 28, peripheral ground bond pads 30, core VCC bond pads 32, peripheral VCC bond pads 34, and individual signal bond pads 36. The core ground bond pads are all shorted together by wire bonding them to die pad 22. Thus, a shortest electrical (i.e., lowest inductance) path from the core ground bond pads on the die to the core ground supply signal on the PC board is established through first metallized die pad 22, vias 24, second metallized pad 26, and solder balls 14a. This shortest path is independent of the die size and package size.
As further shown in the figures, package 10 also includes second set of metal rings 42 that surround the metallized pads and first set of metal rings on both the top and bottom surfaces of the first dielectric layer 16. Top side ring 42a and bottom side ring 42b of the second set of metal rings are electrically and thermally connected together through plated vias 44. The bottom side second metal ring is coupled to a third power supply signal on the PC board through solder balls 14c that are attached to it. In the embodiment of the present invention that is set forth in FIGS. 1-3, the third power supply signal is the peripheral ground supply signal VSSP. However, it is to be understood that the third power supply signal can be any one of a number of different types of power supply signals.
The peripheral ground bond pads on the microprocessor die are all shorted together by wire bonding them to the top second metal ring. In this manner, the second set of metal rings is used to couple the peripheral ground bond pads on the die to the peripheral ground supply signal on the PC board. This embodiment of the present invention provides peripheral power supply connections in order to isolate the power supplies that are used by the microprocessor's core activities (e.g., instruction executions) from the "noisier" power supplies that are used for the microprocessor's peripheral activities (e.g., communication with other devices).
As further shown in the figures, package 10 also has two rows of bond fingers. The first row of bond fingers 46 is placed on the top surface of the first dielectric layer 16 (which constitutes a first lower bonding shelf) along with the metallized die pad 22, first top metal ring 38a, and second top metal ring 42a. The first row of bond fingers 46 has a number of individual signal bond fingers which are used for individual signal connections. More specifically, a specific signal bond pad on the microprocessor die can be coupled to a specific signal coming from the PC board through wire bonding the specific signal bond pad to a specific signal finger; in turn, the specific signal finger couples to an individual trace that traverses along the length or width of the package (i.e., traverses along either a portion of the length or width of the package or the entire length or width of the package) to an individual via and an individual solder ball that receive the specific signal on the PC board.
Second row of bond fingers 48 is placed on the top surface of the third dielectric layer 20 (constituting a second higher bonding shelf), which itself is positioned on top of the second dielectric layer 18. As shown in FIGS. 1-3, the second and third dielectric layers surround first metallized die pad 22, first top metal ring 38a, second top metal ring 42a, and first row of bond fingers 46. In addition, the second and third dielectric layers are offset from the central axis of the package by a predetermined amount so as to allow the die pad, top metal ray and first row of bond fingers to be exposed.
The second row of bond fingers includes two types of bond fingers. The first type of bond fingers are fourth power supply bond fingers 50, which are shown in FIG. 1 as the longer bond fingers. These fourth power supply bond fingers traverse the edge of the cavity formed by first, second, and third dielectric layers and couple to metallized plane 54 which is positioned in between the top surface of the second dielectric layer and the bottom surface of the third dielectric layer. This metallized plane through at least one via couples to at least one solder ball, which in turn couples to a fourth power supply signal on the PC board. In this manner, metallized plane 54 shorts all fourth power supply fingers to the fourth power supply signal.
In the embodiment of the present invention that is set forth in FIGS. 1-3, the fourth power supply signal is the peripheral VCC supply signal (VCCP ). However, it is to be understood that the fourth power supply signal can be any one of a number of different types of power supply signals. In addition, as mentioned before, this embodiment of the present invention provides peripheral VCC supply signal connections in order to separate the VCC supply signal used for the core activities of the microprocessor from the "noisier" VCC supply signal used for the peripheral activities of the microprocessor.
In the embodiment of the present invention that is set forth in FIGS. 1-3, the second row of bond fingers also include a second type of bond fingers. However, it is to be understood that in alternative embodiments of the present invention, the second row of bond fingers could include only the fourth power supply bond fingers. In the embodiment set forth in FIGS. 1-3, the second type of bond fingers on the second row are additional individual signal bond fingers 52, whereby each specific signal finger couples a specific signal bond pad on the microprocessor die to a specific signal coming from the PC board through a wire interconnect, a particular trace (traversing the length or width of the package), a particular via, and a particular solder ball. In this embodiment, the second row of individual signal bond fingers are provided in order to allow adjacent individual signal bond pads on the die to couple to individual signal bond fingers. More specifically, since currently the minimum spacing that can be achieved between individual bond fingers is 200 microns, while the minimum separation that can be achieved between individual bond pads is 100 microns, this embodiment of the present invention provides a second row of signal fingers so as to allow adjacent individual signal bond pads to couple to individual signal bond fingers. Finally, package 10 has plastic top 56 that further forms (along with the first, second, and third dielectric layers) the cavity in which a molding compound encapsulent is poured in order to enclose the top of the BGA package.
FIG. 4 presents the high performance integrated circuit package of the present invention housing a microprocessor of a general purpose computer system. As shown in this figure, computer system 60 is housed on printed circuit (PC) board 62 and includes bus 64, microprocessor 66, high performance microprocessor package 68, power supply signal generator 70, and memory 72. High performance microprocessor package 68 couples microprocessor 66 to bus 64 in order to communicate power supply signals and non-power supply signals between microprocessor 66 and devices coupled to bus 64. For the embodiment of the present invention shown in FIG. 4, bus 64 couples microprocessor 66 to memory 72 and power supply signal generator 70. However, it is to be understood that in alternative embodiments of the present invention, microprocessor 66 can be coupled to memory 72 and power supply signal generator 70 through two different buses. In addition, in alternative embodiments of the present invention, power supply signal generator 70 is not positioned on PC board 62 in order to couple to bus 64.
Thus, the present invention has numerous advantages. For example, by using the shortest paths from the die to the PC board as the power supply signal paths (i.e., by using the balls near the center of the package for VCC and ground connections), the present invention lowers the power loop inductance without using on-chip capacitors and capacitive electrical planes. In addition, since this design uses the balls near the center of the package for power supply connections and the balls from the outer rows of the package for the signal connections, the signal routing on the PC board is simplified (i.e., additional routing layers are not needed to route the balls near the center of the package). Furthermore, the method and apparatus of the present invention minimizes the multiple metal and substrate layers by placing the die pad, and first and second top metal rings on one bonding shelf (i.e., the first bonding shelf), which thereby makes areas outside the metal rings on the top side of the package available for signal connections.
It will be recognized that the above described invention may be embodied in other specific forms without departing from the spirit or essential characteristics of the disclosure. For example, although the description above is with respect to a package having two bonding shelves, it will be understood by one skilled in the art that alternative embodiments of the invention include integrated circuit packages having only one bonding shelf. For instance, one embodiment of the present invention has only one bonding shelf (1) because, instead of fourth power supply bond fingers 50 and metallized plane 54, it uses a third set of metal rings surrounding second set of metal rings 42 to couple fourth power supply bond pads 34 to the fourth power supply on the PC board, and (2) because it uses only one row of signal bond fingers (i.e., first row of signal bond fingers 46), surrounding metallized die pad 22, first top metal ring 36a, second top metal ring 42a, and the third top metal ring, to couple individual signal bond pads on the die to individual signals on the PC board. Thus, while certain exemplary embodiments have been described and shown in the accompanying drawings, it is to be understood that the invention is not to be limited by the foregoing illustrative details, but rather is to be defined by the appended claims.
Claims (26)
1. A short power signal path integrated circuit package comprising:
a) a first dielectric layer having a top and a bottom surface;
b) a top metallized pad disposed on the top surface of the first dielectric layer for electrically coupling to a PC board to receive a first power supply signal;
c) an integrated circuit die disposed on said top metallized pad so as to expose a portion of the top metallized pad, said integrated circuit die having a first power supply signal bond pad, a second power supply signal bond pad and a third power supply signal bond pad said first power supply signal bond pad coupled to the exposed portion of said top metallized pad;
d) a top first metal ring surrounding the top metallized pad, said top first metal ring disposed on the top surface of the first dielectric layer, the second power supply signal bond pad coupled to the top first metal ring;
e) a bottom first metal ring for receiving a second power supply signal, said bottom first metal ring disposed on the bottom surface of the first dielectric layer, said bottom first metal ring coupled to the top first metal ring;
f) a top second metal ring surrounding the top first metal ring, said top second metal ring disposed on the top surface of the first dielectric layer, the third power supply signal bond pad coupled to the top second metal ring; and
g) a bottom second metal ring for receiving a third power supply signal, said bottom second ring disposed on the bottom surface of the first dielectric layer, said bottom second metal ring coupled to the top second metal ring.
2. The short power signal path integrated circuit package of claim 1, wherein the integrated circuit die further has a first non-power supply signal bond pad, the package further comprising a first row of bond fingers surrounding the top second metal ring, said first row of bond fingers having a first bond finger for receiving a first non-power supply signal, said first non-power supply signal bond pad coupled to said first bond finger.
3. The short power signal path integrated circuit package of claim 2, wherein the integrated circuit die further has a fourth power supply signal bond pad, the package further comprising:
a) a second dielectric layer positioned on top of the top surface of the first dielectric layer so as to expose the top metallized die pad, the top metal rings, and the first row of bond fingers;
b) a third dielectric layer positioned on top of the second dielectric layer so as to expose the top metallized die pad, the top metal rings, and the first row of bond fingers; and
c) a second row of bond fingers positioned on top of the third dielectric layer, the second row of bond finger having a second bond finger for receiving a fourth power supply signal, said second bond finger coupled to said fourth power supply signal bond pad.
4. The short power signal path integrated circuit package of claim 3 further comprising a metallized plane positioned in between the second and third dielectric layers, said metallized plane for coupling said fourth power supply signal to said second bond finger.
5. The short power signal path integrated circuit package of claim 4, wherein the integrated circuit die further has a second non-power supply signal bond pad, the second row of bond fingers further having a third bond finger for receiving a second non-power supply signal said third bond finger coupled to said second non-power supply signal bond pad.
6. The short power signal path integrated circuit package of claim 4, wherein said integrated circuit is a microprocessor.
7. The short power signal path integrated circuit package of claim 4, wherein said package is a ball grid array package.
8. A computer system positioned on a printed circuit (PC) board, said computer system comprising:
a) a bus;
b) a memory coupled to said bus; and
c) a short power signal path integrated circuit package coupled to said bus and to said PC board, said package including:
d) a first dielectric layer having a top and a bottom surface;
e) a top metallized pad disposed on the top surface of the first dielectric layer for electrically coupling to a PC board to receive a first power supply signal;
f) an integrated circuit die disposed on said top metallized pad so as to expose a portion of the top metallized pad, said integrated circuit die having a first power supply signal bond pad, a second power supply signal bond pad and a third power supply signal bond pad said first power supply signal bond pad coupled to the exposed portion of said top metallized pad;
g) a top first metal ring surrounding the top metallized pad, said top first metal ring disposed on the top surface of the first dielectric layer, the second power supply signal bond pad coupled to the top first metal ring;
h) a bottom first metal ring for receiving a second power supply signal, said bottom first metal ring disposed on the bottom surface of the first dielectric layer, said bottom first metal ring coupled to the top first metal ring;
i) a top second metal ring surrounding the top first metal ring, said top second metal ring disposed on the top surface of the first dielectric layer, the third power supply signal bond pad coupled to the top second metal ring; and
j) a bottom second metal ring for receiving a third power supply signal, said bottom second ring disposed on the bottom surface of the first dielectric layer, said bottom second metal ring coupled to the top second metal ring.
9. The computer system of claim 8, wherein the integrated circuit die further has a first non-power supply signal bond pad, the package further comprising a first row of bond fingers surrounding the top second metal ring, said first row of bond fingers having a first bond finger for receiving a first non-power supply signal from the PC board, said first non-power supply signal bond pad coupled to said first bond finger.
10. The computer system of claim 9, wherein the integrated circuit die further has a fourth power supply signal bond pad, the package further comprising:
a) a second dielectric layer positioned on top of the top surface of the first dielectric layer so as to expose the top metallized die pad, the top metal rings, and the first row of bond fingers;
b) a third dielectric layer positioned on top of the second dielectric layer so as to expose the top metallized die pad, the top metal rings, and the first row of bond fingers; and
c) a second row of bond fingers positioned on top of the third dielectric layer, the second row of bond finger having a second bond finger for receiving a fourth power supply signal, said second bond finger coupled to said fourth power supply signal bond pad.
11. The computer system of claim 10 wherein the package further comprises a metallized plane positioned in between the second and third dielectric layers, said metallized plane for coupling said fourth power supply signal to said second bond finger.
12. The computer system of claim 11, wherein the integrated circuit die further has a second non-power supply signal bond pad, the second row of bond fingers further having a third bond finger for receiving a second non-power supply signal from the PC board, said third bond finger coupled to said second non-power supply signal bond pad.
13. The computer system of claim 8, wherein said integrated circuit is a microprocessor.
14. The computer system of claim 8, wherein said package is a ball grid array package.
15. A short power signal path integrated circuit package for housing an integrated circuit die, the integrated circuit die having a first power supply signal bond pad and a second power supply bond pad and a third power supply signal bond pad, the package comprising:
a) a first dielectric layer having a first surface and a second surface;
b) a first metallized pad disposed on the first surface of the first dielectric layer, said integrated circuit die disposed on said first metallized pad;
c) a second metallized pad, disposed on the second surface of the first dielectric layer, said second metallized pad coupled to said first metallized pad for electrically coupling to a PC board to receive a first power supply signal to the first power supply signal bond pad through said first metallized pad;
d) a top first metal ring disposed on the first surface of the first dielectric layer and surrounding the first metallized pad, the second power supply bond pad coupled to the top first metal ring;
e) a bottom first metal ring disposed on the second surface of the first dielectric layer and surrounding the second metallized pad, said bottom first metal ring coupled to said top first metal ring for electrically coupling to the PC board to receive a second power supply signal to the second power supply signal bond pad through said top first metal ring;
f) a first row of bond fingers surrounding the top first metal ring, said first row of bond fingers having a first bond finger for receiving a first non-power supply signal and for coupling to said first non-power signal bond pad;
g) a second dielectric layer positioned on top of the first dielectric layer so as to expose the metallized die pad, the top first metal ring, and the first row of bond fingers; and
h) a second row of bond fingers positioned on the second dielectric layer, the second row of bond finger having a second bond finger for receiving a third power supply signal and for coupling to said third power supply signal bond pad,
wherein the integrated circuit die further has a first non-power supply signal bond pad, the package further comprising a first row of bond fingers surrounding the second metal ring, said first row of bond fingers having a first bond finger for receiving a first non-power supply signal and for coupling to said first non-power supply signal bond pad.
16. The short power signal path integrated circuit package of claim 15, wherein the integrated circuit die further has a fourth power supply signal bond pad, the package further comprising a second metal ring positioned between the top first metal ring and the first row of bond fingers, said second metal ring disposed on the first surface of the first dielectric layer, for electrically coupling to the PC board to receiver a fourth power supply signal and for coupling to said fourth power supply signal bond pad.
17. A short power signal path integrated circuit package for housing an integrated circuit die, the integrated circuit die having a first power supply signal bond pad, a second power supply bond pad, a third power supply signal bond pad, a fourth power supply signal bond pad, and a first non-power supply signal bond pad, the package comprising:
a) a first dielectric layer having a first surface and a second surface;
b) a first metallized pad disposed on the first surface of the first dielectric layer, said integrated circuit die disposed on said first metallized pad;
c) a second metallized pad, disposed on the second surface of the first dielectric layer, said second metallized pad coupled to said first metallized pad for electrically coupling to a PC board to receive a first power supply signal to the first power supply signal bond pad through said first metallized pad;
d) a top first metal ring disposed on the first surface of the first dielectric layer and surrounding the first metallized pad, the second power supply bond pad coupled to the first metal ring;
e) a bottom first metal ring disposed on the second surface of the first dielectric layer and surrounding the second metallized pad, said bottom first metal ring coupled to said top first metal ring for electrically coupling to the PC board to receive a second power supply signal to the second power supply signal bond pad through said top first metal ring;
f) a second metal ring disposed on the first surface of the first dielectric layer surrounding the top first metal ring, said second metal ring for electrically coupling to the PC board to receive a third power supply signal and for coupling to said third power supply signal bond pad;
g) a first row of bond fingers surrounding the second metal ring, said first row of bond fingers having a first bond finger for receiving a first non-power supply signal from the PC board and for coupling to said first non-power supply signal bond pad;
h) a second dielectric layer positioned on top of the first dielectric layer so as to expose the first metallized die pad, the top first metal ring, the second metal ring, and the first row of bond fingers; and
i) a second row of bond fingers positioned on the second dielectric layer, the second row of bond finger having a second bond finger for receiving a fourth power supply signal and for coupling to said fourth power supply signal bond pad.
18. The short power signal path integrated circuit package of claim 17 further comprising:
a) a third dielectric layer positioned in between the first and the second dielectric layers; and
b) a metallized plane positioned in between the second and the third dielectric layers, said metallized plane for coupling said fourth power supply signal to said second bond finger.
19. The short power signal path integrated circuit package of claim 17, wherein the integrated circuit die further has a second non-power supply signal bond pad, the second row of bond fingers further having a third bond finger for receiving a second non-power supply signal from the PC board and for coupling to said second non-power supply signal bond pad.
20. The short power signal path integrated circuit package of claim 17, wherein said integrated circuit is a microprocessor.
21. The short power signal path integrated circuit package of claim 17, wherein said package is a ball grid array package.
22. A short power signal path integrated circuit package comprising:
a) a first dielectric layer having a first and a second surface;
b) a first metallized pad, said first metallized pad disposed on the first dielectric layer;
c) an integrated circuit die disposed on said first metallized pad so as to expose a portion of the first metallized pad, said integrated circuit die having a first power supply signal bond pad, a second power supply signal bond pad, a third power supply signal bond pad, and a fourth power supply signal bond pad, said first power supply signal bond pad coupled to the exposed portion of said first metallized pad;
d) a second metallized pad, disposed on the second surface of the first dielectric layer, said second metallized pad coupled to said first metallized pad for electrically coupling to a PC board to receive a first power supply signal;
e) a first top metal ring surrounding the metallized pad, said first top metal ring disposed on the first surface of the first dielectric layer, said second power supply signal bond pad coupled to the first top metal ring;
f) a bottom first metal ring surrounding the second metallized pad, said bottom first ring disposed on the second surface of the first dielectric layer, said bottom first metal ring coupled to said first top metal ring for electrically coupling to the PC board to receive a second power supply signal;
g) a second metal ring surrounding the first metal ring, said second metal ring disposed on the first dielectric layer, said second metal ring for receiving a third power supply signal, said third power supply signal bond pad coupled to the second metal ring;
h) a first row of bond fingers surrounding the second metal ring, said first row of bond fingers having a first bond finger for receiving a first non-power supply signal from the PC board, said first non-power supply signal bond pad coupled to said first bond finger;
i) a second dielectric layer positioned on top of the first dielectric layer so as to expose the first metallized die pad, the top first metal ring, the second metal ring, and the first row of bond fingers;
j) a third dielectric layer positioned on top of the second dielectric layer so as to expose the first metallized die pad, the top first metal ring, the second metal ring, and the first row of bond fingers; and
k) a second row of bond fingers positioned on the third dielectric layer, the second row of bond fingers having a second bond finger for receiving a fourth power supply signal, said second bond finger coupled to said fourth power supply signal bond pad.
23. The short power signal path integrated circuit package of claim 22 further comprising a metallized plane positioned in between the second and third dielectric layers, said metallized plane for coupling said fourth power supply signal to said second bond finger.
24. The short power signal path integrated circuit package of claim 22, wherein the integrated circuit die further has a second non-power supply signal bond pad, the second row of bond fingers further having a third bond finger for receiving a second non-power supply signal from the PC beard, said third bond finger coupled to said second non-power supply signal bond pad.
25. The short power signal path integrated circuit package of claim 22, wherein said integrated circuit is a microprocessor.
26. The short power signal path integrated circuit package of claim 22, wherein said package is a ball grid array package.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/007,349 US5982632A (en) | 1995-01-24 | 1998-01-15 | Short power signal path integrated circuit package |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US37777895A | 1995-01-24 | 1995-01-24 | |
US60419196A | 1996-02-21 | 1996-02-21 | |
US09/007,349 US5982632A (en) | 1995-01-24 | 1998-01-15 | Short power signal path integrated circuit package |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US60419196A Continuation | 1995-01-24 | 1996-02-21 |
Publications (1)
Publication Number | Publication Date |
---|---|
US5982632A true US5982632A (en) | 1999-11-09 |
Family
ID=23490498
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/007,349 Expired - Lifetime US5982632A (en) | 1995-01-24 | 1998-01-15 | Short power signal path integrated circuit package |
Country Status (8)
Country | Link |
---|---|
US (1) | US5982632A (en) |
JP (1) | JP3758678B2 (en) |
KR (1) | KR100276165B1 (en) |
CN (1) | CN1139116C (en) |
AU (1) | AU4697496A (en) |
GB (1) | GB2312786B (en) |
HK (1) | HK1004702A1 (en) |
WO (1) | WO1996023320A1 (en) |
Cited By (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2001040961A1 (en) * | 1999-12-02 | 2001-06-07 | Senvid, Inc. | Control and observation of physical devices, equipment and processes by multiple users over computer networks |
US6448639B1 (en) * | 2000-09-18 | 2002-09-10 | Advanced Semiconductor Engineering, Inc. | Substrate having specific pad distribution |
US6496383B1 (en) * | 2000-08-09 | 2002-12-17 | Advanced Micro Devices, Inc. | Integrated circuit carrier arrangement for reducing non-uniformity in current flow through power pins |
US20030015785A1 (en) * | 1995-11-29 | 2003-01-23 | Hitachi, Ltd. | BGA type semiconductor device and electronic equipment using the same |
US20030059976A1 (en) * | 2001-09-24 | 2003-03-27 | Nathan Richard J. | Integrated package and methods for making same |
US20030057544A1 (en) * | 2001-09-13 | 2003-03-27 | Nathan Richard J. | Integrated assembly protocol |
US6601125B1 (en) * | 2000-03-17 | 2003-07-29 | Hewlett-Packard Development Company, L.P. | Minimizing signal stub length for high speed busses |
US20030153119A1 (en) * | 2002-02-14 | 2003-08-14 | Nathan Richard J. | Integrated circuit package and method for fabrication |
US6707164B2 (en) * | 2001-10-19 | 2004-03-16 | Acer Laboratories Inc. | Package of semiconductor chip with array-type bonding pads |
US20040113285A1 (en) * | 2002-12-17 | 2004-06-17 | Tay Cheng Siew | Method and apparatus for reducing electrical interconnection fatigue |
US20050023705A1 (en) * | 2003-07-30 | 2005-02-03 | Telairity Semiconductor, Inc. | Power grid layout techniques on integrated circuits |
US20050056924A1 (en) * | 2001-04-06 | 2005-03-17 | Makoto Terui | Semiconductor apparatus with decoupling capacitor |
US6903458B1 (en) | 2002-06-20 | 2005-06-07 | Richard J. Nathan | Embedded carrier for an integrated circuit chip |
US20070241446A1 (en) * | 2002-11-08 | 2007-10-18 | Amkor Technology, Inc. | Two-sided wafer escape package |
US7489519B1 (en) * | 2008-04-15 | 2009-02-10 | International Business Machines Corporation | Power and ground ring snake pattern to prevent delamination between the gold plated ring and mold resin for wirebond PBGA |
US7572681B1 (en) * | 2005-12-08 | 2009-08-11 | Amkor Technology, Inc. | Embedded electronic component package |
US7692286B1 (en) | 2002-11-08 | 2010-04-06 | Amkor Technology, Inc. | Two-sided fan-out wafer escape package |
US20100208443A1 (en) * | 2009-02-18 | 2010-08-19 | Elpida Memory, Inc. | Semiconductor device |
US7902660B1 (en) | 2006-05-24 | 2011-03-08 | Amkor Technology, Inc. | Substrate for semiconductor device and manufacturing method thereof |
US8294276B1 (en) | 2010-05-27 | 2012-10-23 | Amkor Technology, Inc. | Semiconductor device and fabricating method thereof |
US8324511B1 (en) | 2010-04-06 | 2012-12-04 | Amkor Technology, Inc. | Through via nub reveal method and structure |
US8390130B1 (en) | 2011-01-06 | 2013-03-05 | Amkor Technology, Inc. | Through via recessed reveal structure and method |
US8440554B1 (en) | 2010-08-02 | 2013-05-14 | Amkor Technology, Inc. | Through via connected backside embedded circuit features structure and method |
US8487445B1 (en) | 2010-10-05 | 2013-07-16 | Amkor Technology, Inc. | Semiconductor device having through electrodes protruding from dielectric layer |
US8552548B1 (en) | 2011-11-29 | 2013-10-08 | Amkor Technology, Inc. | Conductive pad on protruding through electrode semiconductor device |
US8791501B1 (en) | 2010-12-03 | 2014-07-29 | Amkor Technology, Inc. | Integrated passive device structure and method |
US8796561B1 (en) | 2009-10-05 | 2014-08-05 | Amkor Technology, Inc. | Fan out build up substrate stackable package and method |
US8937381B1 (en) | 2009-12-03 | 2015-01-20 | Amkor Technology, Inc. | Thin stackable package and method |
US9048298B1 (en) | 2012-03-29 | 2015-06-02 | Amkor Technology, Inc. | Backside warpage control structure and fabrication method |
US9129943B1 (en) | 2012-03-29 | 2015-09-08 | Amkor Technology, Inc. | Embedded component package and fabrication method |
US9691734B1 (en) | 2009-12-07 | 2017-06-27 | Amkor Technology, Inc. | Method of forming a plurality of electronic component packages |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6020637A (en) * | 1997-05-07 | 2000-02-01 | Signetics Kp Co., Ltd. | Ball grid array semiconductor package |
CN100550365C (en) * | 2003-10-10 | 2009-10-14 | Nxp股份有限公司 | Electronic device and carrying substrate thereof |
Citations (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4513355A (en) * | 1983-06-15 | 1985-04-23 | Motorola, Inc. | Metallization and bonding means and method for VLSI packages |
US4560826A (en) * | 1983-12-29 | 1985-12-24 | Amp Incorporated | Hermetically sealed chip carrier |
US4587548A (en) * | 1982-04-26 | 1986-05-06 | Amp Incorporated | Lead frame with fusible links |
US4608592A (en) * | 1982-07-09 | 1986-08-26 | Nec Corporation | Semiconductor device provided with a package for a semiconductor element having a plurality of electrodes to be applied with substantially same voltage |
US4972253A (en) * | 1988-06-27 | 1990-11-20 | Digital Equipment Corporation | Programmable ceramic high performance custom package |
US5016085A (en) * | 1988-03-04 | 1991-05-14 | Hughes Aircraft Company | Hermetic package for integrated circuit chips |
US5036163A (en) * | 1989-10-13 | 1991-07-30 | Honeywell Inc. | Universal semiconductor chip package |
JPH03258101A (en) * | 1990-03-08 | 1991-11-18 | Nec Corp | Printed circuit board |
US5066831A (en) * | 1987-10-23 | 1991-11-19 | Honeywell Inc. | Universal semiconductor chip package |
US5285352A (en) * | 1992-07-15 | 1994-02-08 | Motorola, Inc. | Pad array semiconductor device with thermal conductor and process for making the same |
US5444298A (en) * | 1993-02-04 | 1995-08-22 | Intel Corporation | Voltage converting integrated circuit package |
US5468994A (en) * | 1992-12-10 | 1995-11-21 | Hewlett-Packard Company | High pin count package for semiconductor device |
US5473190A (en) * | 1993-12-14 | 1995-12-05 | Intel Corporation | Tab tape |
US5483099A (en) * | 1994-08-31 | 1996-01-09 | Intel Corporation | Standardized power and ground design for pin grid array packages |
US5502278A (en) * | 1989-05-30 | 1996-03-26 | Thomson Composants Militaires Et Spatiaux | Encased electronic circuit with chip on a grid zone of conductive contacts |
US5545923A (en) * | 1993-10-22 | 1996-08-13 | Lsi Logic Corporation | Semiconductor device assembly with minimized bond finger connections |
US5581122A (en) * | 1994-10-25 | 1996-12-03 | Industrial Technology Research Institute | Packaging assembly with consolidated common voltage connections for integrated circuits |
US5633529A (en) * | 1994-07-13 | 1997-05-27 | Seiko Epson Corporation | Resin sealing type semiconductor device and method of making the same |
US5650660A (en) * | 1995-12-20 | 1997-07-22 | Intel Corp | Circuit pattern for a ball grid array integrated circuit package |
US5672911A (en) * | 1996-05-30 | 1997-09-30 | Lsi Logic Corporation | Apparatus to decouple core circuits power supply from input-output circuits power supply in a semiconductor device package |
US5686699A (en) * | 1995-10-10 | 1997-11-11 | Acc Microelectronics Corporation | Semiconductor board providing high signal pin utilization |
US5691568A (en) * | 1996-05-31 | 1997-11-25 | Lsi Logic Corporation | Wire bondable package design with maxium electrical performance and minimum number of layers |
US5798571A (en) * | 1995-07-04 | 1998-08-25 | Nec Corporation | Inductance reduced wire-bonding type semiconductor device |
US5825084A (en) * | 1996-08-22 | 1998-10-20 | Express Packaging Systems, Inc. | Single-core two-side substrate with u-strip and co-planar signal traces, and power and ground planes through split-wrap-around (SWA) or split-via-connections (SVC) for packaging IC devices |
US5841191A (en) * | 1997-04-21 | 1998-11-24 | Lsi Logic Corporation | Ball grid array package employing raised metal contact rings |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2647962B1 (en) * | 1989-05-30 | 1994-04-15 | Thomson Composants Milit Spatiau | ELECTRONIC CIRCUIT IN HOUSING WITH CHIP ON GRID AREA OF CONDUCTIVE PLUGS |
-
1996
- 1996-01-11 WO PCT/US1996/000400 patent/WO1996023320A1/en active IP Right Grant
- 1996-01-11 CN CNB961925345A patent/CN1139116C/en not_active Expired - Lifetime
- 1996-01-11 GB GB9713489A patent/GB2312786B/en not_active Expired - Lifetime
- 1996-01-11 JP JP52289096A patent/JP3758678B2/en not_active Expired - Lifetime
- 1996-01-11 AU AU46974/96A patent/AU4697496A/en not_active Abandoned
- 1996-01-11 KR KR1019970705030A patent/KR100276165B1/en not_active IP Right Cessation
-
1998
- 1998-01-15 US US09/007,349 patent/US5982632A/en not_active Expired - Lifetime
- 1998-05-05 HK HK98103868A patent/HK1004702A1/en not_active IP Right Cessation
Patent Citations (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4587548A (en) * | 1982-04-26 | 1986-05-06 | Amp Incorporated | Lead frame with fusible links |
US4608592A (en) * | 1982-07-09 | 1986-08-26 | Nec Corporation | Semiconductor device provided with a package for a semiconductor element having a plurality of electrodes to be applied with substantially same voltage |
US4513355A (en) * | 1983-06-15 | 1985-04-23 | Motorola, Inc. | Metallization and bonding means and method for VLSI packages |
US4560826A (en) * | 1983-12-29 | 1985-12-24 | Amp Incorporated | Hermetically sealed chip carrier |
US5066831A (en) * | 1987-10-23 | 1991-11-19 | Honeywell Inc. | Universal semiconductor chip package |
US5016085A (en) * | 1988-03-04 | 1991-05-14 | Hughes Aircraft Company | Hermetic package for integrated circuit chips |
US4972253A (en) * | 1988-06-27 | 1990-11-20 | Digital Equipment Corporation | Programmable ceramic high performance custom package |
US5502278A (en) * | 1989-05-30 | 1996-03-26 | Thomson Composants Militaires Et Spatiaux | Encased electronic circuit with chip on a grid zone of conductive contacts |
US5036163A (en) * | 1989-10-13 | 1991-07-30 | Honeywell Inc. | Universal semiconductor chip package |
JPH03258101A (en) * | 1990-03-08 | 1991-11-18 | Nec Corp | Printed circuit board |
US5285352A (en) * | 1992-07-15 | 1994-02-08 | Motorola, Inc. | Pad array semiconductor device with thermal conductor and process for making the same |
US5468994A (en) * | 1992-12-10 | 1995-11-21 | Hewlett-Packard Company | High pin count package for semiconductor device |
US5444298A (en) * | 1993-02-04 | 1995-08-22 | Intel Corporation | Voltage converting integrated circuit package |
US5545923A (en) * | 1993-10-22 | 1996-08-13 | Lsi Logic Corporation | Semiconductor device assembly with minimized bond finger connections |
US5473190A (en) * | 1993-12-14 | 1995-12-05 | Intel Corporation | Tab tape |
US5633529A (en) * | 1994-07-13 | 1997-05-27 | Seiko Epson Corporation | Resin sealing type semiconductor device and method of making the same |
US5483099A (en) * | 1994-08-31 | 1996-01-09 | Intel Corporation | Standardized power and ground design for pin grid array packages |
US5581122A (en) * | 1994-10-25 | 1996-12-03 | Industrial Technology Research Institute | Packaging assembly with consolidated common voltage connections for integrated circuits |
US5798571A (en) * | 1995-07-04 | 1998-08-25 | Nec Corporation | Inductance reduced wire-bonding type semiconductor device |
US5686699A (en) * | 1995-10-10 | 1997-11-11 | Acc Microelectronics Corporation | Semiconductor board providing high signal pin utilization |
US5650660A (en) * | 1995-12-20 | 1997-07-22 | Intel Corp | Circuit pattern for a ball grid array integrated circuit package |
US5672911A (en) * | 1996-05-30 | 1997-09-30 | Lsi Logic Corporation | Apparatus to decouple core circuits power supply from input-output circuits power supply in a semiconductor device package |
US5691568A (en) * | 1996-05-31 | 1997-11-25 | Lsi Logic Corporation | Wire bondable package design with maxium electrical performance and minimum number of layers |
US5825084A (en) * | 1996-08-22 | 1998-10-20 | Express Packaging Systems, Inc. | Single-core two-side substrate with u-strip and co-planar signal traces, and power and ground planes through split-wrap-around (SWA) or split-via-connections (SVC) for packaging IC devices |
US5841191A (en) * | 1997-04-21 | 1998-11-24 | Lsi Logic Corporation | Ball grid array package employing raised metal contact rings |
Cited By (74)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7291909B2 (en) | 1995-11-29 | 2007-11-06 | Renesas Technology Corp. | BGA type semiconductor device and electronic equipment using the same |
US20030015785A1 (en) * | 1995-11-29 | 2003-01-23 | Hitachi, Ltd. | BGA type semiconductor device and electronic equipment using the same |
US20030015786A1 (en) * | 1995-11-29 | 2003-01-23 | Hitachi, Ltd. | BGA type semiconductor device and electronic equipment using the same |
US7164194B2 (en) * | 1995-11-29 | 2007-01-16 | Renesas Technology Corp. | BGA type semiconductor device and electronic equipment using the same |
WO2001040961A1 (en) * | 1999-12-02 | 2001-06-07 | Senvid, Inc. | Control and observation of physical devices, equipment and processes by multiple users over computer networks |
US6601125B1 (en) * | 2000-03-17 | 2003-07-29 | Hewlett-Packard Development Company, L.P. | Minimizing signal stub length for high speed busses |
US6496383B1 (en) * | 2000-08-09 | 2002-12-17 | Advanced Micro Devices, Inc. | Integrated circuit carrier arrangement for reducing non-uniformity in current flow through power pins |
US6448639B1 (en) * | 2000-09-18 | 2002-09-10 | Advanced Semiconductor Engineering, Inc. | Substrate having specific pad distribution |
US20100207244A1 (en) * | 2001-04-06 | 2010-08-19 | Oki Electric Industry Co., Ltd. | Semiconductor apparatus with decoupling capacitor |
US8018055B2 (en) | 2001-04-06 | 2011-09-13 | Oki Electric Industry Co., Ltd. | Semiconductor apparatus with decoupling capacitor |
US7714434B2 (en) | 2001-04-06 | 2010-05-11 | Oki Electric Industry Co., Ltd. | Semiconductor apparatus with decoupling capacitor |
US20090096063A1 (en) * | 2001-04-06 | 2009-04-16 | Oki Electric Industry Co., Ltd. | Semiconductor apparatus with decoupling capacitor |
US20050056924A1 (en) * | 2001-04-06 | 2005-03-17 | Makoto Terui | Semiconductor apparatus with decoupling capacitor |
US7459765B2 (en) | 2001-04-06 | 2008-12-02 | Oki Electric Industry Co., Ltd. | Semiconductor apparatus with decoupling capacitor |
US7173335B2 (en) * | 2001-04-06 | 2007-02-06 | Oki Electric Industry Co., Ltd. | Semiconductor apparatus with decoupling capacitor |
US20030057544A1 (en) * | 2001-09-13 | 2003-03-27 | Nathan Richard J. | Integrated assembly protocol |
US20030059976A1 (en) * | 2001-09-24 | 2003-03-27 | Nathan Richard J. | Integrated package and methods for making same |
US6707164B2 (en) * | 2001-10-19 | 2004-03-16 | Acer Laboratories Inc. | Package of semiconductor chip with array-type bonding pads |
US20030153119A1 (en) * | 2002-02-14 | 2003-08-14 | Nathan Richard J. | Integrated circuit package and method for fabrication |
US6903458B1 (en) | 2002-06-20 | 2005-06-07 | Richard J. Nathan | Embedded carrier for an integrated circuit chip |
US8501543B1 (en) | 2002-11-08 | 2013-08-06 | Amkor Technology, Inc. | Direct-write wafer level chip scale package |
US7714431B1 (en) | 2002-11-08 | 2010-05-11 | Amkor Technology, Inc. | Electronic component package comprising fan-out and fan-in traces |
US20070241446A1 (en) * | 2002-11-08 | 2007-10-18 | Amkor Technology, Inc. | Two-sided wafer escape package |
US8710649B1 (en) | 2002-11-08 | 2014-04-29 | Amkor Technology, Inc. | Wafer level package and fabrication method |
US8691632B1 (en) | 2002-11-08 | 2014-04-08 | Amkor Technology, Inc. | Wafer level package and fabrication method |
US9871015B1 (en) | 2002-11-08 | 2018-01-16 | Amkor Technology, Inc. | Wafer level package and fabrication method |
US9054117B1 (en) | 2002-11-08 | 2015-06-09 | Amkor Technology, Inc. | Wafer level package and fabrication method |
US8486764B1 (en) | 2002-11-08 | 2013-07-16 | Amkor Technology, Inc. | Wafer level package and fabrication method |
US7692286B1 (en) | 2002-11-08 | 2010-04-06 | Amkor Technology, Inc. | Two-sided fan-out wafer escape package |
US9406645B1 (en) | 2002-11-08 | 2016-08-02 | Amkor Technology, Inc. | Wafer level package and fabrication method |
US10665567B1 (en) | 2002-11-08 | 2020-05-26 | Amkor Technology, Inc. | Wafer level package and fabrication method |
US7723210B2 (en) | 2002-11-08 | 2010-05-25 | Amkor Technology, Inc. | Direct-write wafer level chip scale package |
US8298866B1 (en) | 2002-11-08 | 2012-10-30 | Amkor Technology, Inc. | Wafer level package and fabrication method |
US8952522B1 (en) | 2002-11-08 | 2015-02-10 | Amkor Technology, Inc. | Wafer level package and fabrication method |
US8188584B1 (en) | 2002-11-08 | 2012-05-29 | Amkor Technology, Inc. | Direct-write wafer level chip scale package |
US7932595B1 (en) | 2002-11-08 | 2011-04-26 | Amkor Technology, Inc. | Electronic component package comprising fan-out traces |
US8119455B1 (en) | 2002-11-08 | 2012-02-21 | Amkor Technology, Inc. | Wafer level package fabrication method |
US7173342B2 (en) * | 2002-12-17 | 2007-02-06 | Intel Corporation | Method and apparatus for reducing electrical interconnection fatigue |
US20070102817A1 (en) * | 2002-12-17 | 2007-05-10 | Tay Cheng S | Method and apparatus for reducing electrical interconnection fatigue |
US20040113285A1 (en) * | 2002-12-17 | 2004-06-17 | Tay Cheng Siew | Method and apparatus for reducing electrical interconnection fatigue |
US7642660B2 (en) | 2002-12-17 | 2010-01-05 | Cheng Siew Tay | Method and apparatus for reducing electrical interconnection fatigue |
US6998719B2 (en) * | 2003-07-30 | 2006-02-14 | Telairity Semiconductor, Inc. | Power grid layout techniques on integrated circuits |
US20050023705A1 (en) * | 2003-07-30 | 2005-02-03 | Telairity Semiconductor, Inc. | Power grid layout techniques on integrated circuits |
US20060081984A1 (en) * | 2003-07-30 | 2006-04-20 | Telairity Semiconductor, Inc. | Power grid layout techniques on integrated circuits |
US7462941B2 (en) * | 2003-07-30 | 2008-12-09 | Telairity Semiconductor, Inc. | Power grid layout techniques on integrated circuits |
US7977163B1 (en) | 2005-12-08 | 2011-07-12 | Amkor Technology, Inc. | Embedded electronic component package fabrication method |
US7572681B1 (en) * | 2005-12-08 | 2009-08-11 | Amkor Technology, Inc. | Embedded electronic component package |
US7902660B1 (en) | 2006-05-24 | 2011-03-08 | Amkor Technology, Inc. | Substrate for semiconductor device and manufacturing method thereof |
US7489519B1 (en) * | 2008-04-15 | 2009-02-10 | International Business Machines Corporation | Power and ground ring snake pattern to prevent delamination between the gold plated ring and mold resin for wirebond PBGA |
US8243465B2 (en) * | 2009-02-18 | 2012-08-14 | Elpida Memory, Inc. | Semiconductor device with additional power supply paths |
US20100208443A1 (en) * | 2009-02-18 | 2010-08-19 | Elpida Memory, Inc. | Semiconductor device |
US8796561B1 (en) | 2009-10-05 | 2014-08-05 | Amkor Technology, Inc. | Fan out build up substrate stackable package and method |
US8937381B1 (en) | 2009-12-03 | 2015-01-20 | Amkor Technology, Inc. | Thin stackable package and method |
US10546833B2 (en) | 2009-12-07 | 2020-01-28 | Amkor Technology, Inc. | Method of forming a plurality of electronic component packages |
US9691734B1 (en) | 2009-12-07 | 2017-06-27 | Amkor Technology, Inc. | Method of forming a plurality of electronic component packages |
US9324614B1 (en) | 2010-04-06 | 2016-04-26 | Amkor Technology, Inc. | Through via nub reveal method and structure |
US8324511B1 (en) | 2010-04-06 | 2012-12-04 | Amkor Technology, Inc. | Through via nub reveal method and structure |
US8294276B1 (en) | 2010-05-27 | 2012-10-23 | Amkor Technology, Inc. | Semiconductor device and fabricating method thereof |
US8440554B1 (en) | 2010-08-02 | 2013-05-14 | Amkor Technology, Inc. | Through via connected backside embedded circuit features structure and method |
US9159672B1 (en) | 2010-08-02 | 2015-10-13 | Amkor Technology, Inc. | Through via connected backside embedded circuit features structure and method |
US8900995B1 (en) | 2010-10-05 | 2014-12-02 | Amkor Technology, Inc. | Semiconductor device and manufacturing method thereof |
US8487445B1 (en) | 2010-10-05 | 2013-07-16 | Amkor Technology, Inc. | Semiconductor device having through electrodes protruding from dielectric layer |
US8791501B1 (en) | 2010-12-03 | 2014-07-29 | Amkor Technology, Inc. | Integrated passive device structure and method |
US8390130B1 (en) | 2011-01-06 | 2013-03-05 | Amkor Technology, Inc. | Through via recessed reveal structure and method |
US9082833B1 (en) | 2011-01-06 | 2015-07-14 | Amkor Technology, Inc. | Through via recessed reveal structure and method |
US8981572B1 (en) | 2011-11-29 | 2015-03-17 | Amkor Technology, Inc. | Conductive pad on protruding through electrode semiconductor device |
US9431323B1 (en) | 2011-11-29 | 2016-08-30 | Amkor Technology, Inc. | Conductive pad on protruding through electrode |
US9947623B1 (en) | 2011-11-29 | 2018-04-17 | Amkor Technology, Inc. | Semiconductor device comprising a conductive pad on a protruding-through electrode |
US10410967B1 (en) | 2011-11-29 | 2019-09-10 | Amkor Technology, Inc. | Electronic device comprising a conductive pad on a protruding-through electrode |
US8552548B1 (en) | 2011-11-29 | 2013-10-08 | Amkor Technology, Inc. | Conductive pad on protruding through electrode semiconductor device |
US11043458B2 (en) | 2011-11-29 | 2021-06-22 | Amkor Technology Singapore Holding Pte. Ltd. | Method of manufacturing an electronic device comprising a conductive pad on a protruding-through electrode |
US9129943B1 (en) | 2012-03-29 | 2015-09-08 | Amkor Technology, Inc. | Embedded component package and fabrication method |
US10014240B1 (en) | 2012-03-29 | 2018-07-03 | Amkor Technology, Inc. | Embedded component package and fabrication method |
US9048298B1 (en) | 2012-03-29 | 2015-06-02 | Amkor Technology, Inc. | Backside warpage control structure and fabrication method |
Also Published As
Publication number | Publication date |
---|---|
GB9713489D0 (en) | 1997-09-03 |
JP3758678B2 (en) | 2006-03-22 |
CN1139116C (en) | 2004-02-18 |
KR19980701636A (en) | 1998-06-25 |
GB2312786A (en) | 1997-11-05 |
CN1178602A (en) | 1998-04-08 |
JPH10513012A (en) | 1998-12-08 |
AU4697496A (en) | 1996-08-14 |
KR100276165B1 (en) | 2000-12-15 |
WO1996023320A1 (en) | 1996-08-01 |
HK1004702A1 (en) | 1998-12-04 |
GB2312786B (en) | 1999-07-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5982632A (en) | Short power signal path integrated circuit package | |
US5903050A (en) | Semiconductor package having capacitive extension spokes and method for making the same | |
KR100281813B1 (en) | Thermally and electrically enhanced ball grid package | |
JP4592122B2 (en) | Flip chip package with reduced number of package layers | |
US7183658B2 (en) | Low cost microelectronic circuit package | |
KR100611267B1 (en) | High performance, low cost microelectronic circuit package with interposer | |
US6160705A (en) | Ball grid array package and method using enhanced power and ground distribution circuitry | |
US6713879B2 (en) | Semiconductor substract with substantially matched lines | |
US6043559A (en) | Integrated circuit package which contains two in plane voltage busses and a wrap around conductive strip that connects a bond finger to one of the busses | |
US7501313B2 (en) | Method of making semiconductor BGA package having a segmented voltage plane | |
US20020034066A1 (en) | Heat dissipation ball grid array package | |
US20020000652A1 (en) | Board on chip ball grid array | |
WO1996013854A9 (en) | Thermally and electrically enhanced plastic pin grid array (ppga) package | |
WO1996013854A1 (en) | Thermally and electrically enhanced plastic pin grid array (ppga) package | |
US5787575A (en) | Method for plating a bond finger of an intergrated circuit package | |
US6340839B1 (en) | Hybrid integrated circuit | |
US5650660A (en) | Circuit pattern for a ball grid array integrated circuit package | |
US20030222342A1 (en) | Multi-chip package | |
JPH09223861A (en) | Semiconductor integrated circuit and printed wiring board | |
US20060202335A1 (en) | Tape ball grid array package with electromagnetic interference protection and method for fabricating the package | |
US5726860A (en) | Method and apparatus to reduce cavity size and the bondwire length in three tier PGA packages by interdigitating the VCC/VSS | |
US4731700A (en) | Semiconductor connection and crossover apparatus | |
WO1998010466A1 (en) | An integrated circuit package | |
WO1997037374A2 (en) | Method of packaging multiple integrated circuit chips in a standard semiconductor device package | |
US6797993B2 (en) | Monolithic IC package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |