US6150204A - Semiconductor processing method of fabricating field effect transistors - Google Patents

Semiconductor processing method of fabricating field effect transistors Download PDF

Info

Publication number
US6150204A
US6150204A US09/192,958 US19295898A US6150204A US 6150204 A US6150204 A US 6150204A US 19295898 A US19295898 A US 19295898A US 6150204 A US6150204 A US 6150204A
Authority
US
United States
Prior art keywords
transistor gate
substrate
pmos
regions
type
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/192,958
Inventor
Aftab Ahmad
Kirk Prall
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Bank NA
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US09/192,958 priority Critical patent/US6150204A/en
Application granted granted Critical
Publication of US6150204A publication Critical patent/US6150204A/en
Anticipated expiration legal-status Critical
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Assigned to MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC. reassignment MICRON SEMICONDUCTOR PRODUCTS, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/6653Unipolar field-effect transistors with an insulated gate, i.e. MISFET using the removal of at least part of spacer, e.g. disposable spacer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823814Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures

Definitions

  • This invention relates to methods of forming semiconductor transistors and to the transistors themselves. More specifically, the invention relates to methods of forming N-channel Metal-Oxide Semiconductor field effect transistors (NMOS), P-channel Metal-Oxide Semiconductor field effect transistors (PMOS), Complementary NMOS and PMOS type field effect transistors (CMOS), and to field effect transistors formed by such methods.
  • NMOS Metal-Oxide Semiconductor field effect transistors
  • PMOS P-channel Metal-Oxide Semiconductor field effect transistors
  • CMOS Complementary NMOS and PMOS type field effect transistors
  • This invention grew out of a need to improve the methods of semiconductor device miniaturization and to thereby enhance production of very efficient integrated circuitry.
  • the methods of this invention are particularly adapted to the problems confronted in ultra large scale integration (ULSI) and the production of transistors in the sub-half-micron regime.
  • ULSI ultra large scale integration
  • VLSI very large scale integration
  • Source-drain punchthrough and hot electron susceptibility are problems that become particularly pronounced as transistor size decreases. These problems are commonly solved by forming graded junction regions to decrease the abruptness of the transition from a conductively doped source or drain region to the bulk substrate surrounding the region.
  • LDD Lightly Doped Drain
  • the regular LDD regions are often utilized to reduce the electric field under a gate and to thereby reduce the energy of hot electrons within a Metal-Oxide Semiconductor Field Effect Transistor (MOSFET) device. This reduction in energy can reduce the damage caused to the MOSFET device by such hot electrons.
  • the regular LDD regions comprise a conductivity enhancing dopant of the same conductivity type as the adjacent source or drain regions. Thus, in an NMOS device the regular LDD regions comprise an n-type conductivity enhancing dopant, and in a PMOS device the regular LDD regions comprise a p-type conductivity enhancing dopant.
  • Halo regions are commonly used to improve the punchthrough resistance of a transistor.
  • Halo regions comprise conductivity enhancing dopant of a different conductivity type than the source or drain regions adjacent the halo region.
  • the halo regions comprise a p-type conductivity enhancing dopant
  • the halo regions comprise an n-type conductivity enhancing dopant.
  • a significant problem encountered in the formation of graded junction regions arises from the additional masking steps used in forming these regions.
  • Each additional masking step carries with it a risk of error due to mask misalignment. Accordingly, the probability of creating a fully functional, high-quality integrated circuit decreases as a function of the number of additional masking steps required to form the circuit. It is an object of this invention to reduce the number of masking steps used for graded junction formation during transistor fabrication generally, and during CMOS fabrication specifically.
  • this invention teaches a method of simultaneously forming regular LDD and halo regions for paired NMOS and PMOS devices of CMOS circuitry. In another aspect, this invention teaches a method for enhancing the dopant concentration of regular LDD regions and/or halo regions after the formation of a gate and the provision of spacers and/or source/drain regions adjacent to the gate.
  • FIG. 1 is a diagrammatic fragmentary sectional view of a semiconductor wafer fragment at one processing step in accordance with one embodiment of the invention.
  • FIG. 2 is a view of the FIG. 1 wafer shown at a processing step subsequent to that shown in FIG. 1.
  • FIG. 3 is a view of the FIG. 1 wafer shown at a processing step subsequent to that of FIG. 2.
  • FIG. 4 is a view of the FIG. 1 wafer shown at a processing step subsequent to that of FIG. 3.
  • FIG. 5 is a view of the FIG. 1 wafer shown at a step subsequent to that of FIG. 4.
  • FIG. 6 is a view of the FIG. 1 wafer shown at a step subsequent to that of FIG. 5.
  • FIG. 7 is a view of the FIG. 1 wafer shown at a step subsequent to that of FIG. 6.
  • FIG. 8 is a view of the FIG. 1 wafer shown at a step subsequent to that of FIG. 7.
  • FIG. 9 is a view of the FIG. 6 wafer being processed according to an alternate embodiment of the invention.
  • FIG. 10 is a view is a view of the FIG. 7 wafer being processed according to an alternate embodiment of the invention.
  • FIG. 11 is an isometric view of a semiconductor wafer.
  • a semiconductor processing method of forming complementary NMOS and PMOS type field effect transistors on a substrate includes:
  • first and second regions being an n-type region and the other region being a p-type region
  • the first transistor gate over the first conductivity type region, the first transistor gate defining a first source area and a first drain area operatively adjacent the first transistor gate;
  • the second transistor gate over the second conductivity type region, the second transistor gate defining a second source area and a second drain area operatively adjacent the second transistor gate;
  • a semiconductor processing method of forming field effect transistors on a substrate includes:
  • the substrate comprising an overall planar global configuration, the planar global configuration establishing a virtual planar top surface and an axis normal to the virtual planar top surface;
  • the method of the present invention generally includes provision of a semiconductor substrate 10.
  • Substrate 10, when viewed from a distance (shown in FIG. 11) has an overall planar global configuration which establishes a virtual planar top surface 12 and an axis "Y" normal to virtual planar top surface 12.
  • virtual planar top surface 12 is an imaginary surface.
  • the virtual surface 12 is defined as the apparently flat surface of a semiconductor wafer which appears when the wafer is viewed from a distance.
  • virtual surface 12 exists regardless of whether the actual local top surface 13 (shown in FIG. 1) of substrate 10 contains crevices or protrusions, such as would result from prior semiconductor processing steps.
  • n-type region 14 and a p-type region 16 are provided relative to substrate 10 and are separated by a field oxide 18.
  • Transistor gates 20 and 22 are provided over n-type region 14 and p-type region 16, respectively.
  • Gate 20 ultimately defines the gate region of a PMOS transistor 54 (shown in FIG. 8) and gate 22 ultimately defines the gate region of an NMOS transistor 56 (shown in FIG. 8).
  • regions 14 and 16 ultimately comprise PMOS and NMOS transistors, the regions may also be referred to as PMOS region 14 and NMOS region 16.
  • Gates 20 and 22 each comprise a gate oxide layer 24, a conductive region 26 and a cap layer 28.
  • conductive region 26 will comprise polysilicon and cap layer 28 will comprise silicon nitride.
  • Gates 20 and 22 further comprise sidewalls 30 extending along their outer lateral surfaces. As shown in the figure, sidewalls 30 are generally substantially parallel to the axis "Y".
  • gates 20 and 22 define source and drain areas operatively adjacent to them. Specifically, gate 20 defines PMOS source area 32 and drain area 34, while gate 22 defines NMOS source area 36 and drain area 38. The gates 20 and 22 further define channel regions 15 and 17 (shown in FIGS. 3-8) below them.
  • a conductivity enhancing dopant 40 is blanket implanted through source and drain areas 32, 34, 36 and 38 to form regular LDD regions and halo regions.
  • dopant 40 is referred to as an n-type dopant, such as phosphorus or arsenic.
  • dopant 40 could also be a p-type dopant, such as BF 2 , as discussed more fully below.
  • the implant of n-type dopant 40 provides n-type halo implant regions 42 within substrate 10 operatively adjacent PMOS gate 20, and provides n-type regular LDD regions 44 within substrate 10 operatively adjacent NMOS gate 22.
  • n-type dopant 40 will be arsenic, and will be implanted at a dose of from about 5 ⁇ 10 12 atoms/cm 2 to about 5 ⁇ 10 13 atoms/cm 2 and at an energy of from about 10 KeV to about 100 KeV.
  • sidewalls 30 and top surface 13 are oxidized to form a thin layer of oxide 45 which extends along gate sidewalls 30 and which further extends across top surface 13 of substrate 10.
  • Oxide layer 45 is preferably from about 150 Angstroms to about 300 Angstroms thick. Methods for such oxide layer formation are known to persons of ordinary skill in the art of semiconductor processing.
  • the sidewall oxidation is conducted for conventional purposes; such as, rounding gate oxide corners (not shown) and relaxing the electric field beneath gate sidewall edges 30.
  • the sidewall oxidation is also conducted to subject substrate 10 to heating and to thereby facilitate diffusion of graded junction regions 42 and 44.
  • such heating diffuses the graded junction regions inwardly, toward channel regions 15 and 17.
  • Such heating also preferably diffuses the graded junction regions downwardly, deeper within substrate 10.
  • regions 42 and 44 are shown as diffuse and expanded after the formation of oxide layer 45 (FIG. 3), relative to prior to formation of oxide layer 45 (FIG. 2).
  • the inward and downward diffusion of the graded junction regions can improve the characteristics of a device formed by the method of the present invention. For instance, the inward and downward diffusion of the halo regions 42 can improve the short channel characteristics, while the inward and downward diffusion of the regular LDD regions 44 can improve the transistor drive and reduce the substrate current.
  • a second blanket implant of a conductivity enhancing dopant 46 may be provided.
  • Dopant 46 is a preferably a p-type impurity, and forms p-type halo regions 48 within substrate 10 operatively adjacent NMOS gate 22, and p-type regular LDD regions 50 within substrate 10 operatively adjacent PMOS gate 20.
  • p-type dopant 46 will comprise boron.
  • p-type dopant 46 will be BF 2 and will be implanted at a dose of from about 5 ⁇ 10 12 atoms/cm 2 to about 5 ⁇ 10 13 atoms/cm 2 and at an energy of from about 10 KeV to about 100 KeV.
  • regions 48 and 50 are displaced from gates 20 and 22 by the width of oxide layer 45.
  • the most inward edges of regions 48 and 50 i.e., the edges nearest to channels 15 and 17, are displaced from channels 15 and 17 relative to the most inward edges of regions 42 and 44.
  • Regions 48 and 50 may be implanted at an energy such that these regions are less deep within substrate 10 than are the diffused regions 42 and 44, equally deep as diffused regions 42 and 44, or more deep than diffused regions 42 and 44, depending on the circuitry characteristics desired.
  • sidewall spacers 52 are provided over oxide layer 45 and adjacent to cap layer 28.
  • Sidewall spacers 52 preferably comprise an electrically insulative material, and most preferably comprise silicon nitride or silicon dioxide.
  • spacers 52 preferably extend outward from cap 28 at a maximum width of from about 300 Angstroms to about 1000 Angstroms, and preferably comprise rounded outer corners as shown.
  • a mask 58 (preferably of photoresist) is provided over source and drain areas 32 and 34, and preferably over the entire n-type region 14.
  • An n-type dopant 60 is then implanted through NMOS source and drain areas 36 and 38 to form NMOS source and drain regions 62 and 64.
  • n-type dopant 60 is arsenic and is implanted at a dose of from about 1 ⁇ 10 15 to about 4 ⁇ 10 15 and at an energy of from about 10 KeV to about 50 KeV.
  • the implanting of n-type dopant 60 comprises two implanting steps.
  • the first implanting step is the arsenic implant described above, and the second implanting step is a phosphorus implant at a dose of from about 1 ⁇ 10 12 to about 5 ⁇ 10 13 and an energy of from about 30 KeV to about 70 KeV.
  • the phosphorus implant can increase transistor drive for peripheral NMOS field effect transistors, which are not shown.
  • Source and drain implant regions 62 and 64 are displaced from channel 17 by the combined widths of spacers 52 and oxide layer 45. This combined width will preferably be from approximately 450 Angstroms to approximately 1300 Angstroms.
  • the preferred embodiment forms source and drain regions 62 and 64 which are separated from a channel 17 by a series of graded junctions. Such graded junctions comprise an interior portion of regular LDD region 44 and an interior portion of halo region 48.
  • mask 58 is stripped from p-type region 16, and a second mask 66 (preferably of photoresist) is applied over NMOS source and drain areas 36 and 38, and preferably over the entire p-type region 16.
  • a p-type dopant 68 is implanted through PMOS source and drain areas 32 and 34 to form PMOS source and drain implant regions 70 and 72.
  • P-type dopant 68 preferably comprises BF 2 implanted at a dosage of from about 1 ⁇ 10 15 atoms/cm 2 to about 5 ⁇ 10 15 atoms/cm 2 and at an energy of from about 10 KeV to about 40 KeV.
  • Source and drain implant regions 70 and 72 are displaced from channel 15 by about a sum of the width of oxide layer 45 and the width of spacers 52. As discussed above, this width will preferably be from approximately 450 Angstroms to approximately 1300 Angstroms.
  • FIG. 8 also shows a further embodiment of the present invention in which a conductivity enhancing dopant 74 is implanted at an angle other than parallel to the axis "Y" normal to the virtual planar surface 12 of substrate 10. Such an implant can increase the dopant concentration in one or more of the graded junction regions below spacers 52 or beneath one or more of the gates 20 and 22.
  • the dopant 74 may be either an n-type dopant or a p-type dopant. If dopant 74 is an n-type dopant, then the shown angled implant of dopant 74 enhances the conductivity of regular LDD regions 44 and of halo regions 42. If dopant 74 is p-type, then the angled implant enhances the conductivity of regular LDD regions 50 and halo regions 48.
  • the FIG. 8 embodiment for enhancing dopant concentration in graded junction regions 42, 44, 48 and 50 effectively comprises two consecutive stages.
  • conductivity enhancing dopant 74 is implanted into source and drain regions 32, 34, 36 and 38, and possibly into spacers 52.
  • conductivity enhancing dopant 74 is driven under spacers 52 and into the graded junction regions. If dopant 74 is implanted at a steep enough angle relative to axis "Y", and with a sufficient energy, the two stages will occur in the single implant step illustrated in FIG. 8.
  • dopant 74 is implanted at a relatively shallow angle relative to axis "Y", which would encompass an angle of 0°, and/or at a relatively low energy, then only the first stage will occur during the implant step illustrated in FIG. 8.
  • the second stage may be accomplished by subsequent thermal processing of the wafer (not shown) to diffuse dopant 74 under spacers 52.
  • FIGS. 9 and 10 illustrate alternative embodiments of the invention in which a conductivity enhancing dopant 80 is implanted at an angle other than parallel to the axis "Y" normal to the virtual planar surface 12 of substrate 10 while one or the other of PMOS region 14 or NMOS region 16 is covered by a mask 82 (preferably of photoresist).
  • the embodiments of FIGS. 9 and 10 can be used to provide graded junction regions in one or both of the transistors 54 and 56 or to enhance the doping of previously provided graded junction regions.
  • CMOS circuitry can be completed by conventional processes. Such processes may include: (1) the deposition of a nitride or oxide cap over transistors 54 and 56 to block borophosphosilicate glass (BPSG) out-diffusion; (2) BPSG deposition over transistors 54 and 56; (3) the formation of contact openings to source and drain regions 62, 64, 70 and 72; and (4) the provision of conductive plugs within the formed contact openings, the plugs being in ohmic electrical contact with regions 62, 64, 70 and 72.
  • BPSG borophosphosilicate glass
  • n-type dopant 40 is implanted and subsequently diffused within substrate 10 prior to the implant of a p-type dopant 46 in the method shown
  • persons of skill in the art will recognize that the order of the implants could be reversed.
  • persons of skill in the art will recognize that the shown step of diffusion prior to the implanting of a second dopant could be eliminated.
  • both the n-type dopant and p-type dopant could implanted prior to the formation of oxide layer 45 and then diffused during the subsequent formation of oxide layer 45.

Abstract

In one aspect of the invention, a semiconductor processing method includes: a) providing a semiconductor substrate; b) defining a first conductivity type region and a second conductivity type region of the semiconductor substrate; c) providing a first transistor gate over the first type region which defines a first source area and a first drain area operatively adjacent thereto; d) providing a second transistor gate over the second type region which defines a second source area and a second drain area operatively adjacent thereto; and e) blanket implanting a conductivity enhancing dopant of the second conductivity type through the first source and drain areas of the first conductivity region and the second source and drain areas of the second conductivity region to provide second conductivity type regular LDD implant regions within the substrate operatively adjacent the first transistor gate and to provide second conductivity type halo implant regions within the substrate operatively adjacent the second transistor gate. In another aspect, a semiconductor processing method includes: a) providing a semiconductor substrate; b) providing a transistor gate over the semiconductor substrate; c) providing spacers adjacent the transistor gate; d) providing electrically conductive source and drain implant regions within the substrate operatively adjacent the transistor gate; e) implanting a conductivity enhancing dopant into the previously formed electrically conductive source and drain regions; and f) driving the conductivity enhancing dopant under the spacers to form graded junction regions.

Description

RELATED PATENT DATA
This patent resulted from a continuation application of U.S. patent application Ser. No. 08/604,904, which was filed on Feb. 22, 1996, now U.S. Pat. No. 5,849,615.
TECHNICAL FIELD
This invention relates to methods of forming semiconductor transistors and to the transistors themselves. More specifically, the invention relates to methods of forming N-channel Metal-Oxide Semiconductor field effect transistors (NMOS), P-channel Metal-Oxide Semiconductor field effect transistors (PMOS), Complementary NMOS and PMOS type field effect transistors (CMOS), and to field effect transistors formed by such methods.
BACKGROUND OF THE INVENTION
This invention grew out of a need to improve the methods of semiconductor device miniaturization and to thereby enhance production of very efficient integrated circuitry. The methods of this invention are particularly adapted to the problems confronted in ultra large scale integration (ULSI) and the production of transistors in the sub-half-micron regime. However, practitioners skilled in the art will also appreciate that the methods of this invention can be applied to very large scale integration (VLSI) and the production of transistors in the micron regime.
Among the problems that become particularly pronounced as transistor size decreases are source-drain punchthrough and hot electron susceptibility. These problems are commonly solved by forming graded junction regions to decrease the abruptness of the transition from a conductively doped source or drain region to the bulk substrate surrounding the region.
There are numerous types of graded junction regions. Two commonly used graded junction regions are the regular Lightly Doped Drain (LDD) region and the halo region.
The regular LDD regions are often utilized to reduce the electric field under a gate and to thereby reduce the energy of hot electrons within a Metal-Oxide Semiconductor Field Effect Transistor (MOSFET) device. This reduction in energy can reduce the damage caused to the MOSFET device by such hot electrons. The regular LDD regions comprise a conductivity enhancing dopant of the same conductivity type as the adjacent source or drain regions. Thus, in an NMOS device the regular LDD regions comprise an n-type conductivity enhancing dopant, and in a PMOS device the regular LDD regions comprise a p-type conductivity enhancing dopant.
Halo regions are commonly used to improve the punchthrough resistance of a transistor. Halo regions comprise conductivity enhancing dopant of a different conductivity type than the source or drain regions adjacent the halo region. Thus, in an NMOS device the halo regions comprise a p-type conductivity enhancing dopant, and in a PMOS device the halo regions comprise an n-type conductivity enhancing dopant.
A significant problem encountered in the formation of graded junction regions arises from the additional masking steps used in forming these regions. Each additional masking step carries with it a risk of error due to mask misalignment. Accordingly, the probability of creating a fully functional, high-quality integrated circuit decreases as a function of the number of additional masking steps required to form the circuit. It is an object of this invention to reduce the number of masking steps used for graded junction formation during transistor fabrication generally, and during CMOS fabrication specifically.
In one aspect, this invention teaches a method of simultaneously forming regular LDD and halo regions for paired NMOS and PMOS devices of CMOS circuitry. In another aspect, this invention teaches a method for enhancing the dopant concentration of regular LDD regions and/or halo regions after the formation of a gate and the provision of spacers and/or source/drain regions adjacent to the gate.
BRIEF DESCRIPTION OF THE DRAWINGS
Preferred embodiments of the invention are described below with reference to the following drawings.
FIG. 1 is a diagrammatic fragmentary sectional view of a semiconductor wafer fragment at one processing step in accordance with one embodiment of the invention.
FIG. 2 is a view of the FIG. 1 wafer shown at a processing step subsequent to that shown in FIG. 1.
FIG. 3 is a view of the FIG. 1 wafer shown at a processing step subsequent to that of FIG. 2.
FIG. 4 is a view of the FIG. 1 wafer shown at a processing step subsequent to that of FIG. 3.
FIG. 5 is a view of the FIG. 1 wafer shown at a step subsequent to that of FIG. 4.
FIG. 6 is a view of the FIG. 1 wafer shown at a step subsequent to that of FIG. 5.
FIG. 7 is a view of the FIG. 1 wafer shown at a step subsequent to that of FIG. 6.
FIG. 8 is a view of the FIG. 1 wafer shown at a step subsequent to that of FIG. 7.
FIG. 9 is a view of the FIG. 6 wafer being processed according to an alternate embodiment of the invention.
FIG. 10 is a view is a view of the FIG. 7 wafer being processed according to an alternate embodiment of the invention.
FIG. 11 is an isometric view of a semiconductor wafer.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws "to promote the progress of science and useful arts" (Article 1, Section 8).
In accordance with one aspect of the invention, a semiconductor processing method of forming complementary NMOS and PMOS type field effect transistors on a substrate includes:
providing a semiconductor substrate;
defining a first conductivity type region and a second conductivity type region of the semiconductor substrate, one of the first and second regions being an n-type region and the other region being a p-type region;
providing a first transistor gate over the first conductivity type region, the first transistor gate defining a first source area and a first drain area operatively adjacent the first transistor gate;
providing a second transistor gate over the second conductivity type region, the second transistor gate defining a second source area and a second drain area operatively adjacent the second transistor gate; and
after providing the first and second transistor gates, blanket implanting a conductivity enhancing dopant of the second conductivity type through the first source and drain areas of the first conductivity region and the second source and drain areas of the second conductivity region to provide second conductivity type regular LDD implant regions within the substrate operatively adjacent the first transistor gate and to provide second conductivity type halo implant regions within the substrate operatively adjacent the second transistor gate.
In accordance with another aspect of the invention, a semiconductor processing method of forming field effect transistors on a substrate includes:
providing a semiconductor substrate, the substrate comprising an overall planar global configuration, the planar global configuration establishing a virtual planar top surface and an axis normal to the virtual planar top surface;
providing a transistor gate over the semiconductor substrate;
first implanting a first conductivity enhancing dopant impurity into the substrate operatively adjacent the transistor gate to a concentration effective to form electrically conductive source and drain implant regions; and
after forming the electrically conductive source and drain implant regions, second implanting a second conductivity enhancing dopant impurity at an angle other than parallel to the axis normal to the virtual planar top surface of the substrate to form graded junction regions inwardly adjacent the electrically conductive source and drain implant regions.
More specifically and first with reference to FIG. 1, the method of the present invention generally includes provision of a semiconductor substrate 10. Substrate 10, when viewed from a distance (shown in FIG. 11) has an overall planar global configuration which establishes a virtual planar top surface 12 and an axis "Y" normal to virtual planar top surface 12. It is to be understood that virtual planar top surface 12 is an imaginary surface. The virtual surface 12 is defined as the apparently flat surface of a semiconductor wafer which appears when the wafer is viewed from a distance. Thus, virtual surface 12 exists regardless of whether the actual local top surface 13 (shown in FIG. 1) of substrate 10 contains crevices or protrusions, such as would result from prior semiconductor processing steps.
An n-type region 14 and a p-type region 16 are provided relative to substrate 10 and are separated by a field oxide 18. Transistor gates 20 and 22 are provided over n-type region 14 and p-type region 16, respectively. Gate 20 ultimately defines the gate region of a PMOS transistor 54 (shown in FIG. 8) and gate 22 ultimately defines the gate region of an NMOS transistor 56 (shown in FIG. 8). As regions 14 and 16 ultimately comprise PMOS and NMOS transistors, the regions may also be referred to as PMOS region 14 and NMOS region 16. Gates 20 and 22 each comprise a gate oxide layer 24, a conductive region 26 and a cap layer 28. Preferably, conductive region 26 will comprise polysilicon and cap layer 28 will comprise silicon nitride. Gates 20 and 22 further comprise sidewalls 30 extending along their outer lateral surfaces. As shown in the figure, sidewalls 30 are generally substantially parallel to the axis "Y".
Also, gates 20 and 22 define source and drain areas operatively adjacent to them. Specifically, gate 20 defines PMOS source area 32 and drain area 34, while gate 22 defines NMOS source area 36 and drain area 38. The gates 20 and 22 further define channel regions 15 and 17 (shown in FIGS. 3-8) below them.
Referring to FIG. 2, a conductivity enhancing dopant 40 is blanket implanted through source and drain areas 32, 34, 36 and 38 to form regular LDD regions and halo regions. In the discussion that follows, dopant 40 is referred to as an n-type dopant, such as phosphorus or arsenic. However, it is to be understood that dopant 40 could also be a p-type dopant, such as BF2, as discussed more fully below. The implant of n-type dopant 40 provides n-type halo implant regions 42 within substrate 10 operatively adjacent PMOS gate 20, and provides n-type regular LDD regions 44 within substrate 10 operatively adjacent NMOS gate 22. Preferably, n-type dopant 40 will be arsenic, and will be implanted at a dose of from about 5×1012 atoms/cm2 to about 5×1013 atoms/cm2 and at an energy of from about 10 KeV to about 100 KeV.
Referring to FIG. 3, sidewalls 30 and top surface 13 are oxidized to form a thin layer of oxide 45 which extends along gate sidewalls 30 and which further extends across top surface 13 of substrate 10. Oxide layer 45 is preferably from about 150 Angstroms to about 300 Angstroms thick. Methods for such oxide layer formation are known to persons of ordinary skill in the art of semiconductor processing.
The sidewall oxidation is conducted for conventional purposes; such as, rounding gate oxide corners (not shown) and relaxing the electric field beneath gate sidewall edges 30. The sidewall oxidation is also conducted to subject substrate 10 to heating and to thereby facilitate diffusion of graded junction regions 42 and 44. Preferably, such heating diffuses the graded junction regions inwardly, toward channel regions 15 and 17. Such heating also preferably diffuses the graded junction regions downwardly, deeper within substrate 10. Thus, regions 42 and 44 are shown as diffuse and expanded after the formation of oxide layer 45 (FIG. 3), relative to prior to formation of oxide layer 45 (FIG. 2). The inward and downward diffusion of the graded junction regions can improve the characteristics of a device formed by the method of the present invention. For instance, the inward and downward diffusion of the halo regions 42 can improve the short channel characteristics, while the inward and downward diffusion of the regular LDD regions 44 can improve the transistor drive and reduce the substrate current.
Referring to FIG. 4, a second blanket implant of a conductivity enhancing dopant 46 may be provided. Dopant 46 is a preferably a p-type impurity, and forms p-type halo regions 48 within substrate 10 operatively adjacent NMOS gate 22, and p-type regular LDD regions 50 within substrate 10 operatively adjacent PMOS gate 20. Preferably, p-type dopant 46 will comprise boron. Most preferably, p-type dopant 46 will be BF2 and will be implanted at a dose of from about 5×1012 atoms/cm2 to about 5×1013 atoms/cm2 and at an energy of from about 10 KeV to about 100 KeV.
As implanted, regions 48 and 50 are displaced from gates 20 and 22 by the width of oxide layer 45. Thus, the most inward edges of regions 48 and 50, i.e., the edges nearest to channels 15 and 17, are displaced from channels 15 and 17 relative to the most inward edges of regions 42 and 44. Regions 48 and 50 may be implanted at an energy such that these regions are less deep within substrate 10 than are the diffused regions 42 and 44, equally deep as diffused regions 42 and 44, or more deep than diffused regions 42 and 44, depending on the circuitry characteristics desired.
Referring to FIG. 5, sidewall spacers 52 are provided over oxide layer 45 and adjacent to cap layer 28. Sidewall spacers 52 preferably comprise an electrically insulative material, and most preferably comprise silicon nitride or silicon dioxide. Also, spacers 52 preferably extend outward from cap 28 at a maximum width of from about 300 Angstroms to about 1000 Angstroms, and preferably comprise rounded outer corners as shown.
Referring to FIG. 6, a mask 58 (preferably of photoresist) is provided over source and drain areas 32 and 34, and preferably over the entire n-type region 14. An n-type dopant 60 is then implanted through NMOS source and drain areas 36 and 38 to form NMOS source and drain regions 62 and 64. Preferably, n-type dopant 60 is arsenic and is implanted at a dose of from about 1×1015 to about 4×1015 and at an energy of from about 10 KeV to about 50 KeV. Most preferably, the implanting of n-type dopant 60 comprises two implanting steps. The first implanting step is the arsenic implant described above, and the second implanting step is a phosphorus implant at a dose of from about 1×1012 to about 5×1013 and an energy of from about 30 KeV to about 70 KeV. The phosphorus implant can increase transistor drive for peripheral NMOS field effect transistors, which are not shown. Source and drain implant regions 62 and 64 are displaced from channel 17 by the combined widths of spacers 52 and oxide layer 45. This combined width will preferably be from approximately 450 Angstroms to approximately 1300 Angstroms. As shown, the preferred embodiment forms source and drain regions 62 and 64 which are separated from a channel 17 by a series of graded junctions. Such graded junctions comprise an interior portion of regular LDD region 44 and an interior portion of halo region 48.
Referring to FIG. 7, mask 58 is stripped from p-type region 16, and a second mask 66 (preferably of photoresist) is applied over NMOS source and drain areas 36 and 38, and preferably over the entire p-type region 16. Then, a p-type dopant 68 is implanted through PMOS source and drain areas 32 and 34 to form PMOS source and drain implant regions 70 and 72. P-type dopant 68 preferably comprises BF2 implanted at a dosage of from about 1×1015 atoms/cm2 to about 5×1015 atoms/cm2 and at an energy of from about 10 KeV to about 40 KeV. Source and drain implant regions 70 and 72 are displaced from channel 15 by about a sum of the width of oxide layer 45 and the width of spacers 52. As discussed above, this width will preferably be from approximately 450 Angstroms to approximately 1300 Angstroms.
Referring to FIG. 8, mask 66 is stripped, thus revealing CMOS circuitry comprising a PMOS transistor 54 and an NMOS transistor 56. FIG. 8 also shows a further embodiment of the present invention in which a conductivity enhancing dopant 74 is implanted at an angle other than parallel to the axis "Y" normal to the virtual planar surface 12 of substrate 10. Such an implant can increase the dopant concentration in one or more of the graded junction regions below spacers 52 or beneath one or more of the gates 20 and 22.
The dopant 74 may be either an n-type dopant or a p-type dopant. If dopant 74 is an n-type dopant, then the shown angled implant of dopant 74 enhances the conductivity of regular LDD regions 44 and of halo regions 42. If dopant 74 is p-type, then the angled implant enhances the conductivity of regular LDD regions 50 and halo regions 48.
The FIG. 8 embodiment for enhancing dopant concentration in graded junction regions 42, 44, 48 and 50 effectively comprises two consecutive stages. First, conductivity enhancing dopant 74 is implanted into source and drain regions 32, 34, 36 and 38, and possibly into spacers 52. Second, conductivity enhancing dopant 74 is driven under spacers 52 and into the graded junction regions. If dopant 74 is implanted at a steep enough angle relative to axis "Y", and with a sufficient energy, the two stages will occur in the single implant step illustrated in FIG. 8. If dopant 74 is implanted at a relatively shallow angle relative to axis "Y", which would encompass an angle of 0°, and/or at a relatively low energy, then only the first stage will occur during the implant step illustrated in FIG. 8. The second stage, however, may be accomplished by subsequent thermal processing of the wafer (not shown) to diffuse dopant 74 under spacers 52.
FIGS. 9 and 10 illustrate alternative embodiments of the invention in which a conductivity enhancing dopant 80 is implanted at an angle other than parallel to the axis "Y" normal to the virtual planar surface 12 of substrate 10 while one or the other of PMOS region 14 or NMOS region 16 is covered by a mask 82 (preferably of photoresist). The embodiments of FIGS. 9 and 10 can be used to provide graded junction regions in one or both of the transistors 54 and 56 or to enhance the doping of previously provided graded junction regions.
Following the formation of transistors 54 and 56, the fabrication of the CMOS circuitry can be completed by conventional processes. Such processes may include: (1) the deposition of a nitride or oxide cap over transistors 54 and 56 to block borophosphosilicate glass (BPSG) out-diffusion; (2) BPSG deposition over transistors 54 and 56; (3) the formation of contact openings to source and drain regions 62, 64, 70 and 72; and (4) the provision of conductive plugs within the formed contact openings, the plugs being in ohmic electrical contact with regions 62, 64, 70 and 72.
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect.
For instance, although an n-type dopant 40 is implanted and subsequently diffused within substrate 10 prior to the implant of a p-type dopant 46 in the method shown, persons of skill in the art will recognize that the order of the implants could be reversed. Also, persons of skill in the art will recognize that the shown step of diffusion prior to the implanting of a second dopant could be eliminated. Such persons will also recognize that both the n-type dopant and p-type dopant could implanted prior to the formation of oxide layer 45 and then diffused during the subsequent formation of oxide layer 45.
The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.

Claims (6)

What is claimed is:
1. A semiconductor processing method of forming complementary NMOS and PMOS type field effect transistors on a substrate, comprising:
providing a semiconductor substrate, the substrate comprising an n-type region and a p-type region;
forming a PMOS transistor gate over the n-type region and an NMOS transistor gate over the p-type region; and
after forming the PMOS and NMOS transistor gates;
blanket implanting a p-type dopant to form LDD regions proximate the PMOS transistor gate and halo regions proximate the NMOS transistor gate;
blanket implanting an n-type dopant to form halo regions proximate the PMOS transistor gate and LDD regions proximate the NMOS transistor gate; and
oxidizing the sidewalls of the PMOS and NMOS transistor gates after one of the blanket implantings and before the other of the blanket implantings.
2. The method of claim 1 wherein the blanket implanting the n-type dopant occurs before the blanket implanting the p-type dopant.
3. The method of claim 1 wherein the blanket implanting the p-type dopant occurs before the blanket implanting the n-type dopant.
4. The method of claim 1 wherein the substrate comprises an overall planar global configuration, the planar global configuration establishing a virtual planar top surface and an axis normal to the virtual planar top surface, the method further comprising:
after the blanket implantings, implanting an n-type dopant at an angle other than parallel to the axis normal to the virtual planar top surface of the substrate to increase a dopant concentration in the NMOS LDD regions and PMOS halo regions.
5. The method of claim 1 wherein the substrate comprises an overall planar global configuration, the planar global configuration establishing a virtual planar top surface and an axis normal to the virtual planar top surface, the method further comprising:
after the blanket implantings, implanting a p-type dopant at an angle other than parallel to the axis normal to the virtual planar top surface of the substrate to increase a dopant concentration in the NMOS halo regions and PMOS LDD regions.
6. A semiconductor processing method of forming complementary NMOS and PMOS type field effect transistors on a substrate, comprising:
providing a semiconductor substrate, the substrate comprising an n-type region and a p-type region;
forming a PMOS transistor gate over the n-type region and an NMOS transistor gate over the p-type region; and
after forming the PMOS and NMOS transistor gates;
simultaneously forming LDD regions proximate the PMOS transistor gate and halo regions proximate the NMOS transistor gate;
simultaneously forming halo regions proximate the PMOS transistor gate and LDD regions proximate the NMOS transistor gate; and
oxidizing the sidewalls of the PMOS and NMOS transistor gates after one of the simultaneously formings and before the other of the simultaneously formings.
US09/192,958 1996-02-22 1998-11-16 Semiconductor processing method of fabricating field effect transistors Expired - Lifetime US6150204A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/192,958 US6150204A (en) 1996-02-22 1998-11-16 Semiconductor processing method of fabricating field effect transistors

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/604,904 US5849615A (en) 1996-02-22 1996-02-22 Semiconductor processing method of fabricating field effect transistors
US09/192,958 US6150204A (en) 1996-02-22 1998-11-16 Semiconductor processing method of fabricating field effect transistors

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/604,904 Continuation US5849615A (en) 1996-02-22 1996-02-22 Semiconductor processing method of fabricating field effect transistors

Publications (1)

Publication Number Publication Date
US6150204A true US6150204A (en) 2000-11-21

Family

ID=24421513

Family Applications (3)

Application Number Title Priority Date Filing Date
US08/604,904 Expired - Lifetime US5849615A (en) 1996-02-22 1996-02-22 Semiconductor processing method of fabricating field effect transistors
US08/990,200 Expired - Fee Related US6326250B1 (en) 1996-02-22 1997-12-22 Semiconductor processing method of fabricating field effect transistors
US09/192,958 Expired - Lifetime US6150204A (en) 1996-02-22 1998-11-16 Semiconductor processing method of fabricating field effect transistors

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US08/604,904 Expired - Lifetime US5849615A (en) 1996-02-22 1996-02-22 Semiconductor processing method of fabricating field effect transistors
US08/990,200 Expired - Fee Related US6326250B1 (en) 1996-02-22 1997-12-22 Semiconductor processing method of fabricating field effect transistors

Country Status (1)

Country Link
US (3) US5849615A (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6521493B1 (en) * 2000-05-19 2003-02-18 International Business Machines Corporation Semiconductor device with STI sidewall implant
US20050181565A1 (en) * 2003-10-20 2005-08-18 Ethan Williford Threshold voltage adjustment for long channel transistors

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5849615A (en) * 1996-02-22 1998-12-15 Micron Technology, Inc. Semiconductor processing method of fabricating field effect transistors
US6054356A (en) * 1996-12-10 2000-04-25 Advanced Micro Devices, Inc. Transistor and process of making a transistor having an improved LDD masking material
TW359860B (en) * 1997-03-24 1999-06-01 United Microelectronics Corp Method for producing metal oxide semiconductor element with light doped drain (LDD) region
US5946564A (en) * 1997-08-04 1999-08-31 Micron Technology, Inc. Methods of forming integrated circuitry and integrated circuitry
US6025232A (en) 1997-11-12 2000-02-15 Micron Technology, Inc. Methods of forming field effect transistors and related field effect transistor constructions
KR100269510B1 (en) * 1998-05-20 2000-10-16 윤종용 Method for fabricating semiconductor device
TW400625B (en) * 1998-10-19 2000-08-01 United Microelectronics Corp The manufacture method of improving the etch uniformity of the complementary metal-oxide semiconductor polycrystal silicon
US6232166B1 (en) * 1998-11-06 2001-05-15 Advanced Micro Devices, Inc. CMOS processing employing zero degree halo implant for P-channel transistor
US6077746A (en) * 1999-08-26 2000-06-20 Taiwan Semiconductor Manufacturing Company Using p-type halo implant as ROM cell isolation in flat-cell mask ROM process
US6589847B1 (en) * 2000-08-03 2003-07-08 Advanced Micro Devices, Inc. Tilted counter-doped implant to sharpen halo profile
US6509241B2 (en) 2000-12-12 2003-01-21 International Business Machines Corporation Process for fabricating an MOS device having highly-localized halo regions
US6432763B1 (en) * 2001-03-15 2002-08-13 Advanced Micro Devices, Inc. Field effect transistor having doped gate with prevention of contamination from the gate during implantation
US6630385B1 (en) * 2001-04-27 2003-10-07 Advanced Micro Devices, Inc. MOSFET with differential halo implant and annealing strategy
US6541320B2 (en) * 2001-08-10 2003-04-01 International Business Machines Corporation Method to controllably form notched polysilicon gate structures
US7129127B2 (en) * 2004-09-24 2006-10-31 Texas Instruments Incorporated Integration scheme to improve NMOS with poly cap while mitigating PMOS degradation

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH02298023A (en) * 1989-05-12 1990-12-10 Sanyo Electric Co Ltd Manufacture of semiconductor device
US5147811A (en) * 1990-03-13 1992-09-15 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor device by controlling the profile of the density of p-type impurities in the source/drain regions
US5217910A (en) * 1990-11-05 1993-06-08 Mitsubishi Denki Kabushiki Kaisha Method of fabricating semiconductor device having sidewall spacers and oblique implantation
US5401994A (en) * 1991-05-21 1995-03-28 Sharp Kabushiki Kaisha Semiconductor device with a non-uniformly doped channel
US5500379A (en) * 1993-06-25 1996-03-19 Matsushita Electric Industrial Co., Ltd. Method of manufacturing semiconductor device
US5614432A (en) * 1994-04-23 1997-03-25 Nec Corporation Method for manufacturing LDD type MIS device
US5716862A (en) * 1993-05-26 1998-02-10 Micron Technology, Inc. High performance PMOSFET using split-polysilicon CMOS process incorporating advanced stacked capacitior cells for fabricating multi-megabit DRAMS
US5849615A (en) * 1996-02-22 1998-12-15 Micron Technology, Inc. Semiconductor processing method of fabricating field effect transistors

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
SE453547B (en) * 1985-03-07 1988-02-08 Stiftelsen Inst Mikrovags PROCEDURE FOR MANUFACTURING INTEGRATED CIRCUITS BUILT ON A SUBSTRATE PLATE LEADER AND S GATE STRUCTURES
JPH0298023A (en) * 1988-10-05 1990-04-10 Toshiba Corp Pilot valve device
US5341016A (en) * 1993-06-16 1994-08-23 Micron Semiconductor, Inc. Low resistance device element and interconnection structure
US5376566A (en) * 1993-11-12 1994-12-27 Micron Semiconductor, Inc. N-channel field effect transistor having an oblique arsenic implant for lowered series resistance
US5534449A (en) * 1995-07-17 1996-07-09 Micron Technology, Inc. Methods of forming complementary metal oxide semiconductor (CMOS) integrated circuitry

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH02298023A (en) * 1989-05-12 1990-12-10 Sanyo Electric Co Ltd Manufacture of semiconductor device
US5147811A (en) * 1990-03-13 1992-09-15 Kabushiki Kaisha Toshiba Method of manufacturing semiconductor device by controlling the profile of the density of p-type impurities in the source/drain regions
US5217910A (en) * 1990-11-05 1993-06-08 Mitsubishi Denki Kabushiki Kaisha Method of fabricating semiconductor device having sidewall spacers and oblique implantation
US5401994A (en) * 1991-05-21 1995-03-28 Sharp Kabushiki Kaisha Semiconductor device with a non-uniformly doped channel
US5716862A (en) * 1993-05-26 1998-02-10 Micron Technology, Inc. High performance PMOSFET using split-polysilicon CMOS process incorporating advanced stacked capacitior cells for fabricating multi-megabit DRAMS
US5500379A (en) * 1993-06-25 1996-03-19 Matsushita Electric Industrial Co., Ltd. Method of manufacturing semiconductor device
US5614432A (en) * 1994-04-23 1997-03-25 Nec Corporation Method for manufacturing LDD type MIS device
US5849615A (en) * 1996-02-22 1998-12-15 Micron Technology, Inc. Semiconductor processing method of fabricating field effect transistors

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Jung, D., et al., "A 0.25μm CMOSFET Using Halo Implantation For 1Gb DRAM", Extended Abstracts of the 1995 International Conference on Solid State Devices and Materials, Osaka, published Sep. 1995, pp. 869-871.
Jung, D., et al., A 0.25 m CMOSFET Using Halo Implantation For 1Gb DRAM , Extended Abstracts of the 1995 International Conference on Solid State Devices and Materials, Osaka, published Sep. 1995, pp. 869 871. *

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6521493B1 (en) * 2000-05-19 2003-02-18 International Business Machines Corporation Semiconductor device with STI sidewall implant
US20050181565A1 (en) * 2003-10-20 2005-08-18 Ethan Williford Threshold voltage adjustment for long channel transistors
US7274076B2 (en) 2003-10-20 2007-09-25 Micron Technology, Inc. Threshold voltage adjustment for long channel transistors
US20080054375A1 (en) * 2003-10-20 2008-03-06 Micron Technology, Inc. Threshold voltage adjustment for long-channel transistors
US7422948B2 (en) 2003-10-20 2008-09-09 Micron Technology, Inc. Threshold voltage adjustment for long channel transistors
US7968411B2 (en) 2003-10-20 2011-06-28 Micron Technology, Inc. Threshold voltage adjustment for long-channel transistors
US20110233671A1 (en) * 2003-10-20 2011-09-29 Micron Technology, Inc. Threshold voltage adjustment of a transistor
US9111958B2 (en) 2003-10-20 2015-08-18 Micron Technology, Inc. Threshold voltage adjustment of a transistor
US10032903B2 (en) 2003-10-20 2018-07-24 Micron Technology, Inc. Threshold voltage adjustment of a transistor

Also Published As

Publication number Publication date
US5849615A (en) 1998-12-15
US6326250B1 (en) 2001-12-04

Similar Documents

Publication Publication Date Title
US6413823B1 (en) Methods of forming field effect transistors
US5359219A (en) Silicon on insulator device comprising improved substrate doping
US5548143A (en) Metal oxide semiconductor transistor and a method for manufacturing the same
US6046472A (en) Graded LDD implant process for sub-half-micron MOS devices
US4965213A (en) Silicon-on-insulator transistor with body node to source node connection
US6037639A (en) Fabrication of integrated devices using nitrogen implantation
US6207519B1 (en) Method of making semiconductor device having double spacer
US6150204A (en) Semiconductor processing method of fabricating field effect transistors
EP0164449B1 (en) Process for producing a semiconductor integrated circuit device including a misfet
US6221709B1 (en) Method of fabricating a CMOS integrated circuit device with LDD N-channel transistor and non-LDD P-channel transistor
US5439831A (en) Low junction leakage MOSFETs
US5716866A (en) Method of forming a semiconductor device
JPH08153873A (en) Semiconductor device and fabrication thereof
US20040041170A1 (en) Low dose super deep source/drain implant
US6265293B1 (en) CMOS transistors fabricated in optimized RTA scheme
US6261885B1 (en) Method for forming integrated circuit gate conductors from dual layers of polysilicon
EP0187260A2 (en) Process for fabricating a semiconductor integrated circuit device having MISFETs
US6576521B1 (en) Method of forming semiconductor device with LDD structure
EP0763851B1 (en) Method of forming an asymmetric, graded-channel semiconductor device using a disposable spacer
KR100305681B1 (en) semiconductor device and method for manufacturing the same
US5506161A (en) Method of manufacturing graded channels underneath the gate electrode extensions
US6541341B1 (en) Method for fabricating MOS field effect transistor
KR100549941B1 (en) gate electrode structure for semiconductor device
US5977602A (en) Semiconductor device having an oxygen-rich punchthrough region extending through the length of the active region
JPH07106561A (en) Semiconductor device

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731

AS Assignment

Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731