US6249454B1 - Split-gate flash cell for virtual ground architecture - Google Patents

Split-gate flash cell for virtual ground architecture Download PDF

Info

Publication number
US6249454B1
US6249454B1 US09/396,519 US39651999A US6249454B1 US 6249454 B1 US6249454 B1 US 6249454B1 US 39651999 A US39651999 A US 39651999A US 6249454 B1 US6249454 B1 US 6249454B1
Authority
US
United States
Prior art keywords
floating gates
bit lines
flash memory
bit line
gate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/396,519
Inventor
Hung-Cheng Sung
Di-Son Kuo
Chia-Ta Hsieh
Yai-Fen Lin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US09/396,519 priority Critical patent/US6249454B1/en
Assigned to TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY reassignment TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HSIEH, CHIA-TA, KUO, DI-SON, LIN, YAI-FEN, SUNG, HUNG-CHENG
Priority to US09/851,215 priority patent/US6385089B2/en
Priority to US09/858,527 priority patent/US6344997B2/en
Application granted granted Critical
Publication of US6249454B1 publication Critical patent/US6249454B1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0408Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors
    • G11C16/0425Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells containing floating gate transistors comprising cells containing a merged floating gate and select transistor
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/30Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices

Definitions

  • This invention relates to semiconductor memories and in particular split gate flash memory cells
  • split gate flash memory technology requires a relatively large cell size compared to other type memory technologies. This is in part caused by misalignment problems and not being able to take advantage of self alignment techniques. Some designs of flash memory cells have multiple storage bits per each memory cell to accommodate the increased demand storage density, but this usually comes with an increased program current.
  • U.S. Pat. No. 5,838,618 (Lee et al.) a method is disclosed to erase data from a flash EEPROM while electrical charges trapped in the tunneling oxide are eliminated to maintain separation of the programmed and erased thresholds.
  • U.S. Pat. No. 5,508,995 (Zimmer et al.) is described a split gate EPROM cell with buried bit lines on either side of a storage cell. The source for the EPROM cell is in part a buried bit line on one side of the storage cell and the drain is in part a buried bit line on the other side of the cell
  • U.S. Pat. No. 5,440,158 (Sung-Mu) is shown an EPROM cell with dual sidewall floating gates.
  • Source and drain regions are formed between and on either side of the floating gates and a control gate is formed over the floating gates.
  • a control gate is formed over the floating gates.
  • an electrically conductive re-crystallized floating gate is disposed over an insulating area extending over a portion of a channel region and a drain region.
  • a control gate partially overlaps the floating gate and extends over a portion of a source region.
  • bit lines for a flash memory are ion implanted into a semiconductor substrate.
  • the bit lines lay beside and extend partially under each column of floating gates and run the length of each column.
  • a control gate is formed over each row of floating gates and runs the length of each row.
  • the control gate of each row of floating gates serves as a word line for that row.
  • Combinations of voltages applied to a control gate overlaying a row of floating gates and to bit lines on either side of a floating gate in that row allow the floating gate to be programmed, read and erased.
  • This invention is a virtual ground architecture since a bit line acts as a drain for floating gates on one side of the bit line with Vcc being applied and acts as a source for floating gates on the opposite side of the bit line with zero volts being applied.
  • Bit lines are alternately used as drains and sources as spit gate transistors are formed between adjacent columns.
  • a bit line physically associated with a first column of floating gates and separated from a second column by a channel length in the semiconductor substrate is a source for the split gate transistors formed between the first and second columns of floating gates.
  • a bit line physically associated with the second column and partially laying under the floating gates of the second column is the drain for the split gate transistors formed between the first and second columns.
  • the bit line physically associated with the second column and spaced by a channel length from the floating gate of a third column is a source for the split gate transistors formed between the second and third columns.
  • the buried bit line physically associated with the third column is the drain for the split gate transistors formed between the second and third columns.
  • a flash memory cell comprises a floating gate with a buried bit line extending partially under the floating gate, a buried bit line from an adjacent column separated from the floating gate by a portion of a channel length, and a control gate running the length of the row containing the floating gate.
  • the flash memory cell is programmed by applying a high voltage to the control gate, a moderate voltage to the bit line lay beside and extending partially under the floating gate, and applying zero volts to the bit line in the adjacent column. Electrons flowing from the bit line of the adjacent column gain energy as they flow through the channel between the two bit lines and are injected into the floating gate caused by impact ionization in the channel.
  • the floating gate is erased by applying a high voltage to the surrounding bit lines and zero volts to the control gate.
  • the erasure that removes electrons from the floating gate is done by means of Fowler-Nordheim tunneling from the floating gate and the bit line partially extending under the floating gate.
  • the floating gate is read by applying a moderate voltage to the control gate, applying a moderate voltage of lower magnitude than that applied to the control gate to the buried bit line from the adjacent column and applying zero volts to the buried bit line partially extending under the floating gate being read.
  • FIG. 1 is a cross sectional view of a split gate flash memory cell of prior art
  • FIG. 2 a is a plan view of a portion of the flash memory cells of this invention.
  • FIG. 2 b is a cross section view of a portion of flash memory cells of this invention.
  • FIG. 3 is chart of voltages required to program, erase, and read the flash memory cells
  • FIG. 4 is a flow diagram for forming the flash memory cells of this invention.
  • FIG. 5 is a flow d for programing a flash memory cell of this invention
  • FIG. 6 is a flow diagram for reading a flash memory cell of this invention.
  • FIG. 7 is a flow diagram for erasing a flash memory cell of this invention.
  • two flash memory cells of prior art comprising floating gates 10 and 11 separated from control gates 12 and 13 by an insulating layer of ONO (oxide-nitride-oxide) 14 .
  • a metal land 15 is connected to a drain 17 in a semiconductor substrate 18 by a metal plug 16 .
  • the size and the separation of the two flash memory cells is limited by the need to make contact from the metal land 16 to the drain 17 . If the spacing that is maintained between the metal plug 16 and the adjacent control gates 12 and 13 is minimal, misalignment of the metal plug 16 through the inter-metal dielectric 19 can cause electrical shorts. Therefore, a minimum spacing needs to be maintained between the metal plug 16 and the adjacent control gates 12 and 13 that restricts the size reduction of the flash memory cells.
  • FIG. 2 a is shown a plan view of a portion of a flash memory of this invention.
  • Bit lines 30 are buried into a semiconductor substrate 34 by means of imaging using photo resist or the equivalent and ion implantation.
  • the bit lines 30 lay beside columns of floating gates 31 of the flash memory and extend partially beneath each floating gate 31 and 32 in the column. Overlaying each row of floating gates is a control gate 33 extending the length of the row and forming a word line for that row.
  • FIG. 2 b is shown the cross section view of a portion of the flash memory of this invention.
  • the floating gates 31 are formed on the semiconductor substrate 34 over gate oxide 35 .
  • a layer of ONO 36 separates and isolates the floating gates 31 from the control gates 33 .
  • the bit line BL- 1 acts a the source of the transistor and bit line BL- 2 acts as the drain.
  • To program cell 3 charge is injected onto floating gate FG- 3 .
  • bit line BL- 2 becomes the source and bit line BL- 3 is the drain.
  • Bit line BL- 1 is left floating and charge from the hot electron effect in channel 47 is injected into floating gate FG- 3 .
  • bit line BL- 1 This is done by applying a high voltage of approximately about 7V to the control gate 33 , connecting 0V to bit line BL- 2 acting as a source and connecting approximately about 3V to bit line 3 acting as a drain with the substrate 34 held at 0V. All other bit lines intersecting and laying under control gate 33 are floating as represented by bit line BL- 1 .
  • Flash memory cells containing floating gates FG- 1 , FG- 2 , and FG- 3 are erased by applying a high voltage of approximately about 8V to bit lines BL- 1 , BL- 2 and BL- 3 with the control gate 33 and the substrate 34 connected to 0V. This removes charge from the floating gates by means of Fowler-Nordheim tunneling until a predetermined threshold voltage is reached which defines the cells as being erased, or not programmed.
  • the flash memory cell containing floating gate FG- 2 is read by applying a moderate voltage of approximately about 3V to the control gate 33 , applying a moderate voltage of approximately about 2V to bit line BL- 1 operating as a drain and 0V to bit line BL- 2 operating as a source. Current flows between bit lines BL- 1 and BL- 2 when the floating gate FG- 2 has a low charge resulting in a low threshold voltage and is detected by a sense amplifier. When the charge on the floating gate FG- 2 is high (programmed state) no current flows between the two bit lines BL- 1 and BL- 2 and into the sense amplifier.
  • bit line BL- 2 now operating as a drain has a moderate voltage of approximately 2V applied and bit line BL- 3 is connected to 0V. All other bit lines, represented by BL- 1 , are connected to 0V.
  • a method for forming a split gate flash memory with buried bit lines is shown.
  • a gate oxide is formed over a semiconductor substrate 50 .
  • the thickness of the gate oxide is in a range of 80A to 100A.
  • An array of floating gates arranged in rows and columns are formed over the gate oxide 51 .
  • Buried bit lines are patterned and ion implanted into the semiconductor substrate along side the columns of floating gates 52 .
  • the bit lines extend partially under the columns of floating gates beside which they lay.
  • Phosphorous ions are implanted into the substrate to form the buried bit lines having an expected energy of 40 KeV with a range of approximately about 40 KeV minimum and 60 KeV maximum.
  • the implant dosage has an expected value of 2E 15 ions/cm 2 with a range of approximately about 2E 15 ions/cm 2 minimum and 5E 15 ions/cm 2 maximum.
  • the depth of the buried bit lines is expected to be 0.3 u with a range of approximately about 0.2 u minimum and 0.4 u maximum.
  • ONO oxide-nitride-oxide
  • polysilicon is deposited over the surface of the substrate 54 .
  • Control gates are patterned and formed over rows of the floating gates 55 . Each row of floating gates is covered by a separate control gate that extends the fill length of the row and serves as a word line for the split gate flash memory.
  • FIG. 5 is shown the method of programming a split gate flash memory cell that has bit lines buried into a semiconductor substrate.
  • a high voltage is applied to a control gate overlaying the row containing the flash memory cell to be programmed 60 .
  • a moderate voltage is applied to a first bit line laying beside and partially under the floating gate of the flash memory cell to be programmed 61 .
  • Zero volts is applied to a second buried bit line separated from the first buried bit line by the channel of the split gate transistor of the cell to be programmed and laying beside a floating gate of an adjacent flash memory cell 62 . All other bit lines associated with cells overlaid by the control gate are left floating 63 .
  • the semiconductor substrate is connected to zero volts 64 , and all voltages are maintained until a predetermined threshold voltage is reached for the split gate transistor being programmed 65 .
  • FIG. 6 is shown the method of reading a split gate flash memory cell that has bit lines buried into a semiconductor substrate.
  • a first moderate voltage is applied to the control gate overlaying a row of split gate flash memory cells 70 .
  • Zero volts is applied to a first buried bit line laying beside and partially under the floating gate of the flash memory cell that is being read 71 .
  • a second moderate voltage lesser than the first moderate voltage is applied to a second bit line separated form the first bit line by the channel of the split gate transistor of the cell to be read and laying beside a floating gate of an adjacent flash memory cell 72 .
  • Zero volts is applied to all other bit lines associated with cells overlaid by the control gate 73 , and the semiconductor substrate is connected to zero volts 74 .
  • the flash memory cell is read by detecting the conduction of current of the split gate transistor of the flash memory cell being read 75 .
  • FIG. 7 is shown the method of erasing split gate flash memory cells that have bit lines buried into a semiconductor substrate.
  • a high voltage is applied to bit lines buried in a semiconductor substrate that lay beside and partially under the floating gates of the flash memory cells that are to be erased 80 .
  • Zero volts is applied to the control gate overlaying the row of flash memory cells to be erased 81 , and zero volts is connected to the semiconductor substrate 82 .
  • the voltages and connections are maintained until the threshold voltage of the cells being erased fall below a predetermined voltage level 83 which defines the flash memory cells as being erased.

Abstract

In this invention bit lines are ion implanted into a semiconductor substrate in columns beside floating gates of an array of flash memory cells. A control gate overlays each row floating gates and operates as a word lines for the rows of flash memory cells. Each bit line serves a dual purpose of providing a drain for one cell and a source for the adjacent cell. The flash memory cells are programmed, erased and read depending upon the voltages applied to the buried bit lines and the word line structured as a control gate that extends the length of each row. By implanting the bit lines into the semiconductor substrate the flash memory cell can be made smaller improving the density of the flash memory.

Description

BACKGROUND OF THE INVENTION
1. Field of Invention
This invention relates to semiconductor memories and in particular split gate flash memory cells
2. Description of Related Art
Split gate flash memory technology requires a relatively large cell size compared to other type memory technologies. This is in part caused by misalignment problems and not being able to take advantage of self alignment techniques. Some designs of flash memory cells have multiple storage bits per each memory cell to accommodate the increased demand storage density, but this usually comes with an increased program current.
In U.S. Pat. No. 5,838,618 (Lee et al.) a method is disclosed to erase data from a flash EEPROM while electrical charges trapped in the tunneling oxide are eliminated to maintain separation of the programmed and erased thresholds. In U.S. Pat. No. 5,508,995 (Zimmer et al.) is described a split gate EPROM cell with buried bit lines on either side of a storage cell. The source for the EPROM cell is in part a buried bit line on one side of the storage cell and the drain is in part a buried bit line on the other side of the cell In U.S. Pat. No. 5,440,158 (Sung-Mu) is shown an EPROM cell with dual sidewall floating gates. Source and drain regions are formed between and on either side of the floating gates and a control gate is formed over the floating gates. In U.S. Pat. No. 5,067,108 (Jenq), an electrically conductive re-crystallized floating gate is disposed over an insulating area extending over a portion of a channel region and a drain region. A control gate partially overlaps the floating gate and extends over a portion of a source region.
With the demands for increased density for flash memory chips, it is important to create a small cell size that can be easy to shrink. The demand for increased density will require a solution to the misalignment problem in conventional split gate flash memories, and the minimizing of requirements for metalization and contact areas. To deal with the density requirement a cell architecture is required that has floating gates with source and drain areas that are in part a portion of buried bit lines and a control gate that extends beyond the cell to form in part a word line for the flash memory. Doing these items of improvement can produce an architecture for a split gate flash memory cell that will allow the cell to be reduced in size producing a higher flash memory density.
SUMMARY OF THE INVENTION
In this invention bit lines for a flash memory are ion implanted into a semiconductor substrate. The bit lines lay beside and extend partially under each column of floating gates and run the length of each column. A control gate is formed over each row of floating gates and runs the length of each row. The control gate of each row of floating gates serves as a word line for that row. Combinations of voltages applied to a control gate overlaying a row of floating gates and to bit lines on either side of a floating gate in that row, allow the floating gate to be programmed, read and erased. This invention is a virtual ground architecture since a bit line acts as a drain for floating gates on one side of the bit line with Vcc being applied and acts as a source for floating gates on the opposite side of the bit line with zero volts being applied.
Bit lines are alternately used as drains and sources as spit gate transistors are formed between adjacent columns. A bit line physically associated with a first column of floating gates and separated from a second column by a channel length in the semiconductor substrate is a source for the split gate transistors formed between the first and second columns of floating gates. A bit line physically associated with the second column and partially laying under the floating gates of the second column is the drain for the split gate transistors formed between the first and second columns. In like manner, the bit line physically associated with the second column and spaced by a channel length from the floating gate of a third column is a source for the split gate transistors formed between the second and third columns. The buried bit line physically associated with the third column is the drain for the split gate transistors formed between the second and third columns.
A flash memory cell comprises a floating gate with a buried bit line extending partially under the floating gate, a buried bit line from an adjacent column separated from the floating gate by a portion of a channel length, and a control gate running the length of the row containing the floating gate. The flash memory cell is programmed by applying a high voltage to the control gate, a moderate voltage to the bit line lay beside and extending partially under the floating gate, and applying zero volts to the bit line in the adjacent column. Electrons flowing from the bit line of the adjacent column gain energy as they flow through the channel between the two bit lines and are injected into the floating gate caused by impact ionization in the channel. The floating gate is erased by applying a high voltage to the surrounding bit lines and zero volts to the control gate. The erasure that removes electrons from the floating gate is done by means of Fowler-Nordheim tunneling from the floating gate and the bit line partially extending under the floating gate. The floating gate is read by applying a moderate voltage to the control gate, applying a moderate voltage of lower magnitude than that applied to the control gate to the buried bit line from the adjacent column and applying zero volts to the buried bit line partially extending under the floating gate being read.
BRIEF DESCRIPTION OF THE DRAWINGS
This invention will be described with reference to the accompanying drawings, wherein:
FIG. 1 is a cross sectional view of a split gate flash memory cell of prior art,
FIG. 2a is a plan view of a portion of the flash memory cells of this invention,
FIG. 2b, is a cross section view of a portion of flash memory cells of this invention,
FIG. 3 is chart of voltages required to program, erase, and read the flash memory cells,
FIG. 4 is a flow diagram for forming the flash memory cells of this invention,
FIG. 5 is a flow d for programing a flash memory cell of this invention,
FIG. 6 is a flow diagram for reading a flash memory cell of this invention, and
FIG. 7 is a flow diagram for erasing a flash memory cell of this invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
Referring to FIG. 1, two flash memory cells of prior art are shown comprising floating gates 10 and 11 separated from control gates 12 and 13 by an insulating layer of ONO (oxide-nitride-oxide) 14. A metal land 15 is connected to a drain 17 in a semiconductor substrate 18 by a metal plug 16. The size and the separation of the two flash memory cells is limited by the need to make contact from the metal land 16 to the drain 17. If the spacing that is maintained between the metal plug 16 and the adjacent control gates 12 and 13 is minimal, misalignment of the metal plug 16 through the inter-metal dielectric 19 can cause electrical shorts. Therefore, a minimum spacing needs to be maintained between the metal plug 16 and the adjacent control gates 12 and 13 that restricts the size reduction of the flash memory cells.
In FIG. 2a is shown a plan view of a portion of a flash memory of this invention. Bit lines 30 are buried into a semiconductor substrate 34 by means of imaging using photo resist or the equivalent and ion implantation. The bit lines 30 lay beside columns of floating gates 31 of the flash memory and extend partially beneath each floating gate 31 and 32 in the column. Overlaying each row of floating gates is a control gate 33 extending the length of the row and forming a word line for that row. In FIG. 2b is shown the cross section view of a portion of the flash memory of this invention. The floating gates 31 are formed on the semiconductor substrate 34 over gate oxide 35. A layer of ONO 36 separates and isolates the floating gates 31 from the control gates 33.
Continuing to refer to FIGS. 2a and 2 b and referring to FIG. 3, three floating gates (FG-1) 40, (FG-2) 41 and (FG-3) 42 are shown for illustrative purposes to explain FIG. 3 associated with three buried bit lines (BL-1) 43, (BL-2) 44 and (BL-3) 45 and two channel regions 46 and 47. To program cell 2 a charge is injected onto FG-2. This is done by applying a large voltage of approximately about 7V to the control gate 33, applying a moderate voltage of approximately about 3V to bit line BL-2, applying 0V to bit line BL-1 and floating bit line BL-3 with the substrate 34 held at 0V. A high current flows in the channel 46 of the transistor formed between BL-1 and BL-2 and under the control gate 33. Ionization is formed in the channel 46 near the floating gate from which hot electrons are injected into the floating gate FG-2. The bit line BL-1 acts a the source of the transistor and bit line BL-2 acts as the drain. To program cell 3 charge is injected onto floating gate FG-3. Here bit line BL-2 becomes the source and bit line BL-3 is the drain. Bit line BL-1 is left floating and charge from the hot electron effect in channel 47 is injected into floating gate FG-3. This is done by applying a high voltage of approximately about 7V to the control gate 33, connecting 0V to bit line BL-2 acting as a source and connecting approximately about 3V to bit line 3 acting as a drain with the substrate 34 held at 0V. All other bit lines intersecting and laying under control gate 33 are floating as represented by bit line BL-1.
Continuing to refer to FIG. 3 along with FIGS. 2a and 2 b, Flash memory cells containing floating gates FG- 1, FG-2, and FG-3 are erased by applying a high voltage of approximately about 8V to bit lines BL-1, BL-2 and BL-3 with the control gate 33 and the substrate 34 connected to 0V. This removes charge from the floating gates by means of Fowler-Nordheim tunneling until a predetermined threshold voltage is reached which defines the cells as being erased, or not programmed. The flash memory cell containing floating gate FG-2 is read by applying a moderate voltage of approximately about 3V to the control gate 33, applying a moderate voltage of approximately about 2V to bit line BL-1 operating as a drain and 0V to bit line BL-2 operating as a source. Current flows between bit lines BL-1 and BL-2 when the floating gate FG-2 has a low charge resulting in a low threshold voltage and is detected by a sense amplifier. When the charge on the floating gate FG-2 is high (programmed state) no current flows between the two bit lines BL-1 and BL-2 and into the sense amplifier. To read the cell containing FG-3 a moderate voltage of approximately about 3V is applied to the control gate 33, bit line BL-2 now operating as a drain has a moderate voltage of approximately 2V applied and bit line BL-3 is connected to 0V. All other bit lines, represented by BL-1, are connected to 0V. Current flows between bit lines BL-2 and BL-3 when the floating gate FG-3 has a low charge resulting in a low threshold voltage and is detected by a sense amplifier. When the charge on the floating gate FG-3 is high (programmed state) no current flows between the two bit lines BL-2 and BL-3 and into the sense amplifier.
Referring to FIG. 4, a method for forming a split gate flash memory with buried bit lines is shown. A gate oxide is formed over a semiconductor substrate 50. The thickness of the gate oxide is in a range of 80A to 100A. An array of floating gates arranged in rows and columns are formed over the gate oxide 51. Buried bit lines are patterned and ion implanted into the semiconductor substrate along side the columns of floating gates 52. The bit lines extend partially under the columns of floating gates beside which they lay. Phosphorous ions are implanted into the substrate to form the buried bit lines having an expected energy of 40 KeV with a range of approximately about 40 KeV minimum and 60 KeV maximum. The implant dosage has an expected value of 2E15 ions/cm2 with a range of approximately about 2E15 ions/cm2 minimum and 5E15 ions/cm2 maximum. The depth of the buried bit lines is expected to be 0.3 u with a range of approximately about 0.2 u minimum and 0.4 u maximum. After the bit lines are implanted into the substrate an insulation of ONO (oxide-nitride-oxide) is formed over the surface of the substrate and the floating gates 53. Next polysilicon is deposited over the surface of the substrate 54. Control gates are patterned and formed over rows of the floating gates 55. Each row of floating gates is covered by a separate control gate that extends the fill length of the row and serves as a word line for the split gate flash memory.
In FIG. 5 is shown the method of programming a split gate flash memory cell that has bit lines buried into a semiconductor substrate. A high voltage is applied to a control gate overlaying the row containing the flash memory cell to be programmed 60. A moderate voltage is applied to a first bit line laying beside and partially under the floating gate of the flash memory cell to be programmed 61. Zero volts is applied to a second buried bit line separated from the first buried bit line by the channel of the split gate transistor of the cell to be programmed and laying beside a floating gate of an adjacent flash memory cell 62. All other bit lines associated with cells overlaid by the control gate are left floating 63. The semiconductor substrate is connected to zero volts 64, and all voltages are maintained until a predetermined threshold voltage is reached for the split gate transistor being programmed 65.
In FIG. 6 is shown the method of reading a split gate flash memory cell that has bit lines buried into a semiconductor substrate. A first moderate voltage is applied to the control gate overlaying a row of split gate flash memory cells 70. Zero volts is applied to a first buried bit line laying beside and partially under the floating gate of the flash memory cell that is being read 71. A second moderate voltage lesser than the first moderate voltage is applied to a second bit line separated form the first bit line by the channel of the split gate transistor of the cell to be read and laying beside a floating gate of an adjacent flash memory cell 72. Zero volts is applied to all other bit lines associated with cells overlaid by the control gate 73, and the semiconductor substrate is connected to zero volts 74. The flash memory cell is read by detecting the conduction of current of the split gate transistor of the flash memory cell being read 75.
In FIG. 7 is shown the method of erasing split gate flash memory cells that have bit lines buried into a semiconductor substrate. A high voltage is applied to bit lines buried in a semiconductor substrate that lay beside and partially under the floating gates of the flash memory cells that are to be erased 80. Zero volts is applied to the control gate overlaying the row of flash memory cells to be erased 81, and zero volts is connected to the semiconductor substrate 82. The voltages and connections are maintained until the threshold voltage of the cells being erased fall below a predetermined voltage level 83 which defines the flash memory cells as being erased.
While the invention has been particularly shown and described with reference to preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention.

Claims (3)

What is claimed is:
1. A method for producing a split gate multiple storage flash cell, comprising:
a) forming gate oxide on a semiconductor substrate,
b) forming an array of floating gates on surface of said substrate organized in rows and columns,
c) patterning and ion implanting buried bit lines which lie between said columns of floating gates and extending partially under said floating gates wherein said buried bit lines are separated by semiconductor channels,
d) forming a layer of ONO (oxide-nitride-oxide) over said floating gates,
e) depositing a layer of polysilicon over surface of said substrate including said array of floating gates,
f) patterning and etching said layer of polysilicon to form control gates overlaying said rows of floating gates and the oxide coated surface of the semiconductor substrate between the floating gates, where under bit lines and a portion of the channels separating the buried bit lines lie, wherein each bit line is shared between two adjacent cells in a row of memory cells and wherein each buried bit line is a transistor drain for a first adjacent cell and a transistor source for a second adjacent cell.
2. The method of claim 1, wherein patterning and ion implanting said buried bit lines is continuous for a length of the columns of said floating gates where each buried bit line lies adjacent to and extends partially under a first column of floating gates and is separated from a second column of floating gates by a portion of said semiconductor channels associated with the memory cells in a second column of floating gates.
3. The method of claim 1, wherein patterning and etching said polysilicon to form said control gates is continuous for a length of a row of floating gates and produces a word line for the memory cells located in each row of said floating gates.
US09/396,519 1999-09-15 1999-09-15 Split-gate flash cell for virtual ground architecture Expired - Lifetime US6249454B1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US09/396,519 US6249454B1 (en) 1999-09-15 1999-09-15 Split-gate flash cell for virtual ground architecture
US09/851,215 US6385089B2 (en) 1999-09-15 2001-05-08 Split-gate flash cell for virtual ground architecture
US09/858,527 US6344997B2 (en) 1999-09-15 2001-05-17 Split-gate flash cell for virtual ground architecture

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/396,519 US6249454B1 (en) 1999-09-15 1999-09-15 Split-gate flash cell for virtual ground architecture

Related Child Applications (2)

Application Number Title Priority Date Filing Date
US09/851,215 Division US6385089B2 (en) 1999-09-15 2001-05-08 Split-gate flash cell for virtual ground architecture
US09/858,527 Division US6344997B2 (en) 1999-09-15 2001-05-17 Split-gate flash cell for virtual ground architecture

Publications (1)

Publication Number Publication Date
US6249454B1 true US6249454B1 (en) 2001-06-19

Family

ID=23567533

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/396,519 Expired - Lifetime US6249454B1 (en) 1999-09-15 1999-09-15 Split-gate flash cell for virtual ground architecture
US09/851,215 Expired - Lifetime US6385089B2 (en) 1999-09-15 2001-05-08 Split-gate flash cell for virtual ground architecture
US09/858,527 Expired - Lifetime US6344997B2 (en) 1999-09-15 2001-05-17 Split-gate flash cell for virtual ground architecture

Family Applications After (2)

Application Number Title Priority Date Filing Date
US09/851,215 Expired - Lifetime US6385089B2 (en) 1999-09-15 2001-05-08 Split-gate flash cell for virtual ground architecture
US09/858,527 Expired - Lifetime US6344997B2 (en) 1999-09-15 2001-05-17 Split-gate flash cell for virtual ground architecture

Country Status (1)

Country Link
US (3) US6249454B1 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6414346B1 (en) * 2000-01-24 2002-07-02 Nec Corporation Semiconductor memory and manufacturing method thereof
US20030206440A1 (en) * 2002-05-06 2003-11-06 Wong Sau Ching Bi-directional floating gate nonvolatile memory
US6740925B2 (en) * 2001-01-11 2004-05-25 Samsung Electronics Co., Ltd. Memory device comprising single transistor having functions of RAM and ROM and methods for operating and manufacturing the same
US20040119122A1 (en) * 2002-12-23 2004-06-24 Alper Ilkbahar Semiconductor device with localized charge storage dielectric and method of making same
US20040120186A1 (en) * 2002-12-23 2004-06-24 Luca Fasoli Array containing charge storage and dummy transistors and method of operating the array
US6914820B1 (en) 2002-05-06 2005-07-05 Multi Level Memory Technology Erasing storage nodes in a bi-directional nonvolatile memory cell
US20070103985A1 (en) * 2002-05-06 2007-05-10 Sau Ching Wong Fabricating bi-directional nonvolatile memory cells
US11251189B2 (en) 2009-02-09 2022-02-15 Longitude Flash Memory Solutions Ltd. Gate fringing effect based channel formation for semiconductor device

Families Citing this family (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6798012B1 (en) * 1999-12-10 2004-09-28 Yueh Yale Ma Dual-bit double-polysilicon source-side injection flash EEPROM cell
TW508590B (en) * 2001-05-09 2002-11-01 Macronix Int Co Ltd Operating method of flash memory with symmetrical dual channel
US6620683B1 (en) * 2001-12-04 2003-09-16 Taiwan Semiconductor Manufacturing Company Twin-bit memory cell having shared word lines and shared bit-line contacts for electrically erasable and programmable read-only memory (EEPROM) and method of manufacturing the same
US7112978B1 (en) 2002-04-16 2006-09-26 Transmeta Corporation Frequency specific closed loop feedback control of integrated circuits
US7941675B2 (en) 2002-12-31 2011-05-10 Burr James B Adaptive power control
CN1331216C (en) * 2002-06-17 2007-08-08 旺宏电子股份有限公司 Silicon nitride memory and a process for making it
US7228242B2 (en) 2002-12-31 2007-06-05 Transmeta Corporation Adaptive power control based on pre package characterization of integrated circuits
US6936898B2 (en) * 2002-12-31 2005-08-30 Transmeta Corporation Diagonal deep well region for routing body-bias voltage for MOSFETS in surface well regions
US7323367B1 (en) * 2002-12-31 2008-01-29 Transmeta Corporation Diagonal deep well region for routing body-bias voltage for MOSFETS in surface well regions
US7953990B2 (en) 2002-12-31 2011-05-31 Stewart Thomas E Adaptive power control based on post package characterization of integrated circuits
US7174528B1 (en) 2003-10-10 2007-02-06 Transmeta Corporation Method and apparatus for optimizing body bias connections in CMOS circuits using a deep n-well grid structure
US7129771B1 (en) 2003-12-23 2006-10-31 Transmeta Corporation Servo loop for well bias voltage source
US7649402B1 (en) 2003-12-23 2010-01-19 Tien-Min Chen Feedback-controlled body-bias voltage source
US7012461B1 (en) 2003-12-23 2006-03-14 Transmeta Corporation Stabilization component for a substrate potential regulation circuit
US7692477B1 (en) 2003-12-23 2010-04-06 Tien-Min Chen Precise control component for a substrate potential regulation circuit
US7645673B1 (en) * 2004-02-03 2010-01-12 Michael Pelham Method for generating a deep N-well pattern for an integrated circuit design
US7214589B2 (en) * 2004-03-18 2007-05-08 Taiwan Semiconductor Manufacturing Co., Ltd. Flash memory cell and methods for fabricating same
US7388260B1 (en) * 2004-03-31 2008-06-17 Transmeta Corporation Structure for spanning gap in body-bias voltage routing structure
US7562233B1 (en) 2004-06-22 2009-07-14 Transmeta Corporation Adaptive control of operating and body bias voltages
US7774625B1 (en) 2004-06-22 2010-08-10 Eric Chien-Li Sheng Adaptive voltage control by accessing information stored within and specific to a microprocessor
CN1322579C (en) * 2004-09-10 2007-06-20 联华电子股份有限公司 Production of virtual grounded SONOS memory with separated programm
US7598573B2 (en) * 2004-11-16 2009-10-06 Robert Paul Masleid Systems and methods for voltage distribution via multiple epitaxial layers
US7305647B1 (en) 2005-07-28 2007-12-04 Transmeta Corporation Using standard pattern tiles and custom pattern tiles to generate a semiconductor design layout having a deep well structure for routing body-bias voltage
KR20100080225A (en) * 2008-12-31 2010-07-08 주식회사 동부하이텍 Flash memory device and fabricating method thereof
US20110042722A1 (en) * 2009-08-21 2011-02-24 Nanya Technology Corp. Integrated circuit structure and memory array
KR102185079B1 (en) * 2014-04-21 2020-12-01 에스케이하이닉스 주식회사 Non-volatile memory device and method of operating the same
TW202011599A (en) * 2018-09-14 2020-03-16 瑞鼎科技股份有限公司 Semiconductor device

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5067108A (en) 1990-01-22 1991-11-19 Silicon Storage Technology, Inc. Single transistor non-volatile electrically alterable semiconductor memory device with a re-crystallized floating gate
US5280446A (en) * 1990-09-20 1994-01-18 Bright Microelectronics, Inc. Flash eprom memory circuit having source side programming
US5440158A (en) 1994-07-05 1995-08-08 Taiwan Semiconductor Manufacturing Company Ltd. Electrically programmable memory device with improved dual floating gates
US5508955A (en) 1993-05-20 1996-04-16 Nexcom Technology, Inc. Electronically erasable-programmable memory cell having buried bit line
US5838618A (en) 1997-09-11 1998-11-17 Taiwan Semiconductor Manufacturing Company Ltd. Bi-modal erase method for eliminating cycling-induced flash EEPROM cell write/erase threshold closure
US5966332A (en) * 1995-11-29 1999-10-12 Sanyo Electric Co., Ltd. Floating gate memory cell array allowing cell-by-cell erasure
US6040210A (en) * 1997-01-22 2000-03-21 International Business Machines Corporation 2F-square memory cell for gigabit memory applications
US6111287A (en) * 1994-08-30 2000-08-29 Mitsubishi Denki Kabushiki Kaisha Semiconductor device allowing electrical writing and erasing of information and method of manufacturing the same

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5278439A (en) * 1991-08-29 1994-01-11 Ma Yueh Y Self-aligned dual-bit split gate (DSG) flash EEPROM cell
JP3008812B2 (en) * 1995-03-22 2000-02-14 日本電気株式会社 Nonvolatile semiconductor memory device and method of manufacturing the same
US5714412A (en) * 1996-12-02 1998-02-03 Taiwan Semiconductor Manufacturing Company, Ltd Multi-level, split-gate, flash memory cell and method of manufacture thereof
US6097059A (en) * 1996-12-27 2000-08-01 Sanyo Electric Co., Ltd. Transistor, transistor array, method for manufacturing transistor array, and nonvolatile semiconductor memory
US5986934A (en) * 1997-11-24 1999-11-16 Winbond Electronics Corp.I Semiconductor memory array with buried drain lines and methods therefor
KR100297603B1 (en) * 1998-08-13 2001-08-07 윤종용 Flash type nonvolatile semiconductor memory device for preventing over erasure

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5067108A (en) 1990-01-22 1991-11-19 Silicon Storage Technology, Inc. Single transistor non-volatile electrically alterable semiconductor memory device with a re-crystallized floating gate
US5280446A (en) * 1990-09-20 1994-01-18 Bright Microelectronics, Inc. Flash eprom memory circuit having source side programming
US5508955A (en) 1993-05-20 1996-04-16 Nexcom Technology, Inc. Electronically erasable-programmable memory cell having buried bit line
US5440158A (en) 1994-07-05 1995-08-08 Taiwan Semiconductor Manufacturing Company Ltd. Electrically programmable memory device with improved dual floating gates
US5483487A (en) * 1994-07-05 1996-01-09 Taiwan Semiconductor Manufacturing Comp. Ltd. Electrically programmable memory device with improved dual floating gates
US6111287A (en) * 1994-08-30 2000-08-29 Mitsubishi Denki Kabushiki Kaisha Semiconductor device allowing electrical writing and erasing of information and method of manufacturing the same
US5966332A (en) * 1995-11-29 1999-10-12 Sanyo Electric Co., Ltd. Floating gate memory cell array allowing cell-by-cell erasure
US6040210A (en) * 1997-01-22 2000-03-21 International Business Machines Corporation 2F-square memory cell for gigabit memory applications
US5838618A (en) 1997-09-11 1998-11-17 Taiwan Semiconductor Manufacturing Company Ltd. Bi-modal erase method for eliminating cycling-induced flash EEPROM cell write/erase threshold closure

Cited By (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6414346B1 (en) * 2000-01-24 2002-07-02 Nec Corporation Semiconductor memory and manufacturing method thereof
US6867999B2 (en) 2001-01-11 2005-03-15 Samsung Electronics Co., Ltd. Memory device including a transistor having functions of RAM and ROM
US6999346B2 (en) 2001-01-11 2006-02-14 Samsung Electronics Co., Ltd. Memory device comprising single transistor having functions of RAM and ROM and methods for operating and manufacturing the same
US6740925B2 (en) * 2001-01-11 2004-05-25 Samsung Electronics Co., Ltd. Memory device comprising single transistor having functions of RAM and ROM and methods for operating and manufacturing the same
US20060086966A1 (en) * 2001-01-11 2006-04-27 Samsung Electronics Co., Ltd. Memory device comprising single transistor having functions of RAM and ROM and methods for operating and manufacturing the same
US7407856B2 (en) 2001-01-11 2008-08-05 Samsung Electronics Co., Ltd. Method of manufacturing a memory device
US20040155283A1 (en) * 2001-01-11 2004-08-12 Samsung Electronics Co, Ltd. Memory device comprising single transistor having functions of RAM and ROM and methods for operating and manufacturing the same
US20040160816A1 (en) * 2001-01-11 2004-08-19 Samsung Electronics Co., Ltd Memory device comprising single transistor having functions of RAM and ROM and methods for operating and manufacturing the same
US6747896B2 (en) * 2002-05-06 2004-06-08 Multi Level Memory Technology Bi-directional floating gate nonvolatile memory
US6826084B1 (en) 2002-05-06 2004-11-30 Multi Level Memory Technology Accessing individual storage nodes in a bi-directional nonvolatile memory cell
US7221591B1 (en) 2002-05-06 2007-05-22 Samsung Electronics Co., Ltd. Fabricating bi-directional nonvolatile memory cells
US7355891B2 (en) 2002-05-06 2008-04-08 Samsung Electronics Co., Ltd. Fabricating bi-directional nonvolatile memory cells
US20070103985A1 (en) * 2002-05-06 2007-05-10 Sau Ching Wong Fabricating bi-directional nonvolatile memory cells
US6914820B1 (en) 2002-05-06 2005-07-05 Multi Level Memory Technology Erasing storage nodes in a bi-directional nonvolatile memory cell
US20030206440A1 (en) * 2002-05-06 2003-11-06 Wong Sau Ching Bi-directional floating gate nonvolatile memory
US20040120186A1 (en) * 2002-12-23 2004-06-24 Luca Fasoli Array containing charge storage and dummy transistors and method of operating the array
US7132335B2 (en) 2002-12-23 2006-11-07 Sandisk 3D Llc Semiconductor device with localized charge storage dielectric and method of making same
US20050079675A1 (en) * 2002-12-23 2005-04-14 Matrix Semiconductor, Inc. Semiconductor device with localized charge storage dielectric and method of making same
US6849905B2 (en) 2002-12-23 2005-02-01 Matrix Semiconductor, Inc. Semiconductor device with localized charge storage dielectric and method of making same
US6807119B2 (en) 2002-12-23 2004-10-19 Matrix Semiconductor, Inc. Array containing charge storage and dummy transistors and method of operating the array
US20040119122A1 (en) * 2002-12-23 2004-06-24 Alper Ilkbahar Semiconductor device with localized charge storage dielectric and method of making same
US11251189B2 (en) 2009-02-09 2022-02-15 Longitude Flash Memory Solutions Ltd. Gate fringing effect based channel formation for semiconductor device
US11950412B2 (en) 2009-02-09 2024-04-02 Longitude Flash Memory Solutions Ltd. Gate fringing effect based channel formation for semiconductor device

Also Published As

Publication number Publication date
US6344997B2 (en) 2002-02-05
US6385089B2 (en) 2002-05-07
US20010033513A1 (en) 2001-10-25
US20010028577A1 (en) 2001-10-11

Similar Documents

Publication Publication Date Title
US6249454B1 (en) Split-gate flash cell for virtual ground architecture
US6130452A (en) Virtual ground flash cell with asymmetrically placed source and drain and method of fabrication
US6191975B1 (en) Non-volatile NAND type semiconductor memory device with stacked gate memory cells and a stacked gate select transistor
US5399891A (en) Floating gate or flash EPROM transistor array having contactless source and drain diffusions
US6670671B2 (en) Nonvolatile semiconductor memory device and manufacturing method thereof
US5173436A (en) Method of manufacturing an EEPROM with trench-isolated bitlines
US7242051B2 (en) Split gate NAND flash memory structure and array, method of programming, erasing and reading thereof, and method of manufacturing
US6504206B2 (en) Split gate flash cell for multiple storage
JPH0797608B2 (en) Nonvolatile semiconductor memory and manufacturing method thereof
JPH0567791A (en) Electrically writable and erasable semiconductor memory device and its manufacture
WO1998044565A1 (en) A scalable flash eeprom memory cell and array
US5051795A (en) EEPROM with trench-isolated bitlines
KR100364040B1 (en) A semiconductor memory device and a method of making thereof
KR100346021B1 (en) Nonvolatile semiconductor memory
JP2002539611A (en) Semiconductor device having non-volatile memory
KR19980055726A (en) Flash memory device and program, erase and read method using same
US5858839A (en) Method of making EPROM cell array using n-tank as common source
JP4583000B2 (en) High density flash memory device using column substrate coding
KR100665413B1 (en) Semiconductor device comprising a non-volatile memory cell
US6392927B2 (en) Cell array, operating method of the same and manufacturing method of the same
US7061046B2 (en) Non-volatile semiconductor memory device
JPH11162181A (en) Non-volatile semiconductor storage
JPH0992739A (en) Nonvolatile semiconductor memory, drive method and fabrication thereof
JPH06196713A (en) Semiconductor memory device and drive system therefor
WO2004095585A1 (en) Nonvolatile semiconductor storage device and method for manufacturing nonvolatile semiconductor storage device

Legal Events

Date Code Title Description
AS Assignment

Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SUNG, HUNG-CHENG;KUO, DI-SON;HSIEH, CHIA-TA;AND OTHERS;REEL/FRAME:010248/0954

Effective date: 19990728

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12