US6498392B2 - Semiconductor devices having different package sizes made by using common parts - Google Patents

Semiconductor devices having different package sizes made by using common parts Download PDF

Info

Publication number
US6498392B2
US6498392B2 US09/767,761 US76776101A US6498392B2 US 6498392 B2 US6498392 B2 US 6498392B2 US 76776101 A US76776101 A US 76776101A US 6498392 B2 US6498392 B2 US 6498392B2
Authority
US
United States
Prior art keywords
segments
semiconductor element
semiconductor device
pad portions
semiconductor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US09/767,761
Other versions
US20010009301A1 (en
Inventor
Kosuke Azuma
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Renesas Electronics Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp filed Critical NEC Corp
Assigned to NEC CORPORATION reassignment NEC CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: AZUMA, KOSUKE
Publication of US20010009301A1 publication Critical patent/US20010009301A1/en
Priority to US10/234,019 priority Critical patent/US6855577B2/en
Application granted granted Critical
Publication of US6498392B2 publication Critical patent/US6498392B2/en
Assigned to NEC ELECTRONICS CORPORATION reassignment NEC ELECTRONICS CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: NEC CORPORATION
Assigned to RENESAS ELECTRONICS CORPORATION reassignment RENESAS ELECTRONICS CORPORATION CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: NEC ELECTRONICS CORPORATION
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4821Flat leads, e.g. lead frames with or without insulating supports
    • H01L21/4828Etching
    • H01L21/4832Etching a temporary substrate after encapsulation process to form leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/561Batch processing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49541Geometry of the lead-frame
    • H01L23/49548Cross section geometry
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/023Redistribution layers [RDL] for bonding areas
    • H01L2224/0231Manufacturing methods of the redistribution layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05554Shape in top view being square
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/061Disposition
    • H01L2224/0612Layout
    • H01L2224/0613Square or rectangular array
    • H01L2224/06134Square or rectangular array covering only portions of the surface to be connected
    • H01L2224/06135Covering only the peripheral area of the surface to be connected, i.e. peripheral arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/113Manufacturing methods by local deposition of the material of the bump connector
    • H01L2224/1133Manufacturing methods by local deposition of the material of the bump connector in solid form
    • H01L2224/1134Stud bumping, i.e. using a wire-bonding apparatus
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13144Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16245Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/3205Shape
    • H01L2224/32057Shape in side view
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/32257Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic the layer connector connecting to a bonding area disposed in a recess of the surface of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • H01L2224/48464Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area also being a ball bond, i.e. ball-to-ball
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • H01L2224/48465Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49171Fan-out arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/8338Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/83385Shape, e.g. interlocking features
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8538Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/85385Shape, e.g. interlocking features
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8538Bonding interfaces outside the semiconductor or solid-state body
    • H01L2224/85399Material
    • H01L2224/854Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/85438Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/85447Copper (Cu) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/922Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
    • H01L2224/9222Sequential connecting processes
    • H01L2224/92242Sequential connecting processes the first connecting process involving a layer connector
    • H01L2224/92247Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/94Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01004Beryllium [Be]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01039Yttrium [Y]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/10251Elemental semiconductors, i.e. Group IV
    • H01L2924/10253Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress

Definitions

  • the present invention relates generally to a surface mount type semiconductor device having a lead-less structure, and more particularly to a semiconductor device and a method of manufacturing the same in which common parts can be used among semiconductor devices having different package sizes.
  • FIG. 40 is a cross sectional view of the semiconductor device disclosed in Japanese patent laid-open publication No. 9-162348.
  • a semiconductor element (element chip) 303 is fixed onto an element fixing resin board 301 , and the upper side and peripheral area of the semiconductor element 303 are molded by package resin 305 .
  • a plurality of projected portions 307 on the bottom surface of the package resin 305 .
  • the surface of each of the projected portions 307 is coated by a metal film 309 .
  • the metal films 309 are electrically coupled with the semiconductor element 303 via bonding wires 311 , within the package resin 305 .
  • the metal films 309 function as mounting electrodes for mounting the semiconductor device onto a printed circuit board and the like.
  • mounting electrodes are formed directly on the bottom surface of the package, and it is not necessary to use a lead-frame. Therefore, it is possible to avoid the above-mentioned disadvantages caused by the lead-frame. Also, the package is effectively downsized and made thin.
  • FIG. 41 is a cross sectional view of a semiconductor device disclosed in Japanese patent laid-open publication No. 9-252014.
  • the semiconductor device of FIG. 41 is fabricated as follows. First, a metal foil is shaped into predetermined patterns to form a die pad portion 401 and a plurality of electrode portions 403 . On the die pad portion 401 , a semiconductor element 405 is mounted by using mounting material 407 . The electrode portions 403 are then electrically coupled with the semiconductor element 405 by using bonding wires 409 . Thereafter, the semiconductor element 405 and the bonding wires 409 are molded by package resin 411 . In the semiconductor device shown in FIG.
  • Japanese patent laid-open publication No. 9-252014 a method is also disclosed in which, before patterning a metal foil, a semiconductor element is mounted on the metal foil and wire bonding is performed, and thereafter the metal foil is patterned into desired patterns. Also, Japanese patent laid-open publication No. 10-22440 discloses a technology similar to that described above.
  • FIG. 42 is a cross sectional view of a semiconductor device disclosed in Japanese patent laid-open publication No. 8-115989 and Japanese patent laid-open publication No. 8-115991.
  • the semiconductor device shown in FIG. 42 has a frame-like terminal portion 501 , and a plurality of column-like terminal portions 503 which are disposed within the frame-like terminal portion 501 and which are insulated from each other and from the frame-like terminal portion 501 via resin portion 505 .
  • a semiconductor element 509 is disposed on a patterned layer 507 formed on the frame-like terminal portion 501 and the column-like terminal portions 503 .
  • the semiconductor element 509 is electrically coupled with the patterned layer 507 via bonding wires 511 . Thereby, the semiconductor element 509 is electrically coupled with the column-like terminal portions 503 via conducting pattern portions of the patterned layer 507 . Further, the semiconductor element 509 , the bonding wires 511 and the like are molded by resin 513 . In this semiconductor device, the column-like terminal portions 503 are disposed in an area just under the semiconductor element 509 as electrodes for mounting. Therefore, it is possible to realize a semiconductor device having a grid array structure.
  • an etching process is required to pattern a metal foil into desired patterns when the die pad portions 401 and the electrode portions 403 are formed. Therefore, manufacturing process becomes complicated. Also, it is necessary to use a base member for supporting the metal foil when the metal foil is patterned. Since this base member becomes unnecessary after manufacturing the semiconductor device, it causes an increase in the manufacturing cost of the semiconductor device, as in the semiconductor device shown in FIG. 40 . When the metal foil is patterned after packaging the semiconductor element, the base member becomes unnecessary. However, since the etching process is performed by wet etching, it is necessary to perform water-resistant protection of the package when the etching is performed. Therefore, manufacturing process becomes complicated and, in this respect, manufacturing costs of the semiconductor device become large.
  • the pattern layer 507 is required between the frame-like terminal portion and the column-like terminal portions 501 and 503 and the semiconductor element 509 mounted thereon for selectively and electrically coupling the bonding wires 511 with the column-like terminal portions 503 . Therefore, a large number of components are required and manufacturing costs of the semiconductor device become large. Also, number of manufacturing processes increases and manufacturing process becomes complicated.
  • the above-mentioned conventional semiconductor devices have common problems as follows.
  • components such as the metal film portions 309 , the electrode portions 403 each made of a metal foil, the column-like terminal portions 503 , the pattern layer 507 and the like are required as mounting terminals. It is necessary that these components are previously designed and manufactured into predetermined electrode arrangement patterns and sizes in compliance with kinds and sizes of the semiconductor elements 303 , 405 and 509 . Therefore, when a semiconductor element having different kind or size is to be mounted, it is necessary to again design and fabricate the above-mentioned components having different patterns and sizes. Also, when the components are to be previously fabricated and prepared, it is necessary to prepare a plurality kinds of components applicable to a plurality kinds or sizes of semiconductor elements. Therefore, manufacturing and management of the components used for fabricating the semiconductor devices become complicated.
  • a semiconductor device comprising: a semiconductor element; a plurality of divided segments formed by dividing a conductive plate, at least one of the divided segments being electrically coupled with an electrode of the semiconductor element; and a resin material portion supporting the plurality of divided segments and the semiconductor element together.
  • the at least one of the segments electrically coupled with the electrodes of the semiconductor element constitute lead pad portions as mounting electrodes, and at least one of other segments among the plurality of segments constitute die pad portions on which the semiconductor element is mounted.
  • At least one of the segments located under the semiconductor element constitute die pad portions, and at least one of the segments which are disposed in the peripheral portion of the segments constituting the die pad portions and which are electrically coupled with the electrodes of the semiconductor element via bonding wires constitute lead pad portions.
  • the resin material portion seals the semiconductor element and the bonding wires, and fills the space between the segments as the lead pad portions among the plurality of segments.
  • the semiconductor element is mounted on the at least one of the segments as die pad portions via mounting material or tape-like adhesive.
  • a part of the segments located under the semiconductor element constitute die pad portions, and other part of the segments located under the semiconductor element are electrically coupled with electrodes of the semiconductor element via bumps and constitute lead pad portions.
  • the resin material portion seals the semiconductor element, and fills the space between the semiconductor element and the segments located under the semiconductor element and the space between the segments located under the semiconductor element.
  • the plurality of segments are formed by dividing a conductive plate into a lattice-like arrangement.
  • each of the segments has a crank-like cross section in the direction of thickness of the conductive plate.
  • the plurality of segments are disposed around the semiconductor element but are not disposed under the semiconductor element, at least one of the segments are electrically coupled with electrodes of the semiconductor element via bonding wires and constitute lead pad portions as mounting electrodes, and the resin material portion seals the semiconductor element and the bonding wires and fills the space between respective segments of the plurality of segments.
  • the semiconductor element is a semiconductor integrated circuit chip, and electrodes of the semiconductor integrated circuit chip are respectively coupled with the segments as lead pad portions among the plurality of segments.
  • the semiconductor element is a diode chip
  • the diode chip is mounted on one of the plurality of segments
  • an electrode of the diode chip is electrically coupled with other one of the segments adjacent the divided segment on which the diode chip is mounted.
  • the semiconductor element is a transistor chip
  • the transistor chip is mounted on one of the plurality of segments
  • electrodes of the transistor chip are electrically coupled with two of the segments adjacent the divided segment on which the transistor chip is mounted.
  • a ball-like electrode is formed on the backside surface of the at least one of the segments constituting said lead pad portions.
  • the bumps are solder bumps or studbumps.
  • a resist film is formed on the backside surface of the at least one of the segments constituting said die pad portions.
  • an outer dimension of a group of the segments which constitute the die pad portions and the lead pad portions is larger than an outer dimension of the semiconductor element.
  • an outer dimension of a group of the segments which constitute the die pad portions and the lead pad portions is substantially equal to an outer dimension of the semiconductor element.
  • a method of manufacturing a semiconductor device comprising: preparing a conductive plate; forming concave trenches in the conductive plate to form a plurality of segments; preparing a semiconductor element; mounting a semiconductor element on the conductive plate having the concave trenches formed therein; disposing resin material on the conductive plate wherein a part of the resin material enters at least a part of the concave trenches; and removing the backside portion of the conductive plate so as to expose bottom portions of the concave trenches.
  • the backside of the conductive plate is polished or etched so as to expose bottom portions of the concave trenches.
  • the semiconductor element in the mounting a semiconductor element on the conductive plate, the semiconductor element is mounted on at least one of the segments; wherein the method further comprises electrically coupling electrodes of the semiconductor element with segments disposed around the at least one of the segments on which the semiconductor element is mounted; and wherein, in the disposing the resin material on the conductive plate, the semiconductor element and the bonding wires are sealed by the resin material, and the resin material fills the concave trenches between segments disposed around the at least one of the segments on which the semiconductor element is mounted.
  • a semiconductor element having bumps formed thereon is prepared; wherein, in the mounting the semiconductor element on the conductive plate, electrodes of the semiconductor element are electrically coupled with at least one of segments disposed under the semiconductor element via the bumps; and wherein, in the disposing the resin material on the conductive plate, the semiconductor element is sealed by the resin material, and the resin material fills a space between the semiconductor element and the conductive plate.
  • the concave trenches are formed in lattice-like arrangement.
  • the concave trenches are formed by using a technology selected from a group consisting of half-cut dicing, half-etching and press working.
  • the semiconductor element is mounted on the conductive plate via mounting material or tape-like adhesive.
  • the method further comprises caving a portion of the conductive plate to form a concave portion, before the mounting a semiconductor element on the conductive plate; wherein, in the mounting a semiconductor element on the conductive plate, the semiconductor element is mounted in the concave portion via mounting material; wherein the method further comprises electrically coupling electrodes of the semiconductor element with segments disposed around the concave portion via bonding wires; wherein, in the disposing the resin material on the conductive plate, the semiconductor element and the bonding wires are sealed by the resin material, and the resin material fills the concave trenches between segments disposed around the concave portion; and wherein, in the removing the backside portion of the conductive plate, the mounting material is exposed.
  • the semiconductor element is a semiconductor integrated circuit chip.
  • the semiconductor element is a diode chip; wherein, in the mounting the semiconductor element on the conductive plate, the diode chip is mounted on one of the plurality of segments; wherein the method further comprises electrically coupling an electrode of the diode chip with one of the segments adjacent the divided segment on which the diode chip is mounted via a bonding wire; and wherein, in the disposing the resin material on the conductive plate, the diode chip and the bonding wire are sealed by the resin material, and the resin material fills the concave trench between the divided segment electrically coupled with the electrode of the diode chip and the divided segment on which the diode chip is mounted.
  • the semiconductor element is a transistor chip; wherein, in the mounting the semiconductor element on the conductive plate, the transistor chip is mounted on one of the plurality of segments; wherein the method further comprises electrically coupling electrodes of the transistor chip with two of the segments adjacent the divided segment on which the transistor chip is mounted via bonding wires; and wherein, in the disposing the resin material on the conductive plate, the transistor chip and the bonding wires are sealed by the resin material, and the resin material fills the concave trenches between the segments electrically coupled with the electrodes of the transistor chip and the divided segment on which the transistor chip is mounted.
  • the resin material is disposed by using a technology selected from a group consisting of molding by a metal die, coating, and potting.
  • a plurality of semiconductor elements are prepared; wherein, in the mounting the semiconductor element on the conductive plate, the plurality of semiconductor elements are mounted on the conductive plate; and wherein, in the disposing the resin material on the conductive plate, the plurality of semiconductor elements are sealed by the resin material.
  • the method further comprises, after removing the backside portion of the conductive plate, cutting the resin material in predetermined locations to form separate semiconductor devices each including at least one semiconductor element.
  • the concave trenches are formed in lattice-like arrangement; wherein, in the preparing a semiconductor element, a semiconductor wafer on which a plurality of semiconductor elements are formed is prepared; wherein, in the mounting the semiconductor element on the conductive plate, the semiconductor wafer is mounted on the conductive plate and electrodes of each semiconductor element formed in the semiconductor wafer are electrically coupled with corresponding segments of the plurality of segments via bumps; wherein, in the disposing the resin material on the conductive plate, the resin material fills a space between the semiconductor wafer and the conductive plate; and wherein the method further comprises, after removing the backside portion of the conductive plate, cutting the semiconductor wafer and the resin material in predetermined locations to form separate semiconductor devices each including at least one semiconductor element.
  • a method of manufacturing a semiconductor device comprising: preparing a conductive plate; preparing a supporting sheet; sticking the conductive plate on the supporting sheet; cutting the conductive plate stuck on the supporting sheet to form a plurality of segments supported by the supporting sheet; preparing a semiconductor element; mounting a semiconductor element on at least one of the plurality of segments; and disposing resin material on the plurality of segments, wherein a part of the resin material enters at least a part of spaces between the segments.
  • the method further comprises peeling the supporting sheet, after disposing the resin material.
  • the supporting sheet has opening portions at predetermined locations, and is made of material which does not adhere to solder; and wherein, in the cutting the conductive plate stuck on the supporting sheet to form a plurality of segments supported by the supporting sheet, at least one of the segments is exposed via the opening portions of the supporting sheet.
  • the method further comprises electrically coupling electrodes of the semiconductor element with segments disposed around the at least one of the segments on which the semiconductor element is mounted via bonding wires; and wherein, in the disposing the resin material, the semiconductor element and the bonding wires are sealed by the resin material, and the resin material fills spaces between segments disposed around the at least one of the segments on which the semiconductor element is mounted.
  • a semiconductor element having electrodes on which bumps are formed is prepared; wherein, in the mounting a semiconductor element on at least one of the plurality of segments, electrodes of the semiconductor element are electrically coupled with at least one of the segments located under the semiconductor element via the bumps; and wherein, in the disposing the resin material, the semiconductor element is sealed by the resin material, and the resin material fills spaces between segments disposed under the semiconductor element and spaces between the semiconductor element and the segments located under the semiconductor element.
  • the conductive plate is cut into lattice-like arrangement, and the supporting sheet is not cut substantially.
  • the semiconductor element is mounted on the at least one of the segments via mounting material or tape-like adhesive.
  • the semiconductor element is a semiconductor integrated circuit chip.
  • the semiconductor element is a diode chip; wherein, in the mounting the semiconductor element on at least one of the segments, the diode chip is mounted on one of the plurality of segments; wherein the method further comprises electrically coupling an electrode of the diode chip with one of the segments adjacent the divided segment on which the diode chip is mounted via a bonding wire; and wherein, in the disposing the resin material, the diode chip and the bonding wire are sealed by the resin material, and the resin material fills a space between the divided segment electrically coupled with the electrode of the diode chip and the divided segment on which the diode chip is mounted.
  • the semiconductor element is a transistor chip; wherein, in the mounting the semiconductor element on at least one of the segments, the transistor chip is mounted on one of the plurality of segments; wherein the method further comprises electrically coupling electrodes of the transistor chip with two of the segments adjacent the divided segment on which the transistor chip is mounted via bonding wires; and wherein, in the disposing the resin material, the transistor chip and the bonding wires are sealed by the resin material, and the resin material fills spaces between the segments electrically coupled with the electrodes of the transistor chip and the divided segment on which the transistor chip is mounted.
  • the resin material is disposed by using a technology selected from a group consisting of molding by a metal die, coating, and potting.
  • a plurality of semiconductor elements are prepared; wherein, in the mounting the semiconductor element on at least one of the segments, the plurality of semiconductor elements are mounted on the segments; and wherein, in the disposing the resin material, the plurality of semiconductor elements are sealed by the resin material.
  • the conductive plate is cut into lattice-like arrangement; wherein, in the preparing a semiconductor element, a semiconductor wafer on which a plurality of semiconductor elements are formed is prepared; wherein, in the mounting a semiconductor element on at least one of the plurality of segments, the semiconductor wafer is mounted on the plurality of segments supported by the supporting sheet, and electrodes of each semiconductor element formed on the semiconductor wafer are electrically coupled with corresponding segments of the plurality of segments via bumps; wherein, in the disposing resin material, the resin material fills a space between the semiconductor wafer and a plurality of segments supported by the supporting sheet and spaces between respective segments of the plurality of segments; and wherein the method further comprises cutting the semiconductor wafer and the resin material in predetermined locations to form separate semiconductor devices each including at least one semiconductor element.
  • a method of manufacturing a semiconductor device comprising: preparing a semiconductor element having electrodes on which bumps are formed; preparing a conductive plate; forming a first set of concave trenches in a lattice-like arrangement on the face side of the conductive plate; forming a second set of concave trenches in a lattice-like arrangement on the backside of the conductive plate, the second set of concave trenches are shifted from the first set of concave trenches in the direction along the surface of the conductive plate; mounting the semiconductor element on the face surface of the conductive plate, wherein electrodes of the semiconductor element are electrically coupled with segments divided by the first set of concave trenches via bumps; filling a space between the semiconductor element and the conductive plate with resin material; and cutting the conductive plate at locations shifted in the directions along the surface of the conductive plate from the first and second sets of concave trenches.
  • a semiconductor wafer on which a plurality of semiconductor elements are formed thereon is prepared, and each of the semiconductor element has electrodes on which bumps are formed; wherein, in the mounting the semiconductor element on the face surface of the conductive plate, the semiconductor wafer is mounted on the face surface of the conductive plate, and electrodes of each of the semiconductor elements are electrically coupled with segments divided by the first set of concave trenches via bumps; wherein, in the filling a space between the semiconductor element and the conductive plate with resin material, the resin material fill a space between the semiconductor wafer and the conductive plate; and wherein the method further comprises cutting the semiconductor wafer and the resin material in predetermined locations to form separate semiconductor devices each including at least one semiconductor element.
  • the forming a second set of concave trenches in a lattice-like arrangement on the backside of the conductive plate is performed after filling a space between the semiconductor element and the conductive plate with resin material; wherein, in the forming a second set of concave trenches in a lattice-like arrangement on the backside of the conductive plate, the second set of concave trenches partially overlap the first set of the concave trenches and the conductive plate is separated by the first and second sets of concave trenches; and thereby obviating the cutting the conductive plate at locations shifted in the directions along the surface of the conductive plate from the first and second sets of concave trenches.
  • the first and second sets of concave trenches are formed by using a technology selected from a group consisting of half-cut dicing, half-etching and press working.
  • a plurality of segments or divided segments are formed from a conductor plate or board, and lead pad portions are constituted of the segments which are electrically coupled with electrodes of a semiconductor element. Therefore, by appropriately determining which divided segments are used as lead pad portions depending on the size and kind of each of the semiconductor elements, it is possible to commonly utilize the divided segments for the semiconductor elements having different sizes and kinds to form device packages. Also, it is possible to form die pad portions by using portions of the divided segments and to mount a semiconductor element on the die pad portions. In this case, other portions of the divided segments are used as lead pad portions and electrodes of the semiconductor element are electrically coupled with the lead pad portions.
  • solder pads it is possible to electrically couple bumps provided on electrodes of a semiconductor element with divided segments to form lead pad portions.
  • the lead pad portions may be disposed in the periphery of the package, or may be disposed in the bottom portion of the package in lattice-like arrangement.
  • the same standard conducting plate can be utilized to fabricate surface-mount type semiconductor devices having lead-less structure, even if the semiconductor devices have different sizes and/or kinds.
  • segments or divided segments are defined by forming concave trenches in a conductor plate.
  • a semiconductor element is mounted on the divided segments, and the semiconductor element and the divided segments are electrically coupled. Thereafter, the backside portion of the conductor plate is removed to form individual divided segments. Therefore, it is possible to easily perform a process of mounting a semiconductor element, a process of electrical connection between the semiconductor element and the divided segments, and a process of forming a package resin portion. Also, it is possible to fabricate a semiconductor device which has a plurality of lead pad portions finally insulated from each other. Therefore, according to the present invention, the number of parts and the number of process steps do not increase uselessly, and manufacturing process can be simplified.
  • FIG. 1 is an outside perspective view of a semiconductor device according to a first embodiment of the present invention wherein a part of the semiconductor device is cut away;
  • FIG. 2A is a plan view schematically showing an internal structure of the semiconductor device of FIG. 1;
  • FIG. 2B is a cross sectional view of the semiconductor device of FIG. 1;
  • FIG. 3A is a cross sectional view showing a condition in which the semiconductor device of FIG. 1 is mounted on a mounting substrate;
  • FIG. 3B is a cross sectional view showing another condition in which the semiconductor device of FIG. 1 is mounted on a mounting substrate;
  • FIG. 4A is a top plan view illustrating a method of manufacturing a semiconductor device according to the first embodiment in a first manufacturing step
  • FIG. 4B is a cross sectional view taken along the center line portion of the workpiece of FIG. 4A illustrating a method of manufacturing a semiconductor device according to the first embodiment in the first manufacturing step;
  • FIG. 5A is a top plan view illustrating a method of manufacturing a semiconductor device according to the first embodiment in a second manufacturing step
  • FIG. 5B is a cross sectional view taken along the center line portion of the workpiece of FIG. 5A illustrating a method of manufacturing a semiconductor device according to the first embodiment in the second manufacturing step;
  • FIG. 6A is a top plan view illustrating a method of manufacturing a semiconductor device according to the first embodiment in a third manufacturing step
  • FIG. 6B is a cross sectional view taken along the center line portion of the workpiece of FIG. 6A illustrating a method of manufacturing a semiconductor device according to the first embodiment in the third manufacturing step;
  • FIG. 7A is a top plan view illustrating a method of manufacturing a semiconductor device according to the first embodiment in a fourth manufacturing step
  • FIG. 7B is a cross sectional view taken along the center line portion of the workpiece of FIG. 7A illustrating a method of manufacturing a semiconductor device according to the first embodiment in the fourth manufacturing step;
  • FIG. 8A is a top plan view illustrating a method of manufacturing a semiconductor device according to the first embodiment in a fifth manufacturing step
  • FIG. 8B is a cross sectional view taken along the center line portion of the workpiece of FIG. 8A illustrating a method of manufacturing a semiconductor device according to the first embodiment in the fifth manufacturing step;
  • FIG. 9A is a top plan view illustrating a method of manufacturing a semiconductor device according to the first embodiment in a sixth manufacturing step
  • FIG. 9B is a cross sectional view taken along the center line portion of the workpiece of FIG. 9A illustrating a method of manufacturing a semiconductor device according to the first embodiment in the sixth manufacturing step;
  • FIG. 10A is a cross sectional view of a semiconductor device in which a semiconductor element shown in FIG. 1 is mounted;
  • FIG. 10B is a cross sectional view of a semiconductor device in which a semiconductor element having a size larger than that of the semiconductor element of FIG. 1 is mounted;
  • FIG. 11A is a top plan view illustrating a condition of a semiconductor device during manufacture as a first variation of the first embodiment
  • FIG. 11B is a cross sectional view illustrating a condition of a semiconductor device during manufacture as the first variation of the first embodiment
  • FIG. 12A is a partially cutaway top plan view illustrating another condition of a semiconductor device during manufacture as the first variation of the first embodiment
  • FIG. 12B is a cross sectional view illustrating another condition of a semiconductor device during manufacture as the first variation of the first embodiment
  • FIG. 13A is a partially cutaway top plan view illustrating another condition of a semiconductor device during manufacture as a second variation of the first embodiment
  • FIG. 13B is a cross sectional view illustrating another condition of a semiconductor device during manufacture as the second variation of the first embodiment
  • FIG. 14A is a top plan view illustrating a method of manufacturing a semiconductor device according to a second embodiment in a first manufacturing step
  • FIG. 14B is a cross sectional view taken along the center line portion of the workpiece of FIG. 14A illustrating a method of manufacturing a semiconductor device according to the second embodiment in the first manufacturing step;
  • FIG. 15 is a plan view showing a semiconductor element used in the first manufacturing step illustrated in FIG. 14 A and FIG. 14B;
  • FIG. 16A is a top plan view illustrating a method of manufacturing a semiconductor device according to the second embodiment in a second manufacturing step
  • FIG. 16B is a cross sectional view taken along the center line portion of the workpiece of FIG. 16A illustrating a method of manufacturing a semiconductor device according to the second embodiment in the second manufacturing step;
  • FIG. 17A is a top plan view illustrating a method of manufacturing a semiconductor device according to the second embodiment in a third manufacturing step
  • FIG. 17B is a cross sectional view taken along the center line portion of the workpiece of FIG. 17A illustrating a method of manufacturing a semiconductor device according to the second embodiment in the third manufacturing step;
  • FIG. 18A is a top plan view illustrating a method of manufacturing a semiconductor device according to the second embodiment in the fourth manufacturing step
  • FIG. 18B is a cross sectional view taken along the center line portion of the workpiece of FIG. 18A illustrating a method of manufacturing a semiconductor device according to the second embodiment in the fourth manufacturing step;
  • FIG. 19A is a perspective view showing a semiconductor wafer and illustrating a method of manufacturing a semiconductor device according to a third embodiment
  • FIG. 19B is a perspective view showing a metal plate and illustrating a method of manufacturing a semiconductor device according to the third embodiment
  • FIG. 20A is a cross sectional view illustrating a condition of workpiece during manufacture according to a method of manufacturing a semiconductor device of the third embodiment
  • FIG. 20B is a cross sectional view illustrating another condition of workpiece during manufacture according to a method of manufacturing a semiconductor device of the third embodiment
  • FIG. 20C is a cross sectional view illustrating still another condition of workpiece during manufacture according to a method of manufacturing a semiconductor device of the third embodiment
  • FIG. 20D is a cross sectional view illustrating still another condition of workpiece during manufacture according to a method of manufacturing a semiconductor device of the third embodiment
  • FIG. 21 is a partially enlarged perspective view showing a metal plate used in a method of manufacturing a semiconductor device according to a first variation of the third embodiment
  • FIG. 22 is a schematic plan view showing a relationship between concave trenches in a metal plate used in a method of manufacturing a semiconductor device according to the first variation of the third embodiment
  • FIG. 23A is a cross sectional view showing a method of manufacturing a semiconductor device by using the metal plate shown in FIG. 21 according to the first variation of the third embodiment;
  • FIG. 23B is a cross sectional view showing a method of manufacturing a semiconductor device by using the metal plate shown in FIG. 21 according to the first variation of the third embodiment;
  • FIG. 23C is a cross sectional view showing a method of manufacturing a semiconductor device by using the metal plate shown in FIG. 21 according to the first variation of the third embodiment;
  • FIG. 23D is a cross sectional view showing a method of manufacturing a semiconductor device by using the metal plate shown in FIG. 21 according to the first variation of the third embodiment;
  • FIG. 23E is a cross sectional view showing a method of manufacturing a semiconductor device by using the metal plate shown in FIG. 21 according to the first variation of the third embodiment;
  • FIG. 24 is a schematic plan view illustrating areas in which a photoresist mask is to be formed according to the first variation of the third embodiment
  • FIG. 25 is a perspective view showing a divided segment made from a metal plate and illustrating a method of manufacturing a semiconductor device according to first variation of the third embodiment
  • FIG. 26A is a cross sectional view showing a method of manufacturing a semiconductor device according to a second variation of the third embodiment
  • FIG. 26B is a cross sectional view showing a method of manufacturing a semiconductor device according to the second variation of the third embodiment
  • FIG. 27A is a top plan view illustrating a method of manufacturing a semiconductor device according to a fourth embodiment in a first manufacturing step
  • FIG. 27B is a cross sectional view taken along the center line portion of the workpiece of FIG. 27A illustrating a method of manufacturing a semiconductor device according to the fourth embodiment in the first manufacturing step;
  • FIG. 28A is a top plan view illustrating a method of manufacturing a semiconductor device according to the fourth embodiment in a second manufacturing step
  • FIG. 28B is a cross sectional view taken along the center line portion of the workpiece of FIG. 28A illustrating a method of manufacturing a semiconductor device according to the fourth embodiment in the second manufacturing step;
  • FIG. 29A is a cross sectional view illustrating a method of manufacturing a semiconductor device according to the fourth embodiment in a subsequent manufacturing step
  • FIG. 29B is a cross sectional view illustrating a method of manufacturing a semiconductor device according to the fourth embodiment in a subsequent manufacturing step
  • FIG. 29C is a cross sectional view illustrating a method of manufacturing a semiconductor device according to the fourth embodiment in a subsequent manufacturing step
  • FIG. 29D is a cross sectional view illustrating a method of manufacturing a semiconductor device according to the fourth embodiment in a subsequent manufacturing step
  • FIG. 30A is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to a variation of the fourth embodiment
  • FIG. 30B is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the variation of the fourth embodiment
  • FIG. 30C is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the variation of the fourth embodiment
  • FIG. 30D is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the variation of the fourth embodiment
  • FIG. 30E is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the variation of the fourth embodiment
  • FIG. 30F is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the variation of the fourth embodiment
  • FIG. 31 is a schematic plan view illustrating a resist sheet used in the method according to the variation of the fourth embodiment.
  • FIG. 32 is a schematic plan view illustrating a positional relationship between opening portions and divided segments in the method according to the variation of the fourth embodiment
  • FIG. 34A is a top plan view illustrating a method of manufacturing a semiconductor device according to the fifth embodiment.
  • FIG. 34B is a cross sectional view taken along the center line portion of the workpiece of FIG. 34A illustrating a method of manufacturing a semiconductor device according to the fifth embodiment
  • FIG. 35A is a top plan view illustrating a method of manufacturing a semiconductor device according to the fifth embodiment.
  • FIG. 35B is a cross sectional view taken along the center line portion of the workpiece of FIG. 35A illustrating a method of manufacturing a semiconductor device according to the fifth embodiment
  • FIG. 36B is a cross sectional view taken along the center line portion of the workpiece of FIG. 36A illustrating a method of manufacturing a semiconductor device according to the fifth embodiment
  • FIG. 37B is a cross sectional view taken along the center line portion of the workpiece of FIG. 37A illustrating a method of manufacturing a semiconductor device according to the sixth embodiment
  • FIG. 38A is a top plan view illustrating a method of manufacturing a semiconductor device including a plurality of diode chips
  • FIG. 38B is a cross sectional view taken along the center line portion of the workpiece of FIG. 38A illustrating a method of manufacturing a semiconductor device including a plurality of diode chips;
  • FIG. 39A is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the sixth embodiment
  • FIG. 39B is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the sixth embodiment
  • FIG. 39C is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the sixth embodiment.
  • FIG. 39D is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the sixth embodiment.
  • FIG. 40 is a cross sectional view illustrating a first conventional semiconductor device
  • FIG. 41 is a cross sectional view illustrating a second conventional semiconductor device.
  • FIG. 42 is a cross sectional view illustrating a third conventional semiconductor device.
  • FIG. 1 is an outside perspective view of a semiconductor device according to a first embodiment of the present invention wherein a part of the semiconductor device is cut away.
  • FIG. 2A is a plan view schematically showing an internal structure of the semiconductor device of FIG. 1 .
  • FIG. 2B is a cross sectional view of the semiconductor device of FIG. 1 taken along the center line thereof.
  • the semiconductor 1 device shown in these drawings comprises die pad portions 103 , lead pad portions 105 , a semiconductor element 107 such as a semiconductor integrated circuit chip, bonding wires 111 , and package resin or a package resin portion 113 .
  • the die pad portions 103 and the lead pad portions 105 are formed from a conductive plate member, here a metal plate 101 .
  • the semiconductor element 107 is mounted on the die pad portions 103 via mounting material 109 made of silver paste and the like.
  • the bonding wires 111 electrically couple between electrode pads 108 of the semiconductor element 107 and the lead pad portions 105 .
  • the packaging resin 113 covers and seals the semiconductor element 107 and the bonding wires 111 . A part of the package resin 113 enters between the die pad portions 103 and the lead pad portions 105 and, thereby, the die pad portions 103 and the lead pad portions 105 are joined together.
  • each of the die pad portions 103 and the lead pad portions 105 has a structure in which one board-like metal plate 101 is divided into square segments. Among the segments divided from the metal plate 101 , a plurality of segments in the central area form the above-mentioned die pad portions 103 . Also, a plurality of segments around the central area form the above-mentioned lead pad portions 105 . In this embodiment, a resist film 115 made of an insulating material is formed on the backside surface of the die pad portions 103 such that the segments forming the die pad portions 103 are not exposed at the backside surface of the package.
  • FIGS. 3 A and FIG. 3B are cross sectional views each showing a condition in which the semiconductor device 1 having the above-mentioned structure is mounted on a mounting substrate 121 .
  • the mounting substrate shown in FIGS. 3A and 3B has a wiring circuit portion 123 made of a conductive film formed into predetermined patterns.
  • the semiconductor device 1 can be mounted on the mounting substrate 121 as follows. That is, first, the semiconductor device 1 is placed on the mounting substrate 121 . Then, solder portions 125 previously formed by a printing method and the like are reflowed by heating. Thereby, lead pad portions 105 as mounting electrodes of the semiconductor device 1 are soldered onto the wiring circuit portion 123 .
  • solder portions 125 previously formed by a printing method and the like are reflowed by heating.
  • lead pad portions 105 as mounting electrodes of the semiconductor device 1 are soldered onto the wiring circuit portion 123 .
  • the semiconductor device 1 can be mounted on the mounting substrate 121 as follows. That is, first, on the bottom surface of lead pad portions 105 , solder balls 127 are attached. The semiconductor device 1 and the solder balls 127 are pressed onto the wiring circuit 123 of the mounting substrate 121 while heating the solder balls 127 and the like. Thereby, the lead pad portions 105 of the semiconductor device 1 are coupled with the wiring circuit 123 .
  • solder balls 127 are used as shown in FIG. 3B, there is little possibility that the bottom surface of the die pad portions 103 contact the wiring circuit 123 . Therefore, it is possible to omit the resist film 115 .
  • FIGS. 4A-9A and FIGS. 4B-9B are top or bottom plan views and cross sectional views taken along the center lines of the top or bottom plan views, illustrating a method of manufacturing a semiconductor device according to the first embodiment in order of manufacturing steps.
  • a metal plate 101 which has a rectangular shape, here a square shape, and which is made of copper, 42 alloy and the like.
  • the metal plate 101 has a thickness of, for example, approximately 0.1-2 mm.
  • a plurality of concave trenches 131 are formed on the surface of the metal plate 101 in each of X direction and Y direction.
  • the concave trenches 131 are formed, for example, by using a dicing saw and the like which are used for cutting a semiconductor wafer into separate chips.
  • half-cut dicing is performed such that the concave trenches 131 are formed to a depth which is approximately a half of the thickness of the metal plate 101 .
  • the surface portion of the metal plate 101 is zoned into squares or into a lattice-like arrangement.
  • the width of each of the concave trenches 131 may vary depending on a type and the like of the semiconductor device.
  • each concave trench 131 is sufficiently large such that enough insulation between terminals can be obtained.
  • the sizes in lateral and longitudinal directions of each area between the concave trenches 131 are determined by the wire-bondable pitch size, the size of external terminals, and the like.
  • the individual piece zoned by the concave trenches 131 is finally divided into a separate piece and, therefore, is referred to as a divided segment or a segment.
  • a semiconductor element 107 is mounted on the surface of the metal plate 101 via mounting material 109 .
  • the mounting material 109 metal solder such as silver past and the like, conductive resin, and the like are used.
  • the semiconductor element 107 is positioned such that the surface having electrodes 108 thereon faces toward upside, and the backside surface of the semiconductor element 107 is bonded onto the face surface of the metal plate 101 , here the upper surfaces of a plurality of segments 133 divided by the concave trenches 131 .
  • the mounting material 109 enters and fills the concave trenches 131 in an area under the semiconductor element 107 mounted on the metal plate 101 .
  • the segments 133 a existing in an area under the semiconductor element 107 are joined together by the mounting material 109 .
  • These segments 133 a later form die pad portions 103 .
  • the electrodes 108 of the semiconductor element 107 and the upper surface portions of the segments 133 are respectively coupled by bonding wires 111 .
  • the segments 133 which are coupled with the electrodes 108 of the semiconductor element 107 are those not joined together by the mounting material 109 . That is, among the segments 133 , all or part of the segments 133 b which are disposed outside the above-mentioned segments 133 a are selected as the segments to be wire bonded. These segments 133 b later form lead pad portions 105 .
  • a package resin portion 113 is then formed. This is done, for example, as follows. First, the metal plate 101 is set in a metal mold for shaping resin not shown in the drawing, and the package resin portion 113 is formed by resin molding on the surface of the metal plate 101 . Alternatively, resin is applied on the metal plate 101 to a predetermined thickness. Thereby, the package resin portion 113 is formed.
  • FIG. 7A is a partially cut away plan view. The semiconductor element 107 on the metal plate 101 and the bonding wires 111 are resin molded by the package resin 113 .
  • portion of the package resin 113 fills the concave trenches 131 which separate between the segments 133 a corresponding to the die pad portions 103 under the semiconductor element 107 and the segments 133 b corresponding to the lead pad portions 105 in the peripheral portion of the semiconductor element 107 . Also, portion of the package resin 113 fills the concave trenches 131 which divide between the segments 133 b . Therefore, each of the segments 133 b corresponding to the lead pad portions 105 is joined to the adjacent segments 133 b , and to the segments 133 a corresponding to the die pad portions 103 , via the insulating resin portion 113 .
  • the bottom side of the metal plate 101 is polished away such that at least half of the thickness of the metal plate 101 is removed. This is done, for example, by mechanical polishing, or by chemical polishing such as etching and the like. By this polishing, the bottom portions of the concave trenches 131 of the metal plate 101 are also removed and, as a result, each of the segments 131 is formed as a piece completely zoned by the concave trenches 131 . However, since, as mentioned above, the segments 131 are joined together by the mounting material 109 and the package resin portion 113 , these segments are not separated from each other. Thereafter, as shown in FIGS.
  • an insulating resist film 115 is selectively applied on an area where the segments 133 a corresponding to the die pad portions 103 exist, on the bottom surface of the semiconductor device 1 .
  • the resist film 115 may be formed by a printing method. Thereby, the bottom surface of the die pad portions 103 are coated by an insulator. It is also possible to apply the resist film 115 after a package separating process mentioned later. Further, if unnecessary, it is possible to omit forming the resist film 115 . For the sake of easy understanding, the resist film 115 is not illustrated in FIGS. 8A and 8B.
  • the package resin portion 113 is cut along the concave trenches 131 in the outside portions of the segments 133 b corresponding to the lead pad portions 105 by full-cut dicing.
  • the semiconductor device 1 is formed which has a rectangular outer shape and which has a plurality of lead pad portions 105 comprising a plurality of segments 133 b disposed along the periphery of the bottom surface of the semiconductor device 1 .
  • a conductive surface of each of the segments 133 b as the lead pad portions 105 is exposed in the periphery of the bottom surface of the semiconductor device 1 . Therefore, the segments 133 b can function as mounting electrodes.
  • the semiconductor device 1 shown in FIG. 1 is completed.
  • the semiconductor device is a semiconductor device which requires a high heat dissipating effect at the die pad portions 103 , for example, a semiconductor device in which a power semiconductor element is mounted, it is possible to use a structure in which the resist film 115 is not formed.
  • the semiconductor element 107 is mounted via the mounting material 109 on the metal plate 101 having the concave trenches 131 formed into a grid or lattice shape.
  • the electrodes 108 of the semiconductor element 107 and the segments 133 b which are disposed in the periphery of the semiconductor element 107 and which are not joined by the mounting material 109 are then electrically coupled via the bonding wires 111 .
  • molding by the package resin 113 is performed and thereby the semiconductor device 1 can be fabricated.
  • the concave trenches 131 are previously formed by half-cut dicing, and the metal plate 101 is divided into separate segments 133 after performing resin molding.
  • a plurality of segments 133 divided by the concave trenches 131 formed in the metal plate 101 are used as die pad portions 103 or as lead pad portions 105 .
  • FIGS. 10A and 10B are cross sectional views illustrating examples of such semiconductor devices.
  • FIG. 10A shows a cross section of a semiconductor device 1 in which a semiconductor element 107 shown in FIG. 1 is mounted.
  • FIG. 10B shows a cross section of a semiconductor device 1 a in which a semiconductor element 107 a having a size larger than that of the semiconductor element 107 .
  • Both semiconductor devices 1 and 1 a can be fabricated by the same manufacturing process. That is, the semiconductor elements 107 and 107 a are mounted the respective metal plates 101 having the same concave trenches 131 .
  • the semiconductor element 107 and the semiconductor element 107 a have mutually different sizes, the number of divided segments 133 a joined together by the mounting material 109 under the semiconductor element 107 and the number of divided segments 133 a joined under the semiconductor element 107 a differ from each other. That is, the area of the semiconductor device 1 in which the die pad portions 103 exist differs from that of the semiconductor device 1 a. Also, corresponding to such difference, the number and locations of the divided segments 133 b disposed in the periphery of the semiconductor element 107 differ from those of the divided segments 133 b disposed in the periphery of the semiconductor element 107 a .
  • the number and/or locations of the lead pad portions 105 of the semiconductor device 1 differ from those of the lead pad portions 105 of the semiconductor device 1 a.
  • the molding process is performed by the package resin 113 , and the package resin 113 is cut at the outer periphery of the lead pad portions 105 .
  • the semiconductor device 1 and the semiconductor device 1 a having different package sizes are fabricated.
  • the same kind of the metal plate 101 can be used for fabricating the semiconductor devices 1 and 1 a.
  • the number of the divided segments 133 b used as lead pad portions 105 can be changed accordingly. It is also possible to change or select the divided segments 133 b to which the bonding wires are coupled. Thereby, it is possible to easily realize semiconductor devices which use various kind and/or sizes of semiconductor elements.
  • FIGS. 11A and 11B are a top plan view and a cross sectional view, respectively, illustrating a condition of a semiconductor device as a first variation during manufacture.
  • FIGS. 11A and 11B show a condition corresponding to that shown in FIGS. 5A and 5B in the manufacturing process according to the first embodiment. The process steps performed before obtaining this condition are the same as those in the first embodiment, and explanation thereof is omitted here.
  • a mounting tape 117 is used as mounting material.
  • the mounting tape 117 is a double-faced adhesive tape.
  • the lower surface of the mounting tape 117 is adhered to surfaces of the divided segments 133 formed in the metal plate 101 .
  • the upper surface of the mounting tape 117 is adhered to the backside of the semiconductor element 107 .
  • the process steps after this condition may be the same as those described with reference to FIGS. 6A and 6B in the first embodiment, and detailed description thereof is omitted here.
  • the semiconductor element 107 can be mounted on the metal plate 101 by a simple process. That is, it is only necessary that the mounting tape 117 is adhered to a surface of the metal plate 101 , and that the semiconductor element 107 is placed on the mounting tape 117 . Therefore, in the first variation, when compared with the process of the first embodiment in which the mounting material 109 is applied onto the metal plate 101 , it is possible to easily fabricate the semiconductor device.
  • the plurality of the divided segments 133 a constituting the die pad portions 103 just under the semiconductor element 107 are mutually joined by the mounting tape 117 .
  • FIGS. 12A and 12B are a partially cutaway top plan view and a cross sectional view, respectively, illustrating a condition of the semiconductor device according to the first variation corresponding to the above-mentioned condition shown in FIGS. 7A and 7B.
  • FIGS. 12A and 12B when the molding by the package resin 113 is performed, it is preferable that portions of the package resin 113 enter into and fill the concave trenches 131 between the divided segments 133 a . Thereby, it is possible to enhance the strength of unifying the divided segments 133 a , i.e., the die pad portions by the package resin 113 .
  • FIGS. 13A and 13B are a partially cutaway top plan view and a cross sectional view, respectively, illustrating a condition of a semiconductor device as the second variation during manufacture.
  • FIGS. 13A and 13B show a condition corresponding to that shown in FIGS. 7A and 7B in the manufacturing process according to the first embodiment.
  • the package resin portion 113 a is formed by potting or dropping the resin material from just above the semiconductor element 107 .
  • the process steps performed before and after obtaining this condition are the same as those in the first embodiment, and explanation thereof is omitted here.
  • the second variation it is possible to make the shape of the upper surface of the package resin portion 113 a into an arced surface or a spherical shape, or into a surface shape near the spherical shape, by the surface tension.
  • a resin material for the potting process which has a relatively low hardness when cured, it is also possible to cut the package resin portion 113 a into separate semiconductor devices by using a metal die.
  • each of the semiconductor devices cut by this method does not have corner portions on the top surface thereof. Thus, probability of chipping or cracking of the package resin portion 113 a becomes small. As a result, it is possible to improve reliability of semiconductor devices.
  • FIG. 15 is a plan view showing the face side surface, that is, the surface which is mounted on the metal plate 101 , of the semiconductor element 107 b .
  • Electrodes 108 a On the face side surface of the semiconductor element 107 b , there are disposed electrodes 108 a along the peripheral portion thereof. Locations of the electrodes 108 a correspond to the divided segments 133 formed in the metal plate 101 . That is, in this embodiment, the electrodes 108 a are disposed along the periphery of the semiconductor element 107 b in a pitch corresponding to that of the divided segments 133 . On each of the electrodes 108 a , there is formed a ball-like bump 119 which is made of metal such as solder, gold and the like. The bumps 119 can also be formed by selective plating.
  • each of the electrodes 108 a of the semiconductor element 107 b is electrically coupled with a corresponding one of the divided segments 133 .
  • a package resin portion 113 b is formed.
  • the molding by the package resin portion 113 b is performed such that portions of the package resin portion 113 b enter into and fill the concave trenches 131 between the divided segments 133 and the space between the semiconductor element 107 b and the metal plate 101 .
  • the bottom side of the metal plate 101 is polished away such that the bottom portions of the concave trenches 131 of the metal plate 101 are removed.
  • each of divided segments 133 is formed as a piece completely zoned by the concave trenches 131 .
  • the divided segments 133 are joined together by the package resin portion 113 b , these divided segments are not separated from each other.
  • the divided segments 133 bonded with the bumps 119 of the semiconductor element 107 b constitute lead pad portions 105 , and function as mounting electrodes.
  • the divided segments 133 which are located under the semiconductor element 107 b and which are not bonded with the bumps 119 constitute die pad portions 103 which are insulated from the lead pad portions 105 and which hold the semiconductor element 107 b .
  • the package resin portion 113 b is cut along the concave trenches 131 in the outside portions of the segments 133 corresponding to the lead pad portions 105 .
  • the semiconductor device 1 b is completed as shown in a bottom plan view of FIG. 18 A and in a cross sectional view of FIG. 18 B.
  • solder balls 127 on the backside of the divided segments 133 as the lead pad portions 105 as shown in FIGS. 18A and 18B. In this way, it is possible to mount the semiconductor device 1 b on a mounting substrate by using the solder balls 127 , in a manner similar to the semiconductor device shown in FIG. 3 B.
  • FIGS. 19A and 19B and FIGS. 20A-20D are perspective views and cross sectional views, respectively, illustrating a method of manufacturing a semiconductor device according to the third embodiment in order of manufacturing steps. First, as shown schematically in the perspective view of FIG.
  • a plurality of semiconductor elements 203 disposed in a lattice like arrangement are formed on a semiconductor wafer having a disk shape, for example, a silicon wafer 201 .
  • bumps 205 are formed in the periphery of each of the semiconductor elements 203 in a manner similar to that of the above-mentioned second embodiment. Since the semiconductor elements 203 can be fabricated on the silicon wafer 201 by using a conventional technology, an explanation thereof is omitted here.
  • a square metal plate 101 a is prepared which has a side length approximately equal to a diameter of the silicon wafer 201 .
  • concave trenches 131 a are formed on whole surface of the metal plate 101 a in lattice shape by half-dicing, thereby divided segments 133 c are formed.
  • a pitch of disposition of the divided segments 133 c is set equal to a pitch of the bumps 205 along the periphery of the semiconductor element 203 , or to a pitch of the lattice arrangement of the bumps 205 .
  • the surface of the silicon wafer 201 is opposed to the metal plate 101 a and the silicon wafer 201 is pressed onto the metal plate 101 a while heating the silicon wafer 201 and the metal plate 101 a .
  • the bumps 205 of the silicon wafer 201 are face-down bonded onto the corresponding divided segments 133 c of the metal plate 101 a .
  • resin 135 is injected into a space between the silicon wafer 201 and the metal plate 101 a , that is, in each of the concave trenches 131 a of the metal plate 101 a and between the stud bumps 205 of the silicon wafer 201 , and the space is sealed with the resin 135 .
  • the backside of the metal plate 101 a is then polished until the bottom portions of the divided segments 133 a are exposed, that is, until the resin 135 filling the concave trenches 131 a is exposed. By this polishing, the individual divided segments 133 c are separated from each other.
  • the divided segments 133 c are kept unified by the resin 135 filling the concave trenches 131 a but electrically isolated with each other.
  • the divided segments 133 c to which the bumps 205 are bonded function as lead pad portions 105 a , that is, mounting electrodes.
  • die pad portions are not shown, but the semiconductor device has the die pad portions.
  • the silicon wafer 201 and the metal plate 101 a are cut along dicing lines, that is, scribe lines, of the semiconductor element 203 by full-cut dicing.
  • the silicon wafer 201 is divided into separate semiconductor elements 203 , and the metal plate 101 a is also divided at the portions of the resin 135 .
  • a plurality of semiconductor devices 2 are fabricated.
  • solder balls 137 are formed on the surface of the lead pad portions 105 a.
  • the structure of the semiconductor device 2 according to the third embodiment resembles the structure of the semiconductor device according to the above-mentioned second embodiment.
  • both the semiconductor element 203 and the group of the lead pad portions 105 a have the same external size.
  • a package resin which coats and seals the semiconductor element 203 does not exist and does not cover the semiconductor element 203 . Therefore, it is possible to make the semiconductor devices more compact and thinner.
  • the resin 135 filling the space between the silicon wafer 201 and metal plate 101 a is used, the package resin is not required.
  • the manufacturing process of the semiconductor device according to the third embodiment it is possible to perform a dicing process for dividing the silicon wafer 201 into a plurality of semiconductor elements 203 and a dicing process for cutting the resin 135 in the metal plate 101 a at the same time. Also, it is possible to omit a process of individually mounting a plurality of semiconductor element chips onto the respective metal plates. Therefore, it is possible to simplify the whole manufacturing process.
  • FIG. 21 is a partial enlarged perspective view of the metal plate 101 b used in this variation.
  • the metal plate 101 b is a square shaped metal board which has concave trenches 131 b and concave trenches 131 c formed on the face surface and on the backside surface thereof respectively.
  • the concave trenches 131 b on the face side surface each have a depth approximately 40-50 percent of the thickness of the metal plate 101 b and are formed in X and Y directions in a lattice shape.
  • the concave trenches 131 c on the backside surface each have a depth approximately 40-50 percent of the thickness of the metal plate 101 b and are formed in X and Y directions in a lattice shape.
  • FIG. 22 is a schematic plan view showing a relationship between the concave trenches 131 b and the concave trenches 131 c in the metal plate 101 b .
  • widths of the concave trenches 131 b and 131 c are neglected.
  • the concave trenches 131 b on the face surface side (shown by solid lines in FIG. 22) and the concave trenches 131 c on the back side (shown by dotted lines in FIG. 22) have the same width of the trenches and the same pitch of the trenches.
  • the concave trenches 131 c are shifted from the concave trenches 131 b both in the X and Y directions by distances corresponding to the width of the trenches.
  • FIGS. 23A through 23E are cross sectional views showing a method of manufacturing a semiconductor device by using the above-mentioned metal plate 101 b according to the first variation of the third embodiment in order of process steps.
  • the bumps 205 of the silicon wafer 201 are bonded to the divided segments 133 d on the face side surface of the metal plate 101 b as in the above-mentioned third embodiment.
  • resin 135 a is injected into a space between the silicon wafer 201 and the metal plate 101 b .
  • a photoresist mask 139 is formed on the back side surface of the metal plate 101 b .
  • the photoresist mask 139 covers areas which are to be left as lead pad portions and die pad portions in the metal plate 101 b .
  • FIG. 24 is a schematic plan view illustrating the areas in which the photoresist mask 139 is to be formed. For the sake of easy understanding, schematic locations of the concave trenches 131 b are also shown in FIG. 24, although the width of each of the concave trenches 131 b is neglected.
  • the photoresist mask 139 is formed as minute rectangular pattern portions which are disposed regularly in the X and Y directions and which have the same pitches as those of the concave trenches 131 b or the concave trenches 131 c .
  • each of the minute patterns of the photoresist mask 139 is disposed such that both a part of a concave trench 131 b and a part of a concave trench 131 c are covered by the minute pattern. Since a portion of each minute patterns of the photoresist mask 139 is buried into a concave trench 131 b , each minute pattern of the photoresist mask 139 has a gourd-like solid shape. Then, as shown in FIG.
  • FIG. 25 is a schematic perspective view illustrating a solid shape of each of the divided segments 133 e .
  • a cross section of each of the divided segments 133 e in the direction of the thickness becomes a crank shape.
  • the divided segments 133 e bonded to the bump 205 of the silicon wafer 201 are formed as lead pad portions 105 b .
  • the lead pad portions 105 b are unified and joined with the silicon wafer 201 due to the bonding by the bumps 205 and due to the bonding by the resin 135 a.
  • each of the lead pad portions 105 b has a shape which is bent into a crank-like shape.
  • solder ball in place of the solder ball, it is possible to form a solder plated portion and the like on the backside surface of each of the lead pad portions 105 b . Even in such case, it is possible to retain the above-mentioned function of mitigating the stress by the lead pad portions 105 b.
  • FIGS. 26A and 26B are cross sectional views showing a method of manufacturing a semiconductor device as the second variation of the third embodiment in order of manufacturing steps.
  • the semiconductor device is formed from a disk shaped semiconductor wafer, here, a silicon wafer 201 , as shown in FIG. 19 A.
  • a silicon wafer 201 As mentioned above, on the silicon wafer 201 , there are formed semiconductor elements 203 disposed in a lattice arrangement. Also, as in the third embodiment, bumps 205 are formed in the peripheral portion of each of the semiconductor elements 203 .
  • a metal plate 101 c is prepared which is a square shaped metal board and which has the side length approximately equal to the diameter of the silicon wafer 201 . Then, concave trenches 131 d are formed on the face side surface thereof, and thereby divided segments 133 f are formed.
  • the concave trenches 131 c each have a depth approximately 50 percent of the thickness of the metal plate 101 c and are formed in X and Y directions in a lattice shape.
  • a pitch of disposition of the divided segments 133 f is set equal to a pitch of the bumps 205 along the periphery of the semiconductor element 203 , or to a pitch of the lattice arrangement of the bumps 205 .
  • the backside surface of the silicon wafer 201 is opposed to the metal plate 101 c and the silicon wafer 201 is pressed onto the metal plate 101 c while heating the silicon wafer 201 and the metal plate 101 c.
  • the bumps 205 of the silicon wafer 201 are face-down bonded onto the corresponding divided segments 133 f of the metal plate 101 c .
  • resin 135 b is injected into a space between the silicon wafer 201 and the metal plate 101 c , that is, in each of the concave trenches 131 d of the metal plate 101 c and between the bumps 205 of the silicon wafer 201 , and the space is sealed by the resin 135 b .
  • concave trenches 131 e are formed on the backside surface of the metal plate 101 c .
  • Each of the concave trenches 131 d has a depth approximately 50 percent of the thickness of the metal plate 101 c and are formed in X and Y directions in a lattice shape.
  • the concave trenches 131 d on the face surface side and the concave trenches 131 e on the back side have the same width of the trenches and the same pitch of the trenches.
  • the concave trenches 131 e are shifted from the concave trenches 131 d both in the X and Y directions by distances smaller than the width of the trenches 131 d or 131 e . That is, the concave trenches 131 d and the concave trenches 131 e partially overlap with each other.
  • each of the divided segments 133 g has a crank-like cross section in the direction of the thickness thereof.
  • the silicon wafer 201 and the metal plate 101 c are cut at predetermined locations by a dicing saw and divided into pieces each having a predetermined size. Thereby, individual semiconductor devices are formed.
  • the metal plate 101 c is already divided in the process steps for forming the concave trenches 131 e on the backside described with reference to FIG. 26 B.
  • a metal plate is at first full-cut diced to form separate divided segments, and the divided segments are used to constitute die pad portions and lead pad portions.
  • an adhesive sheet 141 is stuck on the backside surface of a metal plate 101 d having a predetermined size.
  • the adhesive sheet 141 holds divided segments 133 h which are divided in a later process.
  • the adhesive sheet 141 has a thickness and a stiffness sufficient to maintain flatness of the sheet.
  • the metal plate 101 d is full-cut diced from the face side surface, and concave trenches 131 f extending in X and Y directions are formed in the metal plate 101 d .
  • the divided segments 133 h are formed which are disposed in a lattice shape. Although these divided segments 133 h are completely separated, a condition of initial arrangement of the divided segments 133 h is maintained by the adhesive sheet 141 .
  • process steps approximately similar to those shown in FIGS. 6A and 6B through FIGS. 9A and 9B of the first embodiment are performed. That is, as shown in a cross sectional view of FIG. 29A, a semiconductor element 107 is mounted on the surface of the metal plate 101 d by using a mounting material 109 a . Then, as shown in a cross sectional view of FIG. 29B, electrodes of the semiconductor element 107 and the divided segments 133 h which become lead pad portions 105 c located in the periphery of the semiconductor element 107 are electrically coupled by bonding wires 111 . As shown in the cross sectional view of FIG. 29C, resin is then molded or applied on the surface of the metal plate 101 d .
  • a package resin portion 113 c is formed which molds the semiconductor element 107 and the bonding wires 111 .
  • the adhesive sheet 141 stuck on the backside surface of the metal plate 101 d is peeled off.
  • an insulating resist film may be or may not be selectively applied on the backside surface of each of the divided segments 133 h constituting die pad portions 103 c.
  • FIGS. 30A-30F are schematic cross sectional views illustrating a manufacturing method of this variation in order of manufacturing steps. First, as shown in FIG. 30A, a resist sheet 143 is bonded on the backside surface of the metal plate 101 e .
  • FIG. 31 is a schematic plan view illustrating the resist sheet 143 .
  • openings 143 a are formed at portions corresponding to locations in which mounting electrodes of a semiconductor device to be fabricated are disposed.
  • a metal plate 101 e is full-cut diced to form concave trenches 131 g extending in X and Y directions and, thereby, separate divided segments 133 j are formed in lattice arrangement.
  • FIG. 32 is a schematic plan view illustrating a positional relationship between the opening portions 143 a and the divided segments 133 j .
  • the concave trenches 131 g are formed in a predetermined pitch such that locations of portions of the divided segments 133 j correspond to the locations of the openings 143 a of the resist sheet 143 .
  • the divided segments 133 j are hold in a unified condition by the resist sheet 143 .
  • process steps approximately similar to those of the above-mentioned fourth embodiment are performed. That is, as shown in a cross sectional view of FIG. 30C, two semiconductor elements 107 are mounted on the surface of the metal plate 101 e by using mounting material portions 109 b . Then, as shown in a cross sectional view of FIG. 30D, electrodes of the semiconductor elements 107 and the divided segments 133 j which become lead pad portions 105 d located in the periphery of the semiconductor elements 107 are electrically coupled by bonding wires 111 . As shown in the cross sectional view of FIG. 30E, resin 113 d is then molded or applied on the surface of the metal plate 101 e .
  • a package resin portion 113 d is formed which molds the semiconductor elements 107 and the bonding wires 111 . Thereafter, the package resin portion 113 d is cut and also the resist sheet 143 is cut to fabricate individual semiconductor devices. Then, as shown in FIG. 30F, solder balls 137 are joined on the backside surface of the divided segments 133 j as the lead pad portions 105 d exposed via the openings 143 a of the resist sheet 143 . In this case, since the resist sheet 143 does not have adhesiveness with the solder, there is little possibility that the divided segments 133 j exposing via adjacent openings 143 a are short-circuited by the solder.
  • the resist sheet 143 functions like the resist film 115 in the first embodiment.
  • the resist sheet 143 which supports the divided segments obtained when the metal plate 101 e is full-cut diced can be used as the resist film on the backside of the semiconductor device as it is. Therefore, components can be effectively utilized.
  • the semiconductor elements are mounted on the metal plate while keeping the surface of the semiconductor elements on which the electrodes are formed upside. Then, the electrodes of the semiconductor elements are electrically coupled with the divided segments by the bonding wires.
  • FIGS. 33A and 33B through FIGS. 36A and 36B are plan views and cross sectional views, illustrating a method of manufacturing a semiconductor device as the fifth embodiment in order of manufacturing steps.
  • a plurality of concave trenches 131 h extending in X and Y directions are formed in a square shaped metal plate 101 f to form divided segments 133 k in lattice arrangement.
  • a central area of the metal plate 101 f is caved toward the backside of the metal plate 101 f by press work.
  • a concave portion 151 is formed in the central area of the metal plate 101 f.
  • the level of the inner bottom portion of the concave portion 151 becomes lower than the level of the backside surface of the metal plate 101 f, that is, the divided segments 133 k , at the peripheral portion of the metal plate 101 f which is not caved.
  • a semiconductor element 107 is mounted on the concave portion 151 in the central area of the metal plate 101 f by using mounting material 109 c .
  • the level of the backside surface of the mounted semiconductor element 107 becomes higher than the level of the bottom portion of each of the concave trenches 131 h in the peripheral area external to the concave portion 151 .
  • the mounting material 109 c are made of material such as silver paste and the like which has high moisture resistance and high heat resistance and which has some mechanical strength.
  • electrodes 108 of the semiconductor element 107 and the face side surfaces of the divided segments 133 k disposed in the periphery of the semiconductor element 107 are electrically coupled via-bonding wires 111 .
  • resin is molded or applied on the face surface of the metal plate 101 f .
  • the package resin portion 113 e is formed which molds the semiconductor element 107 and the bonding wires 111 .
  • a portion of the package resin portion 113 e enters into the concave trenches 131 h in the peripheral area external to the concave portion 151 and, thereby, the divided segments 133 k are joined together.
  • the metal plate 101 f is polished flat from the backside thereof until reaching the bottom portions of the concave trenches 131 h .
  • the central portion of the metal plate 101 f constituting the concave portion 151 is removed.
  • the mounting material 109 c which is used for mounting the semiconductor element 107 on the metal plate 101 f is exposed.
  • the semiconductor element 107 is mounted on and supported by the mounting material portion 109 c .
  • the package resin portion 113 e is cut at predetermined locations by using a dicing saw.
  • the divided segments 133 k remain only at the peripheral portion of the mounting material 109 c and form the lead pad portions 105 e .
  • the fifth embodiment by controlling the amount of polishing at the backside of the divided segments 133 k constituting the lead pad portions 105 e and by reducing the height of the divided segments 133 k , it is possible to fabricate very thin semiconductor devices.
  • the fifth embodiment differs from the first through fourth embodiments in that the die pad portion is replaced from the divided segments of the metal plate to the mounting material 109 c.
  • FIGS. 37A and 37B are a top plan view and a cross sectional view, respectively, illustrating a schematic structure of a diode as the sixth embodiment.
  • a package resin portion 113 f is removed except a portion between divided segments 133 m .
  • one of the divided segments 133 m is used as a die pad portion 103 f (or a lead pad portion on the cathode side), and a diode chip 107 c is mounted on the die pad portion 103 f via mounting material 109 d .
  • the other divided segment 133 m adjacent the die pad portion 103 f is used as a lead pad portion 105 f on the anode side, and the diode chip 107 c and the lead pad portion 105 f on the anode side are electrically connected via a bonding wire 111 a .
  • These divided segments 133 m , the diode chip 107 c and the like are molded by the package resin 113 f .
  • a discrete diode device 3 is fabricated.
  • a semiconductor device in which a plurality of diode chips are mounted that is, to a diode array.
  • a diode array 3 a of FIGS. 38A and 38B a plurality of divided segments 133 m are used as die pad portions 103 f , and a diode chip 107 c is mounted on each of the die pad portions 103 f via mounting material portions 109 d .
  • the other divided segments 133 m adjacent the die pad portions 103 f are used as lead pad portions 105 f on the anode side, and the diode chips 107 c and the lead pad portions 105 f on the anode side are electrically connected via bonding wires 111 a .
  • These divided segments 133 m , the diode chips 107 c and the like are molded and unified by the package resin 113 f . In this way, the semiconductor device 3 a in which a plurality of diode chips are mounted, that is, the diode array 3 a is fabricated.
  • one divided segment on which a transistor chip is mounted is used as a die pad portion which is also used as a lead pad portion on the collector side.
  • Other two divided segments are used as lead pad portions for a base and an emitter.
  • respective divided segments are used as lead pad portions for a gate, a source and a drain.
  • FIGS. 39A through 39D are cross sectional views illustrating a method of manufacturing a discrete diode to which the present invention is applied according to the above-mentioned sixth embodiment.
  • a plurality of concave trenches 131 j are formed on the surface of a metal plate 101 g in X and Y directions, to form divided segments 133 m in a lattice like arrangement.
  • diode chips 107 c are mounted on every other divided segments 133 m via mounting material 109 d .
  • a substrate portion of each diode chip 107 c is composed of an N-type semiconductor, and functions as a cathode of a diode.
  • the cathode of each diode chip 107 is electrically coupled with the divided segment 133 m .
  • an anode electrode provided on the face surface of each of the diode chips 107 c not shown in the drawing is electrically coupled via the bonding wire 101 a with the divided segment 133 m disposed adjacent to the divided segment 133 m on which the diode chip 107 c is mounted.
  • resin is then molded or applied. That is, the diode chips 107 c and the bonding wires 101 a are molded by a package resin portion 113 f . In this case, portions of the package resin 113 f enter into the concave trenches 131 j.
  • the metal plate 101 f is polished or etched flat from the backside thereof until reaching the bottom portions of the concave trenches 131 j .
  • the divided segments 133 m are divided into individual pieces.
  • the divided segments 133 m are unified by the package resin portion 113 f but are electrically isolated from each other.
  • the package resin portion 113 f is cut into separate pieces by using a dicing saw not shown in the drawing.
  • the package resin portion 113 f can be cut into pieces each having a pair of the divided segments 133 m which include the divided segment 133 m as the die pad portion 103 f and the divided segment 133 m as the lead pad portion 105 f .
  • cutting portions it is possible to fabricate individual diodes 3 each including one diode chip as shown in FIGS. 37A and 37B, or to fabricate diode arrays 3 a each including a plurality of diode chips as shown in FIGS. 38A and 38B.
  • the sixth embodiment it is possible to use a single standardized metal plate 101 f even when discrete diodes, or various diode arrays including various number of diode chips are to be fabricated.
  • the diode chips are mounted on such metal plate and molded by package resin.
  • first through sixth embodiments and the variations thereof show typical embodiments or examples of the present invention.
  • a plurality of divided segments are formed from a conductor plate or board, and lead pad portions are constituted of the divided segments which are electrically coupled with electrodes of a semiconductor element. Therefore, by appropriately determining which divided segments are used as lead pad portions depending on the size and kind of each of the semiconductor elements, it is possible to commonly utilize the divided segments for the semiconductor elements having different sizes and kinds to form device packages. Also, it is possible to form die pad portions by using portions of the divided segments and to mount a semiconductor element on the die pad portions. In this case, other portions of the divided segments are used as lead pad portions and electrodes of the semiconductor element are electrically coupled with the lead pad portions via the bonding wires.
  • solder pads it is possible to electrically couple bumps provided on electrodes of a semiconductor element with divided segments to form lead pad portions.
  • the lead pad portions may be disposed in the periphery of the package, or may be disposed in the bottom portion of the package in lattice-like arrangement.
  • the same standard conducting plate can be utilized to fabricate surface-mount type semiconductor devices having lead-less structure, even if the semiconductor devices have different sizes and/or kinds.
  • divided segments are defined by forming concave trenches in a conductor plate.
  • a semiconductor element is mounted on the divided segments, and the semiconductor element and the divided segments are electrically coupled. Thereafter, the backside portion of the conductor plate is removed to form individual divided segments. Therefore, it is possible to easily perform a process of mounting a semiconductor element, a process of electrical connection between the semiconductor element and the divided segments, and a process of forming a package resin portion. Also, it is possible to fabricate a semiconductor device which has a plurality of lead pad portions finally insulated from each other. Therefore, according to the present invention, the number of parts and the number of process steps do not increase uselessly, and manufacturing process can be simplified.

Abstract

A semiconductor device having a semiconductor element and a plurality of segments formed by dividing a conductive plate. Some of the segments are electrically coupled with electrodes of said semiconductor element and constitute lead pad portions as mounting electrodes of the semiconductor device. Other segments among the plurality of divided segments constitute die pad portions on which the semiconductor element is mounted. The plurality of divided segments and the semiconductor element are sealed and supported together by a resin material portion. The resin material portion fills the space between the divided segments as the lead pad portions. Semiconductor devices having various package sizes can be fabricated by using standardized common parts.

Description

FIELD OF THE INVENTION
The present invention relates generally to a surface mount type semiconductor device having a lead-less structure, and more particularly to a semiconductor device and a method of manufacturing the same in which common parts can be used among semiconductor devices having different package sizes.
BACKGROUND OF THE INVENTION
Recently, packages of components such as semiconductor integrated circuits, transistors, diodes and the like are downsized and made thin. In such components, existence of connecting leads gives large influence on the package size. Therefore, there is proposed a surface mount type semiconductor device having a lead-less structure in which connecting leads are not used. Especially, in a semiconductor integrated circuit device, it is required that a disposition pitch of connecting leads of a lead frame is minute, in order to realize a device having many lead pins. Also, width or thickness of each lead must be reduced and there is a possibility that the leads bend easily, causing short circuit between the leads. Alternatively, it is required that the package size is enlarged to realize a large disposition pitch of the leads.
Japanese patent laid-open publication No. 9-162348 discloses a semiconductor device having such lead-less structure. FIG. 40 is a cross sectional view of the semiconductor device disclosed in Japanese patent laid-open publication No. 9-162348. As shown in FIG. 40, a semiconductor element (element chip) 303 is fixed onto an element fixing resin board 301, and the upper side and peripheral area of the semiconductor element 303 are molded by package resin 305. Also, there are provided a plurality of projected portions 307 on the bottom surface of the package resin 305. The surface of each of the projected portions 307 is coated by a metal film 309. The metal films 309 are electrically coupled with the semiconductor element 303 via bonding wires 311, within the package resin 305. Thereby, the metal films 309 function as mounting electrodes for mounting the semiconductor device onto a printed circuit board and the like. Thus, in the semiconductor device shown in FIG. 40, mounting electrodes are formed directly on the bottom surface of the package, and it is not necessary to use a lead-frame. Therefore, it is possible to avoid the above-mentioned disadvantages caused by the lead-frame. Also, the package is effectively downsized and made thin.
Japanese patent laid-open publication No. 9-252014 discloses another semiconductor device of this type. FIG. 41 is a cross sectional view of a semiconductor device disclosed in Japanese patent laid-open publication No. 9-252014. The semiconductor device of FIG. 41 is fabricated as follows. First, a metal foil is shaped into predetermined patterns to form a die pad portion 401 and a plurality of electrode portions 403. On the die pad portion 401, a semiconductor element 405 is mounted by using mounting material 407. The electrode portions 403 are then electrically coupled with the semiconductor element 405 by using bonding wires 409. Thereafter, the semiconductor element 405 and the bonding wires 409 are molded by package resin 411. In the semiconductor device shown in FIG. 41, the electrode portions 403 are exposed at the bottom surface of the package resin 411. Thereby, it is possible to realize a surface mount type semiconductor device having a lead-less structure. Thus, it is possible to downsize and thin down the package. In Japanese patent laid-open publication No. 9-252014, a method is also disclosed in which, before patterning a metal foil, a semiconductor element is mounted on the metal foil and wire bonding is performed, and thereafter the metal foil is patterned into desired patterns. Also, Japanese patent laid-open publication No. 10-22440 discloses a technology similar to that described above.
Further, there is known a technology disclosed in Japanese patent laid-open publication No. 8-115989 and Japanese patent laid-open publication No. 8-115991. FIG. 42 is a cross sectional view of a semiconductor device disclosed in Japanese patent laid-open publication No. 8-115989 and Japanese patent laid-open publication No. 8-115991. The semiconductor device shown in FIG. 42 has a frame-like terminal portion 501, and a plurality of column-like terminal portions 503 which are disposed within the frame-like terminal portion 501 and which are insulated from each other and from the frame-like terminal portion 501 via resin portion 505. A semiconductor element 509 is disposed on a patterned layer 507 formed on the frame-like terminal portion 501 and the column-like terminal portions 503. The semiconductor element 509 is electrically coupled with the patterned layer 507 via bonding wires 511. Thereby, the semiconductor element 509 is electrically coupled with the column-like terminal portions 503 via conducting pattern portions of the patterned layer 507. Further, the semiconductor element 509, the bonding wires 511 and the like are molded by resin 513. In this semiconductor device, the column-like terminal portions 503 are disposed in an area just under the semiconductor element 509 as electrodes for mounting. Therefore, it is possible to realize a semiconductor device having a grid array structure.
In each of the conventional semiconductor devices mentioned above, a relatively large number of fabrication steps are required and fabrication process becomes complicated, thereby manufacturing costs are increased. That is, in the semiconductor device shown in FIG. 40, it is necessary to provide the projected portions 307 at the bottom surface of the package resin 305, and to form the metal film 309 on the surface of the projected portions 307. The method of manufacturing such semiconductor device disclosed in Japanese patent laid-open publication No. 9-162348 is as follows. First, a metal base member is formed in which recessed portions are provided at portions corresponding to the projected portions 307. The metal film 309 is then selectively formed in each of the recessed portions. Then, mounting of the semiconductor element 303 and electrical connection between the semiconductor element 303 and the metal film 309 via bonding wires 311 are performed. Thereafter, molding by the package resin 305 is performed. The metal base member is finally removed to fabricate the semiconductor device. In this method, number of processes for selectively forming the metal film 309 is relatively large, and it is necessary to use the metal base member which becomes unnecessary after the completion of manufacturing. Therefore, manufacturing cost of the semiconductor device becomes large.
In the semiconductor device shown in FIG. 41, an etching process is required to pattern a metal foil into desired patterns when the die pad portions 401 and the electrode portions 403 are formed. Therefore, manufacturing process becomes complicated. Also, it is necessary to use a base member for supporting the metal foil when the metal foil is patterned. Since this base member becomes unnecessary after manufacturing the semiconductor device, it causes an increase in the manufacturing cost of the semiconductor device, as in the semiconductor device shown in FIG. 40. When the metal foil is patterned after packaging the semiconductor element, the base member becomes unnecessary. However, since the etching process is performed by wet etching, it is necessary to perform water-resistant protection of the package when the etching is performed. Therefore, manufacturing process becomes complicated and, in this respect, manufacturing costs of the semiconductor device become large.
Further, in the semiconductor device shown in FIG. 42, the pattern layer 507 is required between the frame-like terminal portion and the column-like terminal portions 501 and 503 and the semiconductor element 509 mounted thereon for selectively and electrically coupling the bonding wires 511 with the column-like terminal portions 503. Therefore, a large number of components are required and manufacturing costs of the semiconductor device become large. Also, number of manufacturing processes increases and manufacturing process becomes complicated.
Also, the above-mentioned conventional semiconductor devices have common problems as follows. In order to fabricate the above-mentioned semiconductor devices, components such as the metal film portions 309, the electrode portions 403 each made of a metal foil, the column-like terminal portions 503, the pattern layer 507 and the like are required as mounting terminals. It is necessary that these components are previously designed and manufactured into predetermined electrode arrangement patterns and sizes in compliance with kinds and sizes of the semiconductor elements 303, 405 and 509. Therefore, when a semiconductor element having different kind or size is to be mounted, it is necessary to again design and fabricate the above-mentioned components having different patterns and sizes. Also, when the components are to be previously fabricated and prepared, it is necessary to prepare a plurality kinds of components applicable to a plurality kinds or sizes of semiconductor elements. Therefore, manufacturing and management of the components used for fabricating the semiconductor devices become complicated.
SUMMARY OF THE INVENTION
Therefore, it is an object of the present invention to provide a surface mount type semiconductor device having a lead-less structure and a method of manufacturing the same in which the above-mentioned disadvantages of the prior art technology can be obviated.
It is another object of the present invention to provide a surface mount type semiconductor device having a lead-less structure and a method of manufacturing the same in which a simplified structure of the semiconductor device and a simplified manufacturing process thereof can be realized.
It is still another object of the present invention to provide a surface mount type semiconductor device having a lead-less structure and a method of manufacturing the same in which common parts can be utilized for making the semiconductor devices having different kinds and sizes.
According to an aspect of the present invention, there is provided a semiconductor device comprising: a semiconductor element; a plurality of divided segments formed by dividing a conductive plate, at least one of the divided segments being electrically coupled with an electrode of the semiconductor element; and a resin material portion supporting the plurality of divided segments and the semiconductor element together.
In this case, it is preferable that the at least one of the segments electrically coupled with the electrodes of the semiconductor element constitute lead pad portions as mounting electrodes, and at least one of other segments among the plurality of segments constitute die pad portions on which the semiconductor element is mounted.
It is also preferable that, among the plurality of segments, at least one of the segments located under the semiconductor element constitute die pad portions, and at least one of the segments which are disposed in the peripheral portion of the segments constituting the die pad portions and which are electrically coupled with the electrodes of the semiconductor element via bonding wires constitute lead pad portions.
It is further preferable that the resin material portion seals the semiconductor element and the bonding wires, and fills the space between the segments as the lead pad portions among the plurality of segments.
It is advantageous that the semiconductor element is mounted on the at least one of the segments as die pad portions via mounting material or tape-like adhesive.
It is also advantageous that a part of the segments located under the semiconductor element constitute die pad portions, and other part of the segments located under the semiconductor element are electrically coupled with electrodes of the semiconductor element via bumps and constitute lead pad portions.
It is further advantageous that the resin material portion seals the semiconductor element, and fills the space between the semiconductor element and the segments located under the semiconductor element and the space between the segments located under the semiconductor element.
It is preferable that the plurality of segments are formed by dividing a conductive plate into a lattice-like arrangement.
It is also preferable that each of the segments has a crank-like cross section in the direction of thickness of the conductive plate.
It is further preferable that the plurality of segments are disposed around the semiconductor element but are not disposed under the semiconductor element, at least one of the segments are electrically coupled with electrodes of the semiconductor element via bonding wires and constitute lead pad portions as mounting electrodes, and the resin material portion seals the semiconductor element and the bonding wires and fills the space between respective segments of the plurality of segments.
It is advantageous that the semiconductor element is a semiconductor integrated circuit chip, and electrodes of the semiconductor integrated circuit chip are respectively coupled with the segments as lead pad portions among the plurality of segments.
It is also advantageous that the semiconductor element is a diode chip, the diode chip is mounted on one of the plurality of segments, and an electrode of the diode chip is electrically coupled with other one of the segments adjacent the divided segment on which the diode chip is mounted.
It is further advantageous that the semiconductor element is a transistor chip, the transistor chip is mounted on one of the plurality of segments, and electrodes of the transistor chip are electrically coupled with two of the segments adjacent the divided segment on which the transistor chip is mounted.
It is preferable that a ball-like electrode is formed on the backside surface of the at least one of the segments constituting said lead pad portions.
It is also preferable that the bumps are solder bumps or studbumps.
It is further preferable that a resist film is formed on the backside surface of the at least one of the segments constituting said die pad portions.
It is advantageous that an outer dimension of a group of the segments which constitute the die pad portions and the lead pad portions is larger than an outer dimension of the semiconductor element.
It is also advantageous that an outer dimension of a group of the segments which constitute the die pad portions and the lead pad portions is substantially equal to an outer dimension of the semiconductor element.
According to another aspect of the present invention, there is provided a method of manufacturing a semiconductor device comprising: preparing a conductive plate; forming concave trenches in the conductive plate to form a plurality of segments; preparing a semiconductor element; mounting a semiconductor element on the conductive plate having the concave trenches formed therein; disposing resin material on the conductive plate wherein a part of the resin material enters at least a part of the concave trenches; and removing the backside portion of the conductive plate so as to expose bottom portions of the concave trenches.
In this case, it is preferable that, in the removing the backside of the conductive plate, the backside of the conductive plate is polished or etched so as to expose bottom portions of the concave trenches.
It is also preferable that, in the mounting a semiconductor element on the conductive plate, the semiconductor element is mounted on at least one of the segments; wherein the method further comprises electrically coupling electrodes of the semiconductor element with segments disposed around the at least one of the segments on which the semiconductor element is mounted; and wherein, in the disposing the resin material on the conductive plate, the semiconductor element and the bonding wires are sealed by the resin material, and the resin material fills the concave trenches between segments disposed around the at least one of the segments on which the semiconductor element is mounted.
It is further preferable that, in the preparing a semiconductor element, a semiconductor element having bumps formed thereon is prepared; wherein, in the mounting the semiconductor element on the conductive plate, electrodes of the semiconductor element are electrically coupled with at least one of segments disposed under the semiconductor element via the bumps; and wherein, in the disposing the resin material on the conductive plate, the semiconductor element is sealed by the resin material, and the resin material fills a space between the semiconductor element and the conductive plate.
It is advantageous that, in the forming concave trenches in the conductive plate to form a plurality of segments, the concave trenches are formed in lattice-like arrangement.
It is also advantageous that, in the forming concave trenches in the conductive plate to form a plurality of segments, the concave trenches are formed by using a technology selected from a group consisting of half-cut dicing, half-etching and press working.
It is further advantageous that, in the mounting a semiconductor element on the conductive plate, the semiconductor element is mounted on the conductive plate via mounting material or tape-like adhesive.
It is preferable that the method further comprises caving a portion of the conductive plate to form a concave portion, before the mounting a semiconductor element on the conductive plate; wherein, in the mounting a semiconductor element on the conductive plate, the semiconductor element is mounted in the concave portion via mounting material; wherein the method further comprises electrically coupling electrodes of the semiconductor element with segments disposed around the concave portion via bonding wires; wherein, in the disposing the resin material on the conductive plate, the semiconductor element and the bonding wires are sealed by the resin material, and the resin material fills the concave trenches between segments disposed around the concave portion; and wherein, in the removing the backside portion of the conductive plate, the mounting material is exposed.
It is also preferable that the semiconductor element is a semiconductor integrated circuit chip.
It is further preferable that the semiconductor element is a diode chip; wherein, in the mounting the semiconductor element on the conductive plate, the diode chip is mounted on one of the plurality of segments; wherein the method further comprises electrically coupling an electrode of the diode chip with one of the segments adjacent the divided segment on which the diode chip is mounted via a bonding wire; and wherein, in the disposing the resin material on the conductive plate, the diode chip and the bonding wire are sealed by the resin material, and the resin material fills the concave trench between the divided segment electrically coupled with the electrode of the diode chip and the divided segment on which the diode chip is mounted.
It is advantageous that the semiconductor element is a transistor chip; wherein, in the mounting the semiconductor element on the conductive plate, the transistor chip is mounted on one of the plurality of segments; wherein the method further comprises electrically coupling electrodes of the transistor chip with two of the segments adjacent the divided segment on which the transistor chip is mounted via bonding wires; and wherein, in the disposing the resin material on the conductive plate, the transistor chip and the bonding wires are sealed by the resin material, and the resin material fills the concave trenches between the segments electrically coupled with the electrodes of the transistor chip and the divided segment on which the transistor chip is mounted.
It is also advantageous that, in the disposing the resin material on the conductive plate, the resin material is disposed by using a technology selected from a group consisting of molding by a metal die, coating, and potting.
It is further advantageous that, in the preparing a semiconductor element, a plurality of semiconductor elements are prepared; wherein, in the mounting the semiconductor element on the conductive plate, the plurality of semiconductor elements are mounted on the conductive plate; and wherein, in the disposing the resin material on the conductive plate, the plurality of semiconductor elements are sealed by the resin material.
It is preferable that the method further comprises, after removing the backside portion of the conductive plate, cutting the resin material in predetermined locations to form separate semiconductor devices each including at least one semiconductor element.
It is also preferable that, in the forming concave trenches in the conductive plate to form a plurality of segments, the concave trenches are formed in lattice-like arrangement; wherein, in the preparing a semiconductor element, a semiconductor wafer on which a plurality of semiconductor elements are formed is prepared; wherein, in the mounting the semiconductor element on the conductive plate, the semiconductor wafer is mounted on the conductive plate and electrodes of each semiconductor element formed in the semiconductor wafer are electrically coupled with corresponding segments of the plurality of segments via bumps; wherein, in the disposing the resin material on the conductive plate, the resin material fills a space between the semiconductor wafer and the conductive plate; and wherein the method further comprises, after removing the backside portion of the conductive plate, cutting the semiconductor wafer and the resin material in predetermined locations to form separate semiconductor devices each including at least one semiconductor element.
According to still another aspect of the present invention, there is provided a method of manufacturing a semiconductor device comprising: preparing a conductive plate; preparing a supporting sheet; sticking the conductive plate on the supporting sheet; cutting the conductive plate stuck on the supporting sheet to form a plurality of segments supported by the supporting sheet; preparing a semiconductor element; mounting a semiconductor element on at least one of the plurality of segments; and disposing resin material on the plurality of segments, wherein a part of the resin material enters at least a part of spaces between the segments.
In this case, it is preferable that the method further comprises peeling the supporting sheet, after disposing the resin material.
It is also preferable that the supporting sheet has opening portions at predetermined locations, and is made of material which does not adhere to solder; and wherein, in the cutting the conductive plate stuck on the supporting sheet to form a plurality of segments supported by the supporting sheet, at least one of the segments is exposed via the opening portions of the supporting sheet.
It is further preferable that the method further comprises electrically coupling electrodes of the semiconductor element with segments disposed around the at least one of the segments on which the semiconductor element is mounted via bonding wires; and wherein, in the disposing the resin material, the semiconductor element and the bonding wires are sealed by the resin material, and the resin material fills spaces between segments disposed around the at least one of the segments on which the semiconductor element is mounted.
It is advantageous that, in the preparing a semiconductor element, a semiconductor element having electrodes on which bumps are formed is prepared; wherein, in the mounting a semiconductor element on at least one of the plurality of segments, electrodes of the semiconductor element are electrically coupled with at least one of the segments located under the semiconductor element via the bumps; and wherein, in the disposing the resin material, the semiconductor element is sealed by the resin material, and the resin material fills spaces between segments disposed under the semiconductor element and spaces between the semiconductor element and the segments located under the semiconductor element.
It is also advantageous that, in the cutting the conductive plate stuck on the supporting sheet to form a plurality of segments supported by the supporting sheet, the conductive plate is cut into lattice-like arrangement, and the supporting sheet is not cut substantially.
It is further advantageous that, in the mounting a semiconductor element on at least one of the segments, the semiconductor element is mounted on the at least one of the segments via mounting material or tape-like adhesive.
It is preferable that the semiconductor element is a semiconductor integrated circuit chip.
It is also preferable that the semiconductor element is a diode chip; wherein, in the mounting the semiconductor element on at least one of the segments, the diode chip is mounted on one of the plurality of segments; wherein the method further comprises electrically coupling an electrode of the diode chip with one of the segments adjacent the divided segment on which the diode chip is mounted via a bonding wire; and wherein, in the disposing the resin material, the diode chip and the bonding wire are sealed by the resin material, and the resin material fills a space between the divided segment electrically coupled with the electrode of the diode chip and the divided segment on which the diode chip is mounted.
It is further preferable that the semiconductor element is a transistor chip; wherein, in the mounting the semiconductor element on at least one of the segments, the transistor chip is mounted on one of the plurality of segments; wherein the method further comprises electrically coupling electrodes of the transistor chip with two of the segments adjacent the divided segment on which the transistor chip is mounted via bonding wires; and wherein, in the disposing the resin material, the transistor chip and the bonding wires are sealed by the resin material, and the resin material fills spaces between the segments electrically coupled with the electrodes of the transistor chip and the divided segment on which the transistor chip is mounted.
It is advantageous that, in the disposing the resin material, the resin material is disposed by using a technology selected from a group consisting of molding by a metal die, coating, and potting.
It is also advantageous that, in the preparing a semiconductor element, a plurality of semiconductor elements are prepared; wherein, in the mounting the semiconductor element on at least one of the segments, the plurality of semiconductor elements are mounted on the segments; and wherein, in the disposing the resin material, the plurality of semiconductor elements are sealed by the resin material.
It is further advantageous that, in the cutting the conductive plate stuck on the supporting sheet to form a plurality of segments supported by the supporting sheet, the conductive plate is cut into lattice-like arrangement; wherein, in the preparing a semiconductor element, a semiconductor wafer on which a plurality of semiconductor elements are formed is prepared; wherein, in the mounting a semiconductor element on at least one of the plurality of segments, the semiconductor wafer is mounted on the plurality of segments supported by the supporting sheet, and electrodes of each semiconductor element formed on the semiconductor wafer are electrically coupled with corresponding segments of the plurality of segments via bumps; wherein, in the disposing resin material, the resin material fills a space between the semiconductor wafer and a plurality of segments supported by the supporting sheet and spaces between respective segments of the plurality of segments; and wherein the method further comprises cutting the semiconductor wafer and the resin material in predetermined locations to form separate semiconductor devices each including at least one semiconductor element.
According to still another aspect of the present invention, there is provided a method of manufacturing a semiconductor device comprising: preparing a semiconductor element having electrodes on which bumps are formed; preparing a conductive plate; forming a first set of concave trenches in a lattice-like arrangement on the face side of the conductive plate; forming a second set of concave trenches in a lattice-like arrangement on the backside of the conductive plate, the second set of concave trenches are shifted from the first set of concave trenches in the direction along the surface of the conductive plate; mounting the semiconductor element on the face surface of the conductive plate, wherein electrodes of the semiconductor element are electrically coupled with segments divided by the first set of concave trenches via bumps; filling a space between the semiconductor element and the conductive plate with resin material; and cutting the conductive plate at locations shifted in the directions along the surface of the conductive plate from the first and second sets of concave trenches.
In this case, it is preferable that, in the preparing a semiconductor element having electrodes on which bumps are formed, a semiconductor wafer on which a plurality of semiconductor elements are formed thereon is prepared, and each of the semiconductor element has electrodes on which bumps are formed; wherein, in the mounting the semiconductor element on the face surface of the conductive plate, the semiconductor wafer is mounted on the face surface of the conductive plate, and electrodes of each of the semiconductor elements are electrically coupled with segments divided by the first set of concave trenches via bumps; wherein, in the filling a space between the semiconductor element and the conductive plate with resin material, the resin material fill a space between the semiconductor wafer and the conductive plate; and wherein the method further comprises cutting the semiconductor wafer and the resin material in predetermined locations to form separate semiconductor devices each including at least one semiconductor element.
It is also preferable that the forming a second set of concave trenches in a lattice-like arrangement on the backside of the conductive plate is performed after filling a space between the semiconductor element and the conductive plate with resin material; wherein, in the forming a second set of concave trenches in a lattice-like arrangement on the backside of the conductive plate, the second set of concave trenches partially overlap the first set of the concave trenches and the conductive plate is separated by the first and second sets of concave trenches; and thereby obviating the cutting the conductive plate at locations shifted in the directions along the surface of the conductive plate from the first and second sets of concave trenches.
It is further preferable that, in the forming a first set of concave trenches in a lattice-like arrangement on the face side of the conductive plate and in the forming a second set of concave trenches in a lattice-like arrangement on the backside of the conductive plate, the first and second sets of concave trenches are formed by using a technology selected from a group consisting of half-cut dicing, half-etching and press working.
As mentioned above, in a semiconductor device according to the present invention, a plurality of segments or divided segments are formed from a conductor plate or board, and lead pad portions are constituted of the segments which are electrically coupled with electrodes of a semiconductor element. Therefore, by appropriately determining which divided segments are used as lead pad portions depending on the size and kind of each of the semiconductor elements, it is possible to commonly utilize the divided segments for the semiconductor elements having different sizes and kinds to form device packages. Also, it is possible to form die pad portions by using portions of the divided segments and to mount a semiconductor element on the die pad portions. In this case, other portions of the divided segments are used as lead pad portions and electrodes of the semiconductor element are electrically coupled with the lead pad portions. Alternatively, it is possible to electrically couple bumps provided on electrodes of a semiconductor element with divided segments to form lead pad portions. Thereby, it is possible to mount or dispose a semiconductor element in face-up condition or in face-down condition. The lead pad portions may be disposed in the periphery of the package, or may be disposed in the bottom portion of the package in lattice-like arrangement. The same standard conducting plate can be utilized to fabricate surface-mount type semiconductor devices having lead-less structure, even if the semiconductor devices have different sizes and/or kinds.
In the method of manufacturing a semiconductor device according to the present invention, segments or divided segments are defined by forming concave trenches in a conductor plate. A semiconductor element is mounted on the divided segments, and the semiconductor element and the divided segments are electrically coupled. Thereafter, the backside portion of the conductor plate is removed to form individual divided segments. Therefore, it is possible to easily perform a process of mounting a semiconductor element, a process of electrical connection between the semiconductor element and the divided segments, and a process of forming a package resin portion. Also, it is possible to fabricate a semiconductor device which has a plurality of lead pad portions finally insulated from each other. Therefore, according to the present invention, the number of parts and the number of process steps do not increase uselessly, and manufacturing process can be simplified.
BRIEF DESCRIPTION OF THE DRAWINGS
These and other features, and advantages, of the present invention will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings, in which like reference numerals designate identical or corresponding parts throughout the figures, and in which:
FIG. 1 is an outside perspective view of a semiconductor device according to a first embodiment of the present invention wherein a part of the semiconductor device is cut away;
FIG. 2A is a plan view schematically showing an internal structure of the semiconductor device of FIG. 1;
FIG. 2B is a cross sectional view of the semiconductor device of FIG. 1;
FIG. 3A is a cross sectional view showing a condition in which the semiconductor device of FIG. 1 is mounted on a mounting substrate;
FIG. 3B is a cross sectional view showing another condition in which the semiconductor device of FIG. 1 is mounted on a mounting substrate;
FIG. 4A is a top plan view illustrating a method of manufacturing a semiconductor device according to the first embodiment in a first manufacturing step;
FIG. 4B is a cross sectional view taken along the center line portion of the workpiece of FIG. 4A illustrating a method of manufacturing a semiconductor device according to the first embodiment in the first manufacturing step;
FIG. 5A is a top plan view illustrating a method of manufacturing a semiconductor device according to the first embodiment in a second manufacturing step;
FIG. 5B is a cross sectional view taken along the center line portion of the workpiece of FIG. 5A illustrating a method of manufacturing a semiconductor device according to the first embodiment in the second manufacturing step;
FIG. 6A is a top plan view illustrating a method of manufacturing a semiconductor device according to the first embodiment in a third manufacturing step;
FIG. 6B is a cross sectional view taken along the center line portion of the workpiece of FIG. 6A illustrating a method of manufacturing a semiconductor device according to the first embodiment in the third manufacturing step;
FIG. 7A is a top plan view illustrating a method of manufacturing a semiconductor device according to the first embodiment in a fourth manufacturing step;
FIG. 7B is a cross sectional view taken along the center line portion of the workpiece of FIG. 7A illustrating a method of manufacturing a semiconductor device according to the first embodiment in the fourth manufacturing step;
FIG. 8A is a top plan view illustrating a method of manufacturing a semiconductor device according to the first embodiment in a fifth manufacturing step;
FIG. 8B is a cross sectional view taken along the center line portion of the workpiece of FIG. 8A illustrating a method of manufacturing a semiconductor device according to the first embodiment in the fifth manufacturing step;
FIG. 9A is a top plan view illustrating a method of manufacturing a semiconductor device according to the first embodiment in a sixth manufacturing step;
FIG. 9B is a cross sectional view taken along the center line portion of the workpiece of FIG. 9A illustrating a method of manufacturing a semiconductor device according to the first embodiment in the sixth manufacturing step;
FIG. 10A is a cross sectional view of a semiconductor device in which a semiconductor element shown in FIG. 1 is mounted;
FIG. 10B is a cross sectional view of a semiconductor device in which a semiconductor element having a size larger than that of the semiconductor element of FIG. 1 is mounted;
FIG. 11A is a top plan view illustrating a condition of a semiconductor device during manufacture as a first variation of the first embodiment;
FIG. 11B is a cross sectional view illustrating a condition of a semiconductor device during manufacture as the first variation of the first embodiment;
FIG. 12A is a partially cutaway top plan view illustrating another condition of a semiconductor device during manufacture as the first variation of the first embodiment;
FIG. 12B is a cross sectional view illustrating another condition of a semiconductor device during manufacture as the first variation of the first embodiment;
FIG. 13A is a partially cutaway top plan view illustrating another condition of a semiconductor device during manufacture as a second variation of the first embodiment;
FIG. 13B is a cross sectional view illustrating another condition of a semiconductor device during manufacture as the second variation of the first embodiment;
FIG. 14A is a top plan view illustrating a method of manufacturing a semiconductor device according to a second embodiment in a first manufacturing step;
FIG. 14B is a cross sectional view taken along the center line portion of the workpiece of FIG. 14A illustrating a method of manufacturing a semiconductor device according to the second embodiment in the first manufacturing step;
FIG. 15 is a plan view showing a semiconductor element used in the first manufacturing step illustrated in FIG. 14A and FIG. 14B;
FIG. 16A is a top plan view illustrating a method of manufacturing a semiconductor device according to the second embodiment in a second manufacturing step;
FIG. 16B is a cross sectional view taken along the center line portion of the workpiece of FIG. 16A illustrating a method of manufacturing a semiconductor device according to the second embodiment in the second manufacturing step;
FIG. 17A is a top plan view illustrating a method of manufacturing a semiconductor device according to the second embodiment in a third manufacturing step;
FIG. 17B is a cross sectional view taken along the center line portion of the workpiece of FIG. 17A illustrating a method of manufacturing a semiconductor device according to the second embodiment in the third manufacturing step;
FIG. 18A is a top plan view illustrating a method of manufacturing a semiconductor device according to the second embodiment in the fourth manufacturing step;
FIG. 18B is a cross sectional view taken along the center line portion of the workpiece of FIG. 18A illustrating a method of manufacturing a semiconductor device according to the second embodiment in the fourth manufacturing step;
FIG. 19A is a perspective view showing a semiconductor wafer and illustrating a method of manufacturing a semiconductor device according to a third embodiment;
FIG. 19B is a perspective view showing a metal plate and illustrating a method of manufacturing a semiconductor device according to the third embodiment;
FIG. 20A is a cross sectional view illustrating a condition of workpiece during manufacture according to a method of manufacturing a semiconductor device of the third embodiment;
FIG. 20B is a cross sectional view illustrating another condition of workpiece during manufacture according to a method of manufacturing a semiconductor device of the third embodiment;
FIG. 20C is a cross sectional view illustrating still another condition of workpiece during manufacture according to a method of manufacturing a semiconductor device of the third embodiment;
FIG. 20D is a cross sectional view illustrating still another condition of workpiece during manufacture according to a method of manufacturing a semiconductor device of the third embodiment;
FIG. 21 is a partially enlarged perspective view showing a metal plate used in a method of manufacturing a semiconductor device according to a first variation of the third embodiment;
FIG. 22 is a schematic plan view showing a relationship between concave trenches in a metal plate used in a method of manufacturing a semiconductor device according to the first variation of the third embodiment;
FIG. 23A is a cross sectional view showing a method of manufacturing a semiconductor device by using the metal plate shown in FIG. 21 according to the first variation of the third embodiment;
FIG. 23B is a cross sectional view showing a method of manufacturing a semiconductor device by using the metal plate shown in FIG. 21 according to the first variation of the third embodiment;
FIG. 23C is a cross sectional view showing a method of manufacturing a semiconductor device by using the metal plate shown in FIG. 21 according to the first variation of the third embodiment;
FIG. 23D is a cross sectional view showing a method of manufacturing a semiconductor device by using the metal plate shown in FIG. 21 according to the first variation of the third embodiment;
FIG. 23E is a cross sectional view showing a method of manufacturing a semiconductor device by using the metal plate shown in FIG. 21 according to the first variation of the third embodiment;
FIG. 24 is a schematic plan view illustrating areas in which a photoresist mask is to be formed according to the first variation of the third embodiment;
FIG. 25 is a perspective view showing a divided segment made from a metal plate and illustrating a method of manufacturing a semiconductor device according to first variation of the third embodiment;
FIG. 26A is a cross sectional view showing a method of manufacturing a semiconductor device according to a second variation of the third embodiment;
FIG. 26B is a cross sectional view showing a method of manufacturing a semiconductor device according to the second variation of the third embodiment;
FIG. 27A is a top plan view illustrating a method of manufacturing a semiconductor device according to a fourth embodiment in a first manufacturing step;
FIG. 27B is a cross sectional view taken along the center line portion of the workpiece of FIG. 27A illustrating a method of manufacturing a semiconductor device according to the fourth embodiment in the first manufacturing step;
FIG. 28A is a top plan view illustrating a method of manufacturing a semiconductor device according to the fourth embodiment in a second manufacturing step;
FIG. 28B is a cross sectional view taken along the center line portion of the workpiece of FIG. 28A illustrating a method of manufacturing a semiconductor device according to the fourth embodiment in the second manufacturing step;
FIG. 29A is a cross sectional view illustrating a method of manufacturing a semiconductor device according to the fourth embodiment in a subsequent manufacturing step;
FIG. 29B is a cross sectional view illustrating a method of manufacturing a semiconductor device according to the fourth embodiment in a subsequent manufacturing step;
FIG. 29C is a cross sectional view illustrating a method of manufacturing a semiconductor device according to the fourth embodiment in a subsequent manufacturing step;
FIG. 29D is a cross sectional view illustrating a method of manufacturing a semiconductor device according to the fourth embodiment in a subsequent manufacturing step;
FIG. 30A is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to a variation of the fourth embodiment;
FIG. 30B is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the variation of the fourth embodiment;
FIG. 30C is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the variation of the fourth embodiment;
FIG. 30D is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the variation of the fourth embodiment;
FIG. 30E is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the variation of the fourth embodiment;
FIG. 30F is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the variation of the fourth embodiment;
FIG. 31 is a schematic plan view illustrating a resist sheet used in the method according to the variation of the fourth embodiment;
FIG. 32 is a schematic plan view illustrating a positional relationship between opening portions and divided segments in the method according to the variation of the fourth embodiment;
FIG. 33A is a top plan view illustrating a method of manufacturing a semiconductor device according to a fifth embodiment;
FIG. 33B is a cross sectional view taken along the center line portion of the workpiece of FIG. 33A illustrating a method of manufacturing a semiconductor device according to the fifth embodiment;
FIG. 34A is a top plan view illustrating a method of manufacturing a semiconductor device according to the fifth embodiment;
FIG. 34B is a cross sectional view taken along the center line portion of the workpiece of FIG. 34A illustrating a method of manufacturing a semiconductor device according to the fifth embodiment;
FIG. 35A is a top plan view illustrating a method of manufacturing a semiconductor device according to the fifth embodiment;
FIG. 35B is a cross sectional view taken along the center line portion of the workpiece of FIG. 35A illustrating a method of manufacturing a semiconductor device according to the fifth embodiment;
FIG. 36A is a top plan view illustrating a method of manufacturing a semiconductor device according to the fifth embodiment;
FIG. 36B is a cross sectional view taken along the center line portion of the workpiece of FIG. 36A illustrating a method of manufacturing a semiconductor device according to the fifth embodiment;
FIG. 37A is a top plan view illustrating a method of manufacturing a semiconductor device according to a sixth embodiment;
FIG. 37B is a cross sectional view taken along the center line portion of the workpiece of FIG. 37A illustrating a method of manufacturing a semiconductor device according to the sixth embodiment;
FIG. 38A is a top plan view illustrating a method of manufacturing a semiconductor device including a plurality of diode chips;
FIG. 38B is a cross sectional view taken along the center line portion of the workpiece of FIG. 38A illustrating a method of manufacturing a semiconductor device including a plurality of diode chips;
FIG. 39A is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the sixth embodiment;
FIG. 39B is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the sixth embodiment;
FIG. 39C is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the sixth embodiment;
FIG. 39D is a cross sectional view illustrating a condition of workpiece during manufacture in a method of manufacturing a semiconductor device according to the sixth embodiment;
FIG. 40 is a cross sectional view illustrating a first conventional semiconductor device;
FIG. 41 is a cross sectional view illustrating a second conventional semiconductor device; and
FIG. 42 is a cross sectional view illustrating a third conventional semiconductor device.
DESCRIPTION OF A PREFERRED EMBODIMENT
With reference to the drawings, embodiments of the present invention will now be described in detail. FIG. 1 is an outside perspective view of a semiconductor device according to a first embodiment of the present invention wherein a part of the semiconductor device is cut away. FIG. 2A is a plan view schematically showing an internal structure of the semiconductor device of FIG. 1. FIG. 2B is a cross sectional view of the semiconductor device of FIG. 1 taken along the center line thereof. The semiconductor 1 device shown in these drawings comprises die pad portions 103, lead pad portions 105, a semiconductor element 107 such as a semiconductor integrated circuit chip, bonding wires 111, and package resin or a package resin portion 113. The die pad portions 103 and the lead pad portions 105 are formed from a conductive plate member, here a metal plate 101. The semiconductor element 107 is mounted on the die pad portions 103 via mounting material 109 made of silver paste and the like. The bonding wires 111 electrically couple between electrode pads 108 of the semiconductor element 107 and the lead pad portions 105. The packaging resin 113 covers and seals the semiconductor element 107 and the bonding wires 111. A part of the package resin 113 enters between the die pad portions 103 and the lead pad portions 105 and, thereby, the die pad portions 103 and the lead pad portions 105 are joined together.
Here, each of the die pad portions 103 and the lead pad portions 105 has a structure in which one board-like metal plate 101 is divided into square segments. Among the segments divided from the metal plate 101, a plurality of segments in the central area form the above-mentioned die pad portions 103. Also, a plurality of segments around the central area form the above-mentioned lead pad portions 105. In this embodiment, a resist film 115 made of an insulating material is formed on the backside surface of the die pad portions 103 such that the segments forming the die pad portions 103 are not exposed at the backside surface of the package.
FIGS. 3A and FIG. 3B are cross sectional views each showing a condition in which the semiconductor device 1 having the above-mentioned structure is mounted on a mounting substrate 121. The mounting substrate shown in FIGS. 3A and 3B has a wiring circuit portion 123 made of a conductive film formed into predetermined patterns. As shown in FIG. 3A, the semiconductor device 1 can be mounted on the mounting substrate 121 as follows. That is, first, the semiconductor device 1 is placed on the mounting substrate 121. Then, solder portions 125 previously formed by a printing method and the like are reflowed by heating. Thereby, lead pad portions 105 as mounting electrodes of the semiconductor device 1 are soldered onto the wiring circuit portion 123. Alternatively, as shown in FIG. 3B, the semiconductor device 1 can be mounted on the mounting substrate 121 as follows. That is, first, on the bottom surface of lead pad portions 105, solder balls 127 are attached. The semiconductor device 1 and the solder balls 127 are pressed onto the wiring circuit 123 of the mounting substrate 121 while heating the solder balls 127 and the like. Thereby, the lead pad portions 105 of the semiconductor device 1 are coupled with the wiring circuit 123. When the solder balls 127 are used as shown in FIG. 3B, there is little possibility that the bottom surface of the die pad portions 103 contact the wiring circuit 123. Therefore, it is possible to omit the resist film 115.
An explanation will now be made on a method of manufacturing a semiconductor device according to the first embodiment of the present invention. FIGS. 4A-9A and FIGS. 4B-9B are top or bottom plan views and cross sectional views taken along the center lines of the top or bottom plan views, illustrating a method of manufacturing a semiconductor device according to the first embodiment in order of manufacturing steps.
As shown in the top plan view of FIG. 4A and in the cross sectional view of FIG. 4B, there is prepared a metal plate 101 which has a rectangular shape, here a square shape, and which is made of copper, 42 alloy and the like. The metal plate 101 has a thickness of, for example, approximately 0.1-2 mm. Then, a plurality of concave trenches 131 are formed on the surface of the metal plate 101 in each of X direction and Y direction. The concave trenches 131 are formed, for example, by using a dicing saw and the like which are used for cutting a semiconductor wafer into separate chips. In this case, half-cut dicing is performed such that the concave trenches 131 are formed to a depth which is approximately a half of the thickness of the metal plate 101. Thereby, the surface portion of the metal plate 101 is zoned into squares or into a lattice-like arrangement. It is also possible to form the concave trenches 131 on the surface of the metal plate 101 by press working which uses a metal die. Further, it is possible to form the concave trenches 131 by etching which uses a photolithographic technology. Here, the width of each of the concave trenches 131 may vary depending on a type and the like of the semiconductor device. However, it is preferable that the width of each concave trench 131 is sufficiently large such that enough insulation between terminals can be obtained. Also, the sizes in lateral and longitudinal directions of each area between the concave trenches 131, that is, an individual piece in the lattice arrangement zoned or divided by the concave trenches 131 are determined by the wire-bondable pitch size, the size of external terminals, and the like. Here, the individual piece zoned by the concave trenches 131 is finally divided into a separate piece and, therefore, is referred to as a divided segment or a segment.
Next, as shown in the top plan view of FIG. 5A and in the cross sectional view of FIG. 5B, a semiconductor element 107 is mounted on the surface of the metal plate 101 via mounting material 109. As the mounting material 109, metal solder such as silver past and the like, conductive resin, and the like are used. The semiconductor element 107 is positioned such that the surface having electrodes 108 thereon faces toward upside, and the backside surface of the semiconductor element 107 is bonded onto the face surface of the metal plate 101, here the upper surfaces of a plurality of segments 133 divided by the concave trenches 131. In this case, the mounting material 109 enters and fills the concave trenches 131 in an area under the semiconductor element 107 mounted on the metal plate 101. Thereby, among the segments 133, the segments 133 a existing in an area under the semiconductor element 107 are joined together by the mounting material 109. These segments 133 a later form die pad portions 103.
Thereafter, as shown in the top plan view of FIG. 6A and in the cross sectional view of FIG. 6B, the electrodes 108 of the semiconductor element 107 and the upper surface portions of the segments 133 are respectively coupled by bonding wires 111. In this case, the segments 133 which are coupled with the electrodes 108 of the semiconductor element 107 are those not joined together by the mounting material 109. That is, among the segments 133, all or part of the segments 133 b which are disposed outside the above-mentioned segments 133 a are selected as the segments to be wire bonded. These segments 133 b later form lead pad portions 105.
As shown in the top plan view of FIG. 7A and in the cross sectional view of FIG. 7B, a package resin portion 113 is then formed. This is done, for example, as follows. First, the metal plate 101 is set in a metal mold for shaping resin not shown in the drawing, and the package resin portion 113 is formed by resin molding on the surface of the metal plate 101. Alternatively, resin is applied on the metal plate 101 to a predetermined thickness. Thereby, the package resin portion 113 is formed. Here, it should be noted that FIG. 7A is a partially cut away plan view. The semiconductor element 107 on the metal plate 101 and the bonding wires 111 are resin molded by the package resin 113. In this case, portion of the package resin 113 fills the concave trenches 131 which separate between the segments 133 a corresponding to the die pad portions 103 under the semiconductor element 107 and the segments 133 b corresponding to the lead pad portions 105 in the peripheral portion of the semiconductor element 107. Also, portion of the package resin 113 fills the concave trenches 131 which divide between the segments 133 b. Therefore, each of the segments 133 b corresponding to the lead pad portions 105 is joined to the adjacent segments 133 b, and to the segments 133 a corresponding to the die pad portions 103, via the insulating resin portion 113.
Then, as shown in the bottom plan view of FIG. 8A and in the cross sectional view of FIG. 8B, the bottom side of the metal plate 101 is polished away such that at least half of the thickness of the metal plate 101 is removed. This is done, for example, by mechanical polishing, or by chemical polishing such as etching and the like. By this polishing, the bottom portions of the concave trenches 131 of the metal plate 101 are also removed and, as a result, each of the segments 131 is formed as a piece completely zoned by the concave trenches 131. However, since, as mentioned above, the segments 131 are joined together by the mounting material 109 and the package resin portion 113, these segments are not separated from each other. Thereafter, as shown in FIGS. 2A and 2B, an insulating resist film 115 is selectively applied on an area where the segments 133 a corresponding to the die pad portions 103 exist, on the bottom surface of the semiconductor device 1. Alternatively, the resist film 115 may be formed by a printing method. Thereby, the bottom surface of the die pad portions 103 are coated by an insulator. It is also possible to apply the resist film 115 after a package separating process mentioned later. Further, if unnecessary, it is possible to omit forming the resist film 115. For the sake of easy understanding, the resist film 115 is not illustrated in FIGS. 8A and 8B.
As shown in the bottom plan view of FIG. 9A and in the cross sectional view of FIG. 9B, the package resin portion 113 is cut along the concave trenches 131 in the outside portions of the segments 133 b corresponding to the lead pad portions 105 by full-cut dicing. Thereby, the semiconductor device 1 is formed which has a rectangular outer shape and which has a plurality of lead pad portions 105 comprising a plurality of segments 133 b disposed along the periphery of the bottom surface of the semiconductor device 1. A conductive surface of each of the segments 133 b as the lead pad portions 105 is exposed in the periphery of the bottom surface of the semiconductor device 1. Therefore, the segments 133 b can function as mounting electrodes. In this way, the semiconductor device 1 shown in FIG. 1 is completed. In case the semiconductor device is a semiconductor device which requires a high heat dissipating effect at the die pad portions 103, for example, a semiconductor device in which a power semiconductor element is mounted, it is possible to use a structure in which the resist film 115 is not formed.
As mentioned above, in the semiconductor device according to the first embodiment, the semiconductor element 107 is mounted via the mounting material 109 on the metal plate 101 having the concave trenches 131 formed into a grid or lattice shape. The electrodes 108 of the semiconductor element 107 and the segments 133 b which are disposed in the periphery of the semiconductor element 107 and which are not joined by the mounting material 109 are then electrically coupled via the bonding wires 111. Then, molding by the package resin 113 is performed and thereby the semiconductor device 1 can be fabricated. In the metal plate 101, the concave trenches 131 are previously formed by half-cut dicing, and the metal plate 101 is divided into separate segments 133 after performing resin molding. Therefore, it is not necessary to use a base member for supporting a plurality of pad portions like the prior art method, and it is possible to decrease the number of components necessary to fabricate a semiconductor device. Also, in a polishing process of the metal plate 101 after the molding by the package resin 113, it is possible to adopt a mechanical polishing process, so that a manufacturing process does not become complicated. Further, a patterned layer required in the prior art for electrically coupling lead pad portions and electrodes of a semiconductor element is not required in the present embodiment. As a result, a structure of a semiconductor device becomes simple, and a manufacturing process thereof can also be simplified.
Also, in this embodiment, a plurality of segments 133 divided by the concave trenches 131 formed in the metal plate 101 are used as die pad portions 103 or as lead pad portions 105. In this respect, it is possible to freely select any segment 133 as a die pad portion 133 or a lead pad portion 105. Thus, it is possible, for example, to manufacture semiconductor devices from semiconductor elements having different sizes, i.e., different outer dimensions or from semiconductor elements having different number of electrodes, by using the same metal plate 101.
FIGS. 10A and 10B are cross sectional views illustrating examples of such semiconductor devices. FIG. 10A shows a cross section of a semiconductor device 1 in which a semiconductor element 107 shown in FIG. 1 is mounted. FIG. 10B shows a cross section of a semiconductor device 1 a in which a semiconductor element 107 a having a size larger than that of the semiconductor element 107. Both semiconductor devices 1 and 1 a can be fabricated by the same manufacturing process. That is, the semiconductor elements 107 and 107 a are mounted the respective metal plates 101 having the same concave trenches 131. However, since the semiconductor element 107 and the semiconductor element 107 a have mutually different sizes, the number of divided segments 133 a joined together by the mounting material 109 under the semiconductor element 107 and the number of divided segments 133 a joined under the semiconductor element 107 a differ from each other. That is, the area of the semiconductor device 1 in which the die pad portions 103 exist differs from that of the semiconductor device 1 a. Also, corresponding to such difference, the number and locations of the divided segments 133 b disposed in the periphery of the semiconductor element 107 differ from those of the divided segments 133 b disposed in the periphery of the semiconductor element 107 a. That is, the number and/or locations of the lead pad portions 105 of the semiconductor device 1 differ from those of the lead pad portions 105 of the semiconductor device 1 a. In this condition, the molding process is performed by the package resin 113, and the package resin 113 is cut at the outer periphery of the lead pad portions 105. Thereby, the semiconductor device 1 and the semiconductor device 1 a having different package sizes are fabricated. The same kind of the metal plate 101 can be used for fabricating the semiconductor devices 1 and 1 a. Thus, it is possible to fabricate the semiconductor devices 1 and 1 a which have different sizes and which include semiconductor elements 107 and 107 a having different sizes, by using the same metal plate 101. Although not shown in the drawing, when a semiconductor element having different number and/or locations of the electrodes is to be mounted, the number of the divided segments 133 b used as lead pad portions 105 can be changed accordingly. It is also possible to change or select the divided segments 133 b to which the bonding wires are coupled. Thereby, it is possible to easily realize semiconductor devices which use various kind and/or sizes of semiconductor elements.
An explanation will now be made on a method of manufacturing a semiconductor device as variations of the first embodiment of the present invention.
FIGS. 11A and 11B are a top plan view and a cross sectional view, respectively, illustrating a condition of a semiconductor device as a first variation during manufacture. FIGS. 11A and 11B show a condition corresponding to that shown in FIGS. 5A and 5B in the manufacturing process according to the first embodiment. The process steps performed before obtaining this condition are the same as those in the first embodiment, and explanation thereof is omitted here.
As shown in FIGS. 11A and 11B, in the method as a first variation of the first embodiment, when the semiconductor element 107 is mounted on a metal plate 101, a mounting tape 117 is used as mounting material. The mounting tape 117 is a double-faced adhesive tape. The lower surface of the mounting tape 117 is adhered to surfaces of the divided segments 133 formed in the metal plate 101. The upper surface of the mounting tape 117 is adhered to the backside of the semiconductor element 107. The process steps after this condition may be the same as those described with reference to FIGS. 6A and 6B in the first embodiment, and detailed description thereof is omitted here.
In the method according to the first variation of the first embodiment, the semiconductor element 107 can be mounted on the metal plate 101 by a simple process. That is, it is only necessary that the mounting tape 117 is adhered to a surface of the metal plate 101, and that the semiconductor element 107 is placed on the mounting tape 117. Therefore, in the first variation, when compared with the process of the first embodiment in which the mounting material 109 is applied onto the metal plate 101, it is possible to easily fabricate the semiconductor device. Here, the plurality of the divided segments 133 a constituting the die pad portions 103 just under the semiconductor element 107 are mutually joined by the mounting tape 117.
FIGS. 12A and 12B are a partially cutaway top plan view and a cross sectional view, respectively, illustrating a condition of the semiconductor device according to the first variation corresponding to the above-mentioned condition shown in FIGS. 7A and 7B. As shown in FIGS. 12A and 12B, when the molding by the package resin 113 is performed, it is preferable that portions of the package resin 113 enter into and fill the concave trenches 131 between the divided segments 133 a. Thereby, it is possible to enhance the strength of unifying the divided segments 133 a, i.e., the die pad portions by the package resin 113.
An explanation will now be made on a method of manufacturing a semiconductor device as a second variation of the first embodiment of the present invention. FIGS. 13A and 13B are a partially cutaway top plan view and a cross sectional view, respectively, illustrating a condition of a semiconductor device as the second variation during manufacture. FIGS. 13A and 13B show a condition corresponding to that shown in FIGS. 7A and 7B in the manufacturing process according to the first embodiment. In this variation, during a molding process by resin material, the package resin portion 113 a is formed by potting or dropping the resin material from just above the semiconductor element 107. The process steps performed before and after obtaining this condition are the same as those in the first embodiment, and explanation thereof is omitted here.
According to the second variation, it is possible to make the shape of the upper surface of the package resin portion 113 a into an arced surface or a spherical shape, or into a surface shape near the spherical shape, by the surface tension. Thus, it is possible to reduce the thickness of the package resin portion 113 a at the cutting portions. Therefore, when the package resin portion 113 a is cut into separate semiconductor devices, the quantity of the resin portion to be cut becomes very small and, therefore, it is possible to cut the package resin portion 113 a quite easily. Also, since there exists a resin material for the potting process which has a relatively low hardness when cured, it is also possible to cut the package resin portion 113 a into separate semiconductor devices by using a metal die. Therefore, it is possible to reduce cutting costs. Further, each of the semiconductor devices cut by this method does not have corner portions on the top surface thereof. Thus, probability of chipping or cracking of the package resin portion 113 a becomes small. As a result, it is possible to improve reliability of semiconductor devices.
Next, an explanation will be made on a method of manufacturing a semiconductor device according to the second embodiment of the present invention in order of manufacturing steps. First, in a manner similar to the process in the first embodiment shown in FIGS. 4A and 4B, grid shaped or lattice shaped concave trenches 131 are formed in a metal plate 101 by half-cut dicing and, thereby, divided segments 133 are formed. Then, as shown in a top plan view of FIG. 14A and in a cross sectional view of FIG. 14B, semiconductor element 107 b is mounted facedown on the metal plate 101. FIG. 15 is a plan view showing the face side surface, that is, the surface which is mounted on the metal plate 101, of the semiconductor element 107 b. On the face side surface of the semiconductor element 107 b, there are disposed electrodes 108 a along the peripheral portion thereof. Locations of the electrodes 108 a correspond to the divided segments 133 formed in the metal plate 101. That is, in this embodiment, the electrodes 108 a are disposed along the periphery of the semiconductor element 107 b in a pitch corresponding to that of the divided segments 133. On each of the electrodes 108 a, there is formed a ball-like bump 119 which is made of metal such as solder, gold and the like. The bumps 119 can also be formed by selective plating. The face surface of the semiconductor element 107 b is opposed to and pressed toward the metal plate 101 while heating the bumps 119 and the like, thereby the bumps 119 are respectively bonded to the surfaces of the corresponding divided segments 133. That is, the flip-chip bonding is performed. Therefore, each of the electrodes 108 a of the semiconductor element 107 b is electrically coupled with a corresponding one of the divided segments 133.
Thereafter, as shown in a partially cutaway plan view of FIG. 16A and in a cross sectional view of FIG. 16B, a package resin portion 113 b is formed. In the second embodiment, the molding by the package resin portion 113 b is performed such that portions of the package resin portion 113 b enter into and fill the concave trenches 131 between the divided segments 133 and the space between the semiconductor element 107 b and the metal plate 101. Thereafter, as shown in the bottom plan view of FIG. 17A and in the cross sectional view of FIG. 17B, the bottom side of the metal plate 101 is polished away such that the bottom portions of the concave trenches 131 of the metal plate 101 are removed. As a result, each of divided segments 133 is formed as a piece completely zoned by the concave trenches 131. In this case, since, as mentioned above, the divided segments 133 are joined together by the package resin portion 113 b, these divided segments are not separated from each other. Among the divided segments 133, the divided segments 133 bonded with the bumps 119 of the semiconductor element 107 b constitute lead pad portions 105, and function as mounting electrodes. The divided segments 133 which are located under the semiconductor element 107 b and which are not bonded with the bumps 119 constitute die pad portions 103 which are insulated from the lead pad portions 105 and which hold the semiconductor element 107 b. Thereafter, although not shown in the drawing, the package resin portion 113 b is cut along the concave trenches 131 in the outside portions of the segments 133 corresponding to the lead pad portions 105. Thereby, the semiconductor device 1 b is completed as shown in a bottom plan view of FIG. 18A and in a cross sectional view of FIG. 18B.
In this embodiment, it is also possible to form solder balls 127 on the backside of the divided segments 133 as the lead pad portions 105 as shown in FIGS. 18A and 18B. In this way, it is possible to mount the semiconductor device 1 b on a mounting substrate by using the solder balls 127, in a manner similar to the semiconductor device shown in FIG. 3B.
Here, as the second embodiment, an example is shown in which a semiconductor device is fabricated by mounting a semiconductor element 107 b that is previously separated into a chip on the metal plate 101. However, it is also possible to fabricate semiconductor devices by using a semiconductor wafer which includes semiconductor elements but which is not yet separated into individual chips. This method is now explained as a third embodiment. FIGS. 19A and 19B and FIGS. 20A-20D are perspective views and cross sectional views, respectively, illustrating a method of manufacturing a semiconductor device according to the third embodiment in order of manufacturing steps. First, as shown schematically in the perspective view of FIG. 19A, a plurality of semiconductor elements 203 disposed in a lattice like arrangement are formed on a semiconductor wafer having a disk shape, for example, a silicon wafer 201. Then, bumps 205 are formed in the periphery of each of the semiconductor elements 203 in a manner similar to that of the above-mentioned second embodiment. Since the semiconductor elements 203 can be fabricated on the silicon wafer 201 by using a conventional technology, an explanation thereof is omitted here. On the other hand, as shown schematically in the perspective view of FIG. 19B, a square metal plate 101 a is prepared which has a side length approximately equal to a diameter of the silicon wafer 201. As in the first embodiment, concave trenches 131 a are formed on whole surface of the metal plate 101 a in lattice shape by half-dicing, thereby divided segments 133 c are formed. In this case, a pitch of disposition of the divided segments 133 c is set equal to a pitch of the bumps 205 along the periphery of the semiconductor element 203, or to a pitch of the lattice arrangement of the bumps 205.
As shown in a cross sectional view of FIG. 20A, the surface of the silicon wafer 201 is opposed to the metal plate 101 a and the silicon wafer 201 is pressed onto the metal plate 101 a while heating the silicon wafer 201 and the metal plate 101 a. Thereby, the bumps 205 of the silicon wafer 201 are face-down bonded onto the corresponding divided segments 133 c of the metal plate 101 a. Then, as shown in a cross sectional view of FIG. 20B, resin 135 is injected into a space between the silicon wafer 201 and the metal plate 101 a, that is, in each of the concave trenches 131 a of the metal plate 101 a and between the stud bumps 205 of the silicon wafer 201, and the space is sealed with the resin 135. As shown in the cross sectional view of FIG. 20C, the backside of the metal plate 101 a is then polished until the bottom portions of the divided segments 133 a are exposed, that is, until the resin 135 filling the concave trenches 131 a is exposed. By this polishing, the individual divided segments 133 c are separated from each other. However, the divided segments 133 c are kept unified by the resin 135 filling the concave trenches 131 a but electrically isolated with each other. The divided segments 133 c to which the bumps 205 are bonded function as lead pad portions 105 a, that is, mounting electrodes. In FIG. 20C, die pad portions are not shown, but the semiconductor device has the die pad portions. Thereafter, as shown in the cross sectional view of FIG. 20D, the silicon wafer 201 and the metal plate 101 a are cut along dicing lines, that is, scribe lines, of the semiconductor element 203 by full-cut dicing. Thereby, the silicon wafer 201 is divided into separate semiconductor elements 203, and the metal plate 101 a is also divided at the portions of the resin 135. Thus, a plurality of semiconductor devices 2 are fabricated. Also, before or after the dividing process, solder balls 137 are formed on the surface of the lead pad portions 105 a.
The structure of the semiconductor device 2 according to the third embodiment resembles the structure of the semiconductor device according to the above-mentioned second embodiment. However, in the semiconductor device 2 according to the third embodiment, both the semiconductor element 203 and the group of the lead pad portions 105 a have the same external size. Also, in the semiconductor device 2, a package resin which coats and seals the semiconductor element 203 does not exist and does not cover the semiconductor element 203. Therefore, it is possible to make the semiconductor devices more compact and thinner. In the semiconductor device according to the third embodiment, although the resin 135 filling the space between the silicon wafer 201 and metal plate 101 a is used, the package resin is not required. Therefore, it is possible to reduce the quantity of resin required for manufacturing the semiconductor devices, and cost of the semiconductor devices can be reduced. Further, in the manufacturing process of the semiconductor device according to the third embodiment, it is possible to perform a dicing process for dividing the silicon wafer 201 into a plurality of semiconductor elements 203 and a dicing process for cutting the resin 135 in the metal plate 101 a at the same time. Also, it is possible to omit a process of individually mounting a plurality of semiconductor element chips onto the respective metal plates. Therefore, it is possible to simplify the whole manufacturing process.
With reference to the drawings, an explanation will now be made on a first variation of the third embodiment. In this variation, divided segments constituting lead pad portions and die pad portions are formed such that the cross section of each of the divided segments has a crank shape. Thereby, it is possible to mitigate thermal stress caused between a semiconductor device and a mounting substrate when the semiconductor device is mounted on the mounting substrate. Thus, a reliability of a semiconductor device in a condition it is mounted can be improved. A silicon wafer used in this variation is worked similarly to the silicon wafer 201 used in the above-mentioned third embodiment. However, a metal plate 101 b used in this variation differs from the metal plate 101 a used in the third embodiment. FIG. 21 is a partial enlarged perspective view of the metal plate 101 b used in this variation. As shown in FIG. 21, the metal plate 101 b is a square shaped metal board which has concave trenches 131 b and concave trenches 131 c formed on the face surface and on the backside surface thereof respectively. The concave trenches 131 b on the face side surface each have a depth approximately 40-50 percent of the thickness of the metal plate 101 b and are formed in X and Y directions in a lattice shape. The concave trenches 131 c on the backside surface each have a depth approximately 40-50 percent of the thickness of the metal plate 101 b and are formed in X and Y directions in a lattice shape. FIG. 22 is a schematic plan view showing a relationship between the concave trenches 131 b and the concave trenches 131 c in the metal plate 101 b. In FIG. 22, for the sake of easy understanding, widths of the concave trenches 131 b and 131 c are neglected. The concave trenches 131 b on the face surface side (shown by solid lines in FIG. 22) and the concave trenches 131 c on the back side (shown by dotted lines in FIG. 22) have the same width of the trenches and the same pitch of the trenches. However, the concave trenches 131 c are shifted from the concave trenches 131 b both in the X and Y directions by distances corresponding to the width of the trenches.
FIGS. 23A through 23E are cross sectional views showing a method of manufacturing a semiconductor device by using the above-mentioned metal plate 101 b according to the first variation of the third embodiment in order of process steps. As shown in FIG. 23A, the bumps 205 of the silicon wafer 201 are bonded to the divided segments 133 d on the face side surface of the metal plate 101 b as in the above-mentioned third embodiment. Then, as shown in FIG. 23B, resin 135 a is injected into a space between the silicon wafer 201 and the metal plate 101 b. As shown in FIG. 23C, a photoresist mask 139 is formed on the back side surface of the metal plate 101 b. The photoresist mask 139 covers areas which are to be left as lead pad portions and die pad portions in the metal plate 101 b. FIG. 24 is a schematic plan view illustrating the areas in which the photoresist mask 139 is to be formed. For the sake of easy understanding, schematic locations of the concave trenches 131 b are also shown in FIG. 24, although the width of each of the concave trenches 131 b is neglected. As shown in FIG. 24, the photoresist mask 139 is formed as minute rectangular pattern portions which are disposed regularly in the X and Y directions and which have the same pitches as those of the concave trenches 131 b or the concave trenches 131 c. When the concave trenches 131 b and the concave trenches 131 c are perspectively viewed from the back surface side of the metal plate 101 b, each of the minute patterns of the photoresist mask 139 is disposed such that both a part of a concave trench 131 b and a part of a concave trench 131 c are covered by the minute pattern. Since a portion of each minute patterns of the photoresist mask 139 is buried into a concave trench 131 b, each minute pattern of the photoresist mask 139 has a gourd-like solid shape. Then, as shown in FIG. 23D, the metal plate 101 b is etched through the whole thickness by using the photoresist mask 139 as an etching mask. Thereby, divided segments 133 e are formed as independent pieces. Thereafter, the remained photoresist mask 139 is removed. FIG. 25 is a schematic perspective view illustrating a solid shape of each of the divided segments 133 e. As can be seen from FIG. 25, a cross section of each of the divided segments 133 e in the direction of the thickness becomes a crank shape. Among the divided segments 133 e, the divided segments 133 e bonded to the bump 205 of the silicon wafer 201 are formed as lead pad portions 105 b. The lead pad portions 105 b are unified and joined with the silicon wafer 201 due to the bonding by the bumps 205 and due to the bonding by the resin 135 a.
Thereafter, as shown in FIG. 23E, the silicon wafer 201 and the metal plate 101 b are cut at predetermined locations by a dicing saw and divided into pieces each having a predetermined size. Thereby, individual semiconductor devices 2 a are formed. In this case, the metal plate 101 b is already divided by the process steps described with reference to FIG. 23D. Thus, in practice, it is only necessary to cut the silicon wafer 201 and the resin 135 in the cutting process illustrated in FIG. 23E. In the semiconductor device 2 a, each of the lead pad portions 105 b has a shape which is bent into a crank-like shape. When the semiconductor device 2 a is mounted on a mounting substrate as shown, for example, in FIGS. 3A and 3B, there is a possibility that stress is applied on the lead pad portions 105 b due to the difference of thermal expansion coefficients between the mounting substrate and the semiconductor element of the semiconductor device. However, even in such case, it is possible to absorb such stress at the crank-like bent portion of each lead pad portions 105 b. Thereby, it is possible to avoid breakage of coupling between the lead pad portions 105 b and the mounting substrate. Therefore, reliability of mounting of the semiconductor device can be improved. Although not shown in the drawing, it is possible to fill the spaces between the divided segments 133 e with resin and to flatten the backside of the semiconductor device, and, thereafter, to form a solder ball on the backside surface of each of the lead pad portions 105 b. Alternatively, in place of the solder ball, it is possible to form a solder plated portion and the like on the backside surface of each of the lead pad portions 105 b. Even in such case, it is possible to retain the above-mentioned function of mitigating the stress by the lead pad portions 105 b.
An explanation will now be made on a second variation of the third embodiment. In the above-mentioned first variation, the semiconductor device 2 a is fabricated by forming the photoresist mask on the backside surface of the metal plate 101 b and by selectively etching the metal plate 101 b. However, if the width of each of the concave trenches formed in lattice shape is enlarged, it is possible to omit the process of selectively removing the metal plate by etching. Such method is explained as the second variation. FIGS. 26A and 26B are cross sectional views showing a method of manufacturing a semiconductor device as the second variation of the third embodiment in order of manufacturing steps. In the second variation, the semiconductor device is formed from a disk shaped semiconductor wafer, here, a silicon wafer 201, as shown in FIG. 19A. As mentioned above, on the silicon wafer 201, there are formed semiconductor elements 203 disposed in a lattice arrangement. Also, as in the third embodiment, bumps 205 are formed in the peripheral portion of each of the semiconductor elements 203. On the other hand, a metal plate 101 c is prepared which is a square shaped metal board and which has the side length approximately equal to the diameter of the silicon wafer 201. Then, concave trenches 131 d are formed on the face side surface thereof, and thereby divided segments 133 f are formed. The concave trenches 131 c each have a depth approximately 50 percent of the thickness of the metal plate 101 c and are formed in X and Y directions in a lattice shape. In this case, a pitch of disposition of the divided segments 133 f is set equal to a pitch of the bumps 205 along the periphery of the semiconductor element 203, or to a pitch of the lattice arrangement of the bumps 205.
As shown in a cross sectional view of FIG. 26A, the backside surface of the silicon wafer 201 is opposed to the metal plate 101 c and the silicon wafer 201 is pressed onto the metal plate 101 c while heating the silicon wafer 201 and the metal plate 101 c. Thereby, the bumps 205 of the silicon wafer 201 are face-down bonded onto the corresponding divided segments 133 f of the metal plate 101 c. Then, as shown in a cross sectional view of FIG. 26B, resin 135 b is injected into a space between the silicon wafer 201 and the metal plate 101 c, that is, in each of the concave trenches 131 d of the metal plate 101 c and between the bumps 205 of the silicon wafer 201, and the space is sealed by the resin 135 b. Thereafter, concave trenches 131 e are formed on the backside surface of the metal plate 101 c. Each of the concave trenches 131 d has a depth approximately 50 percent of the thickness of the metal plate 101 c and are formed in X and Y directions in a lattice shape. As in the first variation, the concave trenches 131 d on the face surface side and the concave trenches 131 e on the back side have the same width of the trenches and the same pitch of the trenches. However, the concave trenches 131 e are shifted from the concave trenches 131 d both in the X and Y directions by distances smaller than the width of the trenches 131 d or 131 e. That is, the concave trenches 131 d and the concave trenches 131 e partially overlap with each other. In this way, by forming the concave trenches 131 e from the backside of the metal plate 101 c, it is possible to form individually divided segments 133 g. Each of the divided segments 133 g has a crank-like cross section in the direction of the thickness thereof. Thereafter, although not shown in the drawing, the silicon wafer 201 and the metal plate 101 c are cut at predetermined locations by a dicing saw and divided into pieces each having a predetermined size. Thereby, individual semiconductor devices are formed. In this case, the metal plate 101 c is already divided in the process steps for forming the concave trenches 131 e on the backside described with reference to FIG. 26B. Thus, in practice, it is only necessary to cut the silicon wafer 201 and the resin 135 b in the cutting process.
With reference to FIGS. 27A and 27B, FIGS. 28A and 28B, and FIGS. 29A-29D, an explanation will be made on a fourth embodiment of the present invention. In this embodiment, a metal plate is at first full-cut diced to form separate divided segments, and the divided segments are used to constitute die pad portions and lead pad portions. As shown in a top plan view of FIGS. 27A and in a cross sectional view of FIG. 27B, an adhesive sheet 141 is stuck on the backside surface of a metal plate 101 d having a predetermined size. The adhesive sheet 141 holds divided segments 133 h which are divided in a later process. Also, the adhesive sheet 141 has a thickness and a stiffness sufficient to maintain flatness of the sheet. Then, as shown in a top plan view of FIG. 28A and in a cross sectional view of FIG. 28B, the metal plate 101 d is full-cut diced from the face side surface, and concave trenches 131 f extending in X and Y directions are formed in the metal plate 101 d. Thereby, the divided segments 133 h are formed which are disposed in a lattice shape. Although these divided segments 133 h are completely separated, a condition of initial arrangement of the divided segments 133 h is maintained by the adhesive sheet 141.
Thereafter, process steps approximately similar to those shown in FIGS. 6A and 6B through FIGS. 9A and 9B of the first embodiment are performed. That is, as shown in a cross sectional view of FIG. 29A, a semiconductor element 107 is mounted on the surface of the metal plate 101 d by using a mounting material 109 a. Then, as shown in a cross sectional view of FIG. 29B, electrodes of the semiconductor element 107 and the divided segments 133 h which become lead pad portions 105 c located in the periphery of the semiconductor element 107 are electrically coupled by bonding wires 111. As shown in the cross sectional view of FIG. 29C, resin is then molded or applied on the surface of the metal plate 101 d. Thereby, a package resin portion 113 c is formed which molds the semiconductor element 107 and the bonding wires 111. Thereafter, as shown in the cross sectional view of FIG. 29D, the adhesive sheet 141 stuck on the backside surface of the metal plate 101 d is peeled off. Thereby, it is possible to fabricate a semiconductor device according to the fourth embodiment which has a structure similar to that of the first embodiment. Differing from the first through third embodiments, in the fourth embodiment, it is not necessary to perform polishing of the backside surface of the metal plate 101 d. Although not shown in the drawing, when a plurality of semiconductor elements are molded together by a package resin portion, it is possible to obtain separate semiconductor devices by cutting the package resin portion into individual pieces. Also, as shown in FIGS. 2A and 2B, an insulating resist film may be or may not be selectively applied on the backside surface of each of the divided segments 133 h constituting die pad portions 103 c.
In the above-mentioned fourth embodiment, the adhesive sheet 141 is used which is not required as a constituent of the semiconductor device. In this point, the fourth embodiment may not be advantageous in reducing the number of components required for fabricating the semiconductor device. An explanation will now be made on a method of manufacturing a semiconductor device as a variation of the fourth embodiment. This method does not use such unnecessary component, but realizes fabrication of a semiconductor device in a manner similar to the fourth embodiment. FIGS. 30A-30F are schematic cross sectional views illustrating a manufacturing method of this variation in order of manufacturing steps. First, as shown in FIG. 30A, a resist sheet 143 is bonded on the backside surface of the metal plate 101 e. The resist sheet 143 is made of material which does not adhere to solder and the like and which has high heat resistance and high moisture resistance. FIG. 31 is a schematic plan view illustrating the resist sheet 143. As shown in FIG. 31, in the resist sheet 143, openings 143 a are formed at portions corresponding to locations in which mounting electrodes of a semiconductor device to be fabricated are disposed. As shown in FIG. 30B, as in the fourth embodiment, a metal plate 101 e is full-cut diced to form concave trenches 131 g extending in X and Y directions and, thereby, separate divided segments 133 j are formed in lattice arrangement. FIG. 32 is a schematic plan view illustrating a positional relationship between the opening portions 143 a and the divided segments 133 j. As shown in FIG. 32, the concave trenches 131 g are formed in a predetermined pitch such that locations of portions of the divided segments 133 j correspond to the locations of the openings 143 a of the resist sheet 143. The divided segments 133 j are hold in a unified condition by the resist sheet 143.
Thereafter, process steps approximately similar to those of the above-mentioned fourth embodiment are performed. That is, as shown in a cross sectional view of FIG. 30C, two semiconductor elements 107 are mounted on the surface of the metal plate 101 e by using mounting material portions 109 b. Then, as shown in a cross sectional view of FIG. 30D, electrodes of the semiconductor elements 107 and the divided segments 133 j which become lead pad portions 105d located in the periphery of the semiconductor elements 107 are electrically coupled by bonding wires 111. As shown in the cross sectional view of FIG. 30E, resin 113 d is then molded or applied on the surface of the metal plate 101 e. Thereby, a package resin portion 113 d is formed which molds the semiconductor elements 107 and the bonding wires 111. Thereafter, the package resin portion 113 d is cut and also the resist sheet 143 is cut to fabricate individual semiconductor devices. Then, as shown in FIG. 30F, solder balls 137 are joined on the backside surface of the divided segments 133 j as the lead pad portions 105 d exposed via the openings 143 a of the resist sheet 143. In this case, since the resist sheet 143 does not have adhesiveness with the solder, there is little possibility that the divided segments 133 j exposing via adjacent openings 143 a are short-circuited by the solder. As a result, the resist sheet 143 functions like the resist film 115 in the first embodiment. In this variation, the resist sheet 143 which supports the divided segments obtained when the metal plate 101 e is full-cut diced can be used as the resist film on the backside of the semiconductor device as it is. Therefore, components can be effectively utilized.
In the fourth embodiment and the variation thereof, the semiconductor elements are mounted on the metal plate while keeping the surface of the semiconductor elements on which the electrodes are formed upside. Then, the electrodes of the semiconductor elements are electrically coupled with the divided segments by the bonding wires. However, in these structures, it is also possible to form bumps on the surface of each of the semiconductor elements and to mount the semiconductor elements on the metal plate in the face-down manner, as in the second embodiment, such that the bumps are coupled with the divided segments of the metal plate. In such case, it is also possible to mount a silicon wafer on which a plurality of semiconductor elements are formed on a metal plate, and to perform molding by package resin. Thereafter, the silicon wafer is cut to form separate semiconductor devices.
In the semiconductor devices according to the above-mentioned embodiments and variations thereof, lead pad portions and die pad portions are formed by using divided segments obtained by dividing a metal plate. However, it is also possible to finally remove a portion of the metal plate in an area corresponding to die pad portions, that is, divided segments, and to form the die pad portions by using mounting material. Such method will now be explained as a fifth embodiment. FIGS. 33A and 33B through FIGS. 36A and 36B are plan views and cross sectional views, illustrating a method of manufacturing a semiconductor device as the fifth embodiment in order of manufacturing steps. First, as in the first embodiment mentioned above with reference to FIGS. 4A and 4B, a plurality of concave trenches 131 h extending in X and Y directions are formed in a square shaped metal plate 101 f to form divided segments 133 k in lattice arrangement. Thereafter, as shown in the top plan view of FIG. 33A and in the cross sectional view of FIG. 33B, a central area of the metal plate 101 f is caved toward the backside of the metal plate 101 f by press work. Thereby, a concave portion 151 is formed in the central area of the metal plate 101 f. In this case, the level of the inner bottom portion of the concave portion 151 becomes lower than the level of the backside surface of the metal plate 101 f, that is, the divided segments 133 k, at the peripheral portion of the metal plate 101 f which is not caved.
As shown in the top plan view of FIG. 34A and in the cross sectional view of FIG. 34B, a semiconductor element 107 is mounted on the concave portion 151 in the central area of the metal plate 101 f by using mounting material 109 c. In this case, by adjusting a quantity of the mounting material 109 c, the level of the backside surface of the mounted semiconductor element 107 becomes higher than the level of the bottom portion of each of the concave trenches 131 h in the peripheral area external to the concave portion 151. Also, the mounting material 109 c are made of material such as silver paste and the like which has high moisture resistance and high heat resistance and which has some mechanical strength. Thereafter, electrodes 108 of the semiconductor element 107 and the face side surfaces of the divided segments 133 k disposed in the periphery of the semiconductor element 107 are electrically coupled via-bonding wires 111. Then, as shown in the partially cutaway top plan view of FIG. 35A and in the cross sectional view of FIG. 35B, resin is molded or applied on the face surface of the metal plate 101 f. Thereby, the package resin portion 113 e is formed which molds the semiconductor element 107 and the bonding wires 111. In this case, a portion of the package resin portion 113 e enters into the concave trenches 131 h in the peripheral area external to the concave portion 151 and, thereby, the divided segments 133 k are joined together.
As shown in the bottom plan view of FIG. 36A and in the cross sectional view of FIG. 36B, the metal plate 101 f is polished flat from the backside thereof until reaching the bottom portions of the concave trenches 131 h. By this polishing, the central portion of the metal plate 101 f constituting the concave portion 151 is removed. Thereby, the mounting material 109 c which is used for mounting the semiconductor element 107 on the metal plate 101 f is exposed. Thus, the semiconductor element 107 is mounted on and supported by the mounting material portion 109 c. Also, if necessary, the package resin portion 113 e is cut at predetermined locations by using a dicing saw. The divided segments 133 k remain only at the peripheral portion of the mounting material 109 c and form the lead pad portions 105 e. In the fifth embodiment, by controlling the amount of polishing at the backside of the divided segments 133 k constituting the lead pad portions 105 e and by reducing the height of the divided segments 133 k, it is possible to fabricate very thin semiconductor devices. Also, the fifth embodiment differs from the first through fourth embodiments in that the die pad portion is replaced from the divided segments of the metal plate to the mounting material 109 c.
In the above-mentioned semiconductor devices according to the first through fifth embodiments and the variations thereof, semiconductor integrated circuit chips are used as semiconductor elements. However, it is possible to apply the present invention to discrete devices such as diodes, transistors and the like. As a sixth embodiment, an explanation will be made on an example in which the present invention is applied to diodes. FIGS. 37A and 37B are a top plan view and a cross sectional view, respectively, illustrating a schematic structure of a diode as the sixth embodiment. In FIG. 37A, for the sake of easy understanding, a package resin portion 113 f is removed except a portion between divided segments 133 m. As shown in FIGS. 37A and 37B, one of the divided segments 133 m is used as a die pad portion 103 f (or a lead pad portion on the cathode side), and a diode chip 107 c is mounted on the die pad portion 103 f via mounting material 109 d. The other divided segment 133 m adjacent the die pad portion 103 f is used as a lead pad portion 105 f on the anode side, and the diode chip 107 c and the lead pad portion 105 f on the anode side are electrically connected via a bonding wire 111 a. These divided segments 133 m, the diode chip 107 c and the like are molded by the package resin 113 f. In this way, a discrete diode device 3 is fabricated. As shown in a plan view of FIG. 38A and in a cross sectional view of FIG. 38B, it is possible to apply the present invention to a semiconductor device in which a plurality of diode chips are mounted, that is, to a diode array. In the diode array 3 a of FIGS. 38A and 38B, a plurality of divided segments 133 m are used as die pad portions 103 f, and a diode chip 107 c is mounted on each of the die pad portions 103 f via mounting material portions 109 d. The other divided segments 133 m adjacent the die pad portions 103 f are used as lead pad portions 105 f on the anode side, and the diode chips 107 c and the lead pad portions 105 f on the anode side are electrically connected via bonding wires 111 a. These divided segments 133 m, the diode chips 107 c and the like are molded and unified by the package resin 113 f. In this way, the semiconductor device 3 a in which a plurality of diode chips are mounted, that is, the diode array 3 a is fabricated. Although not shown in the drawings, it is possible to apply the present invention to a discrete transistor in which a transistor is mounted, or to a transistor array in which a plurality of transistors are mounted. In such case, for example, one divided segment on which a transistor chip is mounted is used as a die pad portion which is also used as a lead pad portion on the collector side. Other two divided segments are used as lead pad portions for a base and an emitter. In case the transistor is a field effect transistor, respective divided segments are used as lead pad portions for a gate, a source and a drain.
FIGS. 39A through 39D are cross sectional views illustrating a method of manufacturing a discrete diode to which the present invention is applied according to the above-mentioned sixth embodiment. First, as the first embodiment illustrated in FIGS. 4A and 4B, a plurality of concave trenches 131 j are formed on the surface of a metal plate 101 g in X and Y directions, to form divided segments 133 m in a lattice like arrangement. Then, as shown in FIG. 39A, among the divided segments 133 m, diode chips 107 c are mounted on every other divided segments 133 m via mounting material 109 d. A substrate portion of each diode chip 107 c is composed of an N-type semiconductor, and functions as a cathode of a diode. Thus, the cathode of each diode chip 107 is electrically coupled with the divided segment 133 m. Then, an anode electrode provided on the face surface of each of the diode chips 107 c not shown in the drawing is electrically coupled via the bonding wire 101 a with the divided segment 133 m disposed adjacent to the divided segment 133 m on which the diode chip 107 c is mounted. On the surface of the metal plate 101 g, resin is then molded or applied. That is, the diode chips 107 c and the bonding wires 101 a are molded by a package resin portion 113 f. In this case, portions of the package resin 113 f enter into the concave trenches 131 j.
As shown in FIG. 39C, the metal plate 101 f is polished or etched flat from the backside thereof until reaching the bottom portions of the concave trenches 131 j. By this polishing, the divided segments 133 m are divided into individual pieces. In this case, the divided segments 133 m are unified by the package resin portion 113 f but are electrically isolated from each other. Then, as shown in FIG. 39D, the package resin portion 113 f is cut into separate pieces by using a dicing saw not shown in the drawing. In this case, the package resin portion 113 f can be cut into pieces each having a pair of the divided segments 133 m which include the divided segment 133 m as the die pad portion 103 f and the divided segment 133 m as the lead pad portion 105 f. By appropriately selecting cutting portions, it is possible to fabricate individual diodes 3 each including one diode chip as shown in FIGS. 37A and 37B, or to fabricate diode arrays 3 a each including a plurality of diode chips as shown in FIGS. 38A and 38B.
In the sixth embodiment, it is possible to use a single standardized metal plate 101 f even when discrete diodes, or various diode arrays including various number of diode chips are to be fabricated. The diode chips are mounted on such metal plate and molded by package resin. By only changing the portions to be cut finally, it is possible to form discrete diodes, or various diode arrays including various number of diode chips. Therefore, it is not necessary to prepare a plurality kinds of lead members to fabricate a plurality kinds of diode arrays. Also, it is not necessary to prepare a plurality kinds of molding die for package resin. Therefore, it is possible to simplify a manufacturing process, and to reduce costs of semiconductor devices.
The above-mentioned first through sixth embodiments and the variations thereof show typical embodiments or examples of the present invention. By appropriately combining these embodiments and the like, it is possible to provide further diversified semiconductor devices and method of manufacturing the same. Also, with respect to a technique in each of the process steps described in the embodiments and variations thereof, it is possible to replace it by any of various conventionally proposed techniques while retaining advantageous effects mentioned above.
As mentioned above, in a semiconductor device according w to the present invention, a plurality of divided segments are formed from a conductor plate or board, and lead pad portions are constituted of the divided segments which are electrically coupled with electrodes of a semiconductor element. Therefore, by appropriately determining which divided segments are used as lead pad portions depending on the size and kind of each of the semiconductor elements, it is possible to commonly utilize the divided segments for the semiconductor elements having different sizes and kinds to form device packages. Also, it is possible to form die pad portions by using portions of the divided segments and to mount a semiconductor element on the die pad portions. In this case, other portions of the divided segments are used as lead pad portions and electrodes of the semiconductor element are electrically coupled with the lead pad portions via the bonding wires. Alternatively, it is possible to electrically couple bumps provided on electrodes of a semiconductor element with divided segments to form lead pad portions. Thereby, it is possible to mount or dispose a semiconductor element in face-up condition or in face-down condition. The lead pad portions may be disposed in the periphery of the package, or may be disposed in the bottom portion of the package in lattice-like arrangement. The same standard conducting plate can be utilized to fabricate surface-mount type semiconductor devices having lead-less structure, even if the semiconductor devices have different sizes and/or kinds.
In the method of manufacturing a semiconductor device according to the present invention, divided segments are defined by forming concave trenches in a conductor plate. A semiconductor element is mounted on the divided segments, and the semiconductor element and the divided segments are electrically coupled. Thereafter, the backside portion of the conductor plate is removed to form individual divided segments. Therefore, it is possible to easily perform a process of mounting a semiconductor element, a process of electrical connection between the semiconductor element and the divided segments, and a process of forming a package resin portion. Also, it is possible to fabricate a semiconductor device which has a plurality of lead pad portions finally insulated from each other. Therefore, according to the present invention, the number of parts and the number of process steps do not increase uselessly, and manufacturing process can be simplified.
In the foregoing specification, the invention has been described with reference to specific embodiments. However, one of ordinary skill in the art appreciates that various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. Accordingly, the specification and figures are to be regarded in an illustrative sense rather than a restrictive sense, and all such modifications are to be included within the scope of the present invention. Therefore, it is intended that this invention encompasses all of the variations and modifications as fall within the scope of the appended claims.

Claims (49)

What is claimed is:
1. A semiconductor device comprising:
a semiconductor element;
at least one die pad on which said semiconductor element is mounted;
at least one lead pad; and
a resin material portion having a grid area, said resin material portion supporting said die pad, said lead pad, and said semiconductor element together;
wherein said die pad and said lead pad collectively comprise a plurality of segments arranged in a plurality of rows and columns, each said segment having a generally rectangular or square cross-section taken along any plane intersecting said segment;
wherein at least one said segment of said lead pad and at least one said segment of said die pad are electrically coupled, respectively, with at least two said electrodes of said semiconductor element;
wherein at least one said segment of said die pad is located directly and completely underneath said semiconductor element, such that no part of said segment extends beyond the perimeter of said semiconductor element, said perimeter defined as the cross-section of said semiconductor element taken along a plane parallel to any plane intersecting all of said plurality of segments;
wherein said segments are separated from one another by the grid area of said resin material portion, wherein said grid area has a plurality of generally rectangular or square cross-sections taken along any plane intersecting no more than a single said row or column of said segments.
2. A semiconductor device as set forth in claim 1, wherein said at least one said segment of said lead pad and said at least one said segment of said die pad electrically coupled to said electrodes of said semiconductor element are electrically coupled thereto via bonding wires.
3. A semiconductor device comprising:
a semiconductor element;
a plurality of segments formed by dividing a conductive plate, at least one of said segments being electrically coupled with an electrode of said semiconductor element; and
a resin material portion supporting said plurality of segments and said semiconductor element together, wherein (a) said at least one of said segments electrically coupled with said electrodes of said semiconductor element constitute lead pad portions as mounting electrodes, and at least one of other segments among said plurality of segments constitute die pad portions on which said semiconductor element is mounted, and (b) a part of said segments located under said semiconductor element constitute die pad portions, and other part of said segments located under said semiconductor element are electrically coupled with electrodes of said semiconductor element via bumps and constitute lead pad portions;
wherein, among said plurality of segments, at least one of said segments located under said semiconductor element constitute die pad portions, and at least one of said segments which are disposed in the peripheral portion of said segments constituting said die pad portions and which are electrically coupled with said electrodes of said semiconductor element via bonding wires constitute lead pad portions; and
wherein said resin material portion seals said semiconductor element and said bonding wires, and fills the space between said segments as said lead pad portions among said plurality of segments.
4. A semiconductor device as set forth in claim 1, wherein said semiconductor element is mounted on said at least one of said segments via mounting material or tape-like adhesive.
5. A semiconductor device comprising:
a semiconductor element;
a plurality of segments formed by dividing a conductive plate, at least one of said segments being electrically coupled with an electrode of said semiconductor element; and
a resin material portion supporting said plurality of segments and said semiconductor element together, wherein (a) said at least one of said segments electrically coupled with said electrodes of said semiconductor element constitute lead pad portions as mounting electrodes, and at least one of other segments among said plurality of segments constitute die pad portions on which said semiconductor element is mounted, and (b) a part of said segments located under said semiconductor element constitute die pad portions, and other part of said segments located under said semiconductor element are electrically coupled with electrodes of said semiconductor element via bumps and constitute lead pad portions;
wherein said resin material portion seals said semiconductor element, and fills the space between said semiconductor element and said segments located under said semiconductor element and the space between said segments located under said semiconductor element.
6. A semiconductor device comprising:
a semiconductor element;
at least one die pad on which said semiconductor element is mounted;
at least one lead pad; and
a resin material portion having a grid area, said resin material portion supporting said die pad, said lead pad, and said semiconductor element together;
wherein said die pad and said lead pad collectively comprise a plurality of segments arranged in a plurality of rows and columns, each said segment having at least one crank-like cross-section taken along a plane intersecting no more than a single said row or column said segments;
wherein at least one said segment of said lead pad and at least one said segment of said die pad are electrically coupled, respectively, with at least two said electrodes of said semiconductor element;
wherein said segments are separated from one another by the grid area of said resin material portion, wherein said grid area has a plurality of generally rectangular or square cross-sections taken along any plane intersecting no more than a single said row or column of said segments.
7. A semiconductor device comprising:
a semiconductor element;
a plurality of segments formed by dividing a conductive plate, at least one of said segments being electrically coupled with an electrode of said semiconductor element; and
a resin material portion supporting said plurality of segments and said semiconductor element together, wherein (a) said at least one of said segments electrically coupled with said electrodes of said semiconductor element constitute lead pad portions as mounting electrodes, and at least one of other segments among said plurality of segments constitute die pad portions on which said semiconductor element is mounted, and (b) a part of said segments located under said semiconductor element constitute die pad portions, and other part of said segments located under said semiconductor element are electrically coupled with electrodes of said semiconductor element via bumps and constitute lead pad portions;
wherein said plurality of segments are disposed around said semiconductor element but are not disposed under said semiconductor element, at least one of said segments are electrically coupled with electrodes of said semiconductor element via bonding wires and constitute lead pad portions as mounting electrodes, and said resin material portion seals said semiconductor element and said bonding wires and fills the space between respective segments of said plurality of segments.
8. A semiconductor device as set forth in claim 1, wherein said semiconductor element is a semiconductor integrated circuit chip, and electrodes of said semiconductor integrated circuit chip are respectively coupled with said segments of said lead pad.
9. A semiconductor device as set forth in claim 1, wherein said semiconductor element is a diode chip, said diode chip is mounted on at least one of said plurality of segments, and an electrode of said diode chip is electrically coupled with other one of said segments adjacent said segment on which said diode chip is mounted.
10. A semiconductor device as set forth in claim 1, wherein said semiconductor element is a transistor chip, said transistor chip is mounted on one of said plurality of segments, and electrodes of said transistor chip are electrically coupled with two of said segments adjacent said segment on which said transistor chip is mounted.
11. A semiconductor device as set forth in claim 1, wherein a ball-like electrode is formed on the backside surface of at least one of said segments of said lead pad.
12. A semiconductor device as set forth in claim 1, wherein at least one bump, solder bump or studbump connects at least one segment of said lead pad to an electrode of said semiconductor element.
13. A semiconductor device as set forth in claim 1, wherein a resist film is formed on the backside surface of said at least one said segment of said die pad.
14. A semiconductor device as set forth in claim 1, wherein an outer dimension of a group of said segments which constitute said die pad and said lead pad is larger than an outer dimension of said semiconductor element.
15. A semiconductor device as set forth in claim 1, wherein an outer dimension of a group of said segments which constitute said die pad and said lead pad is substantially equal to an outer dimension of said semiconductor element.
16. A semiconductor device comprising:
a semiconductor element;
a plurality of segments formed by dividing a conductive plate, at least one of said segments being electrically coupled with an electrode of said semiconductor element; and
a resin material portion supporting said plurality of segments and said semiconductor element together, wherein said plurality of segments are disposed around said semiconductor element but are not disposed under said semiconductor element, at least one of said segments are electrically coupled with electrodes of said semiconductor element via bonding wires and constitute lead pad portions as mounting electrodes, and said resin material portion seals said semiconductor element and said bonding wires and fills the space between respective segments of said plurality of segments.
17. A semiconductor device as set forth in claim 16, wherein said at least one of said segments electrically coupled with said electrodes of said semiconductor element constitute lead pad portions as mounting electrodes, and at least one of other segments among said plurality of segments constitute die pad portions on which said semiconductor element is mounted.
18. A semiconductor device as set forth in claim 16, wherein, among said plurality of segments, at least one of said segments located under said semiconductor element constitute die pad portions, and at least one of said segments which are disposed in the peripheral portion of said segments constituting said die pad portions and which are electrically coupled with said electrodes of said semiconductor element via bonding wires constitute lead pad portions.
19. A semiconductor device as set forth in claim 18, wherein said resin material portion seals said semiconductor element and said bonding wires, and fills the space between said segments as said lead pad portions among said plurality of segments.
20. A semiconductor device as set forth in claim 17, wherein said semiconductor element is mounted on said at least one of said segments as die pad portions via mounting material or tape-like adhesive.
21. A semiconductor device as set forth in claim 17, wherein a part of said segments located under said semiconductor element constitute die pad portions, and other part of said segments located under said semiconductor element are electrically coupled with electrodes of said semiconductor element via bumps and constitute lead pad portions.
22. A semiconductor device as set forth in claim 21, wherein said resin material portion seals said semiconductor element, and fills the space between said semiconductor element and said segments located under said semiconductor element and the space between said segments located under said semiconductor element.
23. A semiconductor device as set forth in claim 16, wherein said plurality of segments are formed by dividing a conductive plate into a lattice-like arrangement.
24. A semiconductor device as set forth in claim 16, wherein each of said segments has a crank-like cross section in the direction of thickness of said conductive plate.
25. A semiconductor device as set forth in claim 17, wherein said semiconductor element is a semiconductor integrated circuit chip, and electrodes of said semiconductor integrated circuit chip are respectively coupled with said segments as lead pad portions among said plurality of segments.
26. A semiconductor device as set forth in claim 17, wherein said semiconductor element is a diode chip, said diode chip is mounted on one of said plurality of segments, and an electrode of said diode chip is electrically coupled with other one of said segments adjacent said divided segment on which said diode chip is mounted.
27. A semiconductor device as set forth in claim 17, wherein said semiconductor element is a transistor chip, said transistor chip is mounted on one of said plurality of segments, and electrodes of said transistor chip are electrically coupled with two of said segments adjacent said divided segment on which said transistor chip is mounted.
28. A semiconductor device as set forth in claim 17, wherein a ball-like electrode is formed on the backside surface of said at least one of said segments constituting said lead pad portions.
29. A semiconductor device as set forth in claim 21, wherein said bumps are solder bumps or studbumps.
30. A semiconductor device as set forth in claim 17, wherein a resist film is formed on the backside surface of said at least one of said segments constituting said die pad portions.
31. A semiconductor device as set forth in claim 17, wherein an outer dimension of a group of said segments which constitute said die pad portions and said lead pad portions is larger than an outer dimension of said semiconductor element.
32. A semiconductor device as set forth in claim 21, wherein an outer dimension of a group of said segments which constitute said die pad portions and said lead pad portions is substantially equal to an outer dimension of said semiconductor element.
33. A semiconductor device comprising:
a semiconductor element;
a plurality of segments formed by dividing a conductive plate, at least one of said segments being electrically coupled with an electrode of said semiconductor element, and
a resin material portion supporting said plurality of segments and said semiconductor element together, wherein each of said segments comprise rigid, flat walled elements having a crank-like cross section in the direction of thickness of said conductive plate.
34. A semiconductor device as set forth in claim 33, wherein said at least one of said segments electrically coupled with said electrodes of said semiconductor element constitute lead pad portions as mounting electrodes, and at least one of other segments among said plurality of segments constitute die pad portions on which said semiconductor element is mounted.
35. A semiconductor device as set forth in claim 34, wherein, among said plurality of segments, at least one of said segments located under said semiconductor element constitute die pad portions, and at least one of said segments which arc disposed in the peripheral portion of said segments constituting said die pad portions and which are electrically coupled with said electrodes of said semiconductor element via bonding wires constitute lead pad portions.
36. A semiconductor device, wherein, among said plurality of segments, at least one of said segments located under said semiconductor element constitute die pad portions, and at least one of said segments which are disposed in the peripheral portion of said segments constituting said die pad portions and which are electrically coupled with said electrodes of said semiconductor element via bonding wires constitute lead pad portions, and wherein said resin material portion seals said semiconductor element and said bonding wires, and fills the space between said segments as said lead pad portions among said plurality of segments.
37. A semiconductor device as set forth in claim 34, wherein said semiconductor element is mounted on said at least one of said segments as die pad portions via mounting material or tape-like adhesive.
38. A semiconductor device as set forth in claim 34, wherein a part of said segments located under said semiconductor element constitute die pad portions, and other part of said segments located under said semiconductor element are electrically coupled with electrodes of said semiconductor element via bumps and constitute lead pad portions.
39. A semiconductor device, wherein a part of said segments located under said semiconductor element constitute die pad portions, and other part of said segments located under said semiconductor element are electrically coupled with electrodes of said semiconductor element via bumps and constitute lead pad portions, and wherein said resin material portion seals said semiconductor element, and fills the space between said semiconductor element and said segments located under said semiconductor element and the space between said segments located under said semiconductor element.
40. A semiconductor device as set forth in claim 33, wherein said plurality of segments are formed by dividing a conductive plate into a lattice-like arrangement.
41. A semiconductor device comprising:
a semiconductor element;
a plurality of segments formed by dividing a conductive plate, at least one of said segments being electrically coupled with an electrode of said semiconductor element; and
a resin material portion supporting said plurality of segments and said semiconductor element together, wherein each of said segments comprise rigid, flat walled elements having a crank-like cross section in the direction of thickness of said conductive plate, wherein said plurality of segments are disposed around said semiconductor element but are not disposed under said semiconductor element, at least one of said segments are electrically coupled with electrodes of said semiconductor element via bonding wires and constitute lead pad portions as mounting electrodes, and said resin material portion seals said semiconductor element and said bonding wires and fills the space between respective segments of said plurality of segments.
42. A semiconductor device as set forth in claim 34, wherein said semiconductor element is a semiconductor integrated circuit chip, and electrodes of said semiconductor integrated circuit chip are respectively coupled with said segments as lead pad portions among said plurality of segments.
43. A semiconductor device as set forth in claim 34, wherein said semiconductor element is a diode chip, said diode chip is mounted on one of said plurality of segments, and an electrode of said diode chip is electrically coupled with other one of said segments adjacent said divided segment on which said diode chip is mounted.
44. A semiconductor device as set forth in claim 34, wherein said semiconductor element is a transistor chip, said transistor chip is mounted on one of said plurality of segments, and electrodes of said transistor chip are electrically coupled with two of said segments adjacent said divided segment on which said transistor chip is mounted.
45. A semiconductor device as set forth in claim 34, wherein a ball-like electrode is formed on the backside surface of said at least one of said segments constituting said lead pad portions.
46. A semiconductor device as set forth in claim 38, wherein said bumps are solder bumps or studbumps.
47. A semiconductor device as set forth in claim 34, wherein a resist film is formed on the backside surface of said at least one of said segments constituting said die pad portions.
48. A semiconductor device as set forth in claim 34, wherein an outer dimension of a group of said segments which constitute said die pad portions and said lead pad portions is larger than an outer dimension of said semiconductor element.
49. A semiconductor device as set forth in claim 38, wherein an outer dimension of a group of said segments which constitute said die pad portions and said lead pad portions is substantially equal to an outer dimension of said semiconductor element.
US09/767,761 2000-01-24 2001-01-23 Semiconductor devices having different package sizes made by using common parts Expired - Fee Related US6498392B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/234,019 US6855577B2 (en) 2000-01-24 2002-09-03 Semiconductor devices having different package sizes made by using common parts

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2000-013794 2000-01-24
JP2000013794A JP3420153B2 (en) 2000-01-24 2000-01-24 Semiconductor device and manufacturing method thereof

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/234,019 Division US6855577B2 (en) 2000-01-24 2002-09-03 Semiconductor devices having different package sizes made by using common parts

Publications (2)

Publication Number Publication Date
US20010009301A1 US20010009301A1 (en) 2001-07-26
US6498392B2 true US6498392B2 (en) 2002-12-24

Family

ID=18541335

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/767,761 Expired - Fee Related US6498392B2 (en) 2000-01-24 2001-01-23 Semiconductor devices having different package sizes made by using common parts
US10/234,019 Expired - Fee Related US6855577B2 (en) 2000-01-24 2002-09-03 Semiconductor devices having different package sizes made by using common parts

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/234,019 Expired - Fee Related US6855577B2 (en) 2000-01-24 2002-09-03 Semiconductor devices having different package sizes made by using common parts

Country Status (3)

Country Link
US (2) US6498392B2 (en)
JP (1) JP3420153B2 (en)
KR (1) KR100399560B1 (en)

Cited By (97)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030076666A1 (en) * 2001-09-28 2003-04-24 Frank Daeche Electronic device having a plastic housing and components of a height-structured metallic leadframe and methods for the production of the electronic device
US6661083B2 (en) * 2001-02-27 2003-12-09 Chippac, Inc Plastic semiconductor package
US6683370B1 (en) * 2003-04-15 2004-01-27 Motorola, Inc. Semiconductor component and method of manufacturing same
US20040018659A1 (en) * 2002-07-26 2004-01-29 Kazuhito Hosokawa Method for manufacturing semiconductor device, adhesive sheet for use therein and semiconductor device
US20040036164A1 (en) * 2001-07-31 2004-02-26 Toshihiko Koike Semiconductor device and its manufacturing method
US6750545B1 (en) 2003-02-28 2004-06-15 Amkor Technology, Inc. Semiconductor package capable of die stacking
US6750546B1 (en) * 2001-11-05 2004-06-15 Skyworks Solutions, Inc. Flip-chip leadframe package
US6753596B1 (en) * 2002-12-06 2004-06-22 Mitsubishi Denki Kabushiki Kaisha Resin-sealed semiconductor device
US6777789B1 (en) 2001-03-20 2004-08-17 Amkor Technology, Inc. Mounting for a package containing a chip
US6794740B1 (en) 2003-03-13 2004-09-21 Amkor Technology, Inc. Leadframe package for semiconductor devices
US6798047B1 (en) 2002-12-26 2004-09-28 Amkor Technology, Inc. Pre-molded leadframe
US20050046021A1 (en) * 2003-08-26 2005-03-03 Kazuhito Hosokawa Adhesive sheet for producing a semiconductor device
US20050087857A1 (en) * 2003-09-30 2005-04-28 Atsushi Nakano Circuit device
US6930377B1 (en) * 2002-12-04 2005-08-16 National Semiconductor Corporation Using adhesive materials as insulation coatings for leadless lead frame semiconductor packages
US20050194676A1 (en) * 2004-03-04 2005-09-08 Matsushita Electric Industrial Co., Ltd. Resin-encapsulated semiconductor device and lead frame, and method for manufacturing the same
US20050253208A1 (en) * 2004-05-13 2005-11-17 Mitsubishi Denki Kabushiki Kaisha Semiconductor micro device
US20060006550A1 (en) * 2002-08-30 2006-01-12 Rajeev Joshi Substrate based unmolded package
US7001798B2 (en) 2001-11-14 2006-02-21 Oki Electric Industry Co., Ltd. Method of manufacturing semiconductor device
US7138707B1 (en) * 2003-10-21 2006-11-21 Amkor Technology, Inc. Semiconductor package including leads and conductive posts for providing increased functionality
US20060289973A1 (en) * 2001-03-27 2006-12-28 Lee Hyung J Lead frame for semiconductor package
US20080079127A1 (en) * 2006-10-03 2008-04-03 Texas Instruments Incorporated Pin Array No Lead Package and Assembly Method Thereof
US20080174012A1 (en) * 2007-01-23 2008-07-24 Seiko Epson Corporation Semiconductor device manufacturing method, semiconductor device, and wiring board
US20080258279A1 (en) * 2007-04-20 2008-10-23 Chipmos Technologies Inc. Leadframe for leadless package, structure and manufacturing method using the same
US20090085177A1 (en) * 2007-09-27 2009-04-02 Jairus Legaspi Pisigan Integrated circuit package system with leadframe array
US7517726B1 (en) * 2008-04-25 2009-04-14 Shanghai Kaihong Technology Co., Ltd Wire bonded chip scale package fabrication methods
US20090096083A1 (en) * 2007-09-19 2009-04-16 Semikron Elektronik Gmbh & Co. Kg Connecting structure for connecting at least one semiconductor component to a power semiconductor module
US20090115040A1 (en) * 2007-11-07 2009-05-07 Zigmund Ramirez Camacho Integrated circuit package system with array of external interconnects
US20090152683A1 (en) * 2007-12-18 2009-06-18 National Semiconductor Corporation Rounded die configuration for stress minimization and enhanced thermo-mechanical reliability
US20090152691A1 (en) * 2007-12-18 2009-06-18 National Semiconductor Corporation Leadframe having die attach pad with delamination and crack-arresting features
US20090236704A1 (en) * 2008-03-18 2009-09-24 Zigmund Ramirez Camacho Integrated circuit package system with isolated leads
US20090243095A1 (en) * 2008-03-31 2009-10-01 Seiko Epson Corporation Substrate, manufacturing method thereof, method for manufacturing semiconductor device
US20100065961A1 (en) * 2008-09-18 2010-03-18 Klaus Elian Electronic Device and Method of Manufacturing Same
US7687899B1 (en) 2007-08-07 2010-03-30 Amkor Technology, Inc. Dual laminate package structure with embedded elements
US7687893B2 (en) 2006-12-27 2010-03-30 Amkor Technology, Inc. Semiconductor package having leadframe with exposed anchor pads
US7692286B1 (en) 2002-11-08 2010-04-06 Amkor Technology, Inc. Two-sided fan-out wafer escape package
US7723852B1 (en) 2008-01-21 2010-05-25 Amkor Technology, Inc. Stacked semiconductor package and method of making same
US7723210B2 (en) 2002-11-08 2010-05-25 Amkor Technology, Inc. Direct-write wafer level chip scale package
US7732899B1 (en) 2005-12-02 2010-06-08 Amkor Technology, Inc. Etch singulated semiconductor package
US7768135B1 (en) 2008-04-17 2010-08-03 Amkor Technology, Inc. Semiconductor package with fast power-up cycle and method of making same
US7777351B1 (en) 2007-10-01 2010-08-17 Amkor Technology, Inc. Thin stacked interposer package
US7808084B1 (en) 2008-05-06 2010-10-05 Amkor Technology, Inc. Semiconductor package with half-etched locking features
US7829990B1 (en) 2007-01-18 2010-11-09 Amkor Technology, Inc. Stackable semiconductor package including laminate interposer
US7847392B1 (en) 2008-09-30 2010-12-07 Amkor Technology, Inc. Semiconductor device including leadframe with increased I/O
US7847386B1 (en) 2007-11-05 2010-12-07 Amkor Technology, Inc. Reduced size stacked semiconductor package and method of making the same
US7875963B1 (en) 2008-11-21 2011-01-25 Amkor Technology, Inc. Semiconductor device including leadframe having power bars and increased I/O
US7879648B1 (en) * 2009-10-27 2011-02-01 Powertech Technology Inc. Fabrication method for high pin count chip package
US7902660B1 (en) 2006-05-24 2011-03-08 Amkor Technology, Inc. Substrate for semiconductor device and manufacturing method thereof
US7956453B1 (en) 2008-01-16 2011-06-07 Amkor Technology, Inc. Semiconductor package with patterning layer and method of making same
US7960818B1 (en) 2009-03-04 2011-06-14 Amkor Technology, Inc. Conformal shield on punch QFN semiconductor package
US7968998B1 (en) 2006-06-21 2011-06-28 Amkor Technology, Inc. Side leaded, bottom exposed pad and bottom exposed lead fusion quad flat semiconductor package
US7977774B2 (en) 2007-07-10 2011-07-12 Amkor Technology, Inc. Fusion quad flat semiconductor package
US7977163B1 (en) 2005-12-08 2011-07-12 Amkor Technology, Inc. Embedded electronic component package fabrication method
US7982298B1 (en) 2008-12-03 2011-07-19 Amkor Technology, Inc. Package in package semiconductor device
US7982297B1 (en) 2007-03-06 2011-07-19 Amkor Technology, Inc. Stackable semiconductor package having partially exposed semiconductor die and method of fabricating the same
US7989933B1 (en) 2008-10-06 2011-08-02 Amkor Technology, Inc. Increased I/O leadframe and semiconductor device including same
US8008758B1 (en) 2008-10-27 2011-08-30 Amkor Technology, Inc. Semiconductor device with increased I/O leadframe
US20110215456A1 (en) * 2005-10-22 2011-09-08 Youngcheol Kim Thin package system with external terminals and method of manufacture thereof
US8026589B1 (en) 2009-02-23 2011-09-27 Amkor Technology, Inc. Reduced profile stackable semiconductor package
US8058715B1 (en) 2009-01-09 2011-11-15 Amkor Technology, Inc. Package in package device for RF transceiver module
US8067821B1 (en) 2008-04-10 2011-11-29 Amkor Technology, Inc. Flat semiconductor package with half package molding
US8072050B1 (en) 2008-11-18 2011-12-06 Amkor Technology, Inc. Semiconductor device with increased I/O leadframe including passive device
US8089145B1 (en) 2008-11-17 2012-01-03 Amkor Technology, Inc. Semiconductor device including increased capacity leadframe
US8089159B1 (en) 2007-10-03 2012-01-03 Amkor Technology, Inc. Semiconductor package with increased I/O density and method of making the same
US8125064B1 (en) 2008-07-28 2012-02-28 Amkor Technology, Inc. Increased I/O semiconductor package and method of making same
US8184453B1 (en) 2008-07-31 2012-05-22 Amkor Technology, Inc. Increased capacity semiconductor package
US20120224335A1 (en) * 2011-03-02 2012-09-06 Qiu Yuan Printed circuit board and semiconductor package using the same
US8294276B1 (en) 2010-05-27 2012-10-23 Amkor Technology, Inc. Semiconductor device and fabricating method thereof
US8318287B1 (en) 1998-06-24 2012-11-27 Amkor Technology, Inc. Integrated circuit package and method of making the same
US8324511B1 (en) 2010-04-06 2012-12-04 Amkor Technology, Inc. Through via nub reveal method and structure
US8390130B1 (en) 2011-01-06 2013-03-05 Amkor Technology, Inc. Through via recessed reveal structure and method
US8410585B2 (en) 2000-04-27 2013-04-02 Amkor Technology, Inc. Leadframe and semiconductor package made using the leadframe
US8420414B2 (en) 2010-04-13 2013-04-16 Citizen Electronics Co., Ltd. Method of manufacturing light-emitting device
US8440554B1 (en) 2010-08-02 2013-05-14 Amkor Technology, Inc. Through via connected backside embedded circuit features structure and method
US20130134567A1 (en) * 2011-11-29 2013-05-30 Silergy Semiconductor Technology (Hangzhou) Ltd Lead frame and semiconductor package structure thereof
US8487420B1 (en) 2008-12-08 2013-07-16 Amkor Technology, Inc. Package in package semiconductor device with film over wire
US8487445B1 (en) 2010-10-05 2013-07-16 Amkor Technology, Inc. Semiconductor device having through electrodes protruding from dielectric layer
US8552548B1 (en) 2011-11-29 2013-10-08 Amkor Technology, Inc. Conductive pad on protruding through electrode semiconductor device
US8575742B1 (en) 2009-04-06 2013-11-05 Amkor Technology, Inc. Semiconductor device with increased I/O leadframe including power bars
US8648450B1 (en) 2011-01-27 2014-02-11 Amkor Technology, Inc. Semiconductor device including leadframe with a combination of leads and lands
US8674485B1 (en) 2010-12-08 2014-03-18 Amkor Technology, Inc. Semiconductor device including leadframe with downsets
US8680656B1 (en) 2009-01-05 2014-03-25 Amkor Technology, Inc. Leadframe structure for concentrated photovoltaic receiver package
US8723338B2 (en) * 2012-08-15 2014-05-13 Stats Chippac Ltd. Integrated circuit packaging system with array contacts and method of manufacture thereof
US8791501B1 (en) 2010-12-03 2014-07-29 Amkor Technology, Inc. Integrated passive device structure and method
US8796561B1 (en) 2009-10-05 2014-08-05 Amkor Technology, Inc. Fan out build up substrate stackable package and method
US20140284795A1 (en) * 2013-03-20 2014-09-25 SK Hynix Inc. Semiconductor package and method for manufacturing the same
US8937381B1 (en) 2009-12-03 2015-01-20 Amkor Technology, Inc. Thin stackable package and method
US20150131231A1 (en) * 2013-11-08 2015-05-14 Samsung Electro-Mechanics Co., Ltd. Electronic component module and manufacturing method thereof
US9048298B1 (en) 2012-03-29 2015-06-02 Amkor Technology, Inc. Backside warpage control structure and fabrication method
US9129943B1 (en) 2012-03-29 2015-09-08 Amkor Technology, Inc. Embedded component package and fabrication method
US9184148B2 (en) 2013-10-24 2015-11-10 Amkor Technology, Inc. Semiconductor package and method therefor
US9184118B2 (en) 2013-05-02 2015-11-10 Amkor Technology Inc. Micro lead frame structure having reinforcing portions and method
US9631481B1 (en) 2011-01-27 2017-04-25 Amkor Technology, Inc. Semiconductor device including leadframe with a combination of leads and lands and method
US9673122B2 (en) 2014-05-02 2017-06-06 Amkor Technology, Inc. Micro lead frame structure having reinforcing portions and method
US9691734B1 (en) 2009-12-07 2017-06-27 Amkor Technology, Inc. Method of forming a plurality of electronic component packages
US9704725B1 (en) 2012-03-06 2017-07-11 Amkor Technology, Inc. Semiconductor device with leadframe configured to facilitate reduced burr formation
US20180076107A1 (en) * 2016-09-12 2018-03-15 Kabushiki Kaisha Toshiba Semiconductor package
US10811341B2 (en) 2009-01-05 2020-10-20 Amkor Technology Singapore Holding Pte Ltd. Semiconductor device with through-mold via

Families Citing this family (59)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8330270B1 (en) * 1998-06-10 2012-12-11 Utac Hong Kong Limited Integrated circuit package having a plurality of spaced apart pad portions
JP2001185651A (en) * 1999-12-27 2001-07-06 Matsushita Electronics Industry Corp Semiconductor device and manufacturing method therefor
JP2002184934A (en) * 2000-12-13 2002-06-28 Shinko Electric Ind Co Ltd Semiconductor device and manufacturing method thereof
US20030205828A9 (en) * 2001-04-05 2003-11-06 Larry Kinsman Circuit substrates, semiconductor packages, and ball grid arrays
KR100677651B1 (en) * 2001-04-13 2007-02-01 야마하 가부시키가이샤 Semiconductor device and package, and method of manufacture therefor
JP4503632B2 (en) * 2001-05-11 2010-07-14 株式会社ルネサステクノロジ Manufacturing method of semiconductor device
JP4679000B2 (en) * 2001-07-31 2011-04-27 三洋電機株式会社 Plate
JP3938525B2 (en) * 2002-07-24 2007-06-27 株式会社ルネサステクノロジ Manufacturing method of semiconductor device
US6777788B1 (en) * 2002-09-10 2004-08-17 National Semiconductor Corporation Method and structure for applying thick solder layer onto die attach pad
US20050012225A1 (en) * 2002-11-15 2005-01-20 Choi Seung-Yong Wafer-level chip scale package and method for fabricating and using the same
JP4328520B2 (en) * 2002-12-06 2009-09-09 日本電気株式会社 Semiconductor device and manufacturing method thereof
JP3666749B2 (en) 2003-01-07 2005-06-29 沖電気工業株式会社 Semiconductor device
JP3952963B2 (en) 2003-02-21 2007-08-01 ヤマハ株式会社 Semiconductor device and manufacturing method thereof
JP4245370B2 (en) * 2003-02-21 2009-03-25 大日本印刷株式会社 Manufacturing method of semiconductor device
US7049683B1 (en) * 2003-07-19 2006-05-23 Ns Electronics Bangkok (1993) Ltd. Semiconductor package including organo-metallic coating formed on surface of leadframe roughened using chemical etchant to prevent separation between leadframe and molding compound
DE10341186A1 (en) * 2003-09-06 2005-03-31 Martin Michalk Method and device for contacting semiconductor chips
US8018044B2 (en) 2004-07-15 2011-09-13 Dai Nippon Printing Co., Ltd. Semiconductor device, substrate for producing semiconductor device and method of producing them
US7943427B2 (en) 2004-07-15 2011-05-17 Dai Nippon Printing Co., Ltd. Semiconductor device, substrate for producing semiconductor device and method of producing them
KR101070897B1 (en) * 2004-07-22 2011-10-06 삼성테크윈 주식회사 Printed circuit board having structure for relieving stress concentration, and semiconductor chip package equiped with it
WO2006059381A1 (en) * 2004-12-01 2006-06-08 Renesas Technology Corp. Semiconductor device and method for manufacturing the same
KR20080013865A (en) 2005-06-06 2008-02-13 로무 가부시키가이샤 Semiconductor device, substrate and semiconductor device manufacturing method
JP4679991B2 (en) * 2005-07-26 2011-05-11 ルネサスエレクトロニクス株式会社 Semiconductor device
US7274089B2 (en) * 2005-09-19 2007-09-25 Stats Chippac Ltd. Integrated circuit package system with adhesive restraint
US8536689B2 (en) * 2005-10-03 2013-09-17 Stats Chippac Ltd. Integrated circuit package system with multi-surface die attach pad
US20070132075A1 (en) * 2005-12-12 2007-06-14 Mutsumi Masumoto Structure and method for thin single or multichip semiconductor QFN packages
KR100755658B1 (en) * 2006-03-09 2007-09-04 삼성전기주식회사 Light emitting diode package
US7759782B2 (en) * 2006-04-07 2010-07-20 Tessera, Inc. Substrate for a microelectronic package and method of fabricating thereof
JP2008034567A (en) * 2006-07-27 2008-02-14 Fujitsu Ltd Semiconductor device and manufacturing method therefor
US20080284038A1 (en) * 2007-05-16 2008-11-20 Dimaano Jr Antonio B Integrated circuit package system with perimeter paddle
US8106496B2 (en) * 2007-06-04 2012-01-31 Stats Chippac, Inc. Semiconductor packaging system with stacking and method of manufacturing thereof
US7767497B2 (en) * 2007-07-12 2010-08-03 Tessera, Inc. Microelectronic package element and method of fabricating thereof
US7875988B2 (en) * 2007-07-31 2011-01-25 Seiko Epson Corporation Substrate and manufacturing method of the same, and semiconductor device and manufacturing method of the same
US7807498B2 (en) * 2007-07-31 2010-10-05 Seiko Epson Corporation Substrate, substrate fabrication, semiconductor device, and semiconductor device fabrication
JP4821803B2 (en) * 2008-05-23 2011-11-24 セイコーエプソン株式会社 Semiconductor device and manufacturing method of semiconductor device
US7821113B2 (en) * 2008-06-03 2010-10-26 Texas Instruments Incorporated Leadframe having delamination resistant die pad
JP5217800B2 (en) 2008-09-03 2013-06-19 日亜化学工業株式会社 Light emitting device, resin package, resin molded body, and manufacturing method thereof
US8963016B2 (en) * 2008-10-31 2015-02-24 Taiyo Yuden Co., Ltd. Printed wiring board and method for manufacturing same
JP5131206B2 (en) * 2009-01-13 2013-01-30 セイコーエプソン株式会社 Semiconductor device
JP2010238693A (en) * 2009-03-30 2010-10-21 Toppan Printing Co Ltd Method of manufacturing substrate for semiconductor element and semiconductor device
JP2010283147A (en) * 2009-06-04 2010-12-16 Seiko Epson Corp Method for manufacturing semiconductor device, method for manufacturing substrate, and the substrate
JP5527330B2 (en) 2010-01-05 2014-06-18 富士電機株式会社 Unit for semiconductor device and semiconductor device
JP5251991B2 (en) 2011-01-14 2013-07-31 トヨタ自動車株式会社 Semiconductor module
US9236278B2 (en) * 2011-09-23 2016-01-12 Stats Chippac Ltd. Integrated circuit packaging system with a substrate embedded dummy-die paddle and method of manufacture thereof
US9287191B2 (en) * 2011-10-12 2016-03-15 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device package and method
US20130200503A1 (en) * 2012-02-08 2013-08-08 Carsem (M) Sdn, Bhd. Protective layers in semiconductor packaging
US8836104B2 (en) * 2012-03-03 2014-09-16 Ho-Yuan Yu Apparatus for chip thermal stress relief
US8853840B2 (en) * 2013-02-21 2014-10-07 Freescale Semiconductor, Inc. Semiconductor package with inner and outer leads
JP2014203861A (en) * 2013-04-02 2014-10-27 三菱電機株式会社 Semiconductor device and semiconductor module
CN103280540A (en) * 2013-05-09 2013-09-04 深圳市华星光电技术有限公司 Display device and manufacturing method thereof
CN103490001A (en) * 2013-07-01 2014-01-01 宁波康强电子股份有限公司 Discrete type EMC packaged LED lead frame
JP6072667B2 (en) * 2013-11-12 2017-02-01 三菱電機株式会社 Semiconductor module and manufacturing method thereof
US10586771B2 (en) * 2013-12-16 2020-03-10 Utac Headquarters Pte, Ltd Conductive shield for semiconductor package
DE102014001069A1 (en) * 2014-01-28 2015-07-30 Giesecke & Devrient Gmbh Method for producing a chip module
US9646917B2 (en) 2014-05-29 2017-05-09 Invensas Corporation Low CTE component with wire bond interconnects
JP6662002B2 (en) * 2015-11-27 2020-03-11 富士電機株式会社 Semiconductor device
JP6991316B2 (en) * 2018-04-25 2022-01-12 三菱電機株式会社 Shared base plate and semiconductor module equipped with it
CN112701054B (en) * 2019-02-22 2022-07-19 西安航思半导体有限公司 Method for manufacturing DFN semiconductor device for electronic product
CN113394118B (en) * 2020-03-13 2022-03-18 长鑫存储技术有限公司 Package structure and method for forming the same
KR20220022917A (en) 2020-08-19 2022-03-02 삼성전자주식회사 Semiconductor package

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4884124A (en) * 1986-08-19 1989-11-28 Mitsubishi Denki Kabushiki Kaisha Resin-encapsulated semiconductor device
US5397915A (en) * 1991-02-12 1995-03-14 Matsushita Electronics Corporation Semiconductor element mounting die pad including a plurality of extending portions
JPH08115991A (en) 1994-08-24 1996-05-07 Fujitsu Ltd Semiconductor device and its manufacture
JPH08115989A (en) 1994-08-24 1996-05-07 Fujitsu Ltd Semiconductor device and its manufacture
JPH09162348A (en) 1995-12-12 1997-06-20 Fujitsu Ltd Semiconductor device and manufacture thereof, and lead frame and manufacture thereof
JPH09252014A (en) 1996-03-15 1997-09-22 Nissan Motor Co Ltd Manufacturing method of semiconductor element
JPH1022440A (en) 1996-05-01 1998-01-23 Toyo Seimitsu Kogyo Kk Semiconductor device and manufacture thereof

Family Cites Families (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6422474A (en) 1987-07-15 1989-01-25 Plasma Uerudoshiya Kk Seam welding machine
JPH01106456A (en) 1987-10-19 1989-04-24 Matsushita Electric Ind Co Ltd Semiconductor integrated circuit device
US5200362A (en) * 1989-09-06 1993-04-06 Motorola, Inc. Method of attaching conductive traces to an encapsulated semiconductor die using a removable transfer film
US5225373A (en) * 1990-03-07 1993-07-06 Mitsubishi Denki Kabushiki Kaisha Method of manufacturing semiconductor pressure sensor device with two semiconductor pressure sensor chips
JPH05129473A (en) 1991-11-06 1993-05-25 Sony Corp Resin-sealed surface-mounting semiconductor device
EP0602298B1 (en) * 1992-12-15 1998-06-10 STMicroelectronics S.r.l. Support for a semiconductor package
JP3292082B2 (en) 1997-03-10 2002-06-17 松下電器産業株式会社 Terminal land frame and method of manufacturing resin-encapsulated semiconductor device using the same
JPH10270496A (en) * 1997-03-27 1998-10-09 Hitachi Ltd Electronic device, information processor, semiconductor device, semiconductor chip, and mounting method thereof
JPH11121646A (en) 1997-10-14 1999-04-30 Hitachi Cable Ltd Semiconductor package and manufacture thereof
JPH11312749A (en) 1998-02-25 1999-11-09 Fujitsu Ltd Semiconductor device, its manufacture and manufacture of lead frame
JP2986788B1 (en) 1998-10-21 1999-12-06 松下電子工業株式会社 Resin-sealed semiconductor device and method of manufacturing the same
JP3436159B2 (en) 1998-11-11 2003-08-11 松下電器産業株式会社 Method for manufacturing resin-encapsulated semiconductor device
JP3215686B2 (en) * 1999-08-25 2001-10-09 株式会社日立製作所 Semiconductor device and manufacturing method thereof
TW445608B (en) * 2000-05-19 2001-07-11 Siliconware Precision Industries Co Ltd Semiconductor package and manufacturing method thereof of lead frame without flashing
CN1265451C (en) * 2000-09-06 2006-07-19 三洋电机株式会社 Semiconductor device and manufactoring method thereof

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4884124A (en) * 1986-08-19 1989-11-28 Mitsubishi Denki Kabushiki Kaisha Resin-encapsulated semiconductor device
US5397915A (en) * 1991-02-12 1995-03-14 Matsushita Electronics Corporation Semiconductor element mounting die pad including a plurality of extending portions
JPH08115991A (en) 1994-08-24 1996-05-07 Fujitsu Ltd Semiconductor device and its manufacture
JPH08115989A (en) 1994-08-24 1996-05-07 Fujitsu Ltd Semiconductor device and its manufacture
US6025650A (en) * 1994-08-24 2000-02-15 Fujitsu Limited Semiconductor device including a frame terminal
JPH09162348A (en) 1995-12-12 1997-06-20 Fujitsu Ltd Semiconductor device and manufacture thereof, and lead frame and manufacture thereof
JPH09252014A (en) 1996-03-15 1997-09-22 Nissan Motor Co Ltd Manufacturing method of semiconductor element
JPH1022440A (en) 1996-05-01 1998-01-23 Toyo Seimitsu Kogyo Kk Semiconductor device and manufacture thereof

Cited By (182)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8318287B1 (en) 1998-06-24 2012-11-27 Amkor Technology, Inc. Integrated circuit package and method of making the same
US8963301B1 (en) 1998-06-24 2015-02-24 Amkor Technology, Inc. Integrated circuit package and method of making the same
US9224676B1 (en) 1998-06-24 2015-12-29 Amkor Technology, Inc. Integrated circuit package and method of making the same
US8853836B1 (en) 1998-06-24 2014-10-07 Amkor Technology, Inc. Integrated circuit package and method of making the same
US8410585B2 (en) 2000-04-27 2013-04-02 Amkor Technology, Inc. Leadframe and semiconductor package made using the leadframe
US9362210B2 (en) 2000-04-27 2016-06-07 Amkor Technology, Inc. Leadframe and semiconductor package made using the leadframe
US6661083B2 (en) * 2001-02-27 2003-12-09 Chippac, Inc Plastic semiconductor package
US6777789B1 (en) 2001-03-20 2004-08-17 Amkor Technology, Inc. Mounting for a package containing a chip
US7928542B2 (en) 2001-03-27 2011-04-19 Amkor Technology, Inc. Lead frame for semiconductor package
US20060289973A1 (en) * 2001-03-27 2006-12-28 Lee Hyung J Lead frame for semiconductor package
US8102037B2 (en) 2001-03-27 2012-01-24 Amkor Technology, Inc. Leadframe for semiconductor package
US7521294B2 (en) * 2001-03-27 2009-04-21 Amkor Technology, Inc. Lead frame for semiconductor package
US7071028B2 (en) * 2001-07-31 2006-07-04 Sony Corporation Semiconductor device and its manufacturing method
US20040036164A1 (en) * 2001-07-31 2004-02-26 Toshihiko Koike Semiconductor device and its manufacturing method
US20030076666A1 (en) * 2001-09-28 2003-04-24 Frank Daeche Electronic device having a plastic housing and components of a height-structured metallic leadframe and methods for the production of the electronic device
US7031170B2 (en) * 2001-09-28 2006-04-18 Infineon Technologies Ag Electronic device having a plastic housing and components of a height-structured metallic leadframe and methods for the production of the electronic device
US6750546B1 (en) * 2001-11-05 2004-06-15 Skyworks Solutions, Inc. Flip-chip leadframe package
US7443012B2 (en) 2001-11-14 2008-10-28 Oki Electric Industry Co., Ltd. Semiconductor device
US7001798B2 (en) 2001-11-14 2006-02-21 Oki Electric Industry Co., Ltd. Method of manufacturing semiconductor device
US7235888B2 (en) 2002-07-26 2007-06-26 Nitto Denko Corporation Method for manufacturing semiconductor device, adhesive sheet for use therein and semiconductor device
US20040018659A1 (en) * 2002-07-26 2004-01-29 Kazuhito Hosokawa Method for manufacturing semiconductor device, adhesive sheet for use therein and semiconductor device
US20050133824A1 (en) * 2002-07-26 2005-06-23 Kazuhito Hosokawa Method for manufacturing Semiconductor device, adhesive sheet for use therein and semiconductor device
US6858473B2 (en) 2002-07-26 2005-02-22 Nitto Denko Corporation Method for manufacturing semiconductor device, adhesive sheet for use therein and semiconductor device
US8541890B2 (en) * 2002-08-30 2013-09-24 Fairchild Semiconductor Corporation Substrate based unmolded package
US20060006550A1 (en) * 2002-08-30 2006-01-12 Rajeev Joshi Substrate based unmolded package
US8710649B1 (en) 2002-11-08 2014-04-29 Amkor Technology, Inc. Wafer level package and fabrication method
US7714431B1 (en) 2002-11-08 2010-05-11 Amkor Technology, Inc. Electronic component package comprising fan-out and fan-in traces
US8298866B1 (en) 2002-11-08 2012-10-30 Amkor Technology, Inc. Wafer level package and fabrication method
US7932595B1 (en) 2002-11-08 2011-04-26 Amkor Technology, Inc. Electronic component package comprising fan-out traces
US9406645B1 (en) 2002-11-08 2016-08-02 Amkor Technology, Inc. Wafer level package and fabrication method
US8188584B1 (en) 2002-11-08 2012-05-29 Amkor Technology, Inc. Direct-write wafer level chip scale package
US7723210B2 (en) 2002-11-08 2010-05-25 Amkor Technology, Inc. Direct-write wafer level chip scale package
US8952522B1 (en) 2002-11-08 2015-02-10 Amkor Technology, Inc. Wafer level package and fabrication method
US7692286B1 (en) 2002-11-08 2010-04-06 Amkor Technology, Inc. Two-sided fan-out wafer escape package
US8486764B1 (en) 2002-11-08 2013-07-16 Amkor Technology, Inc. Wafer level package and fabrication method
US10665567B1 (en) 2002-11-08 2020-05-26 Amkor Technology, Inc. Wafer level package and fabrication method
US8119455B1 (en) 2002-11-08 2012-02-21 Amkor Technology, Inc. Wafer level package fabrication method
US9054117B1 (en) 2002-11-08 2015-06-09 Amkor Technology, Inc. Wafer level package and fabrication method
US9871015B1 (en) 2002-11-08 2018-01-16 Amkor Technology, Inc. Wafer level package and fabrication method
US8691632B1 (en) 2002-11-08 2014-04-08 Amkor Technology, Inc. Wafer level package and fabrication method
US8501543B1 (en) 2002-11-08 2013-08-06 Amkor Technology, Inc. Direct-write wafer level chip scale package
US6930377B1 (en) * 2002-12-04 2005-08-16 National Semiconductor Corporation Using adhesive materials as insulation coatings for leadless lead frame semiconductor packages
US6753596B1 (en) * 2002-12-06 2004-06-22 Mitsubishi Denki Kabushiki Kaisha Resin-sealed semiconductor device
US6798047B1 (en) 2002-12-26 2004-09-28 Amkor Technology, Inc. Pre-molded leadframe
US6750545B1 (en) 2003-02-28 2004-06-15 Amkor Technology, Inc. Semiconductor package capable of die stacking
US6794740B1 (en) 2003-03-13 2004-09-21 Amkor Technology, Inc. Leadframe package for semiconductor devices
US6683370B1 (en) * 2003-04-15 2004-01-27 Motorola, Inc. Semiconductor component and method of manufacturing same
US20050046021A1 (en) * 2003-08-26 2005-03-03 Kazuhito Hosokawa Adhesive sheet for producing a semiconductor device
US7115989B2 (en) 2003-08-26 2006-10-03 Nitto Denko Corporation Adhesive sheet for producing a semiconductor device
US7019409B2 (en) * 2003-09-30 2006-03-28 Sanyo Electric Co., Ltd. Circuit device
US20050087857A1 (en) * 2003-09-30 2005-04-28 Atsushi Nakano Circuit device
US7138707B1 (en) * 2003-10-21 2006-11-21 Amkor Technology, Inc. Semiconductor package including leads and conductive posts for providing increased functionality
US7495319B2 (en) * 2004-03-04 2009-02-24 Panasonic Corporation Resin-encapsulated semiconductor device and lead frame, and method for manufacturing the same
US20050194676A1 (en) * 2004-03-04 2005-09-08 Matsushita Electric Industrial Co., Ltd. Resin-encapsulated semiconductor device and lead frame, and method for manufacturing the same
US20090130801A1 (en) * 2004-03-04 2009-05-21 Panasonic Corporation Resin-encapsulated semiconductor device and lead frame, and method for manufacturing the same
US20050253208A1 (en) * 2004-05-13 2005-11-17 Mitsubishi Denki Kabushiki Kaisha Semiconductor micro device
US20110215456A1 (en) * 2005-10-22 2011-09-08 Youngcheol Kim Thin package system with external terminals and method of manufacture thereof
US8481371B2 (en) * 2005-10-22 2013-07-09 Stats Chippac Ltd. Thin package system with external terminals and method of manufacture thereof
US7732899B1 (en) 2005-12-02 2010-06-08 Amkor Technology, Inc. Etch singulated semiconductor package
US7977163B1 (en) 2005-12-08 2011-07-12 Amkor Technology, Inc. Embedded electronic component package fabrication method
US7902660B1 (en) 2006-05-24 2011-03-08 Amkor Technology, Inc. Substrate for semiconductor device and manufacturing method thereof
US7968998B1 (en) 2006-06-21 2011-06-28 Amkor Technology, Inc. Side leaded, bottom exposed pad and bottom exposed lead fusion quad flat semiconductor package
US8441110B1 (en) 2006-06-21 2013-05-14 Amkor Technology, Inc. Side leaded, bottom exposed pad and bottom exposed lead fusion quad flat semiconductor package
US20080079127A1 (en) * 2006-10-03 2008-04-03 Texas Instruments Incorporated Pin Array No Lead Package and Assembly Method Thereof
WO2008042930A2 (en) * 2006-10-03 2008-04-10 Texas Instruments Incorporated Pin array no lead package and assembly method thereof
WO2008042930A3 (en) * 2006-10-03 2008-08-14 Texas Instruments Inc Pin array no lead package and assembly method thereof
US8089141B1 (en) 2006-12-27 2012-01-03 Amkor Technology, Inc. Semiconductor package having leadframe with exposed anchor pads
US7687893B2 (en) 2006-12-27 2010-03-30 Amkor Technology, Inc. Semiconductor package having leadframe with exposed anchor pads
US7829990B1 (en) 2007-01-18 2010-11-09 Amkor Technology, Inc. Stackable semiconductor package including laminate interposer
US20100102423A1 (en) * 2007-01-23 2010-04-29 Seiko Epson Corporation Semiconductor device manufacturing method, semiconductor device, and wiring board
US20080174012A1 (en) * 2007-01-23 2008-07-24 Seiko Epson Corporation Semiconductor device manufacturing method, semiconductor device, and wiring board
US7696082B2 (en) 2007-01-23 2010-04-13 Seiko Epson Corporation Semiconductor device manufacturing method, semiconductor device, and wiring board
US7982297B1 (en) 2007-03-06 2011-07-19 Amkor Technology, Inc. Stackable semiconductor package having partially exposed semiconductor die and method of fabricating the same
US20110136299A1 (en) * 2007-04-20 2011-06-09 Chipmos Technologies Inc. Leadframe for leadless package, structure and manufacturing method using the same
US20110133322A1 (en) * 2007-04-20 2011-06-09 Chipmos Technologies Inc. Leadframe for leadless package, structure and manufacturing method using the same
US8105876B2 (en) * 2007-04-20 2012-01-31 Chipmos Technologies Inc. Leadframe for leadless package, structure and manufacturing method using the same
US20080258279A1 (en) * 2007-04-20 2008-10-23 Chipmos Technologies Inc. Leadframe for leadless package, structure and manufacturing method using the same
US8106494B2 (en) * 2007-04-20 2012-01-31 Chipmos Technologies Inc. Leadframe for leadless package, structure and manufacturing method using the same
US7902649B2 (en) * 2007-04-20 2011-03-08 Chipmos Technologies Inc. Leadframe for leadless package, structure and manufacturing method using the same
US8304866B1 (en) 2007-07-10 2012-11-06 Amkor Technology, Inc. Fusion quad flat semiconductor package
US7977774B2 (en) 2007-07-10 2011-07-12 Amkor Technology, Inc. Fusion quad flat semiconductor package
US7872343B1 (en) 2007-08-07 2011-01-18 Amkor Technology, Inc. Dual laminate package structure with embedded elements
US8283767B1 (en) 2007-08-07 2012-10-09 Amkor Technology, Inc. Dual laminate package structure with embedded elements
US7687899B1 (en) 2007-08-07 2010-03-30 Amkor Technology, Inc. Dual laminate package structure with embedded elements
US20090096083A1 (en) * 2007-09-19 2009-04-16 Semikron Elektronik Gmbh & Co. Kg Connecting structure for connecting at least one semiconductor component to a power semiconductor module
US20090085177A1 (en) * 2007-09-27 2009-04-02 Jairus Legaspi Pisigan Integrated circuit package system with leadframe array
US7915716B2 (en) * 2007-09-27 2011-03-29 Stats Chippac Ltd. Integrated circuit package system with leadframe array
US7777351B1 (en) 2007-10-01 2010-08-17 Amkor Technology, Inc. Thin stacked interposer package
US8319338B1 (en) 2007-10-01 2012-11-27 Amkor Technology, Inc. Thin stacked interposer package
US8227921B1 (en) 2007-10-03 2012-07-24 Amkor Technology, Inc. Semiconductor package with increased I/O density and method of making same
US8089159B1 (en) 2007-10-03 2012-01-03 Amkor Technology, Inc. Semiconductor package with increased I/O density and method of making the same
US7847386B1 (en) 2007-11-05 2010-12-07 Amkor Technology, Inc. Reduced size stacked semiconductor package and method of making the same
KR101551415B1 (en) 2007-11-07 2015-09-08 스태츠 칩팩 엘티디 Integrated circuit package system with array of external interconnects
US8957515B2 (en) * 2007-11-07 2015-02-17 Stats Chippac Ltd. Integrated circuit package system with array of external interconnects
US20090115040A1 (en) * 2007-11-07 2009-05-07 Zigmund Ramirez Camacho Integrated circuit package system with array of external interconnects
US20090152683A1 (en) * 2007-12-18 2009-06-18 National Semiconductor Corporation Rounded die configuration for stress minimization and enhanced thermo-mechanical reliability
US7808089B2 (en) * 2007-12-18 2010-10-05 National Semiconductor Corporation Leadframe having die attach pad with delamination and crack-arresting features
US20090152691A1 (en) * 2007-12-18 2009-06-18 National Semiconductor Corporation Leadframe having die attach pad with delamination and crack-arresting features
US8729710B1 (en) 2008-01-16 2014-05-20 Amkor Technology, Inc. Semiconductor package with patterning layer and method of making same
US7956453B1 (en) 2008-01-16 2011-06-07 Amkor Technology, Inc. Semiconductor package with patterning layer and method of making same
US7906855B1 (en) 2008-01-21 2011-03-15 Amkor Technology, Inc. Stacked semiconductor package and method of making same
US7723852B1 (en) 2008-01-21 2010-05-25 Amkor Technology, Inc. Stacked semiconductor package and method of making same
US20090236704A1 (en) * 2008-03-18 2009-09-24 Zigmund Ramirez Camacho Integrated circuit package system with isolated leads
US7732901B2 (en) 2008-03-18 2010-06-08 Stats Chippac Ltd. Integrated circuit package system with isloated leads
US20090243095A1 (en) * 2008-03-31 2009-10-01 Seiko Epson Corporation Substrate, manufacturing method thereof, method for manufacturing semiconductor device
US7952208B2 (en) * 2008-03-31 2011-05-31 Seiko Epson Corporation Substrate, manufacturing method thereof, method for manufacturing semiconductor device
US8067821B1 (en) 2008-04-10 2011-11-29 Amkor Technology, Inc. Flat semiconductor package with half package molding
US8084868B1 (en) 2008-04-17 2011-12-27 Amkor Technology, Inc. Semiconductor package with fast power-up cycle and method of making same
US7768135B1 (en) 2008-04-17 2010-08-03 Amkor Technology, Inc. Semiconductor package with fast power-up cycle and method of making same
US7517726B1 (en) * 2008-04-25 2009-04-14 Shanghai Kaihong Technology Co., Ltd Wire bonded chip scale package fabrication methods
US7808084B1 (en) 2008-05-06 2010-10-05 Amkor Technology, Inc. Semiconductor package with half-etched locking features
US8125064B1 (en) 2008-07-28 2012-02-28 Amkor Technology, Inc. Increased I/O semiconductor package and method of making same
US8184453B1 (en) 2008-07-31 2012-05-22 Amkor Technology, Inc. Increased capacity semiconductor package
US7964448B2 (en) * 2008-09-18 2011-06-21 Infineon Technologies Ag Electronic device and method of manufacturing same
US20100065961A1 (en) * 2008-09-18 2010-03-18 Klaus Elian Electronic Device and Method of Manufacturing Same
US7847392B1 (en) 2008-09-30 2010-12-07 Amkor Technology, Inc. Semiconductor device including leadframe with increased I/O
US8299602B1 (en) 2008-09-30 2012-10-30 Amkor Technology, Inc. Semiconductor device including leadframe with increased I/O
US8432023B1 (en) 2008-10-06 2013-04-30 Amkor Technology, Inc. Increased I/O leadframe and semiconductor device including same
US7989933B1 (en) 2008-10-06 2011-08-02 Amkor Technology, Inc. Increased I/O leadframe and semiconductor device including same
US8823152B1 (en) 2008-10-27 2014-09-02 Amkor Technology, Inc. Semiconductor device with increased I/O leadframe
US8008758B1 (en) 2008-10-27 2011-08-30 Amkor Technology, Inc. Semiconductor device with increased I/O leadframe
US8089145B1 (en) 2008-11-17 2012-01-03 Amkor Technology, Inc. Semiconductor device including increased capacity leadframe
US8072050B1 (en) 2008-11-18 2011-12-06 Amkor Technology, Inc. Semiconductor device with increased I/O leadframe including passive device
US7875963B1 (en) 2008-11-21 2011-01-25 Amkor Technology, Inc. Semiconductor device including leadframe having power bars and increased I/O
US8188579B1 (en) 2008-11-21 2012-05-29 Amkor Technology, Inc. Semiconductor device including leadframe having power bars and increased I/O
US7982298B1 (en) 2008-12-03 2011-07-19 Amkor Technology, Inc. Package in package semiconductor device
US8487420B1 (en) 2008-12-08 2013-07-16 Amkor Technology, Inc. Package in package semiconductor device with film over wire
US10811341B2 (en) 2009-01-05 2020-10-20 Amkor Technology Singapore Holding Pte Ltd. Semiconductor device with through-mold via
US11869829B2 (en) 2009-01-05 2024-01-09 Amkor Technology Singapore Holding Pte. Ltd. Semiconductor device with through-mold via
US8680656B1 (en) 2009-01-05 2014-03-25 Amkor Technology, Inc. Leadframe structure for concentrated photovoltaic receiver package
US8058715B1 (en) 2009-01-09 2011-11-15 Amkor Technology, Inc. Package in package device for RF transceiver module
US8558365B1 (en) 2009-01-09 2013-10-15 Amkor Technology, Inc. Package in package device for RF transceiver module
US8026589B1 (en) 2009-02-23 2011-09-27 Amkor Technology, Inc. Reduced profile stackable semiconductor package
US8729682B1 (en) 2009-03-04 2014-05-20 Amkor Technology, Inc. Conformal shield on punch QFN semiconductor package
US7960818B1 (en) 2009-03-04 2011-06-14 Amkor Technology, Inc. Conformal shield on punch QFN semiconductor package
US8575742B1 (en) 2009-04-06 2013-11-05 Amkor Technology, Inc. Semiconductor device with increased I/O leadframe including power bars
US8796561B1 (en) 2009-10-05 2014-08-05 Amkor Technology, Inc. Fan out build up substrate stackable package and method
US7879648B1 (en) * 2009-10-27 2011-02-01 Powertech Technology Inc. Fabrication method for high pin count chip package
US8937381B1 (en) 2009-12-03 2015-01-20 Amkor Technology, Inc. Thin stackable package and method
US10546833B2 (en) 2009-12-07 2020-01-28 Amkor Technology, Inc. Method of forming a plurality of electronic component packages
US9691734B1 (en) 2009-12-07 2017-06-27 Amkor Technology, Inc. Method of forming a plurality of electronic component packages
US8324511B1 (en) 2010-04-06 2012-12-04 Amkor Technology, Inc. Through via nub reveal method and structure
US9324614B1 (en) 2010-04-06 2016-04-26 Amkor Technology, Inc. Through via nub reveal method and structure
US8420414B2 (en) 2010-04-13 2013-04-16 Citizen Electronics Co., Ltd. Method of manufacturing light-emitting device
US8294276B1 (en) 2010-05-27 2012-10-23 Amkor Technology, Inc. Semiconductor device and fabricating method thereof
US8440554B1 (en) 2010-08-02 2013-05-14 Amkor Technology, Inc. Through via connected backside embedded circuit features structure and method
US9159672B1 (en) 2010-08-02 2015-10-13 Amkor Technology, Inc. Through via connected backside embedded circuit features structure and method
US8487445B1 (en) 2010-10-05 2013-07-16 Amkor Technology, Inc. Semiconductor device having through electrodes protruding from dielectric layer
US8900995B1 (en) 2010-10-05 2014-12-02 Amkor Technology, Inc. Semiconductor device and manufacturing method thereof
US8791501B1 (en) 2010-12-03 2014-07-29 Amkor Technology, Inc. Integrated passive device structure and method
US8674485B1 (en) 2010-12-08 2014-03-18 Amkor Technology, Inc. Semiconductor device including leadframe with downsets
US9082833B1 (en) 2011-01-06 2015-07-14 Amkor Technology, Inc. Through via recessed reveal structure and method
US8390130B1 (en) 2011-01-06 2013-03-05 Amkor Technology, Inc. Through via recessed reveal structure and method
US9275939B1 (en) 2011-01-27 2016-03-01 Amkor Technology, Inc. Semiconductor device including leadframe with a combination of leads and lands and method
US9508631B1 (en) 2011-01-27 2016-11-29 Amkor Technology, Inc. Semiconductor device including leadframe with a combination of leads and lands and method
US9631481B1 (en) 2011-01-27 2017-04-25 Amkor Technology, Inc. Semiconductor device including leadframe with a combination of leads and lands and method
US9978695B1 (en) 2011-01-27 2018-05-22 Amkor Technology, Inc. Semiconductor device including leadframe with a combination of leads and lands and method
US8648450B1 (en) 2011-01-27 2014-02-11 Amkor Technology, Inc. Semiconductor device including leadframe with a combination of leads and lands
US20120224335A1 (en) * 2011-03-02 2012-09-06 Qiu Yuan Printed circuit board and semiconductor package using the same
US8766100B2 (en) * 2011-03-02 2014-07-01 Samsung Electronics Co., Ltd. Printed circuit board and semiconductor package using the same
US8981572B1 (en) 2011-11-29 2015-03-17 Amkor Technology, Inc. Conductive pad on protruding through electrode semiconductor device
US11043458B2 (en) 2011-11-29 2021-06-22 Amkor Technology Singapore Holding Pte. Ltd. Method of manufacturing an electronic device comprising a conductive pad on a protruding-through electrode
US9431323B1 (en) 2011-11-29 2016-08-30 Amkor Technology, Inc. Conductive pad on protruding through electrode
US8866273B2 (en) * 2011-11-29 2014-10-21 Silergy Semiconductor Technology (Hangzhou) Ltd Lead frame and semiconductor package structure thereof
US10410967B1 (en) 2011-11-29 2019-09-10 Amkor Technology, Inc. Electronic device comprising a conductive pad on a protruding-through electrode
US20130134567A1 (en) * 2011-11-29 2013-05-30 Silergy Semiconductor Technology (Hangzhou) Ltd Lead frame and semiconductor package structure thereof
US8552548B1 (en) 2011-11-29 2013-10-08 Amkor Technology, Inc. Conductive pad on protruding through electrode semiconductor device
US9947623B1 (en) 2011-11-29 2018-04-17 Amkor Technology, Inc. Semiconductor device comprising a conductive pad on a protruding-through electrode
US10090228B1 (en) 2012-03-06 2018-10-02 Amkor Technology, Inc. Semiconductor device with leadframe configured to facilitate reduced burr formation
US9704725B1 (en) 2012-03-06 2017-07-11 Amkor Technology, Inc. Semiconductor device with leadframe configured to facilitate reduced burr formation
US10014240B1 (en) 2012-03-29 2018-07-03 Amkor Technology, Inc. Embedded component package and fabrication method
US9048298B1 (en) 2012-03-29 2015-06-02 Amkor Technology, Inc. Backside warpage control structure and fabrication method
US9129943B1 (en) 2012-03-29 2015-09-08 Amkor Technology, Inc. Embedded component package and fabrication method
US8723338B2 (en) * 2012-08-15 2014-05-13 Stats Chippac Ltd. Integrated circuit packaging system with array contacts and method of manufacture thereof
US20140284795A1 (en) * 2013-03-20 2014-09-25 SK Hynix Inc. Semiconductor package and method for manufacturing the same
US9184118B2 (en) 2013-05-02 2015-11-10 Amkor Technology Inc. Micro lead frame structure having reinforcing portions and method
US9184148B2 (en) 2013-10-24 2015-11-10 Amkor Technology, Inc. Semiconductor package and method therefor
US9543235B2 (en) 2013-10-24 2017-01-10 Amkor Technology, Inc. Semiconductor package and method therefor
US20150131231A1 (en) * 2013-11-08 2015-05-14 Samsung Electro-Mechanics Co., Ltd. Electronic component module and manufacturing method thereof
US9673122B2 (en) 2014-05-02 2017-06-06 Amkor Technology, Inc. Micro lead frame structure having reinforcing portions and method
US10347551B2 (en) * 2016-09-12 2019-07-09 Kabushiki Kaisha Toshiba Semiconductor package
US20180076107A1 (en) * 2016-09-12 2018-03-15 Kabushiki Kaisha Toshiba Semiconductor package

Also Published As

Publication number Publication date
JP2001210743A (en) 2001-08-03
JP3420153B2 (en) 2003-06-23
US6855577B2 (en) 2005-02-15
KR100399560B1 (en) 2003-09-26
KR20010083129A (en) 2001-08-31
US20010009301A1 (en) 2001-07-26
US20030001260A1 (en) 2003-01-02

Similar Documents

Publication Publication Date Title
US6498392B2 (en) Semiconductor devices having different package sizes made by using common parts
US6624523B2 (en) Structure and package of a heat spreader substrate
US7176557B2 (en) Semiconductor device
US6762118B2 (en) Package having array of metal pegs linked by printed circuit lines
EP1187202A2 (en) Semiconductor package
US8105876B2 (en) Leadframe for leadless package, structure and manufacturing method using the same
KR20040030297A (en) Lead frame, method of manufacturing the same, and semiconductor device manufactured with the same
JP2006287235A (en) Package of laminated die
KR20050103234A (en) Multi-die semiconductor package
US6677219B2 (en) Method of forming a ball grid array package
US20130017652A1 (en) Method of manufacturing a semiconductor device package with a heatsink
JP2002110718A (en) Manufacturing method of semiconductor device
US20220077075A1 (en) Panel level metal wall grids array for integrated circuit packaging and associated manufacturing method
JPH11191561A (en) Manufacture of semiconductor device
JP5378643B2 (en) Semiconductor device and manufacturing method thereof
US7443043B2 (en) Circuit device and method of manufacture thereof
JP4987041B2 (en) Manufacturing method of semiconductor device
JPH11191562A (en) Manufacture of semiconductor device
US20220077054A1 (en) Integrated circuit package structure, integrated circuit package unit and associated packaging method
JP4497304B2 (en) Semiconductor device and manufacturing method thereof
US6160311A (en) Enhanced heat dissipating chip scale package method and devices
JP4784945B2 (en) Manufacturing method of semiconductor device
JP2006237503A (en) Semiconductor device and its manufacturing process
KR100260996B1 (en) Array type semiconductor package using a lead frame and its manufacturing method
JPH10189861A (en) Semiconductor device and its manufacturing method

Legal Events

Date Code Title Description
AS Assignment

Owner name: NEC CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AZUMA, KOSUKE;REEL/FRAME:011476/0336

Effective date: 20010112

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: NEC ELECTRONICS CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEC CORPORATION;REEL/FRAME:013736/0321

Effective date: 20021101

CC Certificate of correction
FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: RENESAS ELECTRONICS CORPORATION, JAPAN

Free format text: CHANGE OF NAME;ASSIGNOR:NEC ELECTRONICS CORPORATION;REEL/FRAME:025375/0918

Effective date: 20100401

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20141224