US6507113B1 - Electronic interface structures and methods of fabrication - Google Patents

Electronic interface structures and methods of fabrication Download PDF

Info

Publication number
US6507113B1
US6507113B1 US09/443,410 US44341099A US6507113B1 US 6507113 B1 US6507113 B1 US 6507113B1 US 44341099 A US44341099 A US 44341099A US 6507113 B1 US6507113 B1 US 6507113B1
Authority
US
United States
Prior art keywords
dielectric layer
overlying
base
pad
elastomeric
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/443,410
Inventor
Raymond Albert Fillion
Robert John Wojnarowski
Ronald Frank Kolc
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
General Electric Co
Original Assignee
General Electric Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by General Electric Co filed Critical General Electric Co
Priority to US09/443,410 priority Critical patent/US6507113B1/en
Assigned to GENERAL ELECTRIC COMPANY reassignment GENERAL ELECTRIC COMPANY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KOLC, RONALD FRANK, FILLION, RAYMOND ALBERT, WOJNAROWSKI, ROBERT JOHN
Priority to US10/287,832 priority patent/US20030057515A1/en
Application granted granted Critical
Publication of US6507113B1 publication Critical patent/US6507113B1/en
Assigned to JPMORGAN CHASE BANK, N.A. AS ADMINISTRATIVE AGENT reassignment JPMORGAN CHASE BANK, N.A. AS ADMINISTRATIVE AGENT SECURITY AGREEMENT Assignors: MOMENTIVE PERFORMANCE MATERIALS GMBH & CO. KG, MOMENTIVE PERFORMANCE MATERIALS HOLDINGS INC., MOMENTIVE PERFORMANCE MATERIALS JAPAN HOLDINGS GK
Assigned to THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL TRUSTEE reassignment THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL TRUSTEE SECURITY AGREEMENT Assignors: JUNIPER BOND HOLDINGS I LLC, JUNIPER BOND HOLDINGS II LLC, JUNIPER BOND HOLDINGS III LLC, JUNIPER BOND HOLDINGS IV LLC, MOMENTIVE PERFORMANCE MATERIALS CHINA SPV INC., MOMENTIVE PERFORMANCE MATERIALS QUARTZ, INC., MOMENTIVE PERFORMANCE MATERIALS SOUTH AMERICA INC., MOMENTIVE PERFORMANCE MATERIALS USA INC., MOMENTIVE PERFORMANCE MATERIALS WORLDWIDE INC., MOMENTIVE PERFORMANCE MATERIALS, INC., MPM SILICONES, LLC
Assigned to BANK OF NEW YORK MELLON TRUST COMPANY, N.A., THE reassignment BANK OF NEW YORK MELLON TRUST COMPANY, N.A., THE SECURITY AGREEMENT Assignors: MOMENTIVE PERFORMANCE MATERIALS INC
Assigned to BANK OF NEW YORK MELLON TRUST COMPANY, N.A., THE reassignment BANK OF NEW YORK MELLON TRUST COMPANY, N.A., THE PATENT SECURITY AGREEMENT Assignors: MOMENTIVE PERFORMANCE MATERIALS INC.
Assigned to JPMORGAN CHASE BANK, N.A. reassignment JPMORGAN CHASE BANK, N.A. SECURITY AGREEMENT Assignors: MOMENTIVE PERFORMANCE MATERIALS INC.
Assigned to THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT reassignment THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MOMENTIVE PERFORMANCE MATERIALS INC.
Assigned to THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT reassignment THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MOMENTIVE PERFORMANCE MATERIALS INC.
Assigned to MOMENTIVE PERFORMANCE MATERIALS INC. reassignment MOMENTIVE PERFORMANCE MATERIALS INC. TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS Assignors: THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A.
Assigned to MOMENTIVE PERFORMANCE MATERIALS INC. reassignment MOMENTIVE PERFORMANCE MATERIALS INC. TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS Assignors: THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A.
Assigned to BOKF, NA, AS SUCCESSOR COLLATERAL AGENT reassignment BOKF, NA, AS SUCCESSOR COLLATERAL AGENT NOTICE OF CHANGE OF COLLATERAL AGENT - ASSIGNMENT OF SECURITY INTEREST IN INTELLECTUAL PROPERTY - SECOND LIEN Assignors: THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A. AS COLLATERAL AGENT
Assigned to BOKF, NA, AS SUCCESSOR COLLATERAL AGENT reassignment BOKF, NA, AS SUCCESSOR COLLATERAL AGENT NOTICE OF CHANGE OF COLLATERAL AGENT - ASSIGNMENT OF SECURITY INTEREST IN INTELLECTUAL PROPERTY Assignors: THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A. AS COLLATERAL AGENT
Assigned to MOMENTIVE PERFORMANCE MATERIALS INC. reassignment MOMENTIVE PERFORMANCE MATERIALS INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: BOKF, NA
Assigned to MOMENTIVE PERFORMANCE MATERIALS INC. reassignment MOMENTIVE PERFORMANCE MATERIALS INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: BOKF, NA
Assigned to MOMENTIVE PERFORMANCE MATERIALS INC. reassignment MOMENTIVE PERFORMANCE MATERIALS INC. TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS Assignors: JPMORGAN CHASE BANK, N.A.
Anticipated expiration legal-status Critical
Assigned to MOMENTIVE PERFORMANCE MATERIALS INC., MOMENTIVE PERFORMANCE MATERIALS GMBH & CO KG, MOMENTIVE PERFORMANCE MATERIALS JAPAN HOLDINGS GK reassignment MOMENTIVE PERFORMANCE MATERIALS INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT
Assigned to MOMENTIVE PERFORMANCE MATERIALS INC. reassignment MOMENTIVE PERFORMANCE MATERIALS INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0271Arrangements for reducing stress or warp in rigid printed circuit boards, e.g. caused by loads, vibrations or differences in thermal expansion
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/111Pads for surface mounting, e.g. lay-out
    • H05K1/112Pads for surface mounting, e.g. lay-out directly combined with via connections
    • H05K1/114Pad being close to via, but not surrounding the via
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/40Forming printed elements for providing electric connections to or between printed circuits
    • H05K3/4007Surface contacts, e.g. bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/0212Auxiliary members for bonding areas, e.g. spacers
    • H01L2224/02122Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
    • H01L2224/02123Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body inside the bonding area
    • H01L2224/02125Reinforcing structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05541Structure
    • H01L2224/05548Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05551Shape comprising apertures or cavities
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1302Disposition
    • H01L2224/13024Disposition the bump connector being disposed on a redistribution layer on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01322Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/01Dielectrics
    • H05K2201/0104Properties and characteristics in general
    • H05K2201/0133Elastomeric or compliant polymer
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/01Dielectrics
    • H05K2201/0183Dielectric layers
    • H05K2201/0187Dielectric layers with regions of different dielectrics in the same layer, e.g. in a printed capacitor for locally changing the dielectric properties
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/03Conductive materials
    • H05K2201/0332Structure of the conductor
    • H05K2201/0364Conductor shape
    • H05K2201/0367Metallic bump or raised conductor not used as solder bump
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09654Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
    • H05K2201/09663Divided layout, i.e. conductors divided in two or more parts
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • H05K3/325Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by abutting or pinching, i.e. without alloying process; mechanical auxiliary parts therefor
    • H05K3/326Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by abutting or pinching, i.e. without alloying process; mechanical auxiliary parts therefor the printed circuit having integral resilient or deformable parts, e.g. tabs or parts of flexible circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits

Definitions

  • the invention relates generally to electrical interconnections and more particularly to electronic interface structure fabrication methods.
  • Ball grid array (BGA) technology provides a high density of interconnections per unit area, but mismatches of coefficients of thermal expansion (CTEs) occur when ceramic or polymer BGA substrates and printed circuit boards are joined and often result in cracked solder joints, especially as the size of the substrates and temperature ranges are increased.
  • CTEs coefficients of thermal expansion
  • CGA column grid array
  • One conventional micro ball grid array interface technique for attaching a semiconductor circuit chip directly to a substrate is to use a series of solder bumps clustered at the center of the chip to constrain the area over which stresses between differing coefficients of thermal expansion occur.
  • chips have their pads reconfigured and solder micro bumps are applied over the reconfigured pads.
  • ball grid array processes are used with the temperature range being constrained during device operation to 30° C. to 70° C. in an effort to avoid CTE stress effects.
  • the area where the chip faces the printed circuit board or substrate is not used for direct interconnection. Instead, metallization is routed from the chip to adjacent support structures which then have solder ball connections. This technique can create size and pin count limitations as well as electrical parasitic effects.
  • the extension provides stress relief for different coefficients of thermal expansion.
  • the floating pad interface structures can include a single pad and extension or several extensions in situations wherein a single extension is not sufficient for extreme thermal stress/strain situations.
  • the resulting structure accommodates thermal and material stresses without submitting the via interconnect areas to forces that can crack vias or break connections at the pads.
  • the floating pads permit movement independent of a base surface underlying the pads while providing electrical interconnections through selected materials that are specifically patterned to provide low forces at the via areas and thus accommodate differential thermal stresses which may be caused by large CTE differences.
  • a film interface includes a film; flexible material attached to a portion of the film; and surface metallization on the flexible material.
  • the film has at least one via extending therethrough to the surface metallization.
  • a floating pad structure including floating pad metallization patterned over the flexible material and the surface metallization has a first portion forming a central pad and a second portion forming at least one extension from the central pad and extending into the at least one via.
  • an electronic interface structure includes a base; at least one elastomeric island supported by the base; and patterned metallization overlying the at least one elastomeric island and including at least one floating pad at least partially overlying the at least one elastomeric island.
  • an electronic interface structure includes a base; a first dielectric layer overlying the base and having at least one first dielectric layer opening therein; a second dielectric layer overlying the first dielectric layer; and patterned metallization overlying the second dielectric layer and including at least one floating pad at least partially overlying the at least one opening.
  • FIGS. 1-2 are sectional side views of fabrication stages of one embodiment of the present invention wherein an elastomeric island is formed within a dielectric layer.
  • FIGS. 3-5 are top views of floating pad embodiments that can be used with any of the embodiments of FIGS. 1-2 and 6 - 19 .
  • FIGS. 6-11 are sectional side views of fabrication stages in other embodiments of the present invention wherein an elastomeric island is formed on a dielectric layer.
  • FIGS. 12-15 are sectional side views of fabrication stages in other embodiments of the present invention where metallization is patterned on multiple surfaces.
  • FIGS. 16-19 are sectional side views of fabrication stages in other embodiments of the present invention wherein a floating pad is formed on a dielectric layer overlying an opening.
  • FIGS. 1-15 relate to embodiments of the present invention wherein an electronic interface structure fabrication method comprises applying patterned metallization 22 over at least one elastomeric island 18 supported by a base 10 including at least one floating pad 24 at least partially overlying the elastomeric island.
  • the word “supported” is intended to cover situations wherein the island is within the base, directly on top of the base, and/or on top of any material overlying the base.
  • the figures generally show single floating pads for purposes of illustration, in practice large arrays of floating pads can be simultaneously formed on a common base.
  • FIGS. 1-2 are sectional side views of fabrication stages of one embodiment of the present invention wherein elastomeric island 18 is formed within a dielectric layer 14
  • FIGS. 3-5 are top views of floating pad 24 embodiments that can be used with any of the embodiments of FIGS. 1-2 and 6 - 19 .
  • base 10 includes at least one electrical contact pad 12 .
  • a dielectric layer 14 is applied over the base and the at least one electrical contact pad, at least one opening 16 is provided in the dielectric layer, the elastomeric island 18 is formed in the at least one opening, and at least one via 20 is provided in the dielectric layer to extend to the at least one electrical contact pad.
  • Metallization 22 is then applied over the surface of the dielectric layer 14 and patterned such that the metallization 22 extends into the at least one via and over the at least one elastomeric island 18 .
  • Base 10 may comprise a semiconductor wafer that has not yet been cut into segmented individual chips or a chip which has been segmented from a wafer. Processing on a wafer that has not yet been segmented enables mass fabrication of interface structures and prevents single chip handling problems such as corner edge separations of the compliant coating and alignment difficulties associated with single die handling for photolithographic processing.
  • Base 10 may alternatively comprise, for example, a passive component, a chip package, a multichip package, a printed circuit (PC) board, a multi-chip module (MCM), a flexible interconnect layer structure such as described in Cole et al., U.S. Pat. No. 5,527,741, or a substrate or wafer including photonic structures, liquid crystal structures, or microelectromechanical structures (MEMS), for example.
  • Contact pads 12 may comprise pads or metallization on any of the above-discussed bases.
  • Dielectric layer 14 typically comprises a polymer material such as a polyimide and has a thickness ranging from about 10 micrometers to about 100 micrometers, for example. Dielectric layer 14 can be deposited on base 10 by spin, spray, or extrusion coating, for example, or can be laminated onto base 10 with heat and/or an adhesive (not shown).
  • Openings 16 are formed in dielectric layer 14 by any appropriate method in the areas where floating pads 24 will be situated.
  • the dielectric layer can be scanned repeatedly with a high energy, continuous wave laser to create openings of desired size and shape.
  • Other appropriate methods include, for example, photopatterning photopatternable polyimides and using an excimer laser with a mask (not shown). Openings 16 may extend completely through dielectric layer 14 , as shown, or partly through dielectric layer 14 .
  • elastomeric island 18 is formed by coating the dielectric layer with a polymer such as siloxane polyimide epoxy, for example, and photo-curing the polymer to form the at least one opening of the dielectric layer.
  • Elastomeric island 18 can be deposited by any one of a number of methods. One method is using a squeegee to spread liquid polymer over the surface and deposit it into each opening.
  • a second deposition method involves the use of a squeegee with a stencil that has openings within the stencil that are aligned to the openings 16 in dielectric layer 14 , which would be able to dispense additional material into each opening 16 and to avoid having residue polymer material onto the surface of dielectric layer 14 .
  • a third deposition method is to use a pump-actuated dispense nozzle to inject a selected volume of liquid polymer into each opening 16 .
  • a fourth deposition method includes using an ink jetting system to shoot droplets of liquid polymer into each opening 16 .
  • the deposited liquid elastomeric island material can be cured by using one of a number of standard polymer curing methods such as thermal curing, photocuring or microwave curing or by a combination of these methods. Residue liquid material that is inadvertently dispensed onto areas of dielectric layer 14 can be either removed by a solvent wash or left in place to become an integral part of the dielectric layer 14 .
  • vias 20 are formed in dielectric layer 14 to extend to respective electrical contact pads 12 .
  • the vias are formed by laser ablation.
  • patterned metallization 22 is applied. Patterned metallization can be applied either by depositing a blanket layer of metallization over the interface structure (by sputtering and/or plating, for example) and then patterning the metallization with a standard photoresist and etch process or by a single step of depositing the metallization directly in the desired pattern such as by using an adaptive lithography system.
  • Metallization 22 in one embodiment comprises a thin adhesion layer of 1000 ⁇ sputtered titanium, coated by a thin layer of 3000 ⁇ sputtered copper, coated by a layer of electroplated copper to a thickness of four microns, for example. An optional buffer layer of 1000 ⁇ of titanium can be applied over the electroplated copper.
  • metallization materials include molybdenum, tungsten, and gold.
  • the appropriate material of the metallization will vary depending on the materials of base 10 and contact pads 12 and on the environment, such as a high temperature environment or an oxidizing environment for example, in which the interface structure will be used.
  • the thickness of the plated copper within the patterned metallization 22 varies based upon the current requirement of the electrical circuit, with a thickness in the range of about 1 to about 4 micrometers for lower current levels such as about 0.1 amps or less, to a thickness in the range of about 10 to about 50 microns for higher currents such as about 1 amp or more.
  • central pads 26 will vary according to the specific planned use of the floating pad structure. For example, if a solder ball or solder bump will be attached directly to the central pad, the central pad must be large enough to accommodate the attachment. The size of the central pad will also affect the length of extensions. Smaller diameter central pads require less space than larger diameter pads and therefore leave more space for longer extensions.
  • the thickness of metallization for the floating pad structures can be uniform, as shown, or variable, as described in aforementioned U.S. Pat. Nos. 5,900,674 and 5,938,452, for example, wherein a modified central pad includes an additional metallization area.
  • the extensions have a thickness ranging from about 2 microns to about 8 microns, and the central pad has a thickness ranging from about 4 microns to about 20 microns. This embodiment is useful because thin extensions are more flexible than thicker extensions whereas the central pad is preferably sufficiently thick to be solderable to another electrically conductive surface.
  • applying patterned metallization 22 includes patterning at least one floating pad 24 to include a central pad 26 overlying the at least one elastomeric island 18 , an outer ring 28 overlying dielectric layer 14 , and at least one extension 30 coupling the central pad and the outer ring.
  • the central pad is mechanically isolated from the underlying base 10 .
  • Extensions 30 may be planar or may include dip portions (not shown) as described in aforementioned U.S. Pat. Nos. 5,900,674 and 5,938,452 for reducing mechanical stress on the extensions.
  • floating pad 124 includes an additional ring 127 between central pad 126 and ring 128 with additional extensions 131 for further stress relief.
  • floating pad 224 includes four curved extensions 230 between central pad 226 and ring 228 .
  • floating pad 324 includes serpentine shaped extensions 330 between central pad 326 and ring 328 .
  • FIGS. 1-5 includes only two deposition sequences, one metallization sequence, and one via formed per contact pad connection and is thus simpler than the aforementioned U.S. Pat. Nos. 5,900,674 and 5,938,452.
  • passivation material such as a polymeric dielectric material or a solder mask material can be applied to the surface of patterned metallization 22 to protect the patterned metallization.
  • FIGS. 6-11 are sectional side views of fabrication stages in other embodiments of the present invention wherein an elastomeric island 118 is formed on a dielectric layer 14 .
  • base 10 again optionally includes at least one electrical contact pad 12 .
  • the dielectric layer 14 is applied over the base and the at least one electrical contact pad, at least one via 20 is provided in the dielectric layer and extends to the at least one electrical contact pad, and the at least one elastomeric island 18 is applied over the dielectric layer.
  • Metallization 22 is then applied over the surface of the dielectric layer 14 and onto the at least one elastomeric island 118 and patterned such that the metallization 22 extends into the at least one via and over the at least one elastomeric island 18 .
  • dielectric layer 14 is not patterned to include openings 16 . Instead, a layer of elastomeric material 32 (FIG. 6) is applied over the dielectric layer and patterned to provide at least one elastomeric island 118 over dielectric layer 14 and base 10 .
  • vias 20 can be formed prior to or subsequent to patterning of elastomeric islands 118 (FIG. 7) and metallization 122 (FIG. 8) can then be applied as discussed above.
  • dielectric layer 114 comprises a passivation layer including an inorganic dielectric material such as silicon nitride, silicon dioxide, or amorphous hydrogenated carbon.
  • dielectric layer 114 can be grown on the surface of base 10 without growing on the electrical contact pads 12 . In this situation, “vias” will be provided for the contact pads without a separate laser ablation step.
  • dielectric layer 114 can be grown over the entire surface and later patterned using standard photomask and etch processes to form the openings over the contact pads 12 .
  • Inorganic dielectric layers have better dielectric breakdown characteristics and are less prone to pin hole openings than organic dielectric layers and can therefore be applied with reduced thicknesses (such as in the range of about 200 ⁇ to about 5000 ⁇ , for example).
  • base 10 comprises a circuit chip and dielectric layer 214 comprises a flexible interconnect layer.
  • the circuit chip and flexible interconnect layer are coupled by adhesive 215 , via 20 extends through the flexible interconnect layer, and patterned metallization 322 forms the floating pad and electrical contact connections.
  • the elastomeric island 118 is formed in the same manor as shown in FIG. 7 on the flexible interconnect layer either prior to the bonding of the flexible interconnect layer onto the base 10 or after the bonding.
  • FIGS. 12-15 are sectional side views of fabrication stages in other embodiments of the present invention where an interface structure is fabricated that can be added to commercial area array devices to provide the advantages of the above described embodiments of this invention.
  • at least one through hole 50 is provided to extend through base 10 that may comprise a number of materials such as polyimides or polytetrafluoroethelynes (FTFEs), or a composite material made out of a combination of these materials, for example.
  • the flexible structure could be as thin as 10 micrometers or less, or as thick as 100 micrometers or more.
  • Metallization 222 is patterned on multiple surfaces of base 10 and through the at least one through hole.
  • a plurality of elastomeric islands can be formed on both surfaces of the base with each being formed using the process described with respect to FIGS. 6 and 7, for example.
  • a first elastomeric island 118 is applied on an opposing side of the base and across from a second elastomeric island 218 .
  • the upper elastomeric island 118 will be aligned to the lower elastomeric island 218 .
  • This alignment facilitates the use of the interface structure on an area array device that would be mounted down onto a circuit board or substrate that has a matching area array of contact pads.
  • FIGS. 12-14 is directly applicable to existing area array devices and board pad layouts.
  • FIG. 13 illustrates a through hole 50 that is formed through base 10
  • FIG. 14 illustrates patterned metallization 222 on both surfaces of the base coupled via through hole 50
  • Base 10 may include through holes prior to application of elastomeric islands 118 and 218 , or depending on the material of base 10 , through holes can be provided after application of the elastomeric islands. If base 10 comprises a flexible interconnect layer or other material that can be ablated or etched, processes such as laser ablation, plasma etching, or chemical etching can be used to form the through holes.
  • Through holes 50 can be situated close to (about 50 to about 100 micrometers) or farther away (about 2-5 millimeters or farther) from the floating pad, for example.
  • Elastomeric islands 118 and 218 may be formed sequentially or simultaneously.
  • a layer of elastomeric material 32 (FIG. 6) is applied on one side of base 10 and patterned to provide at least one elastomeric island 118 on base 10 . This would be followed by repeating these process steps on the other side of base 10 .
  • the two elastomeric islands 118 and 218 would be formed in parallel.
  • first one side of the base 10 is coated with a layer of elastomeric material 32 (FIG. 6) followed by coating the second side. This is followed by one side being patterned to provide at least one elastomeric island 118 then repeating the patterning step on the other side of the base 10 .
  • metallization 222 is applied to both sides and to the through holes. This can be done by electroplating, electroless plating or other metallization techniques.
  • the metallization 222 is photopatterned by applying photoresist (not shown) over the top and bottom surfaces of the structure and in or over the through holes 50 .
  • the photoresist is pattern developed by exposing predetermined areas of the photoresist to a UV or visible light source, either with a direct write laser system or with a laser or light source that exposes selected areas through a mask such as a metal mask.
  • the developed photoresist is then used as an etch mask for a chemical metal etch back process leaving metal in through holes 50 and on selected areas of the surfaces to form the floating pads and interconnection lines.
  • Either side of the resulting electronic interface structure of FIG. 14 can then be attached to a component (not shown) such as a packaged device or multichip module via solder or a conductive adhesive, for example.
  • a component such as a packaged device or multichip module via solder or a conductive adhesive, for example.
  • the opposite side would be used to attach the interface structure and its attached device to a board or substrate.
  • This structure not only provides a method of applying the floating pads to existing area array devices but provides the stress relieving compliance of two sets of elastomeric islands 118 and 218 .
  • elastomeric islands 118 are formed on only one side of the base 10 .
  • Through holes 50 are formed through base 10 .
  • the top and bottom surfaces of the base 10 and the through holes 50 are metallized and patterned leaving patterned metallization 222 on the surfaces of base 10 and through hole 50 , and elastomeric islands 118 .
  • the patterned metallization 222 forms a contact pad on the bottom of the base 10 that is aligned under the top elastomeric island 118 .
  • the elastomeric island side of the resulting interface structure can be attached to an area array device and the other side of the interface structure can be attached to a mating board or substrate.
  • FIGS. 16-19 are sectional side views of fabrication stages in other embodiments of the present invention wherein a floating pad is formed on a dielectric layer overlying an opening.
  • dielectric layer 14 can be formed on base 10 and opening 16 can be provided in a similar manner as discussed with respect to FIG. 1.
  • a second dielectric layer 34 overlies first dielectric layer 14 .
  • Second dielectric layer 34 can be formed by laminating a thin polymer film over the surface of first dielectric layer 14 and bridging the opening 16 .
  • Metallization 422 is applied and patterned over the second dielectric layer to include at least one floating pad 24 at least partially overlying opening 16 .
  • an elastomeric island or other flexible material can be added in the resulting areas 17 of openings 16 .
  • elastomeric material is deposited into the opening 16 in the same manor as in FIG. 1 .
  • Metallization 120 is applied and patterned as in FIGS. 1-2.
  • second dielectric layer 34 can optionally be applied by techniques such as spin coating, spray coating or extrusion coating.
  • base 10 includes at least one electrical contact pad 12 , and at least one via 120 is provided to extend through the first and second dielectric layers to the at least one electrical contact pad.
  • Patterned metallization 422 includes metallization extending into the at least one via.
  • solder mask 36 can be applied over the second dielectric layer and the patterned metallization with a solder mask opening over at least a portion of the central pad.
  • Solder 38 can be used in the solder mask opening for attachment of the interface structure.
  • FIGS. 18-19 illustrate an option that can be used to simplify separation of base 10 , particularly if base 10 comprises a semiconductor wafer.
  • openings 16 are being formed in dielectric layer 14
  • openings 116 can be formed over wafer scribe lanes 40 .
  • solder mask 36 and second dielectric layer 34 can be removed to expose wafer scribe lane 40 .
  • Removal of the dielectric layer 34 can be accomplished by the same processes that are used to form vias 120 , such as laser ablation or with a mask based etch process.
  • This embodiment facilitates sawing of wafer scribe lanes without interference from overlying dielectric layers.
  • This same process of opening the regions between die sites can be applied to any of the structures depicted in FIGS. 1-2 and 6 - 17 .

Abstract

One type of electronic interface structure includes a base; at least one elastomeric island supported by the base; and patterned metallization overlying the at least one elastomeric island and including at least one floating pad at least partially overlying the at least one elastomeric island. Another type of electronic interface structure includes a base; a first dielectric layer overlying the base and having at least one first dielectric layer opening therein; a second dielectric layer overlying the first dielectric layer; and patterned metallization overlying the second dielectric layer and including at least one floating pad at least partially overlying the at least one opening.

Description

BACKGROUND
The invention relates generally to electrical interconnections and more particularly to electronic interface structure fabrication methods.
Ball grid array (BGA) technology provides a high density of interconnections per unit area, but mismatches of coefficients of thermal expansion (CTEs) occur when ceramic or polymer BGA substrates and printed circuit boards are joined and often result in cracked solder joints, especially as the size of the substrates and temperature ranges are increased. In column grid array (CGA) techniques and other BGA techniques, a eutectic solder is applied to printed circuit board and multi-chip module array pads and the resulting joint is soldered to a higher temperature solder column or ball which does not melt. Both BGA and CGA structures can be inflexible and vulnerable to damage. For various types of BGA and CGA, increases in reliability are attempted by elaborate under-filling of the structures with polymer glues to reinforce the interfaces and reduce the effects of the CTE mismatch on the solder joints. The polymer glues, however, impair repairability because of the difficulty in removing the glues after hardening. Furthermore, these types of structures require two separate solder steps, are more expensive than conventional solder structures, and require more vertical space due to increased height of the joints.
One conventional micro ball grid array interface technique for attaching a semiconductor circuit chip directly to a substrate is to use a series of solder bumps clustered at the center of the chip to constrain the area over which stresses between differing coefficients of thermal expansion occur. In this embodiment, chips have their pads reconfigured and solder micro bumps are applied over the reconfigured pads. In one embodiment, ball grid array processes are used with the temperature range being constrained during device operation to 30° C. to 70° C. in an effort to avoid CTE stress effects. In another ball grid array interface technique, the area where the chip faces the printed circuit board or substrate is not used for direct interconnection. Instead, metallization is routed from the chip to adjacent support structures which then have solder ball connections. This technique can create size and pin count limitations as well as electrical parasitic effects.
Commonly assigned Wojnarowski et al., U.S. Pat. No. 5,900,674, describes an interface including a surface having an electrically conductive pad; a compliant coating over the surface having a via extending to the pad; metallization patterned over the compliant coating and extending into the via; a low modulus dielectric interface layer overlying the compliant coating and having an interface via extending to the metallization; and a floating pad structure including floating pad metallization patterned over the dielectric interface layer with a first portion forming a central pad and a second portion forming an extension from the central pad extending into the interface via. The “floating pad” structure is used to increase reliability by providing stress and thermal accommodation of the two materials and permitting movement of the floating pad independent of the base pad. The extension provides stress relief for different coefficients of thermal expansion. The floating pad interface structures can include a single pad and extension or several extensions in situations wherein a single extension is not sufficient for extreme thermal stress/strain situations. The resulting structure accommodates thermal and material stresses without submitting the via interconnect areas to forces that can crack vias or break connections at the pads. The floating pads permit movement independent of a base surface underlying the pads while providing electrical interconnections through selected materials that are specifically patterned to provide low forces at the via areas and thus accommodate differential thermal stresses which may be caused by large CTE differences.
Commonly assigned Wojnarowski et al., U.S. Pat. No. 5938,452 describes a more flexible interface structure for electronic devices that does not require an underlying base surface and that can be used for relieving stress from structures such as multi-chip modules (MCMs), wafers, individual dies or chips, microelectromechanical structures (MEMs), printed circuit boards, and surface mount technologies which may be caused from coefficient of thermal expansion mismatches with connections such as those formed by ball grid arrays, micro ball grid arrays, column grid arrays, flip chips, solder joints, or tape automated bonding connections. In one embodiment, a film interface includes a film; flexible material attached to a portion of the film; and surface metallization on the flexible material. The film has at least one via extending therethrough to the surface metallization. A floating pad structure including floating pad metallization patterned over the flexible material and the surface metallization has a first portion forming a central pad and a second portion forming at least one extension from the central pad and extending into the at least one via.
The floating pad embodiments of aforementioned U.S. Pat. Nos. 5,900,674 and 5,938,452 can extend solder attach life by a factor of about ten. However, the fabrication sequences involve complex deposition and via formation processes and are therefore expensive.
SUMMARY
It would therefore be desirable to have an electronic interface structure with a simplified fabrication sequence as compared with fabrication sequences of present electronic interface structures.
In accordance with one embodiment of the present invention, an electronic interface structure includes a base; at least one elastomeric island supported by the base; and patterned metallization overlying the at least one elastomeric island and including at least one floating pad at least partially overlying the at least one elastomeric island.
In accordance with another embodiment of the present invention, an electronic interface structure includes a base; a first dielectric layer overlying the base and having at least one first dielectric layer opening therein; a second dielectric layer overlying the first dielectric layer; and patterned metallization overlying the second dielectric layer and including at least one floating pad at least partially overlying the at least one opening.
BRIEF DESCRIPTION OF THE DRAWINGS
The features of the invention believed to be novel are set forth with particularity in the appended claims. The invention itself, however, both as to organization and method of operation, together with further objects and advantages thereof, may best be understood by reference to the following description taken in conjunction with the accompanying drawings, where like numerals represent like components, in which:
FIGS. 1-2 are sectional side views of fabrication stages of one embodiment of the present invention wherein an elastomeric island is formed within a dielectric layer.
FIGS. 3-5 are top views of floating pad embodiments that can be used with any of the embodiments of FIGS. 1-2 and 6-19.
FIGS. 6-11 are sectional side views of fabrication stages in other embodiments of the present invention wherein an elastomeric island is formed on a dielectric layer.
FIGS. 12-15 are sectional side views of fabrication stages in other embodiments of the present invention where metallization is patterned on multiple surfaces.
FIGS. 16-19 are sectional side views of fabrication stages in other embodiments of the present invention wherein a floating pad is formed on a dielectric layer overlying an opening.
DETAILED DESCRIPTION OF THE INVENTION
FIGS. 1-15 relate to embodiments of the present invention wherein an electronic interface structure fabrication method comprises applying patterned metallization 22 over at least one elastomeric island 18 supported by a base 10 including at least one floating pad 24 at least partially overlying the elastomeric island. The word “supported” is intended to cover situations wherein the island is within the base, directly on top of the base, and/or on top of any material overlying the base. Although the figures generally show single floating pads for purposes of illustration, in practice large arrays of floating pads can be simultaneously formed on a common base.
FIGS. 1-2 are sectional side views of fabrication stages of one embodiment of the present invention wherein elastomeric island 18 is formed within a dielectric layer 14, and FIGS. 3-5 are top views of floating pad 24 embodiments that can be used with any of the embodiments of FIGS. 1-2 and 6-19.
In the embodiment of FIG. 1, base 10 includes at least one electrical contact pad 12. A dielectric layer 14 is applied over the base and the at least one electrical contact pad, at least one opening 16 is provided in the dielectric layer, the elastomeric island 18 is formed in the at least one opening, and at least one via 20 is provided in the dielectric layer to extend to the at least one electrical contact pad. Metallization 22 is then applied over the surface of the dielectric layer 14 and patterned such that the metallization 22 extends into the at least one via and over the at least one elastomeric island 18.
Base 10 may comprise a semiconductor wafer that has not yet been cut into segmented individual chips or a chip which has been segmented from a wafer. Processing on a wafer that has not yet been segmented enables mass fabrication of interface structures and prevents single chip handling problems such as corner edge separations of the compliant coating and alignment difficulties associated with single die handling for photolithographic processing. Base 10 may alternatively comprise, for example, a passive component, a chip package, a multichip package, a printed circuit (PC) board, a multi-chip module (MCM), a flexible interconnect layer structure such as described in Cole et al., U.S. Pat. No. 5,527,741, or a substrate or wafer including photonic structures, liquid crystal structures, or microelectromechanical structures (MEMS), for example. Contact pads 12 may comprise pads or metallization on any of the above-discussed bases.
Dielectric layer 14 typically comprises a polymer material such as a polyimide and has a thickness ranging from about 10 micrometers to about 100 micrometers, for example. Dielectric layer 14 can be deposited on base 10 by spin, spray, or extrusion coating, for example, or can be laminated onto base 10 with heat and/or an adhesive (not shown).
Openings 16 are formed in dielectric layer 14 by any appropriate method in the areas where floating pads 24 will be situated. In one embodiment, the dielectric layer can be scanned repeatedly with a high energy, continuous wave laser to create openings of desired size and shape. Other appropriate methods include, for example, photopatterning photopatternable polyimides and using an excimer laser with a mask (not shown). Openings 16 may extend completely through dielectric layer 14, as shown, or partly through dielectric layer 14.
In one embodiment, after dielectric layer 14 is cured, elastomeric island 18 is formed by coating the dielectric layer with a polymer such as siloxane polyimide epoxy, for example, and photo-curing the polymer to form the at least one opening of the dielectric layer. Elastomeric island 18 can be deposited by any one of a number of methods. One method is using a squeegee to spread liquid polymer over the surface and deposit it into each opening. A second deposition method involves the use of a squeegee with a stencil that has openings within the stencil that are aligned to the openings 16 in dielectric layer 14, which would be able to dispense additional material into each opening 16 and to avoid having residue polymer material onto the surface of dielectric layer 14. A third deposition method is to use a pump-actuated dispense nozzle to inject a selected volume of liquid polymer into each opening 16. A fourth deposition method includes using an ink jetting system to shoot droplets of liquid polymer into each opening 16.
The deposited liquid elastomeric island material can be cured by using one of a number of standard polymer curing methods such as thermal curing, photocuring or microwave curing or by a combination of these methods. Residue liquid material that is inadvertently dispensed onto areas of dielectric layer 14 can be either removed by a solvent wash or left in place to become an integral part of the dielectric layer 14.
Referring to FIG. 2, vias 20 are formed in dielectric layer 14 to extend to respective electrical contact pads 12. In one embodiment, the vias are formed by laser ablation.
Then patterned metallization 22 is applied. Patterned metallization can be applied either by depositing a blanket layer of metallization over the interface structure (by sputtering and/or plating, for example) and then patterning the metallization with a standard photoresist and etch process or by a single step of depositing the metallization directly in the desired pattern such as by using an adaptive lithography system. Metallization 22 in one embodiment comprises a thin adhesion layer of 1000 Å sputtered titanium, coated by a thin layer of 3000 Å sputtered copper, coated by a layer of electroplated copper to a thickness of four microns, for example. An optional buffer layer of 1000 Å of titanium can be applied over the electroplated copper. Other example metallization materials include molybdenum, tungsten, and gold. The appropriate material of the metallization will vary depending on the materials of base 10 and contact pads 12 and on the environment, such as a high temperature environment or an oxidizing environment for example, in which the interface structure will be used. The thickness of the plated copper within the patterned metallization 22 varies based upon the current requirement of the electrical circuit, with a thickness in the range of about 1 to about 4 micrometers for lower current levels such as about 0.1 amps or less, to a thickness in the range of about 10 to about 50 microns for higher currents such as about 1 amp or more.
The size of central pads 26 will vary according to the specific planned use of the floating pad structure. For example, if a solder ball or solder bump will be attached directly to the central pad, the central pad must be large enough to accommodate the attachment. The size of the central pad will also affect the length of extensions. Smaller diameter central pads require less space than larger diameter pads and therefore leave more space for longer extensions.
The thickness of metallization for the floating pad structures can be uniform, as shown, or variable, as described in aforementioned U.S. Pat. Nos. 5,900,674 and 5,938,452, for example, wherein a modified central pad includes an additional metallization area. In one embodiment, the extensions have a thickness ranging from about 2 microns to about 8 microns, and the central pad has a thickness ranging from about 4 microns to about 20 microns. This embodiment is useful because thin extensions are more flexible than thicker extensions whereas the central pad is preferably sufficiently thick to be solderable to another electrically conductive surface.
In one embodiment, applying patterned metallization 22 includes patterning at least one floating pad 24 to include a central pad 26 overlying the at least one elastomeric island 18, an outer ring 28 overlying dielectric layer 14, and at least one extension 30 coupling the central pad and the outer ring. In this embodiment, the central pad is mechanically isolated from the underlying base 10. Extensions 30 may be planar or may include dip portions (not shown) as described in aforementioned U.S. Pat. Nos. 5,900,674 and 5,938,452 for reducing mechanical stress on the extensions.
The top views of FIGS. 3-5 are for purposes of example only. In FIG. 3, floating pad 124 includes an additional ring 127 between central pad 126 and ring 128 with additional extensions 131 for further stress relief. In FIG. 4, floating pad 224 includes four curved extensions 230 between central pad 226 and ring 228. In FIG. 5, floating pad 324 includes serpentine shaped extensions 330 between central pad 326 and ring 328.
The above described example embodiment of FIGS. 1-5 includes only two deposition sequences, one metallization sequence, and one via formed per contact pad connection and is thus simpler than the aforementioned U.S. Pat. Nos. 5,900,674 and 5,938,452. If desired, in the embodiments described above, as well as in the embodiments described below, passivation material (not shown) such as a polymeric dielectric material or a solder mask material can be applied to the surface of patterned metallization 22 to protect the patterned metallization.
FIGS. 6-11 are sectional side views of fabrication stages in other embodiments of the present invention wherein an elastomeric island 118 is formed on a dielectric layer 14. In these embodiments, base 10 again optionally includes at least one electrical contact pad 12.
The dielectric layer 14 is applied over the base and the at least one electrical contact pad, at least one via 20 is provided in the dielectric layer and extends to the at least one electrical contact pad, and the at least one elastomeric island 18 is applied over the dielectric layer. Metallization 22 is then applied over the surface of the dielectric layer 14 and onto the at least one elastomeric island 118 and patterned such that the metallization 22 extends into the at least one via and over the at least one elastomeric island 18.
Unlike the embodiment of FIGS. 1-2, in the embodiments of FIGS. 6-11, dielectric layer 14 is not patterned to include openings 16. Instead, a layer of elastomeric material 32 (FIG. 6) is applied over the dielectric layer and patterned to provide at least one elastomeric island 118 over dielectric layer 14 and base 10. In the embodiment of FIGS. 6-8, vias 20 can be formed prior to or subsequent to patterning of elastomeric islands 118 (FIG. 7) and metallization 122 (FIG. 8) can then be applied as discussed above.
The embodiment of FIGS. 9-10 is similar to that of FIGS. 7-8 except that dielectric layer 114 comprises a passivation layer including an inorganic dielectric material such as silicon nitride, silicon dioxide, or amorphous hydrogenated carbon. Depending on the material of base 10, dielectric layer 114 can be grown on the surface of base 10 without growing on the electrical contact pads 12. In this situation, “vias” will be provided for the contact pads without a separate laser ablation step. Alternatively, dielectric layer 114 can be grown over the entire surface and later patterned using standard photomask and etch processes to form the openings over the contact pads 12. Inorganic dielectric layers have better dielectric breakdown characteristics and are less prone to pin hole openings than organic dielectric layers and can therefore be applied with reduced thicknesses (such as in the range of about 200 Å to about 5000 Å, for example).
In the embodiment of FIG. 11, base 10 comprises a circuit chip and dielectric layer 214 comprises a flexible interconnect layer. The circuit chip and flexible interconnect layer are coupled by adhesive 215, via 20 extends through the flexible interconnect layer, and patterned metallization 322 forms the floating pad and electrical contact connections. The elastomeric island 118 is formed in the same manor as shown in FIG. 7 on the flexible interconnect layer either prior to the bonding of the flexible interconnect layer onto the base 10 or after the bonding.
FIGS. 12-15 are sectional side views of fabrication stages in other embodiments of the present invention where an interface structure is fabricated that can be added to commercial area array devices to provide the advantages of the above described embodiments of this invention. In this embodiment at least one through hole 50 is provided to extend through base 10 that may comprise a number of materials such as polyimides or polytetrafluoroethelynes (FTFEs), or a composite material made out of a combination of these materials, for example. The flexible structure could be as thin as 10 micrometers or less, or as thick as 100 micrometers or more. Metallization 222 is patterned on multiple surfaces of base 10 and through the at least one through hole.
As shown in FIG. 12, a plurality of elastomeric islands can be formed on both surfaces of the base with each being formed using the process described with respect to FIGS. 6 and 7, for example. In one embodiment, a first elastomeric island 118 is applied on an opposing side of the base and across from a second elastomeric island 218. Typically the upper elastomeric island 118 will be aligned to the lower elastomeric island 218. This alignment facilitates the use of the interface structure on an area array device that would be mounted down onto a circuit board or substrate that has a matching area array of contact pads. Although other alignments of the elastomeric islands 118 and 218 are possible and may be useful in certain applications, the alignment shown in FIGS. 12-14 is directly applicable to existing area array devices and board pad layouts.
FIG. 13 illustrates a through hole 50 that is formed through base 10, and FIG. 14 illustrates patterned metallization 222 on both surfaces of the base coupled via through hole 50. Base 10 may include through holes prior to application of elastomeric islands 118 and 218, or depending on the material of base 10, through holes can be provided after application of the elastomeric islands. If base 10 comprises a flexible interconnect layer or other material that can be ablated or etched, processes such as laser ablation, plasma etching, or chemical etching can be used to form the through holes. Through holes 50 can be situated close to (about 50 to about 100 micrometers) or farther away (about 2-5 millimeters or farther) from the floating pad, for example.
Elastomeric islands 118 and 218 may be formed sequentially or simultaneously. In a sequential process, a layer of elastomeric material 32 (FIG. 6) is applied on one side of base 10 and patterned to provide at least one elastomeric island 118 on base 10. This would be followed by repeating these process steps on the other side of base 10. In the alternative process, the two elastomeric islands 118 and 218 would be formed in parallel. In the parallel process, first one side of the base 10 is coated with a layer of elastomeric material 32 (FIG. 6) followed by coating the second side. This is followed by one side being patterned to provide at least one elastomeric island 118 then repeating the patterning step on the other side of the base 10.
In one embodiment, metallization 222 is applied to both sides and to the through holes. This can be done by electroplating, electroless plating or other metallization techniques. The metallization 222 is photopatterned by applying photoresist (not shown) over the top and bottom surfaces of the structure and in or over the through holes 50. The photoresist is pattern developed by exposing predetermined areas of the photoresist to a UV or visible light source, either with a direct write laser system or with a laser or light source that exposes selected areas through a mask such as a metal mask. The developed photoresist is then used as an etch mask for a chemical metal etch back process leaving metal in through holes 50 and on selected areas of the surfaces to form the floating pads and interconnection lines. Either side of the resulting electronic interface structure of FIG. 14 can then be attached to a component (not shown) such as a packaged device or multichip module via solder or a conductive adhesive, for example. The opposite side would be used to attach the interface structure and its attached device to a board or substrate. This structure not only provides a method of applying the floating pads to existing area array devices but provides the stress relieving compliance of two sets of elastomeric islands 118 and 218.
In the embodiment of FIG. 15, elastomeric islands 118 are formed on only one side of the base 10. Through holes 50 are formed through base 10. The top and bottom surfaces of the base 10 and the through holes 50 are metallized and patterned leaving patterned metallization 222 on the surfaces of base 10 and through hole 50, and elastomeric islands 118. The patterned metallization 222 forms a contact pad on the bottom of the base 10 that is aligned under the top elastomeric island 118. In one attachment method of this embodiment the elastomeric island side of the resulting interface structure can be attached to an area array device and the other side of the interface structure can be attached to a mating board or substrate.
FIGS. 16-19 are sectional side views of fabrication stages in other embodiments of the present invention wherein a floating pad is formed on a dielectric layer overlying an opening.
In this embodiment, dielectric layer 14 can be formed on base 10 and opening 16 can be provided in a similar manner as discussed with respect to FIG. 1. A second dielectric layer 34 overlies first dielectric layer 14. Second dielectric layer 34 can be formed by laminating a thin polymer film over the surface of first dielectric layer 14 and bridging the opening 16. Metallization 422 is applied and patterned over the second dielectric layer to include at least one floating pad 24 at least partially overlying opening 16.
If desired, an elastomeric island or other flexible material can be added in the resulting areas 17 of openings 16. In such embodiments elastomeric material is deposited into the opening 16 in the same manor as in FIG. 1. Metallization 120 is applied and patterned as in FIGS. 1-2. Additionally, in such embodiments second dielectric layer 34 can optionally be applied by techniques such as spin coating, spray coating or extrusion coating.
In one embodiment, base 10 includes at least one electrical contact pad 12, and at least one via 120 is provided to extend through the first and second dielectric layers to the at least one electrical contact pad. Patterned metallization 422 includes metallization extending into the at least one via.
As shown in FIG. 17, a solder mask 36 can be applied over the second dielectric layer and the patterned metallization with a solder mask opening over at least a portion of the central pad. Solder 38 can be used in the solder mask opening for attachment of the interface structure.
FIGS. 18-19 illustrate an option that can be used to simplify separation of base 10, particularly if base 10 comprises a semiconductor wafer. In the embodiment of FIG. 18, at the same time that openings 16 are being formed in dielectric layer 14, openings 116 can be formed over wafer scribe lanes 40. Later, as shown in FIG. 19, solder mask 36 and second dielectric layer 34 can be removed to expose wafer scribe lane 40. Removal of the dielectric layer 34 can be accomplished by the same processes that are used to form vias 120, such as laser ablation or with a mask based etch process. This embodiment facilitates sawing of wafer scribe lanes without interference from overlying dielectric layers. This same process of opening the regions between die sites can be applied to any of the structures depicted in FIGS. 1-2 and 6-17.
While only certain features of the invention have been illustrated and described herein, many modifications and changes will occur to those skilled in the art. It is, therefore, to be understood that the appended claims are intended to cover all such modifications and changes as fall within the true spirit of the invention.

Claims (17)

What is claimed is:
1. An electronic interface structure comprising:
a base including at least one electrical contact pad;
a dielectric layer overlying the base and the at least one electrical contact pad and having at least one opening therein and at least one via therein with the at least one via extending to the at least one electrical contact pad;
at least one elastomeric island supported by the base and situated in the at least one opening; and
patterned metallization overlying the at least one elastomeric island and extending into the at least one via and including at least one floating pad at least partially overlying the at least one elastomeric island.
2. The structure of claim 1 wherein the base is a dielectric layer, a flexible interconnect layer, a printed circuit board, a circuit chip, a chip package, a multichip package, or a semiconductor wafer.
3. The structure of claim 1 wherein the at least one floating pad includes a central pad overlying the at least one elastomeric island, an outer ring overlying the dielectric layer, and at least one extension coupling the central pad and the outer ring.
4. The structure of claim 3 wherein the base is a flexible interconnect layer, a printed circuit board, a circuit chip, a chip package, a multichip package, or a semiconductor wafer.
5. An electronic interface structure comprising:
a base including at least one electrical contact pad;
a dielectric layer overlying the base and the at least one electrical contact pad and having at least one via therein with the at least one via extending to the at least one electrical contact pad;
at least one elastomeric island supported by the base and overlying the dielectric layer;
patterned metallization overlying the at least one elastomeric island and extending into the at least one via and including at least one floating pad at least partially overlying the at least one elastomeric island.
6. The structure of claim 5 wherein the at least one floating pad includes a central pad overlying the at least one elastomeric island, an outer ring overlying the dielectric layer, and at least one extension coupling the central pad and the outer ring.
7. The structure of claim 5 wherein the dielectric layer comprises a polymer layer, or passivation layer, or an interconnect layer.
8. The structure of claim 5 wherein the base comprises a circuit chip and the dielectric layer comprises a flexible interconnect layer.
9. An electronic interface structure comprising:
a base having a through hole extending therethrough;
at least one elastomeric island supported by and overlying the base; and
patterned metallization overlying the at least one elastomeric island and both surfaces of the base, extending through the at least one through hole, and including at least one floating pad at least partially overlying the at least one elastomeric island.
10. The structure of claim 9 wherein the at least one floating pad includes a central pad overlying the at least one elastomeric island, an outer ring overlying the dielectric layer, and at least one extension coupling the central pad and the outer ring.
11. The structure of claim 10 wherein the at least one elastomeric island comprises a plurality of elastomeric islands situated on both surfaces of the base.
12. The structure of claim 11 wherein a first elastomeric island is situated on an opposing side of the base and across from a second elastomeric island.
13. An electronic interface structure comprising:
a base including at least one electrical contact pad;
a first dielectric layer overlying the base and having at least one first dielectric layer opening therein;
a second dielectric layer overlying the first dielectric layer and the at least one first dielectric layer opening, the first and second dielectric layers having at least one via extending therethrough to the at least one electrical contact pad; and
patterned metallization overlying the second dielectric layer, extending into the at least one via, and including at least one floating pad at least partially overlying the at least one opening, the at least one floating pad including a central pad overlying the at least one opening, an outer ring overlying the first and second dielectric layers, and at least one extension coupling the central pad and the outer ring.
14. The structure of claim 13 further including a solder mask overlying the second dielectric layer and the patterned metallization and having a solder mask opening over at least a portion of the central pad.
15. The structure of claim 14 wherein the base comprises a wafer and the at least one first dielectric layer opening comprises at least two dielectric openings with at least one of the at least two dielectric openings being situated over a wafer scribe lane.
16. The structure of claim 13 wherein the base comprises a wafer and the at least one first dielectric layer opening comprises at least two dielectric openings with at least one of the at least two dielectric openings being situated over a wafer scribe lane.
17. An electronic interface structure comprising:
a base;
a first dielectric layer overlying the base and having at least one first dielectric layer opening therein;
elastomeric material situated in the at least one opening;
a second dielectric layer overlying the first dielectric layer and the at least one first dielectric layer opening; and
patterned metallization overlying the second dielectric layer and including at least one floating pad at least partially overlying the at least one opening.
US09/443,410 1999-11-19 1999-11-19 Electronic interface structures and methods of fabrication Expired - Lifetime US6507113B1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US09/443,410 US6507113B1 (en) 1999-11-19 1999-11-19 Electronic interface structures and methods of fabrication
US10/287,832 US20030057515A1 (en) 1999-11-19 2002-11-05 Methods of fabrication of electronic interface structures

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/443,410 US6507113B1 (en) 1999-11-19 1999-11-19 Electronic interface structures and methods of fabrication

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/287,832 Division US20030057515A1 (en) 1999-11-19 2002-11-05 Methods of fabrication of electronic interface structures

Publications (1)

Publication Number Publication Date
US6507113B1 true US6507113B1 (en) 2003-01-14

Family

ID=23760695

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/443,410 Expired - Lifetime US6507113B1 (en) 1999-11-19 1999-11-19 Electronic interface structures and methods of fabrication
US10/287,832 Abandoned US20030057515A1 (en) 1999-11-19 2002-11-05 Methods of fabrication of electronic interface structures

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/287,832 Abandoned US20030057515A1 (en) 1999-11-19 2002-11-05 Methods of fabrication of electronic interface structures

Country Status (1)

Country Link
US (2) US6507113B1 (en)

Cited By (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040099960A1 (en) * 2001-04-05 2004-05-27 Sylvia Adae-Amoakoh Economical high density chip carrier
US20050142900A1 (en) * 2003-12-31 2005-06-30 Boggs David W. Three-dimensional flexible interposer
US20060180639A1 (en) * 2005-02-16 2006-08-17 Motorola, Inc. Method and arrangement for thermally relieved packages with different substrates
US7271485B1 (en) 2006-09-11 2007-09-18 Agere Systems Inc. Systems and methods for distributing I/O in a semiconductor device
US20080185738A1 (en) * 2007-02-01 2008-08-07 Samsung Electronics Co., Ltd. Semiconductor device and method of manufacturing the same
US20080217769A1 (en) * 2007-01-31 2008-09-11 Sanyo Electric Co., Ltd. Semiconductor module, method of manufacturing semiconductor module, and mobile device
US20080246136A1 (en) * 2007-03-05 2008-10-09 Tessera, Inc. Chips having rear contacts connected by through vias to front contacts
US20110012259A1 (en) * 2006-11-22 2011-01-20 Tessera, Inc. Packaged semiconductor chips
WO2012126852A1 (en) * 2011-03-21 2012-09-27 Osram Opto Semiconductors Gmbh Connection carrier for semiconductor chips and semiconductor component
WO2012078709A3 (en) * 2010-12-08 2012-10-18 Tessera, Inc. Compliant interconnects in wafers
US8390126B2 (en) 2003-10-03 2013-03-05 Motorola Mobility Llc Method and arrangement for reduced thermal stress between substrates
US8587126B2 (en) 2010-12-02 2013-11-19 Tessera, Inc. Stacked microelectronic assembly with TSVs formed in stages with plural active chips
US8610259B2 (en) 2010-09-17 2013-12-17 Tessera, Inc. Multi-function and shielded 3D interconnects
US8637968B2 (en) 2010-12-02 2014-01-28 Tessera, Inc. Stacked microelectronic assembly having interposer connecting active chips
US8735287B2 (en) 2007-07-31 2014-05-27 Invensas Corp. Semiconductor packaging process using through silicon vias
US8736066B2 (en) 2010-12-02 2014-05-27 Tessera, Inc. Stacked microelectronic assemby with TSVS formed in stages and carrier above chip
US8791575B2 (en) 2010-07-23 2014-07-29 Tessera, Inc. Microelectronic elements having metallic pads overlying vias
US8796135B2 (en) 2010-07-23 2014-08-05 Tessera, Inc. Microelectronic elements with rear contacts connected with via first or via middle structures
CN104035222A (en) * 2014-06-13 2014-09-10 京东方科技集团股份有限公司 Array substrate, display panel and display device
CN104064539A (en) * 2014-06-13 2014-09-24 京东方科技集团股份有限公司 Circuit base board, displaying panel and device
US8847380B2 (en) 2010-09-17 2014-09-30 Tessera, Inc. Staged via formation from both sides of chip
US9070678B2 (en) 2006-11-22 2015-06-30 Tessera, Inc. Packaged semiconductor chips with array
US20150246809A1 (en) * 2014-03-03 2015-09-03 Infineon Technologies Ag Devices with thinned wafer
US9640437B2 (en) 2010-07-23 2017-05-02 Tessera, Inc. Methods of forming semiconductor elements using micro-abrasive particle stream

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7081209B2 (en) * 2003-07-09 2006-07-25 Taiwan Semiconductor Manufacturing Co., Ltd. Solder mask removal method
FR2862413B1 (en) * 2003-11-18 2006-02-17 Thales Sa MEASURING SENSOR WITH CONDUCTIVE CONNECTIONS WITHOUT STIFFNESS AND METHOD OF MANUFACTURE
DE102005002987A1 (en) * 2005-01-21 2006-07-27 Siemens Ag Track structure to minimize thermomechanical loads
KR20130090643A (en) * 2012-02-06 2013-08-14 삼성전자주식회사 Data storage device and user device using the same
USD816135S1 (en) 2014-12-19 2018-04-24 Myron Walker Spoked solder pad
US10134696B2 (en) * 2014-12-19 2018-11-20 Myron Walker Spoked solder pad to improve solderability and self-alignment of integrated circuit packages

Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4221047A (en) * 1979-03-23 1980-09-09 International Business Machines Corporation Multilayered glass-ceramic substrate for mounting of semiconductor device
JPS6367749A (en) * 1986-09-09 1988-03-26 Fujitsu Ltd Semiconductor device
US5527741A (en) 1994-10-11 1996-06-18 Martin Marietta Corporation Fabrication and structures of circuit modules with flexible interconnect layers
US5900674A (en) 1996-12-23 1999-05-04 General Electric Company Interface structures for electronic devices
US5938452A (en) 1996-12-23 1999-08-17 General Electric Company Flexible interface structures for electronic devices
US5984691A (en) * 1996-05-24 1999-11-16 International Business Machines Corporation Flexible circuitized interposer with apertured member and method for making same
US6025730A (en) * 1997-03-17 2000-02-15 Micron Technology, Inc. Direct connect interconnect for testing semiconductor dice and wafers
US6133639A (en) * 1994-09-20 2000-10-17 Tessera, Inc. Compliant interface for semiconductor chip and method therefor
US6188301B1 (en) * 1998-11-13 2001-02-13 General Electric Company Switching structure and method of fabrication
US6246249B1 (en) * 1997-03-19 2001-06-12 Fujitsu Limited Semiconductor inspection apparatus and inspection method using the apparatus

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100266698B1 (en) * 1998-06-12 2000-09-15 김영환 Semiconductor chip package and fabrication method thereof
KR100269540B1 (en) * 1998-08-28 2000-10-16 윤종용 Method for manufacturing chip scale packages at wafer level
US6277669B1 (en) * 1999-09-15 2001-08-21 Industrial Technology Research Institute Wafer level packaging method and packages formed

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4221047A (en) * 1979-03-23 1980-09-09 International Business Machines Corporation Multilayered glass-ceramic substrate for mounting of semiconductor device
JPS6367749A (en) * 1986-09-09 1988-03-26 Fujitsu Ltd Semiconductor device
US6133639A (en) * 1994-09-20 2000-10-17 Tessera, Inc. Compliant interface for semiconductor chip and method therefor
US5527741A (en) 1994-10-11 1996-06-18 Martin Marietta Corporation Fabrication and structures of circuit modules with flexible interconnect layers
US5984691A (en) * 1996-05-24 1999-11-16 International Business Machines Corporation Flexible circuitized interposer with apertured member and method for making same
US5900674A (en) 1996-12-23 1999-05-04 General Electric Company Interface structures for electronic devices
US5938452A (en) 1996-12-23 1999-08-17 General Electric Company Flexible interface structures for electronic devices
US6025730A (en) * 1997-03-17 2000-02-15 Micron Technology, Inc. Direct connect interconnect for testing semiconductor dice and wafers
US6246249B1 (en) * 1997-03-19 2001-06-12 Fujitsu Limited Semiconductor inspection apparatus and inspection method using the apparatus
US6188301B1 (en) * 1998-11-13 2001-02-13 General Electric Company Switching structure and method of fabrication

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
J. Fjelstad, "Wafer Level Packaging of Compliant CSPs Using Flexible Film Interposers", HDI Magazine, Spring 1999, 6 pages.

Cited By (57)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6998290B2 (en) * 2001-04-05 2006-02-14 International Business Machines Corporation Economical high density chip carrier
US20040099960A1 (en) * 2001-04-05 2004-05-27 Sylvia Adae-Amoakoh Economical high density chip carrier
US8390126B2 (en) 2003-10-03 2013-03-05 Motorola Mobility Llc Method and arrangement for reduced thermal stress between substrates
US7201583B2 (en) 2003-12-31 2007-04-10 Intel Corporation Three-dimensional flexible interposer
US20050142900A1 (en) * 2003-12-31 2005-06-30 Boggs David W. Three-dimensional flexible interposer
WO2005067361A1 (en) * 2003-12-31 2005-07-21 Intel Corporation Three-dimensional flexible interposer
US20070082512A1 (en) * 2003-12-31 2007-04-12 Boggs David W Three-dimensional flexible interposer
US7325303B2 (en) 2003-12-31 2008-02-05 Intel Corporation Three-dimensional flexible interposer
US7413110B2 (en) 2005-02-16 2008-08-19 Motorola, Inc. Method for reducing stress between substrates of differing materials
US20060180639A1 (en) * 2005-02-16 2006-08-17 Motorola, Inc. Method and arrangement for thermally relieved packages with different substrates
US7271485B1 (en) 2006-09-11 2007-09-18 Agere Systems Inc. Systems and methods for distributing I/O in a semiconductor device
US20110012259A1 (en) * 2006-11-22 2011-01-20 Tessera, Inc. Packaged semiconductor chips
US9070678B2 (en) 2006-11-22 2015-06-30 Tessera, Inc. Packaged semiconductor chips with array
US9548254B2 (en) 2006-11-22 2017-01-17 Tessera, Inc. Packaged semiconductor chips with array
US8704347B2 (en) 2006-11-22 2014-04-22 Tessera, Inc. Packaged semiconductor chips
US20080217769A1 (en) * 2007-01-31 2008-09-11 Sanyo Electric Co., Ltd. Semiconductor module, method of manufacturing semiconductor module, and mobile device
US20080185738A1 (en) * 2007-02-01 2008-08-07 Samsung Electronics Co., Ltd. Semiconductor device and method of manufacturing the same
US20080246136A1 (en) * 2007-03-05 2008-10-09 Tessera, Inc. Chips having rear contacts connected by through vias to front contacts
US8405196B2 (en) 2007-03-05 2013-03-26 DigitalOptics Corporation Europe Limited Chips having rear contacts connected by through vias to front contacts
US8735205B2 (en) 2007-03-05 2014-05-27 Invensas Corporation Chips having rear contacts connected by through vias to front contacts
US8735287B2 (en) 2007-07-31 2014-05-27 Invensas Corp. Semiconductor packaging process using through silicon vias
US9640437B2 (en) 2010-07-23 2017-05-02 Tessera, Inc. Methods of forming semiconductor elements using micro-abrasive particle stream
US8796135B2 (en) 2010-07-23 2014-08-05 Tessera, Inc. Microelectronic elements with rear contacts connected with via first or via middle structures
US8791575B2 (en) 2010-07-23 2014-07-29 Tessera, Inc. Microelectronic elements having metallic pads overlying vias
US8809190B2 (en) 2010-09-17 2014-08-19 Tessera, Inc. Multi-function and shielded 3D interconnects
US9355948B2 (en) 2010-09-17 2016-05-31 Tessera, Inc. Multi-function and shielded 3D interconnects
US10354942B2 (en) 2010-09-17 2019-07-16 Tessera, Inc. Staged via formation from both sides of chip
US8847380B2 (en) 2010-09-17 2014-09-30 Tessera, Inc. Staged via formation from both sides of chip
US8610259B2 (en) 2010-09-17 2013-12-17 Tessera, Inc. Multi-function and shielded 3D interconnects
US9847277B2 (en) 2010-09-17 2017-12-19 Tessera, Inc. Staged via formation from both sides of chip
US9362203B2 (en) 2010-09-17 2016-06-07 Tessera, Inc. Staged via formation from both sides of chip
US8637968B2 (en) 2010-12-02 2014-01-28 Tessera, Inc. Stacked microelectronic assembly having interposer connecting active chips
US8736066B2 (en) 2010-12-02 2014-05-27 Tessera, Inc. Stacked microelectronic assemby with TSVS formed in stages and carrier above chip
US9620437B2 (en) 2010-12-02 2017-04-11 Tessera, Inc. Stacked microelectronic assembly with TSVS formed in stages and carrier above chip
US9368476B2 (en) 2010-12-02 2016-06-14 Tessera, Inc. Stacked microelectronic assembly with TSVs formed in stages with plural active chips
US9269692B2 (en) 2010-12-02 2016-02-23 Tessera, Inc. Stacked microelectronic assembly with TSVS formed in stages and carrier above chip
US9099296B2 (en) 2010-12-02 2015-08-04 Tessera, Inc. Stacked microelectronic assembly with TSVS formed in stages with plural active chips
US8587126B2 (en) 2010-12-02 2013-11-19 Tessera, Inc. Stacked microelectronic assembly with TSVs formed in stages with plural active chips
WO2012078709A3 (en) * 2010-12-08 2012-10-18 Tessera, Inc. Compliant interconnects in wafers
US9224649B2 (en) 2010-12-08 2015-12-29 Tessera, Inc. Compliant interconnects in wafers
CN103339725A (en) * 2010-12-08 2013-10-02 德塞拉股份有限公司 Compliant interconnects in wafers
US8796828B2 (en) 2010-12-08 2014-08-05 Tessera, Inc. Compliant interconnects in wafers
JP2014504451A (en) * 2010-12-08 2014-02-20 テッセラ,インコーポレイテッド Compliant interconnect on wafer
CN103339725B (en) * 2010-12-08 2016-11-09 德塞拉股份有限公司 Flexible interconnection in wafer
KR20130129404A (en) * 2010-12-08 2013-11-28 테세라, 인코포레이티드 Compliant interconnects in wafers
US8610264B2 (en) 2010-12-08 2013-12-17 Tessera, Inc. Compliant interconnects in wafers
US20140027921A1 (en) * 2011-03-21 2014-01-30 Osram Opto Semiconductors Gmbh Connection Carrier for Semiconductor Chips and Semiconductor Component
US9159658B2 (en) * 2011-03-21 2015-10-13 Osram Opto Semiconductors Gmbh Connection carrier for semiconductor chips and semiconductor component
WO2012126852A1 (en) * 2011-03-21 2012-09-27 Osram Opto Semiconductors Gmbh Connection carrier for semiconductor chips and semiconductor component
US20150246809A1 (en) * 2014-03-03 2015-09-03 Infineon Technologies Ag Devices with thinned wafer
US9428381B2 (en) * 2014-03-03 2016-08-30 Infineon Technologies Ag Devices with thinned wafer
CN104064539A (en) * 2014-06-13 2014-09-24 京东方科技集团股份有限公司 Circuit base board, displaying panel and device
US9543332B2 (en) * 2014-06-13 2017-01-10 Boe Technology Group Co., Ltd. Array substrate, display panel and display device
CN104064539B (en) * 2014-06-13 2017-01-04 京东方科技集团股份有限公司 Display floater and device
US9519166B2 (en) 2014-06-13 2016-12-13 Boe Technology Group Co., Ltd. Circuit substrate, display panel and display device
CN104035222A (en) * 2014-06-13 2014-09-10 京东方科技集团股份有限公司 Array substrate, display panel and display device
US20150364493A1 (en) * 2014-06-13 2015-12-17 Boe Technology Group Co., Ltd. Array substrate, display panel and display device

Also Published As

Publication number Publication date
US20030057515A1 (en) 2003-03-27

Similar Documents

Publication Publication Date Title
US6507113B1 (en) Electronic interface structures and methods of fabrication
US6092280A (en) Flexible interface structures for electronic devices
US6298551B1 (en) Methods of forming compliant interface structures with partially open interiors for coupling two electrically conductive contact areas
US7319276B2 (en) Substrate for pre-soldering material and fabrication method thereof
US7348261B2 (en) Wafer scale thin film package
US7807508B2 (en) Wafer-level fabrication of lidded chips with electrodeposited dielectric coating
KR100265616B1 (en) Flip chip bonding method using electrically conductive polymer bumps
US7935568B2 (en) Wafer-level fabrication of lidded chips with electrodeposited dielectric coating
TWI417995B (en) Substrate structure with die embedded inside and dual build-up layers over both side surfaces and method of the same
US8252635B2 (en) Electronic system modules and method of fabrication
US10607929B2 (en) Electronics package having a self-aligning interconnect assembly and method of making same
US8008760B2 (en) Integrated semiconductor device
TWI409923B (en) Substrate structure with die embedded inside and dual build-up layers over both side surfaces and method of the same
US11264314B2 (en) Interconnection with side connection to substrate
US6221693B1 (en) High density flip chip BGA
US6562656B1 (en) Cavity down flip chip BGA
EP1801870A1 (en) Partial adherent temporary substrate and method of using the same
US11574817B2 (en) Fabricating an interconnection using a sacrificial layer
US20070145587A1 (en) Substrate with multi-layer interconnection structure and method of manufacturing the same
US8051557B2 (en) Substrate with multi-layer interconnection structure and method of manufacturing the same
US7335591B2 (en) Method for forming three-dimensional structures on a substrate
US11948899B2 (en) Semiconductor substrate structure and manufacturing method thereof
US11735529B2 (en) Side pad anchored by next adjacent via
EP1621278B1 (en) Substrate for pre-soldering material and fabrication method thereof
TW200427020A (en) High density substrate for flip chip

Legal Events

Date Code Title Description
AS Assignment

Owner name: GENERAL ELECTRIC COMPANY, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FILLION, RAYMOND ALBERT;WOJNAROWSKI, ROBERT JOHN;KOLC, RONALD FRANK;REEL/FRAME:010403/0764;SIGNING DATES FROM 19991110 TO 19991115

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

SULP Surcharge for late payment
AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A. AS ADMINISTRATIVE AGENT,

Free format text: SECURITY AGREEMENT;ASSIGNORS:MOMENTIVE PERFORMANCE MATERIALS HOLDINGS INC.;MOMENTIVE PERFORMANCE MATERIALS GMBH & CO. KG;MOMENTIVE PERFORMANCE MATERIALS JAPAN HOLDINGS GK;REEL/FRAME:019511/0166

Effective date: 20070228

AS Assignment

Owner name: THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A., A

Free format text: SECURITY AGREEMENT;ASSIGNORS:MOMENTIVE PERFORMANCE MATERIALS, INC.;JUNIPER BOND HOLDINGS I LLC;JUNIPER BOND HOLDINGS II LLC;AND OTHERS;REEL/FRAME:022902/0461

Effective date: 20090615

FPAY Fee payment

Year of fee payment: 8

SULP Surcharge for late payment

Year of fee payment: 7

AS Assignment

Owner name: BANK OF NEW YORK MELLON TRUST COMPANY, N.A., THE, PENNSYLVANIA

Free format text: SECURITY AGREEMENT;ASSIGNOR:MOMENTIVE PERFORMANCE MATERIALS INC;REEL/FRAME:028344/0208

Effective date: 20120525

Owner name: BANK OF NEW YORK MELLON TRUST COMPANY, N.A., THE,

Free format text: SECURITY AGREEMENT;ASSIGNOR:MOMENTIVE PERFORMANCE MATERIALS INC;REEL/FRAME:028344/0208

Effective date: 20120525

AS Assignment

Owner name: BANK OF NEW YORK MELLON TRUST COMPANY, N.A., THE, PENNSYLVANIA

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MOMENTIVE PERFORMANCE MATERIALS INC.;REEL/FRAME:030185/0001

Effective date: 20121116

Owner name: BANK OF NEW YORK MELLON TRUST COMPANY, N.A., THE,

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MOMENTIVE PERFORMANCE MATERIALS INC.;REEL/FRAME:030185/0001

Effective date: 20121116

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., NEW YORK

Free format text: SECURITY AGREEMENT;ASSIGNOR:MOMENTIVE PERFORMANCE MATERIALS INC.;REEL/FRAME:030311/0343

Effective date: 20130424

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT, PENNSYLVANIA

Free format text: SECURITY INTEREST;ASSIGNOR:MOMENTIVE PERFORMANCE MATERIALS INC.;REEL/FRAME:034066/0662

Effective date: 20141024

Owner name: THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT, PENNSYLVANIA

Free format text: SECURITY INTEREST;ASSIGNOR:MOMENTIVE PERFORMANCE MATERIALS INC.;REEL/FRAME:034066/0570

Effective date: 20141024

Owner name: THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A., A

Free format text: SECURITY INTEREST;ASSIGNOR:MOMENTIVE PERFORMANCE MATERIALS INC.;REEL/FRAME:034066/0570

Effective date: 20141024

Owner name: THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A., A

Free format text: SECURITY INTEREST;ASSIGNOR:MOMENTIVE PERFORMANCE MATERIALS INC.;REEL/FRAME:034066/0662

Effective date: 20141024

AS Assignment

Owner name: MOMENTIVE PERFORMANCE MATERIALS INC., NEW YORK

Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS;ASSIGNOR:THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A.;REEL/FRAME:034113/0252

Effective date: 20141024

Owner name: MOMENTIVE PERFORMANCE MATERIALS INC., NEW YORK

Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS;ASSIGNOR:THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A.;REEL/FRAME:034113/0331

Effective date: 20141024

AS Assignment

Owner name: BOKF, NA, AS SUCCESSOR COLLATERAL AGENT, OKLAHOMA

Free format text: NOTICE OF CHANGE OF COLLATERAL AGENT - ASSIGNMENT OF SECURITY INTEREST IN INTELLECTUAL PROPERTY;ASSIGNOR:THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A. AS COLLATERAL AGENT;REEL/FRAME:035136/0457

Effective date: 20150302

Owner name: BOKF, NA, AS SUCCESSOR COLLATERAL AGENT, OKLAHOMA

Free format text: NOTICE OF CHANGE OF COLLATERAL AGENT - ASSIGNMENT OF SECURITY INTEREST IN INTELLECTUAL PROPERTY - SECOND LIEN;ASSIGNOR:THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A. AS COLLATERAL AGENT;REEL/FRAME:035137/0263

Effective date: 20150302

AS Assignment

Owner name: MOMENTIVE PERFORMANCE MATERIALS INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BOKF, NA;REEL/FRAME:049194/0085

Effective date: 20190515

Owner name: MOMENTIVE PERFORMANCE MATERIALS INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BOKF, NA;REEL/FRAME:049249/0271

Effective date: 20190515

AS Assignment

Owner name: MOMENTIVE PERFORMANCE MATERIALS INC., NEW YORK

Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:JPMORGAN CHASE BANK, N.A.;REEL/FRAME:050304/0555

Effective date: 20190515

AS Assignment

Owner name: MOMENTIVE PERFORMANCE MATERIALS GMBH & CO KG, GERMANY

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:054387/0001

Effective date: 20201102

Owner name: MOMENTIVE PERFORMANCE MATERIALS INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:054387/0001

Effective date: 20201102

Owner name: MOMENTIVE PERFORMANCE MATERIALS JAPAN HOLDINGS GK, JAPAN

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:054387/0001

Effective date: 20201102

AS Assignment

Owner name: MOMENTIVE PERFORMANCE MATERIALS INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:THE BANK OF NEW YORK MELLON TRUST COMPANY, N.A., AS COLLATERAL AGENT;REEL/FRAME:054883/0855

Effective date: 20201222