US6561411B2 - Wire bonding process and wire bond structure - Google Patents

Wire bonding process and wire bond structure Download PDF

Info

Publication number
US6561411B2
US6561411B2 US09/900,066 US90006601A US6561411B2 US 6561411 B2 US6561411 B2 US 6561411B2 US 90006601 A US90006601 A US 90006601A US 6561411 B2 US6561411 B2 US 6561411B2
Authority
US
United States
Prior art keywords
wire
conductive
contact pad
chip
bump
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime, expires
Application number
US09/900,066
Other versions
US20020079354A1 (en
Inventor
Chun-Chi Lee
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Advanced Semiconductor Engineering Inc
Original Assignee
Advanced Semiconductor Engineering Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Advanced Semiconductor Engineering Inc filed Critical Advanced Semiconductor Engineering Inc
Assigned to ADVANCED SEMICONDUCTOR ENGINEERING, INC. reassignment ADVANCED SEMICONDUCTOR ENGINEERING, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LEE, CHUN-CHI
Publication of US20020079354A1 publication Critical patent/US20020079354A1/en
Priority to US10/335,350 priority Critical patent/US6863208B2/en
Application granted granted Critical
Publication of US6561411B2 publication Critical patent/US6561411B2/en
Adjusted expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B23MACHINE TOOLS; METAL-WORKING NOT OTHERWISE PROVIDED FOR
    • B23KSOLDERING OR UNSOLDERING; WELDING; CLADDING OR PLATING BY SOLDERING OR WELDING; CUTTING BY APPLYING HEAT LOCALLY, e.g. FLAME CUTTING; WORKING BY LASER BEAM
    • B23K20/00Non-electric welding by applying impact or other pressure, with or without the application of heat, e.g. cladding or plating
    • B23K20/002Non-electric welding by applying impact or other pressure, with or without the application of heat, e.g. cladding or plating specially adapted for particular articles or work
    • B23K20/004Wire welding
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B23MACHINE TOOLS; METAL-WORKING NOT OTHERWISE PROVIDED FOR
    • B23KSOLDERING OR UNSOLDERING; WELDING; CLADDING OR PLATING BY SOLDERING OR WELDING; CUTTING BY APPLYING HEAT LOCALLY, e.g. FLAME CUTTING; WORKING BY LASER BEAM
    • B23K20/00Non-electric welding by applying impact or other pressure, with or without the application of heat, e.g. cladding or plating
    • B23K20/002Non-electric welding by applying impact or other pressure, with or without the application of heat, e.g. cladding or plating specially adapted for particular articles or work
    • B23K20/004Wire welding
    • B23K20/005Capillary welding
    • B23K20/007Ball bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B23MACHINE TOOLS; METAL-WORKING NOT OTHERWISE PROVIDED FOR
    • B23KSOLDERING OR UNSOLDERING; WELDING; CLADDING OR PLATING BY SOLDERING OR WELDING; CUTTING BY APPLYING HEAT LOCALLY, e.g. FLAME CUTTING; WORKING BY LASER BEAM
    • B23K2101/00Articles made by soldering, welding or cutting
    • B23K2101/36Electric or electronic devices
    • B23K2101/40Semiconductor devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/45124Aluminium (Al) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/4847Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
    • H01L2224/48471Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond the other connecting portion not on the bonding area being a ball bond, i.e. wedge-to-ball, reverse stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48475Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48475Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball
    • H01L2224/48476Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area
    • H01L2224/48477Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area being a pre-ball (i.e. a ball formed by capillary bonding)
    • H01L2224/48478Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area being a pre-ball (i.e. a ball formed by capillary bonding) the connecting portion being a wedge bond, i.e. wedge on pre-ball
    • H01L2224/48479Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area being a pre-ball (i.e. a ball formed by capillary bonding) the connecting portion being a wedge bond, i.e. wedge on pre-ball on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48599Principal constituent of the connecting portion of the wire connector being Gold (Au)
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48699Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4899Auxiliary members for wire connectors, e.g. flow-barriers, reinforcing structures, spacers, alignment aids
    • H01L2224/48991Auxiliary members for wire connectors, e.g. flow-barriers, reinforcing structures, spacers, alignment aids being formed on the semiconductor or solid-state body to be connected
    • H01L2224/48992Reinforcing structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/85009Pre-treatment of the connector or the bonding area
    • H01L2224/85051Forming additional members, e.g. for "wedge-on-ball", "ball-on-wedge", "ball-on-ball" connections
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8512Aligning
    • H01L2224/85148Aligning involving movement of a part of the bonding apparatus
    • H01L2224/85169Aligning involving movement of a part of the bonding apparatus being the upper part of the bonding apparatus, i.e. bonding head, e.g. capillary or wedge
    • H01L2224/8518Translational movements
    • H01L2224/85186Translational movements connecting first outside the semiconductor or solid-state body, i.e. off-chip, reverse stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/85909Post-treatment of the connector or wire bonding area
    • H01L2224/85951Forming additional members, e.g. for reinforcing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/85986Specific sequence of steps, e.g. repetition of manufacturing steps, time sequence
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49147Assembling terminal to base
    • Y10T29/49149Assembling terminal to base by metal fusion bonding

Definitions

  • the invention relates to a wire bonding process and a wire-bonding structure. More particularly, the invention relates to a wire-bonding process performed according to reverse bonding fashion.
  • Electronic products usually comprise semiconductor devices packaged into electronic packages.
  • An important step in semiconductor device packaging process is the wire bonding that establishes the electrical connection within the electronic package between the semiconductor device and the carrier of the semiconductor device.
  • the conventional wire-bonding process comprises first, providing a chip 100 .
  • the chip 100 has an active surface 102 and a corresponding back surface 104 , wherein the active surface 102 further includes at least a first contact pad 106 .
  • a substrate 150 is further provided with a surface 152 on which at least a second contact pad 154 is formed, wherein the back surface 104 of the chip 100 is bonded to, for example, the surface 152 of the substrate 150 .
  • a conductive bump 108 is formed on the first contact pad 106 of the chip 100 .
  • a reverse bonding then is performed using the wire-bonding machine.
  • a prominence 182 is formed on the second contact pad 154 in ball-bonding fashion.
  • a head of the wire bonding machine (not shown) then moves from the formed prominence 182 to the conductive bump 108 on the first contact pad 106 of the chip 100 , wherein the head of the wire-bonding machine continuously releases a conductive material forming a wire 180 while moving.
  • the wire 180 hence formed is bonded to the conductive bump 108 in a stitch-bonding fashion.
  • An aspect of the invention therefore is to provide a wire-bonding process and a wire-bonding structure that can improve the quality of the electrical connection through bonding-wires, which thus improves the reliability of packaging structures.
  • Another aspect of the present invention is to provide a wire-bonding process and a wire-bonding structure that ensures the wire bonding.
  • the present invention proposes a wire-bonding process that comprises the following steps.
  • a chip is provided with at least a first contact pad thereon.
  • a chip carrier is further provided with at least a second contact pad thereon.
  • a plurality of stacked conductive bumps are formed over the first contact pad of the chip.
  • a conductive wire is formed such that it connects the second contact pad of the chip carrier to the stacked conductive bumps over the first contact pad of the chip.
  • the formed conductive wire connects the second contact pad via a prominence and the first contact pad on the uppermost conductive bump of the stacked bumps.
  • the present invention proposes a wire bonding process that, according to another embodiment, comprises the following steps.
  • a chip is provided with at least a first contact pad thereon.
  • a chip carrier is further provided with at least a second contact pad thereon.
  • a first conductive bump is formed on the first contact pad of the chip.
  • a conductive wire is formed such that the conductive wire connects the second contact pad of the chip carrier and connects onto the first conductive bump over the first contact pad of the chip.
  • the formed conductive wire connects the second contact pad via a prominence.
  • a second conductive bump is formed on the conductive wire and over the first conductive bump.
  • FIG. 1 and FIG. 2 are cross-sectional views schematically illustrating a conventional wire-bonding process
  • FIG. 3 and FIG. 4 are cross-sectional views schematically illustrating a wire-bonding process according to a first embodiment of the present invention.
  • FIG. 5 and FIG. 6 are cross-sectional views schematically illustrating a wire-bonding process according to a second embodiment of the present invention.
  • FIG. 3 and FIG. 4 cross-sectional views schematically illustrate a wire-bonding process according to a first embodiment of the present invention.
  • a chip 200 is provided with an active surface 202 on which are formed at least a first contact pad 204 .
  • a chip carrier 250 further includes at least a second contact pad 252 thereon.
  • a plurality of stacked bumps are formed on the first contact pad 204 through, for example, up-down movements of a wire-bonding machine head releasing the conductive material that forms the bumps.
  • reference numeral 206 refers to the bump that is formed on the contact pad 204 and reference numeral 208 refers to the uppermost bump.
  • a reverse bonding process is performed as described hereafter.
  • a prominence 282 is formed on the second contact pad 252 of the chip carrier 250 in ball-bonding fashion.
  • the head of the wire bonding machine continuously releases a conductive material to form a conductive wire 280 hence bonded to the second bump 208 in stitch-bonding fashion.
  • the conductive wire 280 , the first bump 206 and the second bump 208 are made of conductive material such as aluminum or gold, for example.
  • the wire-bonding location 290 on the stacked bumps ( 206 , 208 ) thus can be substantially higher on the chip 200 .
  • a sufficient distance separates the conductive wire 280 from the active surface 202 of the chip 200 , and shorting contact between the conductive wire 280 and the active surface 202 of the chip 200 can be prevented.
  • the reliability of the electrical connection consequently is improved.
  • FIG. 5 and FIG. 6 cross-sectional views schematically illustrate a wire-bonding process according to second embodiment of the present invention.
  • a chip 300 is provided with an active surface 302 on which at least a first contact pad 304 is formed.
  • a chip carrier 350 is further provided with at least a second contact pad 352 thereon.
  • a first bump 306 is formed on the first contact pad 304 by way of, for example, vertical up and down movements of a wire-bonding machine head releasing a conductive material to form the bump.
  • a reverse bonding process is performed as follows. First, a prominence 382 is formed on the second contact pad 352 of the chip carrier 350 in ball-bonding fashion. Then, while moving from the second contact pad 352 to the first bump 306 , the wire-bonding machine head continuously releases a conductive material to form a conductive wire 380 hence bonded to the first bump 306 in stitch-bonding fashion. A second bump 308 then is formed on the conductive wire 380 and over the first bump 306 by, for example, a process identical to that for forming the first bump 306 .
  • the conductive wire 380 , the first bump 306 and the second bump 308 are made of conductive material such as aluminum or gold, for example.
  • the bonding location 390 of the conductive wire 380 hence can be firmly maintained between the bumps ( 306 , 308 ).
  • the foregoing description of the embodiments of the present invention reveals at least the following advantages.
  • By up setting the bonding location of the conductive wire on the active surface of the chip by means of stacked bumps a shorting contact of the wire with the active surface of the chip thus can be prevented.
  • the bonding of the wire to the chip hence can be ensured and peeling off of the conductive wire can be prevented.

Abstract

In a wire-bonding process, a chip is provided with at least a first contact pad. A chip carrier is further provided with at least a second contact pad. A plurality of stacked conductive bumps are formed on the first contact pad. A conductive wire is formed by a reverse bonding process. The conductive wire electrically connects the second contact pad of the chip carrier to the stacked conductive bumps over the first contact pad of the chip.

Description

CROSS-REFERENCE TO RELATED APPLICATION
This application claims the priority benefit of Taiwan application serial no. 89127630, filed Dec. 22, 2000.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The invention relates to a wire bonding process and a wire-bonding structure. More particularly, the invention relates to a wire-bonding process performed according to reverse bonding fashion.
2. Description of the Related Art
As the era of information technology progresses, the transmission and processing of information and documents are extensively carried out through electronic equipment. Accompanying the progress of technology, many electronic products with more convenient features are promoted with great success, as mobile phones, computers, audio-video articles, etc. Electronic products usually comprise semiconductor devices packaged into electronic packages. An important step in semiconductor device packaging process is the wire bonding that establishes the electrical connection within the electronic package between the semiconductor device and the carrier of the semiconductor device.
Referring to FIG. 1 and FIG. 2, cross-sectional views schematically illustrate the conventional reverse bonding process disclosed in U.S. Pat. No. 5,328,079 issued to Mathew et al. In FIG. 1, the conventional wire-bonding process comprises first, providing a chip 100. The chip 100 has an active surface 102 and a corresponding back surface 104, wherein the active surface 102 further includes at least a first contact pad 106. A substrate 150 is further provided with a surface 152 on which at least a second contact pad 154 is formed, wherein the back surface 104 of the chip 100 is bonded to, for example, the surface 152 of the substrate 150. By means of a wire-bonding machine (not shown), a conductive bump 108 is formed on the first contact pad 106 of the chip 100.
Referring to FIG. 2, a reverse bonding then is performed using the wire-bonding machine. First, a prominence 182 is formed on the second contact pad 154 in ball-bonding fashion. A head of the wire bonding machine (not shown) then moves from the formed prominence 182 to the conductive bump 108 on the first contact pad 106 of the chip 100, wherein the head of the wire-bonding machine continuously releases a conductive material forming a wire 180 while moving. The wire 180 hence formed is bonded to the conductive bump 108 in a stitch-bonding fashion.
In the foregoing wire bonding process, because the conventionally fixed height of the bump 108 is not sufficient, a shorting contact of the wire 180 with the edge of the chip 100 may occur at the location 190 proximate to the edge of the chip 100. As a result, the reliability of the electronic packaging structure is reduced. Moreover, the wire 180 may easily peel off from the bump 108 when the packaging structure is submitted to a contingent external force.
SUMMARY OF THE INVENTION
An aspect of the invention therefore is to provide a wire-bonding process and a wire-bonding structure that can improve the quality of the electrical connection through bonding-wires, which thus improves the reliability of packaging structures.
Another aspect of the present invention is to provide a wire-bonding process and a wire-bonding structure that ensures the wire bonding.
To attain at least the foregoing objectives, the present invention proposes a wire-bonding process that comprises the following steps. A chip is provided with at least a first contact pad thereon. A chip carrier is further provided with at least a second contact pad thereon. A plurality of stacked conductive bumps are formed over the first contact pad of the chip. A conductive wire is formed such that it connects the second contact pad of the chip carrier to the stacked conductive bumps over the first contact pad of the chip. The formed conductive wire connects the second contact pad via a prominence and the first contact pad on the uppermost conductive bump of the stacked bumps.
To attain at least the foregoing objectives, the present invention proposes a wire bonding process that, according to another embodiment, comprises the following steps. A chip is provided with at least a first contact pad thereon. A chip carrier is further provided with at least a second contact pad thereon. A first conductive bump is formed on the first contact pad of the chip. A conductive wire is formed such that the conductive wire connects the second contact pad of the chip carrier and connects onto the first conductive bump over the first contact pad of the chip. The formed conductive wire connects the second contact pad via a prominence. A second conductive bump is formed on the conductive wire and over the first conductive bump.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
BRIEF DESCRIPTION OF THE DRAWINGS
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings,
FIG. 1 and FIG. 2 are cross-sectional views schematically illustrating a conventional wire-bonding process;
FIG. 3 and FIG. 4 are cross-sectional views schematically illustrating a wire-bonding process according to a first embodiment of the present invention; and
FIG. 5 and FIG. 6 are cross-sectional views schematically illustrating a wire-bonding process according to a second embodiment of the present invention.
DESCRIPTION OF THE PREFERRED EMBODIMENTS
The following detailed description of the embodiments and examples of the present invention with reference to the accompanying drawings is only illustrative and not limiting.
Referring to FIG. 3 and FIG. 4, cross-sectional views schematically illustrate a wire-bonding process according to a first embodiment of the present invention.
With reference to FIG. 3, a chip 200 is provided with an active surface 202 on which are formed at least a first contact pad 204. A chip carrier 250 further includes at least a second contact pad 252 thereon. A plurality of stacked bumps (206, 208) are formed on the first contact pad 204 through, for example, up-down movements of a wire-bonding machine head releasing the conductive material that forms the bumps. In the present description, reference numeral 206 refers to the bump that is formed on the contact pad 204 and reference numeral 208 refers to the uppermost bump.
Referring to FIG. 4, a reverse bonding process is performed as described hereafter. First, a prominence 282 is formed on the second contact pad 252 of the chip carrier 250 in ball-bonding fashion. Then, while moving from the second contact pad 252 to the stacked bumps (206, 208), the head of the wire bonding machine continuously releases a conductive material to form a conductive wire 280 hence bonded to the second bump 208 in stitch-bonding fashion. In the present embodiment of the invention, the conductive wire 280, the first bump 206 and the second bump 208 are made of conductive material such as aluminum or gold, for example.
By forming the stacked bumps (206, 208) in the above reverse bonding process, the wire-bonding location 290 on the stacked bumps (206, 208) thus can be substantially higher on the chip 200. As a result, a sufficient distance separates the conductive wire 280 from the active surface 202 of the chip 200, and shorting contact between the conductive wire 280 and the active surface 202 of the chip 200 can be prevented. The reliability of the electrical connection consequently is improved.
Referring now to FIG. 5 and FIG. 6, cross-sectional views schematically illustrate a wire-bonding process according to second embodiment of the present invention.
Referring to FIG. 5, a chip 300 is provided with an active surface 302 on which at least a first contact pad 304 is formed. A chip carrier 350 is further provided with at least a second contact pad 352 thereon. A first bump 306 is formed on the first contact pad 304 by way of, for example, vertical up and down movements of a wire-bonding machine head releasing a conductive material to form the bump.
Referring to FIG. 6, a reverse bonding process is performed as follows. First, a prominence 382 is formed on the second contact pad 352 of the chip carrier 350 in ball-bonding fashion. Then, while moving from the second contact pad 352 to the first bump 306, the wire-bonding machine head continuously releases a conductive material to form a conductive wire 380 hence bonded to the first bump 306 in stitch-bonding fashion. A second bump 308 then is formed on the conductive wire 380 and over the first bump 306 by, for example, a process identical to that for forming the first bump 306. The conductive wire 380, the first bump 306 and the second bump 308 are made of conductive material such as aluminum or gold, for example.
By performing the above wire-bonding process in which the conductive wire 380 is clamped between the first bump 306 and the second bump 308, the bonding location 390 of the conductive wire 380 hence can be firmly maintained between the bumps (306, 308).
In conclusion, the foregoing description of the embodiments of the present invention reveals at least the following advantages. By up setting the bonding location of the conductive wire on the active surface of the chip by means of stacked bumps, a shorting contact of the wire with the active surface of the chip thus can be prevented. On the other hand, by clamping the bonding location of the conductive wire between two bumps over the active surface of the chip, the bonding of the wire to the chip hence can be ensured and peeling off of the conductive wire can be prevented.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. For example, a combination of the two wire-bonding arrangements described above is applicable to improve the reliability of the wire-bonding process. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.

Claims (8)

What is claimed is:
1. A wire-bonding process comprising:
providing a chip having at least a first contact pad;
providing a chip carrier having at least a second contact pad;
forming a first conductive bump over the first contact pad;
forming a conductive wire electrically connecting the second contact pad of the chip carrier to the first conductive bump; and
forming a second conductive bump on the wire and over the first conductive bump.
2. The process of claim 1, wherein the conductive wire connects the second contact pad of the chip carrier via a prominence formed on the second contact pad, and the conductive wire connects onto the first conductive bump in a stitch-bonding fashion.
3. The process of claim 1, wherein the conductive wire, the first conductive bump, and the second conductive bump are made of aluminum.
4. The process of claim 1, wherein the conductive wire, the first conductive bump, and the second conductive bump are made of gold.
5. A wire-bonding structure comprising:
a chip having at least a first contact pad;
a pair of conductive bumps located over the first contact pad;
a carrier having at least a second contact pad; and
a conductive wire electrically connecting the second contact pad of the chip carrier to the conductive bumps over the first contact pad of the chip, wherein the contact of the conductive wire with the conductive bumps is located between the conductive bumps.
6. The wire-bonding structure of claim 5, wherein the conductive wire connects the second contact pad of the chip carrier via a prominence formed on the second contact pad, and the conductive wire connects between the conductive bumps in a stitch-bonding fashion.
7. The wire-bonding structure of claim 5, wherein the conductive wire and the conductive bumps are made of aluminum.
8. The wire-bonding structure of claim 5, wherein the conductive wire and the conductive bumps are made of gold.
US09/900,066 2000-12-22 2001-07-06 Wire bonding process and wire bond structure Expired - Lifetime US6561411B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/335,350 US6863208B2 (en) 2000-12-22 2002-12-31 Wire bonding process and wire bond structure

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
TW089127630A TW465064B (en) 2000-12-22 2000-12-22 Bonding process and the structure thereof
TW89127630 2000-12-22

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/335,350 Continuation US6863208B2 (en) 2000-12-22 2002-12-31 Wire bonding process and wire bond structure

Publications (2)

Publication Number Publication Date
US20020079354A1 US20020079354A1 (en) 2002-06-27
US6561411B2 true US6561411B2 (en) 2003-05-13

Family

ID=21662463

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/900,066 Expired - Lifetime US6561411B2 (en) 2000-12-22 2001-07-06 Wire bonding process and wire bond structure
US10/335,350 Expired - Lifetime US6863208B2 (en) 2000-12-22 2002-12-31 Wire bonding process and wire bond structure

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/335,350 Expired - Lifetime US6863208B2 (en) 2000-12-22 2002-12-31 Wire bonding process and wire bond structure

Country Status (2)

Country Link
US (2) US6561411B2 (en)
TW (1) TW465064B (en)

Cited By (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030089758A1 (en) * 2000-12-22 2003-05-15 Chun-Chi Lee Wire bonding process and wire bond structure
US20030102358A1 (en) * 2001-12-05 2003-06-05 Bowen Neal M. Stacked chip connection using stand off stitch bonding
US20040026681A1 (en) * 2002-08-08 2004-02-12 Nanolnk, Inc. Protosubstrates
US20040164126A1 (en) * 2003-02-20 2004-08-26 Fuaida Harun Wirebonding insulated wire
US20050242159A1 (en) * 2004-04-28 2005-11-03 Texas Instruments Incorporated System and method for low loop wire bonding
US6982485B1 (en) * 2002-02-13 2006-01-03 Amkor Technology, Inc. Stacking structure for semiconductor chips and a semiconductor package using it
US20060001157A1 (en) * 2004-06-30 2006-01-05 Carberry Patrick J Methods and apparatus for integrated circuit ball bonding using stacked ball bumps
US20060102694A1 (en) * 2004-11-13 2006-05-18 Stats Chippac Ltd. Semiconductor system with fine pitch lead fingers
US20060113665A1 (en) * 2004-11-12 2006-06-01 Chippac, Inc Wire bond interconnection
US20070026573A1 (en) * 2005-07-28 2007-02-01 Aminuddin Ismail Method of making a stacked die package
US20070273043A1 (en) * 2004-11-12 2007-11-29 Stats Chippac, Ltd. Wire Bonding Structure and Method that Eliminates Special Wire Bondable Finish and Reduces Bonding Pitch on Substrates
US20080079173A1 (en) * 2006-09-28 2008-04-03 Stats Chippac Ltd. Integrated circuit package system with pad to pad bonding
US20090032932A1 (en) * 2007-08-03 2009-02-05 Byung Tai Do Integrated circuit packaging system for fine pitch substrates
US20090174054A1 (en) * 2006-07-18 2009-07-09 Christian Block Module with Flat Construction and Method for Placing Components
US20100035385A1 (en) * 2006-03-20 2010-02-11 Adams Zhu Aluminum bump bonding for fine aluminum wire
US20110304044A1 (en) * 2010-06-15 2011-12-15 Ming-Hong Lin Stacked chip package structure and its fabrication method
US20120241964A1 (en) * 2011-03-21 2012-09-27 Han Bonghwan Integrated circuit packaging system with interconnects and method of manufacture thereof
US8519517B2 (en) 2004-11-13 2013-08-27 Stats Chippac Ltd. Semiconductor system with fine pitch lead fingers and method of manufacturing thereof
US11735562B2 (en) 2021-02-08 2023-08-22 Tong Hsing Electronic Industries, Ltd. Sensor package structure

Families Citing this family (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI284376B (en) * 2002-02-21 2007-07-21 Advanced Semiconductor Eng Bump manufacturing method
JP3854232B2 (en) * 2003-02-17 2006-12-06 株式会社新川 Bump forming method and wire bonding method
JP4427298B2 (en) * 2003-10-28 2010-03-03 富士通株式会社 Multi-step bump formation method
TWI242852B (en) 2004-05-05 2005-11-01 Orient Semiconductor Elect Ltd Semiconductor package
US7404513B2 (en) * 2004-12-30 2008-07-29 Texas Instruments Incorporated Wire bonds having pressure-absorbing balls
JP4558539B2 (en) * 2005-03-09 2010-10-06 日立協和エンジニアリング株式会社 Electronic circuit board, electronic circuit, method for manufacturing electronic circuit board, and method for manufacturing electronic circuit
JP2007134486A (en) * 2005-11-10 2007-05-31 Toshiba Corp Stacked semiconductor device and its manufacturing method
US8138080B2 (en) * 2006-03-10 2012-03-20 Stats Chippac Ltd. Integrated circuit package system having interconnect stack and external interconnect
US7573137B2 (en) * 2006-03-31 2009-08-11 Texas Instruments Incorporated Controlling flip-chip techniques for concurrent ball bonds in semiconductor devices
JP2008034567A (en) * 2006-07-27 2008-02-14 Fujitsu Ltd Semiconductor device and manufacturing method therefor
US8021931B2 (en) * 2006-12-11 2011-09-20 Stats Chippac, Inc. Direct via wire bonding and method of assembling the same
US20080272487A1 (en) * 2007-05-04 2008-11-06 Il Kwon Shim System for implementing hard-metal wire bonds
US7863099B2 (en) * 2007-06-27 2011-01-04 Stats Chippac Ltd. Integrated circuit package system with overhanging connection stack
US8637394B2 (en) * 2007-07-05 2014-01-28 Stats Chippac Ltd. Integrated circuit package system with flex bump
JP2010123817A (en) * 2008-11-21 2010-06-03 Fujitsu Ltd Wire bonding method, electronic apparatus, and method of manufacturing the same
US8168458B2 (en) * 2008-12-08 2012-05-01 Stats Chippac, Ltd. Semiconductor device and method of forming bond wires and stud bumps in recessed region of peripheral area around the device for electrical interconnection to other devices
US8008785B2 (en) 2009-12-22 2011-08-30 Tessera Research Llc Microelectronic assembly with joined bond elements having lowered inductance
WO2014048449A1 (en) * 2012-09-25 2014-04-03 Osram Opto Semiconductors Gmbh Electronic device and method for forming an electrical connection
JP6244784B2 (en) * 2013-09-30 2017-12-13 日亜化学工業株式会社 Light emitting device
JP6523597B2 (en) * 2013-09-30 2019-06-05 日亜化学工業株式会社 Light emitting device
JP2017092212A (en) * 2015-11-09 2017-05-25 株式会社東芝 Semiconductor device and manufacturing method of the same
FR3088018B1 (en) * 2018-11-06 2023-01-13 Mbda France METHOD FOR BONDING BY BRASSAGE FOR IMPROVING THE FATIGUE STRENGTH OF BRAZED JOINTS

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5328079A (en) * 1993-03-19 1994-07-12 National Semiconductor Corporation Method of and arrangement for bond wire connecting together certain integrated circuit components
US5740956A (en) * 1995-09-04 1998-04-21 Anam Industrial Co., Ltd Bonding method for semiconductor chips
US5908317A (en) * 1996-03-11 1999-06-01 Anam Semiconductor Inc. Method of forming chip bumps of bump chip scale semiconductor package
US6181569B1 (en) * 1999-06-07 2001-01-30 Kishore K. Chakravorty Low cost chip size package and method of fabricating the same
US6239366B1 (en) * 1999-01-28 2001-05-29 United Microelectronics Corp. Face-to-face multi-chip package
US20020014685A1 (en) * 1996-06-10 2002-02-07 Matsushita Electric Industrial Co., Ltd. Electronic component with ball bonded pads connected to a plated lead frame
US6396155B1 (en) * 1999-09-16 2002-05-28 Fujitsu Limited Semiconductor device and method of producing the same
US6420256B1 (en) * 1997-04-22 2002-07-16 Micron Technology, Inc. Method of improving interconnect of semiconductor devices by using a flattened ball bond
US20020105069A1 (en) * 1998-02-25 2002-08-08 Toshimi Kawahara Semiconductor device including stud bumps as external connection terminals

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR940001149B1 (en) * 1991-04-16 1994-02-14 삼성전자 주식회사 Chip bonding method of semiconductor device
US5824569A (en) * 1992-07-15 1998-10-20 Micron Technology, Inc. Semiconductor device having ball-bonded pads
DE4446471C2 (en) * 1994-12-23 1997-05-22 Fraunhofer Ges Forschung Method for mounting a chip on a flexible circuit carrier
JP3727172B2 (en) * 1998-06-09 2005-12-14 沖電気工業株式会社 Semiconductor device
US6169331B1 (en) * 1998-08-28 2001-01-02 Micron Technology, Inc. Apparatus for electrically coupling bond pads of a microelectronic device
JP3662461B2 (en) * 1999-02-17 2005-06-22 シャープ株式会社 Semiconductor device and manufacturing method thereof
JP4439090B2 (en) * 2000-07-26 2010-03-24 日本テキサス・インスツルメンツ株式会社 Semiconductor device and manufacturing method thereof
TW465064B (en) * 2000-12-22 2001-11-21 Advanced Semiconductor Eng Bonding process and the structure thereof

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5328079A (en) * 1993-03-19 1994-07-12 National Semiconductor Corporation Method of and arrangement for bond wire connecting together certain integrated circuit components
US5740956A (en) * 1995-09-04 1998-04-21 Anam Industrial Co., Ltd Bonding method for semiconductor chips
US5908317A (en) * 1996-03-11 1999-06-01 Anam Semiconductor Inc. Method of forming chip bumps of bump chip scale semiconductor package
US20020014685A1 (en) * 1996-06-10 2002-02-07 Matsushita Electric Industrial Co., Ltd. Electronic component with ball bonded pads connected to a plated lead frame
US6420256B1 (en) * 1997-04-22 2002-07-16 Micron Technology, Inc. Method of improving interconnect of semiconductor devices by using a flattened ball bond
US20020105069A1 (en) * 1998-02-25 2002-08-08 Toshimi Kawahara Semiconductor device including stud bumps as external connection terminals
US6239366B1 (en) * 1999-01-28 2001-05-29 United Microelectronics Corp. Face-to-face multi-chip package
US6181569B1 (en) * 1999-06-07 2001-01-30 Kishore K. Chakravorty Low cost chip size package and method of fabricating the same
US6396155B1 (en) * 1999-09-16 2002-05-28 Fujitsu Limited Semiconductor device and method of producing the same

Cited By (45)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6863208B2 (en) * 2000-12-22 2005-03-08 Advanced Semiconductor Enigneering, Inc. Wire bonding process and wire bond structure
US20030089758A1 (en) * 2000-12-22 2003-05-15 Chun-Chi Lee Wire bonding process and wire bond structure
US7021520B2 (en) * 2001-12-05 2006-04-04 Micron Technology, Inc. Stacked chip connection using stand off stitch bonding
US20030102358A1 (en) * 2001-12-05 2003-06-05 Bowen Neal M. Stacked chip connection using stand off stitch bonding
US6982485B1 (en) * 2002-02-13 2006-01-03 Amkor Technology, Inc. Stacking structure for semiconductor chips and a semiconductor package using it
US20040026681A1 (en) * 2002-08-08 2004-02-12 Nanolnk, Inc. Protosubstrates
US7199305B2 (en) 2002-08-08 2007-04-03 Nanoink, Inc. Protosubstrates
US20040164126A1 (en) * 2003-02-20 2004-08-26 Fuaida Harun Wirebonding insulated wire
US6854637B2 (en) * 2003-02-20 2005-02-15 Freescale Semiconductor, Inc. Wirebonding insulated wire
US20050242159A1 (en) * 2004-04-28 2005-11-03 Texas Instruments Incorporated System and method for low loop wire bonding
US7475802B2 (en) * 2004-04-28 2009-01-13 Texas Instruments Incorporated Method for low loop wire bonding
US7009305B2 (en) * 2004-06-30 2006-03-07 Agere Systems Inc. Methods and apparatus for integrated circuit ball bonding using stacked ball bumps
US20060001157A1 (en) * 2004-06-30 2006-01-05 Carberry Patrick J Methods and apparatus for integrated circuit ball bonding using stacked ball bumps
US20060113665A1 (en) * 2004-11-12 2006-06-01 Chippac, Inc Wire bond interconnection
US8129263B2 (en) 2004-11-12 2012-03-06 Chippac, Inc. Wire bond interconnection and method of manufacture thereof
US20070273043A1 (en) * 2004-11-12 2007-11-29 Stats Chippac, Ltd. Wire Bonding Structure and Method that Eliminates Special Wire Bondable Finish and Reduces Bonding Pitch on Substrates
US7986047B2 (en) 2004-11-12 2011-07-26 Chippac, Inc. Wire bond interconnection
US20080135997A1 (en) * 2004-11-12 2008-06-12 Hun-Teak Lee Wire bond interconnection
US7453156B2 (en) 2004-11-12 2008-11-18 Chippac, Inc. Wire bond interconnection
US7745322B2 (en) 2004-11-12 2010-06-29 Chippac, Inc. Wire bond interconnection
US8269356B2 (en) 2004-11-12 2012-09-18 Stats Chippac Ltd. Wire bonding structure and method that eliminates special wire bondable finish and reduces bonding pitch on substrates
US20110089566A1 (en) * 2004-11-12 2011-04-21 Pendse Rajendra D Wire bonding structure and method that eliminates special wire bondable finish and reduces bonding pitch on substrates
US7868468B2 (en) 2004-11-12 2011-01-11 Stats Chippac Ltd. Wire bonding structure and method that eliminates special wire bondable finish and reduces bonding pitch on substrates
US20100225008A1 (en) * 2004-11-12 2010-09-09 Hun-Teak Lee Wire bond interconnection
US20110169149A1 (en) * 2004-11-13 2011-07-14 Hun Teak Lee Semiconductor package system with fine pitch lead fingers and method of manufacturing thereof
US20060102694A1 (en) * 2004-11-13 2006-05-18 Stats Chippac Ltd. Semiconductor system with fine pitch lead fingers
US7731078B2 (en) 2004-11-13 2010-06-08 Stats Chippac Ltd. Semiconductor system with fine pitch lead fingers
US20100203683A1 (en) * 2004-11-13 2010-08-12 Hun Teak Lee Semiconductor system with fine pitch lead fingers and method of manufacture thereof
US8519517B2 (en) 2004-11-13 2013-08-27 Stats Chippac Ltd. Semiconductor system with fine pitch lead fingers and method of manufacturing thereof
US8256660B2 (en) 2004-11-13 2012-09-04 Stats Chippac Ltd. Semiconductor package system with fine pitch lead fingers and method of manufacturing thereof
US7909233B2 (en) 2004-11-13 2011-03-22 Stats Chippac Ltd. Method of manufacturing a semiconductor package with fine pitch lead fingers
US20070026573A1 (en) * 2005-07-28 2007-02-01 Aminuddin Ismail Method of making a stacked die package
US20100035385A1 (en) * 2006-03-20 2010-02-11 Adams Zhu Aluminum bump bonding for fine aluminum wire
US8138081B2 (en) * 2006-03-20 2012-03-20 Fairchild Semiconductor Corporation Aluminum bump bonding for fine aluminum wire
US20090174054A1 (en) * 2006-07-18 2009-07-09 Christian Block Module with Flat Construction and Method for Placing Components
US20080079173A1 (en) * 2006-09-28 2008-04-03 Stats Chippac Ltd. Integrated circuit package system with pad to pad bonding
US7952209B2 (en) 2006-09-28 2011-05-31 Stats Chippac Ltd. Integrated circuit package system with pad to pad bonding
US20090032932A1 (en) * 2007-08-03 2009-02-05 Byung Tai Do Integrated circuit packaging system for fine pitch substrates
US8143107B2 (en) 2007-08-03 2012-03-27 Stats Chippac Ltd. Integrated circuit packaging system substrates and method of manufacture thereof
US20100155926A1 (en) * 2007-08-03 2010-06-24 Byung Tai Do Integrated circuit packaging system for fine pitch substrates and method of manufacture thereof
US7701049B2 (en) 2007-08-03 2010-04-20 Stats Chippac Ltd. Integrated circuit packaging system for fine pitch substrates
US20110304044A1 (en) * 2010-06-15 2011-12-15 Ming-Hong Lin Stacked chip package structure and its fabrication method
US20120241964A1 (en) * 2011-03-21 2012-09-27 Han Bonghwan Integrated circuit packaging system with interconnects and method of manufacture thereof
US8609525B2 (en) * 2011-03-21 2013-12-17 Stats Chippac Ltd. Integrated circuit packaging system with interconnects and method of manufacture thereof
US11735562B2 (en) 2021-02-08 2023-08-22 Tong Hsing Electronic Industries, Ltd. Sensor package structure

Also Published As

Publication number Publication date
US6863208B2 (en) 2005-03-08
US20030089758A1 (en) 2003-05-15
US20020079354A1 (en) 2002-06-27
TW465064B (en) 2001-11-21

Similar Documents

Publication Publication Date Title
US6561411B2 (en) Wire bonding process and wire bond structure
US6977439B2 (en) Semiconductor chip stack structure
US6882056B2 (en) Multi-chip package type semiconductor device
US7067413B2 (en) Wire bonding method, semiconductor chip, and semiconductor package
US7863723B2 (en) Adhesive on wire stacked semiconductor package
TWI313048B (en) Multi-chip package
US6583499B2 (en) Quad flat non-leaded package and leadframe for use in a quad flat non-leaded package
US20100044861A1 (en) Semiconductor die support in an offset die stack
JP2004071947A (en) Semiconductor device
US6820329B2 (en) Method of manufacturing multi-chip stacking package
KR20050091932A (en) Method of reverse wire bonding on fine pitch bump and wire bond structure thereby
JP3497775B2 (en) Semiconductor device
US20030127717A1 (en) Multi-chip stacking package
KR100833187B1 (en) Method of bonding wire of semiconductor package
KR100350084B1 (en) Method for wire bonding in semiconductor package
US20060197203A1 (en) Die structure of package and method of manufacturing the same
CN101315921B (en) Chip stack packaging structure and method of producing the same
KR20110056768A (en) Semiconductor package
KR940010547B1 (en) Bonding method of semiconductor chip
KR200292328Y1 (en) Semiconductor package
JP2002016210A (en) Semiconductor device
JPH0621271A (en) Semiconductor package structure
JPH06268152A (en) Semiconductor integrated circuit device
TW200419743A (en) Multi-chips stacked package
JP2008258279A (en) Manufacturing method of semiconductor device, and semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: ADVANCED SEMICONDUCTOR ENGINEERING, INC., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LEE, CHUN-CHI;REEL/FRAME:011986/0030

Effective date: 20010615

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12