US6856225B1 - Photolithographically-patterned out-of-plane coil structures and method of making - Google Patents

Photolithographically-patterned out-of-plane coil structures and method of making Download PDF

Info

Publication number
US6856225B1
US6856225B1 US09/573,815 US57381500A US6856225B1 US 6856225 B1 US6856225 B1 US 6856225B1 US 57381500 A US57381500 A US 57381500A US 6856225 B1 US6856225 B1 US 6856225B1
Authority
US
United States
Prior art keywords
anchor portion
coil structure
substrate
elastic member
coil
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/573,815
Inventor
Christopher L. Chua
Francesco Lemmi
Koenraad F. Van Schuylenbergh
Jeng Ping Lu
David K. Fork
Eric Peeters
Decai Sun
Donald L. Smith
Linda T. Romano
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Xerox Corp
Original Assignee
Xerox Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Xerox Corp filed Critical Xerox Corp
Assigned to XEROX CORPORATION reassignment XEROX CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LEMMI, FRANCESCO, SMITH, DONALD L., SUN, DECAI, VAN SCHUYLENBERGH, KOENRAAD F., CHUA, CHRISTOPHER L., FORK, DAVID K., LU, JENG PING, PEETERS, ERIC, ROMANO, LINDA T.
Priority to US09/573,815 priority Critical patent/US6856225B1/en
Priority to DE60122343T priority patent/DE60122343T2/en
Priority to AU2001261322A priority patent/AU2001261322A1/en
Priority to EP06016933A priority patent/EP1729174B1/en
Priority to EP01935209A priority patent/EP1301827B1/en
Priority to PCT/US2001/014985 priority patent/WO2001088612A1/en
Priority to JP2001584945A priority patent/JP4813739B2/en
Priority to AT01935209T priority patent/ATE336738T1/en
Priority to DE60142714T priority patent/DE60142714D1/en
Priority to MYPI20012305A priority patent/MY156922A/en
Priority to TW090111802A priority patent/TW501151B/en
Priority to US10/154,555 priority patent/US6947291B2/en
Assigned to BANK ONE, NA, AS ADMINISTRATIVE AGENT reassignment BANK ONE, NA, AS ADMINISTRATIVE AGENT SECURITY AGREEMENT Assignors: XEROX CORPORATION
Priority to US10/387,203 priority patent/US7000315B2/en
Assigned to JPMORGAN CHASE BANK, AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, AS COLLATERAL AGENT SECURITY AGREEMENT Assignors: XEROX CORPORATION
Publication of US6856225B1 publication Critical patent/US6856225B1/en
Application granted granted Critical
Assigned to JP MORGAN CHASE BANK reassignment JP MORGAN CHASE BANK SECURITY AGREEMENT Assignors: XEROX CORPORATION
Priority to US11/197,675 priority patent/US7284324B2/en
Anticipated expiration legal-status Critical
Assigned to XEROX CORPORATION reassignment XEROX CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A. AS SUCCESSOR-IN-INTEREST ADMINISTRATIVE AGENT AND COLLATERAL AGENT TO BANK ONE, N.A.
Assigned to XEROX CORPORATION reassignment XEROX CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A. AS SUCCESSOR-IN-INTEREST ADMINISTRATIVE AGENT AND COLLATERAL AGENT TO BANK ONE, N.A.
Assigned to XEROX CORPORATION reassignment XEROX CORPORATION RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A. AS SUCCESSOR-IN-INTEREST ADMINISTRATIVE AGENT AND COLLATERAL AGENT TO JPMORGAN CHASE BANK
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R1/00Details of instruments or arrangements of the types included in groups G01R5/00 - G01R13/00 and G01R31/00
    • G01R1/02General constructional details
    • G01R1/06Measuring leads; Measuring probes
    • G01R1/067Measuring probes
    • G01R1/06711Probe needles; Cantilever beams; "Bump" contacts; Replaceable probe pins
    • G01R1/06716Elastic
    • G01R1/06727Cantilever beams
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01FMAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
    • H01F17/00Fixed inductances of the signal type 
    • H01F17/02Fixed inductances of the signal type  without magnetic core
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/522Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
    • H01L23/5227Inductive arrangements or effects of, or between, wiring layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L28/00Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
    • H01L28/10Inductors
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R3/00Apparatus or processes specially adapted for the manufacture or maintenance of measuring instruments, e.g. of probe tips
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01FMAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
    • H01F17/00Fixed inductances of the signal type 
    • H01F17/0006Printed inductances
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01FMAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
    • H01F17/00Fixed inductances of the signal type 
    • H01F17/0006Printed inductances
    • H01F17/0033Printed inductances with the coil helically wound around a magnetic core
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01FMAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
    • H01F41/00Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties
    • H01F41/02Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties for manufacturing cores, coils, or magnets
    • H01F41/04Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties for manufacturing cores, coils, or magnets for manufacturing coils
    • H01F41/041Printed circuit coils
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • H01L21/7688Filling of holes, grooves or trenches, e.g. vias, with conductive material by deposition over sacrificial masking layer, e.g. lift-off
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05568Disposition the whole external layer protruding from the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05573Single external layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05617Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/05624Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/13155Nickel [Ni] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/13171Chromium [Cr] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/1318Molybdenum [Mo] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16238Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bonding area protruding from the surface of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/4847Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/85909Post-treatment of the connector or wire bonding area
    • H01L2224/8592Applying permanent coating, e.g. protective coating
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00015Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed as prior art
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01018Argon [Ar]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01019Potassium [K]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01022Titanium [Ti]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01023Vanadium [V]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01024Chromium [Cr]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01027Cobalt [Co]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01039Yttrium [Y]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0104Zirconium [Zr]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01042Molybdenum [Mo]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01057Lanthanum [La]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01058Cerium [Ce]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01061Promethium [Pm]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01068Erbium [Er]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01072Hafnium [Hf]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01075Rhenium [Re]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01084Polonium [Po]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/10251Elemental semiconductors, i.e. Group IV
    • H01L2924/10253Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/1026Compound semiconductors
    • H01L2924/1032III-V
    • H01L2924/10329Gallium arsenide [GaAs]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1203Rectifying Diode
    • H01L2924/12034Varactor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19042Component type being an inductor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19043Component type being a resistor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30105Capacitance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/30107Inductance
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/4902Electromagnet, transformer or inductor
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/4902Electromagnet, transformer or inductor
    • Y10T29/49071Electromagnet, transformer or inductor by winding or coiling
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49147Assembling terminal to base
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49204Contact or terminal manufacturing
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49204Contact or terminal manufacturing
    • Y10T29/49208Contact or terminal manufacturing by assembling plural parts
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49204Contact or terminal manufacturing
    • Y10T29/49208Contact or terminal manufacturing by assembling plural parts
    • Y10T29/4921Contact or terminal manufacturing by assembling plural parts with bonding
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49204Contact or terminal manufacturing
    • Y10T29/49208Contact or terminal manufacturing by assembling plural parts
    • Y10T29/49218Contact or terminal manufacturing by assembling plural parts with deforming

Definitions

  • This invention generally relates to photolithographically-patterned, out-of-plane coil structures for use in integrated circuits, circuit boards and other devices.
  • FIG. 1 shows a contact pad 3 formed on a chip 2 wire bonded to a corresponding contact pad 3 formed on a substrate 1 .
  • the contact pads 3 are electrically connected, or bonded, by a wire 4 . Since the chip 2 typically has tens or even hundreds of the contact pads 3 , wire bonding each contact pad 3 on the chip 2 to the corresponding contact pad 3 on the substrate 1 is labor intensive, expensive and slow. Further, the contact pads 3 must be large enough to accommodate both the wire 4 and the accuracy of the wire bonding device used to create the wire bond Therefore, the contact pads 3 are made larger than otherwise necessary to compensate for the size limitations of wire 4 and the wire bonding device.
  • FIG. 2 shows the contact pad 3 formed on the chip 2 tab bonded to the corresponding contact pad 3 on the substrate 1 .
  • a flexible substrate 5 having conductive lines formed on its lower surface is forced against the contact pads 3 .
  • a layer of anisotropic adhesive (not shown) is placed between the contact pads 3 and the flexible substrate 5 .
  • the anisotropic adhesive and the conductive lines formed on the flexible substrate 5 cooperate to complete the electrical connection between the contact pads 3 .
  • tab bonding suffers from yield loss and high cost. Irregularities in the heights of the contact pad 3 result in non-uniform contacting force pressing the flexible substrate 5 against the contact pads 3 .
  • the non-uniform contacting force means that some contact pads 3 will not be properly bonded to the flexible substrate 5 .
  • FIG. 3 shows the chip 2 inverted with the contact pads 3 facing toward the substrate 1 .
  • the name “flip-chip” derives from the inversion of the chip 2 , since the chip 2 is “flipped over” with the contacts pads 3 facing the substrate 1 , in contrast to both tab bonding and wire bonding where the contact pads 3 on the chip 2 face away from the substrate 1 .
  • solder bumps 6 are formed on the contact pads 3 on the substrate 1 . The electrical connection between the corresponding contact pads 3 is completed by pressing the contact pads 3 on the chip 2 against the solder bumps 6 .
  • Flip-chip bonding is an improvement over both wire bonding and tab bonding.
  • the relatively soft solder bumps 6 tend to permanently deform when the chip 2 is pressed down against the solder bumps 6 . This deformation of the solder bumps 6 compensates for some irregularity in the heights of the contact pads 3 and any uneven contacting pressure forcing the chip 2 against the solder bumps 6 .
  • solder bumps 6 are not uniform in height or if the substrate 1 is warped, contact between the contact pads 3 and the solder bumps 6 can be broken. Also, if the contacting pressure forcing the chip 2 down on the solder bumps 6 is uneven, contact between some contact pads 3 and corresponding solder bumps 6 can fail.
  • FIG. 4 shows a standard technique for establishing a temporary electrical contact between two devices.
  • a probe card 7 having a plurality of probe needles 8 contacts the contact pads 3 by physically pressing the probe needles 8 against the contact pads 3 .
  • the physical contact between the probe needles 8 and the contact pads 3 creates an electrical connection between the probe needles 8 and the lines 9 formed on the substrate 1 .
  • the probe cards 7 are generally used to create only temporary contacts between the probe needles 8 and the contact pads 3 , so that the device 10 can be tested, interrogated or otherwise communicated with.
  • the device 10 can be a matrix of display electrodes which are part of an active-matrix liquid crystal display. Testing of the devices 10 , such as liquid crystal display electrode matrices, is more thoroughly described in an application JAO 34053 to the same inventor, co-filed and co-pending herewith and herein incorporated by reference.
  • the probe cards 7 have many more applications than only for testing liquid crystal displays. Any device 10 having numerous and relatively small contact pads 3 , similar to those found on the chip 2 , can be tested using the probe card 7 . However, standard techniques for producing the probe card 7 are time consuming and labor-intensive. Each probe card 7 must be custom-made for the particular device 10 to be tested. Typically, the probe needles 8 are manually formed on the probe card 7 . Because the probe cards 7 are custom-made and relatively expensive, the probe cards 7 are not typically made to contact all of the contact pads 3 on the device 10 at one time. Therefore, only portions of the device 10 can be communicated with, tested or interrogated at any one time, requiring the probe card 7 be moved to allow communication, testing or interrogation of the entire device 10 .
  • the probe cards 7 are also used to test the chips 2 while the chips 2 are still part of a single-crystal silicon wafer.
  • One such probe card 7 is formed by photolithographic pattern plated processing, as disclosed in Probing at Die Level , Corwith, Advanced Packaging, February, 1995, pp. 26-28. Photolithographic pattern plated processing produces probe cards 7 which have essentially the same design as the standard probe card 7 . However, this new type of processing appears to automate the method for producing probe needles 8 , thus avoiding manually forming the probe needles 8 .
  • this article discloses a probe card 7 which is bent at the end nearest the probe needles 8 , as shown in FIG. 5 . The bend in the probe card 7 allows the probe needles 8 to contact the contact pad 3 at an angle. As the probe card 7 pushes the probe needles 8 into the contact pads 3 , a mechanical scrubbing action occurs which allows the probe needles 8 to break through the oxide formed on the top surface of the contact pad 3 .
  • All of the standard probe cards 7 are limited to testing contact pads 3 which are arranged in a linear array. Also, the standard probe cards 7 are sensitive to variations in the height of the contact pads 3 on the substrate 1 , irregularities or warping of the substrate 1 , and temperature variations.
  • in-plane architectures have two major drawbacks.
  • the coil magnetic fields induce eddy currents in the underlying substrate. These currents cause resistive dissipation that contributes to the coil losses.
  • the second problem arises when the coil is operated at high frequencies, where skin and proximity effects force the coil current to flow along the outer surfaces of the conductor.
  • the “skin depth” is about 2 to 3 ⁇ m for typical conductors at frequencies of interest for wireless communication, for example, 900 MHz, 1.9 GHz and 2.4 GHz.
  • the AC resistance of the coil conductor becomes appreciably higher than its DC resistance because the cross section of the conductor is not fully used
  • FIG. 31 shows the current distribution in in-plane coils operated at high frequencies. Darker shading in the coil indicates a higher current density.
  • the disk-shaped coil shown in FIG. 31 a has a current distribution that is concentrated at the outer edges of the winding wire. Therefore, widening the conductor simply increases the unused portion of the conductor and does not reduce the AC resistance. This situation may be compared to the typical discrete component, out-of-plane coil of FIG. 31 b , where the AC resistance can be reduced by simply making the conductors wider.
  • the insertion of the magnetic core through the coils would influence the magnetic flux developed around the coils and, thus, would vary the inductance accordingly.
  • the tuning range of the inductor is set by this effect, and reliable data may be obtained by carefully controlling the four resonators that actuate the slider causing it to move a finite distance through the coils.
  • Such a technique is fairly complicated to micromachine and requires additional components on valuable chip real estate.
  • Robert Marcus et al. in International PC Application number WO 99/18445 filed Oct. 2, 1998, titled Michromachined element and Method of Fabrication thereof discloses a coiled structure that is formed by depositing two layers of material having different coefficients of thermal expansion on a sacrificial layer, removing the sacrificial layer, then heating the cantilevered structure until it curls partially upon itself. Coil closure is achieved by patterning a tethered end to the tip of the cantilevered structure. When the sacrificial layer is removed and the cantilever heated, the cantilever curls on itself, causing the tethered end to twist.
  • Such a method and structure is impractical for creating arrays of densely packed, integrated micro-inductors and other structures on silicon substrates.
  • Low-loss inductors that can be integrated on chip are most desirable in wireless communication devices such as cellular phones, pagers, GPS receivers, warehouse management RF identification tags, wireless computer LANs, personal digital assistants, and satellite telecommunication. Small portable devices, in particular, require the lowest possible power consumption for extended battery life and a maximal circuit integration to reduce device size and PC board complexity.
  • the quest for low-loss inductors is driven by a fundamental trade-off between power consumption on one hand and the need for low-loss circuit passives (i.e. inductors and capacitors) on the other. Lowering the transistor bias in radio circuits reduces the power dissipation, but also significantly degrades amplifier gains, oscillator stability and filter selectivity.
  • Low-loss passives is the only viable technique to overcome this problem.
  • Low-loss capacitors in the 0.1 to 100 pF range are routinely integrated on chip nowadays.
  • state-of-the-art integrated coil architectures are still too lossy to be of use in integrated RF designs. All present RF chipsets, therefore, are limited to using discrete inductors that form a real estate bottleneck in today's increasingly miniaturized applications.
  • Modern wireless designs typically run in the lower GHz bands.
  • the standard frequencies for cellular phones are 900 MHz, 1.8 GHz, 1.9 GHz and 2.4 GHZ, while 900 MHz is the frequency of choice for digital cordless phones.
  • the 410-430 MHz, 870 MHz and 900-930 MHz bands are used for wireless RS-232, computer LANs and RF identification.
  • the passives of choice are typically, for inductors, 1 to 30 nH and, for capacitors, 1 to 30 pF.
  • the intermediate frequencies in superheterodyne receivers are 40 to 350 MHz which calls for passives in the order of 100 to 1000 nH and 10 to 100 pF.
  • high quality on-chip capacitors ranging from 0.1 pF to 100 pF are commonplace, integrated inductors and integrated variable capacitors that meet the low-loss requirements are currently not available.
  • Variable capacitors that can be integrated on chip are also in great demand.
  • the benchmark architecture for contemporary wireless transceivers is still the superheterodyne architecture, which uses both inductors and varicaps.
  • Variable capacitors are essential components of superheterodyne circuits used in many wireless devices.
  • Superheterodyne circuits containing both inductors and capacitors currently cannot be integrated on chip in commercial devices, and so present a bottleneck to device miniaturization.
  • the missing links in implementing full superheterodyne wireless architectures on a chip are inductors with quality factors of at least 30 to 50, variable capacitors (varicaps) with a tuning range of 10% and quality factors of 30 to 50, and oscillators with quality factors of 10,000 or more.
  • the process technology for making the capacitors should be compatible with the process for making the inductors.
  • VCOs Voltage Controlled Oscillators
  • this invention provides a spring contact which exhibits the speed and ease of solder-bump flip-chip bonding while eliminating the need to create uniform solder bumps or uniform contacting pressure.
  • This invention further provides a spring contact which has elastic properties enabling the spring contact to maintain physical contact with a contact pad despite variations in contact pad heights, contacting pressure or thermal variations.
  • This invention also provides an elastic spring contact having a stress gradient formed in the spring contact, which causes the spring contact to bend away from the substrate and thus provide compliant contact with a contact pad.
  • This invention further provides a probe card and a method for producing the probe card having spring contacts in place of standard probe needles.
  • the spring contacts of this invention are formed of a thin metal strip which is in part fixed to a substrate and electrically connected to a contact pad on the substrate.
  • the free portion of the metal strip not fixed to the substrate bends up and away from the substrate.
  • the contact pad on a device is brought into pressing contact with the free portion of the metal strip, the free portion deforms and provides compliant contact with the contact pad. Since the metal strip is electrically conductive or coated with a conductive material, the contact pad on the substrate is electrically connected to the contact pad on the device via the spring contact.
  • a coil structure includes a substrate and an elastic member having an intrinsic stress profile.
  • the elastic member includes a first anchor portion fixed to the substrate, a loop winding and a second anchor portion connected to the substrate.
  • the second anchor portion and the loop winding are initially fixed to the substrate, but are released from the substrate to become separated from the substrate.
  • An intrinsic stress profile in the elastic member biases the second anchor portion away from the substrate forming the loop winding and causing the second anchor portion to contact the substrate.
  • the resulting coil structure is out-of-the plane of the substrate.
  • the loop winding may also include a plurality of turns.
  • the second anchor portion may be position away from the takeoff point of the elastic member, either tangentially or axially. If the second anchor point is positioned tangentially from the takeoff point, the loop winding is generally in the shape of a circle, i.e., the second anchor portion contacts the substrate in the same vertical plane as the first anchor portion. Various techniques may be used to position the second anchor portion tangentially from the takeoff point. For example, a mechanical stop can be fixed to the substrate at the desired location.
  • the radius of curvature of the elastic member may be varied, such as by adding a load layer uniformly across the width of a portion of the elastic member or by patterning one or more openings or perforations uniformly across the width of a portion of the elastic member.
  • the loop winding is generally in the shape of a helix.
  • a uniform stress anisotropy may be introduced into the elastic member, which causes a helical deformation in the released layer.
  • the radius of curvature can be varied in the elastic member to introduce a helical deformation. This can be accomplished by varying the intrinsic stress profile in the elastic member as a function of position.
  • a helical winding may also be formed by causing the resulting loop winding to have two (or more) different radii of curvature.
  • This may be accomplished, for example, by forming one or more openings asymmetrically in the elastic member prior to release or by forming a load layer at an angle on a portion of the elastic member (upon release, the weight of the load layer causes the loop winding to be axially offset).
  • the second anchor portion can be soldered or plated to the substrate.
  • Each anchor portion can be attached to a metal contact pad attached to the substrate, for providing electrical connectivity to other elements in a circuit.
  • the elastic member is formed of a conductive material.
  • a layer of a conductive metal, such as gold or silver, may be plated on an inner surface, an outer surface, or both surfaces.
  • This novel structure allows, for the first time, the integration of submillimeter-size high-Q inductors on both insulating and conductive substrates.
  • the coil structure When fabricated on a conductive substrate like silicon, the coil structure produces much fewer magnetic flux lines that intercept the substrate than present in-plane micro-coils, which then results in fewer eddy currents induced in the substrate and lower coil losses.
  • the coil structures may be used as inductors, which are compatible with toroidal architectures that confine magnetic fields exceedingly well. This property enables multiple micro-coils to be packed densely without coupling with each other. At high operating frequencies, skin and proximity effects increase the coil resistance.
  • the out-of-plane coil structures can be easily designed for low resistance operation without complicated high aspect-ratio processing.
  • the out-of-plane coil structures are also compatible with numerous micro-coil embodiments such as center-tapped inductors and transformers for a wide range of applications.
  • a method for forming a coil structure includes depositing a layer of an elastic material on a substrate, the elastic material having an intrinsic stress profile.
  • the layer of elastic material is then photolithographically patterned into an elastic member.
  • a portion of the substrate under the patterned structure is under-cut etched to release a free portion of the elastic member from the substrate, an anchor portion of the elastic member remaining fixed to the substrate.
  • the intrinsic stress profile in the elastic member biases the free portion of the elastic member away from the substrate, forming a loop winding and causing the free end to contact a point on the substrate. This free end can then be connected to the substrate by, for example soldering or plating.
  • the intrinsic stress bends metal containing strips into the turns of an inductor coil.
  • Fabrication of micro-coil structures requires control over the coil geometry, in particular the coil radius, and, if a stress anisotropy is present, the helical pitch of the coil elements as well. If, for example, the loop has a constant radius r of curvature, and the length of the released portion is 2 or, the free end will naturally return to the take-off point of the loop. By placing a mechanical stop at a position away from the take off point, the free end can be positioned and anchored.
  • Magnetic structures can be created with such loops by connecting the loops on the substrate with contact pads which extend from the take off point of one loop to the contact point of an adjoining loop, producing a spiral.
  • the free end of the spring is offset axially and/or transversely with respect to the takeoff point in order to provide for contact to adjacent loop pads.
  • Mechanical and electrical contact is made permanent, for example, by soldering, conductive adhesive, thermal compressive bonding or plating.
  • One aspect of the invention recognizes that it is possible to create helical coiled structures of controlled diameter and pitch by exploiting stress anisotropy engineered into the deposited metal.
  • the helical twisting provides the useful feature that the free end of the spring is shifted longitudinally (or axially) from the take-off point. In principle, this allows formation of a continuous inductor consisting of multiple turns without interruption of the spring metal. It also allows segments of more than one turn to be joined in order to produce an inductor.
  • These structures reduce the number of coil-closing interconnects, and thereby minimize the impact of interconnects on inductor quality factor.
  • Another aspect of this invention relates to producing a turn of a coil endowed with the property of non-constant radius. This allows the free end of the elastic member to contact a point other than the take-off point of the loop, either tangentially from the takeoff point or offset axially from the takeoff point. Once a point away from the take-off point is contacted electrically, the un-lifted metal can be used to run a trace to any other point of an electrical circuit, including to another loop of an inductor.
  • Several ways of varying the radius of curvature are described, including varying the intrinsic stress profile along the elastic member, depositing a load layer along a portion of the elastic member, and photolithographically patterning perforations in the elastic member.
  • a new type of high variable capacitor includes a substrate, a first electrically conductive layer fixed to the substrate, a dielectric layer fixed to a portion of the electrically conductive layer, and a second electrically conductive layer having an anchor portion and a free portion.
  • the anchor portion is fixed to the dielectric layer and the free portion is initially fixed to the dielectric layer, but is released from the dielectric layer to become separated from the dielectric layer.
  • An inherent stress profile in the second electrically conductive layer biases the free portion away from the dielectric layer. When a bias voltage is applied between the first electrically conductive layer and the second electrically conductive layer, electrostatic forces in the free portion bend the free portion towards the first electrically conductive layer, thereby increasing the capacitance of the capacitor.
  • the manufacturing techniques of the invention can be used to create a tunable LC combination employing a coil structure and variable capacitor to provide full superheterodyne wireless architectures on a silicon chip.
  • FIG. 1 shows a chip wire bonded to a substrate
  • FIG. 2 shows the chip tab bonded to the substrate
  • FIG. 3 shows the chip solder-bump flip-chip bonded to the substrate
  • FIG. 4 shows a probe card contacting an electronic device
  • FIG. 5 shows a probe card having an angled probe needle
  • FIG. 6 is a spring contact in an undeformed free state and another spring contact deformed when contacting a contact pad
  • FIG. 7 shows a metal strip with no stress gradient
  • FIG. 8 shows a model for determining the curvature of a spring contact due to the stress gradient
  • FIG. 9 shows a model for determining the amount of reaction force exerted at the tip of the spring contact
  • FIGS. 10-13 show the steps for one method of forming a spring contact
  • FIG. 14 is a graphic representation of the film stress in a sputter deposited nickel-zirconium alloy as a function of plasma gas pressure
  • FIG. 15 is a top view of a spring contact
  • FIG. 16 is a device for testing the contact resistance of a plurality of spring contact pairs
  • FIG. 17 is a graphical representation of the detected resistance of a plurality of spring contact pairs
  • FIG. 18 is a graphic representation of the contact resistance of a spring contact as a function of the distance between the contact pad and the substrate;
  • FIG. 19 is a spring contact having a flat end
  • FIG. 20 is a spring contact having a pointed end
  • FIG. 21 is a spring contact having two points t the tip end
  • FIG. 22 is spring contact having multiple points at the tip end
  • FIG. 23 is a spring contact having a deformable tab at the tip end
  • FIG. 24 shows a spring contact having a deformed tab end when forced against a contact pad
  • FIG. 25 is a chip having a plurality of spring contacts electrically bonded to a substrate
  • FIG. 26 is a chip bonded to a dust cover and having a plurality of spring contacts electrically contacted to a substrate;
  • FIG. 27 is a chip bonded to a substrate and electrically contacted to a substrate by a plurality of spring contacts on the chip having a dust cover,
  • FIG. 28 is a chip electrically bonded to a substrate by way of an intermediate wafer having a plurality of spring contacts;
  • FIG. 29 is a probe card having a plurality of spring contacts used for testing an electronic device
  • FIG. 30 is a liquid crystal display and a device for testing the operation of the display
  • FIGS. 31 a and 31 b are cross-sections illustrating the current distribution at high frequencies in a disk shaped coil and a solenoid, respectively;
  • FIG. 32 is a cross-section of a stack of stress graded film deposited above a release layer
  • FIG. 33 illustrates a constant radius coil structure
  • FIG. 34 is an SEM micrograph of a series of constant radius loops
  • FIG. 35 illustrates a multi-turn coil formed from a series of connected loops
  • FIG. 36 illustrates positioning the second anchor portion with a mechanical stop
  • FIG. 37 illustrates positioning of the mechanical stop of FIG. 36 ;
  • FIG. 38 is a graph of tip trajectories for different elastic member lengths for a coil radius of 100 ⁇ m;
  • FIG. 39 illustrates forming a multi-turn coil from individual tilted coils
  • FIG. 40 illustrates a method of providing inter-coil connections
  • FIG. 41 illustrates a toroidal solenoid
  • FIG. 42 illustrates coil tapping
  • FIG. 43 illustrates a simple air core transformer
  • FIG. 44 illustrates an air core transformer with intertwined primary and secondary windings
  • FIG. 45 illustrates an inductor with electroplated permalloy cores
  • FIG. 46 illustrates laminating metallic cores
  • FIGS. 47 a and 47 d illustrate two stages of a micro-former
  • FIG. 48 illustrates different helical pitch from varied spring orientation
  • FIG. 49 illustrates a multi-turn coil formed of single helical turn coils
  • FIG. 50 illustrates a helically joined multi-turn loop
  • FIG. 51 is a plot of a three segmented spring with three different radii
  • FIG. 52 illustrates a coil closed using a load member
  • FIG. 53 illustrates transversely joined single turn loops
  • FIGS. 54 a and 54 b illustrate two structures having a varying radius of curvature
  • FIG. 55 is a cross-section of a varicap according to the invention.
  • FIG. 56 is a graph of varicap capacitance versus spring lift.
  • FIG. 57 is a top view of a varicap having a large array of individual capacitor elements.
  • FIG. 58 is a cross-section along line A-A of FIG. 57 .
  • FIGS. 59 and 60 illustrate a tunable LC circuit.
  • FIG. 6 shows a side view of a bonding structure 100 having a plurality of spring contacts 15 .
  • Each spring contact 15 comprises a free portion 11 and an anchor portion 12 fixed to an underlayer or release layer 13 and electrically connected to a contact pad 3 .
  • Each spring contact 15 is made of an extremely elastic material, such as a chrome-molybdenum alloy or a nickel-zirconium alloy.
  • the spring contacts 15 are formed of an elastic conductive material, although they can be formed of a non-conductive or semi-conductive material if they are coated or plated with a conductor material. More preferably, the spring contacts 15 are formed of a nickel-zirconium alloy having 1% zirconium. Zirconium is added to the alloy to improve the elastic properties of the alloy while not greatly affecting the conductivity of the alloy.
  • the elastic material is not conductive, it is coated on at least one side with a conductive material, such as a metal or metal alloy.
  • the contact pad 3 is the terminal end of a communication line which electrically communicates with an electronic device formed on the substrate 14 , such as a transistor, a display electrode, or other electrical device.
  • the contact pad 3 is typically made of aluminum, but can be made of any conductive material.
  • the release layer 13 is made of silicon nitride, Si, Ti or other etchable material. However, the release layer 13 is not necessary and can be eliminated.
  • the release layer 13 and the contact pad 3 are formed on or over a substrate 14 , which is formed of a material, such as oxidized silicon or glass or a printed circuit board or ceramic or silicon or gallium arsenide.
  • Each spring contact 15 is formed such that the stress gradient shown in FIG. 8 is introduced into the spring contact 15 .
  • the metal layer comprising the spring contact 15 is deposited such that compressive stress is present in lower portions of the metal layer and tensile stress is present in upper portions of the metal layer.
  • FIG. 8 shows the stress difference ⁇ (i.e., the difference in stress from the top to the bottom) present in the spring contact 15 .
  • Compressive stress in lower portions of the metal layer is depicted by arrows directed to the left.
  • Tensile stress is depicted in upper portions of the metal layer by arrows directed to the right.
  • the stress gradient (stress difference divided by thickness) causes the spring contact 15 to bend into the shape of an are having a radius r.
  • y the Young's modulus of the metal
  • h the thickness of the metal layer forming the spring contact 15
  • the stress difference
  • v the shear modulus of the metal
  • Equation 2 gives the approximate height b of the spring contact tip 30 from the substrate 14 for angles ⁇ 50°: b ⁇ L 2 2 ⁇ ⁇ r ( 2 ) where L is the length of the free portion 11 and r is the radius of curvature of the free portion 11 .
  • each spring contact 15 is preferably made of a highly elastic material, each spring contact 15 can be pushed down at the tip 30 and deformed as shown in FIG. 6 , but will not plastically deform.
  • a contact pad 3 of a device 101 exerts the downward force placed on the tip 30 and electrically contacts the tip 30 .
  • the spring contact 15 resists the downward force placed on the tip 30 and maintains electrical contact with the contact pad 3 .
  • the spring contact When the force on the tip 30 is released, the spring contact will return to its undeformed state.
  • the elasticity of the spring contacts 15 allows the spring contacts to make numerous electrical connections with different contact pads 3 while maintaining the integrity of the electrical connection between the spring contact tip 30 and the contact pads 3 .
  • the spring contact 15 is preferably made of a creep resistant material. Therefore, when the spring contact 15 is elastically deformed over an extended period by a contact pad 3 pressing down on the spring contact tip 30 , the spring contact 15 resists the downward force and pushes the spring contact tip 30 against the contact pad 3 , maintaining the electrical connection.
  • FIG. 9 shows a model for determining the amount of force F tip applied by the spring contact tip 30 to a contact pad 3 in reaction to the force of the contact pad 3 pressing down on the spring contact tip 30 .
  • Equation 3 gives the reaction force F tip of the spring contact tip 30 :
  • F tip wh 2 ⁇ ⁇ 12 ⁇ ⁇ x ( 3 )
  • w is the width of the spring contact 15
  • h is the thickness of the spring contact 15
  • is the stress gradient
  • x is the horizontal distance from the spring contact tip 30 to the point where the spring contact 15 first touches the substrate 14 .
  • the reaction force F tip of the tip 30 varies inversely with the distance x. Therefore, the reaction force F tip increases as the spring contact tip 30 gets closer to the substrate 14 , since the distance x decreases as the spring contact 15 collapses and press against the substrate 14 as shown in FIG. 6 .
  • the increase in the reaction force F tip as the contact pad 3 presses the spring contact tip 30 closer to the substrate 14 generally improves the electrical connection between the spring contact tip 30 and the contact pad 3 .
  • the increasing reaction force F tip causes the spring contact tip 30 to deform locally at the contact pad 3 , increasing the area of contact between the contact pad 3 and the spring contact tip 30 .
  • FIGS. 10-13 show the basic steps in one method for forming a spring contact 15 .
  • a contact pad 3 is formed on or over a substrate 14 .
  • an release layer 13 is formed on or over the substrate 14 .
  • the release layer 13 is not required and can be eliminated.
  • a layer of metal 16 is deposited on or over the substrate 14 .
  • the metal is the nickel-zirconium alloy described above. Part of the metal layer 16 is electrically connected to or directly contacts the contact pad 3 and another portion of the metal layer 16 is deposited on or over the release layer 13 .
  • There are many methods available for depositing a metal layer 16 on or over the substrate 14 including electron-beam deposition, molecular beam epitaxy, chemical vapor deposition and sputter deposition.
  • the metal layer 16 is sputter deposited.
  • the metal to be deposited When sputter depositing a metal, the metal to be deposited is placed on a target and set to a high negative voltage. A stream of plasma gas, typically argon, is died towards the target. The high voltage potential between the plasma gas and the target metal produces ions which are accelerated toward and bombard the metal target. This bombardment knocks small particles of the metal target free and the freed particles are guided to the surface where the particles are deposited.
  • a stream of plasma gas typically argon
  • the metal layer 16 is deposited in several sub-layers 16 - 1 to 16 - n to a final thickness h of approximately 1 ⁇ m.
  • the stress difference ⁇ is introduced into the metal layer 16 by altering the stress inherent in each of the sub-layers 16 - 1 to 16 - n of the metal layer 16 , as shown in FIG. 11 , each sub-layer 16 - x having a different level of inherent stress.
  • Different stress levels can be introduced into each sub-layer 16 - x of the deposited metal layer 16 during sputter deposition in a variety of ways, including adding a reactive gas to the plasma, depositing the metal at an angle, or varying the deposition angle, and changing the pressure of the plasma gas.
  • the different levels of stress are introduced into the metal layer 16 by varying the pressure of the plasma gas, which is preferably argon.
  • FIG. 14 is a graph showing the relationship of the film stress in the sputter deposited nickel-zirconium alloy and the pressure of the plasma gas used in the deposition.
  • the film stress in the deposited metal is compressive.
  • the film stress in the deposited sub-layer changes to a tensile stress and increases with increasing plasma gas pressure.
  • the metal layer 16 is deposited in five sub-layers 16 - 1 to 16 - 5 .
  • the first sub-layer 16 - 1 is deposited at a plasma gas pressure of 1 mTorr, as indicated by numeral 1 in FIG. 14 .
  • the first sub-layer 16 - 1 is the bottom-most layer in the metal layer 16 and has an inherent compressive stress.
  • the second sub-layer 16 - 2 is deposited on top of the first sub-layer 16 - 1 at a plasma gas pressure of approximately 6 mTorr.
  • the second sub-layer 16 - 2 has a slight inherent tensile stress, as indicated by numeral 2 in FIG. 14 .
  • Sub-layers 16 - 3 , 16 - 4 and 16 - 5 are then deposited one on top of the other at the plasma gas pressures indicated by numerals 3 , 4 and 5 in FIG. 14 .
  • the process of depositing the metal layer 16 in five separate sub-layers 16 - 1 to 16 - 5 results in the metal layer 16 having a stress difference ⁇ which is compressive in the lower portion of the metal layer 16 and becomes increasingly tensile toward the top of the metal layer 16 .
  • the stress gradient urges the metal layer 16 to bend into an arc, the metal layer 16 adheres to the release layer 13 , the substrate 14 and the contact pad 3 and thus lies flat.
  • the metal layer 16 is photolithographically patterned into the spring contacts 15 .
  • Photolithographic patterning is a well-known technique and is routinely used in the semiconductor chip industry. Photolithographically patterning the metal layer 16 is completed generally as shown in FIGS. 11-13 .
  • a photosensitive material 17 is evenly deposited on the top surface of the metal layer 16 .
  • the photosensitive layer 17 is then soft-baked at a temperature of approximately 120° F.
  • the photosensitive layer 17 is then exposed to light, typically in the ultra-violet spectrum. Using an appropriate mask. The mask ensures that areas of the photosensitive material 17 are appropriately exposed to the light which describes a two-dimensional view of the spring contacts 15 .
  • the photosensitive material 17 is exposed to the appropriate pattern of light, the photosensitive material 17 is developed and hard-baked at a temperature of approximately 200° F.
  • the elastic material 16 is then etched to form the spring contacts 15 .
  • Different methods for etching can be used, including ion milling, reactive ion etching, plasma etching and wet chemical etching. Preferably, wet chemical etching is used.
  • the wet chemical etchant for example, a nitric acid solution, is applied to the elastic material 16 .
  • the etchant removes appropriate areas of the photosensitive material 17 , determined by which areas of the photosensitive material 17 were exposed or not exposed to the light and the type of photosensitive material 17 used.
  • the etchant removes the areas of the metal layer 16 lying under the removed areas of photosensitive material 17 .
  • the remaining areas of the metal layer 16 form the spring contacts 15 .
  • a top-view of one spring contact 15 is shown in FIG. 15 .
  • the area of the metal layer 16 removed by the etchant is described by the dashed line 18 .
  • the free portion 11 of the spring contact 15 is released from the release layer 13 by a process of under-cut etching. Until the free portion 11 is released from the release layer 13 , the free portion 11 adheres to the release layer 13 and the spring contact 15 lies flat on the substrate 14 .
  • a second layer of the photosensitive material 17 is deposited on top of the spring contacts 15 and on the area surrounding the spring contacts 15 . The second layer of the photosensitive material 17 is then exposed to light using the appropriate mask, developed and hard-baked. A selective etchant is then applied to the photosensitive material 17 and removes areas of the photosensitive material 17 around the spring contacts 15 .
  • the etchant is called a selective etchant because after the areas of photosensitive material 17 around the spring contacts 15 are removed, the etchant proceeds to etch the release layer 13 underneath the spring contacts 15 .
  • the photosensitive material 17 on top of the spring contacts 15 resists the selective etchant and protects the spring contacts 15 .
  • the selective etchant etches the release layer 13 faster than the selective etchant removes metal from the spring contacts 15 . This means that the spring contacts 15 are released from the release layer 13 and are allowed to bend up and away from the release layer 13 due to the stress gradient in the spring contacts 15 .
  • the stress gradient causes the free portion 11 to bend up and away from the substrate 14 .
  • the stress lent is still inherent in the anchor portion 12 and urges the anchor portion 12 to pull away from the substrate 14 .
  • the spring contact 15 can be annealed to relieve the stress in the anchor portion 12 .
  • This annealing process does not affect the free portion 11 because, once the free portion 11 is released and allowed to bend up, no stress remains on the free portion 11 to be relieved by annealing.
  • the stress gradient remains in the free portion 11 , and the free portion 11 remains curved up and away from the substrate 14 after annealing.
  • FIG. 13 shows a layer of gold 19 plated over the outer surface of each spring contact 15 .
  • the layer of gold 19 is preferably used to reduce the resistance in the spring contacts 15 , but can be replaced with any other conductive material.
  • the gold layer 19 is plated on the spring contacts 15 using a plating process.
  • etchant vias or small windows, can be etched into the free portions 11 of the spring contacts 15 .
  • the etchant vias operate to provide the selective etchant faster access to the release layer 13 , thereby speeding the process of releasing the free portions 11 from the release layer 13 .
  • a hard mask can be applied to the top surface of the spring contacts 15 to ensure that the selective etchant does not remove material from the top surface of the spring contacts 15 in case the photosensitive material 17 protecting the top of the spring contacts 15 fails.
  • the process for forming the spring contacts 15 is limited only by the design rules of photolithographic patterning, many hundreds or thousands of spring contacts 15 can be formed closely together in a relatively small area on the substrate 14 .
  • the typical width w of the spring contact 15 is 40-60 lm. Therefore, the spring contacts 15 can be formed close together, at a spacing of approximately 10-20 lm. This makes the center-to-center distance between adjacent spring contacts 15 approximately 50-80 lm, which is well within the typical center-to-center distance between adjacent contact pads 3 on a standard semiconductor chip 2 .
  • a test array of the spring contacts 15 at a center-to-center spacing of 80 mm was developed as shown in FIG. 16 .
  • Four sets of arrays 20 of the spring contacts 15 were formed on a bottom substrate 21 .
  • Four corresponding arrays of linked contact pads 22 were formed on an upper substrate 23 .
  • the upper substrate 23 and the lower substrate 21 were brought together such that the spring contacts 15 contacted a corresponding contact pad 3 .
  • the resistance R was then measured across pairs of the spring contact 15 leads.
  • FIG. 17 graphically depicts the measured resistance R for each spring contact pair in the test apparatus.
  • the measured resistance R within each array generally trends upward from left to right because of the increased conductor length of the spring contacts 15 positioned to the right compared to the spring contacts 15 positioned to the left in each array. Most of the approximately 25-30 ohms of resistance measured for each spring contact 15 pair is due to the length and geometry of the conductors extending between the spring contacts 15 and the contact pads 3 .
  • FIG. 18 shows the total resistance of the connection between a spring contact 15 and corresponding contact pad 3 .
  • approximately 1.5 ohms of resistance is due to the conductors leading to the contact pad 3 and the spring contact 15 .
  • Approximately 0.2 ohms of resistance is due to the shape of the spring contact tip 30 .
  • the remaining resistance approximately 0.5-0.8 ohms, is the resistance at the interface between the contact pad 3 and the spring contact tip 30 .
  • the resistance at the interface between the contact pad 3 and the spring contact tip 30 decreases as the height b decreases.
  • the reaction force F tip that the spring contact tip 30 exerts against the contact pad 3 increases as the contact pad 3 pushes the spring contact tip 30 closer to the substrate 14 .
  • the increased reaction force F tip causes the spring contact tip 30 to locally deform at the contact pad 3 , thereby increasing the contact area and decreasing the resistance at the interface.
  • the shape of the spring contact tip 30 takes different forms depending on the application.
  • FIGS. 19-24 show a series of six different tip 30 shape tested. Although only four of each type of spring contact tip 30 were tested, none of the spring contact tip 30 shapes showed a significant superiority over any other type of spring contact tip 30 .
  • FIGS. 25-26 show the substrate 14 having a plurality of spring contacts 15 formed on the top surface of the substrate 14 .
  • the contact pads 3 formed on the lower surface of the chip 2 are electrically connected to corresponding spring contacts 15 on the substrate 14 .
  • An adhesive 24 holds the chip 2 stationary relative to the substrate 14 .
  • a dust cover, or can, 25 covers the chip 2 and is hermetically sealed to the substrate 14 .
  • the dust cover 25 assures that moisture and other foreign substances do not corrode the spring contacts 15 or the contact pads 3 , or otherwise interfere with the electrical connections between the individual spring contacts 15 and the corresponding contact pads 3 .
  • FIG. 28 shows an alternate embodiment of a connecting device for electrically connecting two devices.
  • a wafer 26 is shown having a plurality of spring contacts 15 formed on opposite sides of the wafer. Pairs of the spring contacts 15 on opposite sides of the wafer 26 communicate with each other and electrically connect the contact pads 3 on both the chip 2 and the substrate 14 .
  • This embodiment of the invention allows processing of the chip 2 and the substrate 14 without risking damage to the spring contacts 15 .
  • the wafer 26 is used to interconnect the chip 2 and the substrate 14 only after all processing is completed on the chip 2 and the substrate 14 .
  • FIG. 27 shows another embodiment of the invention.
  • the spring contacts 15 are formed on the lower surface of the chip 2 .
  • the spring contacts 15 contact corresponding contact pads 3 on the substrate 14 .
  • the adhesive 24 holds the chip 2 stationary with respect to substrate 14 .
  • the spring contacts 15 are not limited to interconnecting a chip 2 to a substrate 14 or circuit board.
  • the spring contacts 15 are used equally well to interconnect two chips 2 , two circuit boards, or other electronic devices to each other.
  • One such alternative use for the spring contacts 15 is in probe cards.
  • probe cards 7 are used to temporarily connect two devices, typically when one of the devices is tested. Such testing is common in the semiconductor industry, where the probe cards 7 are used to test semiconductor chips while the chips are still part of a single-crystal silicon wafer.
  • FIG. 29 shows an embodiment of the invention where the probe card 27 has an array of spring contacts 15 used in place of the standard probe needles 8 .
  • the probe card 27 operates identically to the standard probe card 7 except for having spring contacts 15 .
  • the probe card 27 is aligned with the device 10 such that the spring contacts 15 compliantly contact the corresponding contact pads 3 on the device 10 .
  • the device 10 is then tested or communicated with by a testing device electrically connected to the probe card 27 .
  • a display pattern generator 40 communicates with driver chips 42 mounted on the two full-width probe cards 27 .
  • the probe cards 27 have the spring contacts 15 which contact associated addressing lines 43 formed on the display plate 44 .
  • the addressing lines 43 communicate with display electrodes (not shown). Therefore, the display pattern generator 40 can drive the display electrodes to produce a matrix of electric potentials corresponding to a test image.
  • Sensors (not shown) on the sensor plate 45 detect the matrix of electric potentials on the display electrodes and generate signals each corresponding to the electric potential.
  • the signals are mad out by scanner chips 46 mounted on the sensor plate 45 .
  • the test signal analyzer 41 receives the signals from the scanner chips 46 and forms a sensed image corresponding to the signals.
  • the test signal analyzer 41 compares the sensed image with the test image output by the display pattern generator 40 to determine if the display plate 44 and display electrodes are working properly.
  • probe card 27 made with spring contacts 15 can be made easily and inexpensively. Also, the probe cards 27 having the spring contacts 15 can be made to any width and therefore can test all of the data or address lines of an apparatus, such as the display shown in FIG. 26 , at one time.
  • Springs are made by introducing an intrinsic stress profile of a certain amount designed to produce the desired spring height and curvature.
  • a reproducible built-in stress gradient or intrinsic stress profile can be designed into a thin film by varying the growth conditions appropriately during deposition to produce coil structures, i.e. a spring which bends back on itself producing a loop winding and contacting the substrate.
  • a coil structure suitable for use as an inductor may be manufactured.
  • FIG. 32 shows such a stress-graded film 104 sandwiched between two gold layers 102 , 106 .
  • the stress graded film can be NiZr, Mo/Cr, solder-wettable Ni, or other suitable material.
  • the bottom gold layer 106 forms the outer skin of the coil when released and provides a high conductivity path for electrons at high frequencies.
  • the top gold layer passivates the surface.
  • the metal stack is deposited above a suitable release layer 108 such as Ti, Si, or SiN.
  • the release layer should be a material that can be quickly removed by selective dry or wet undercut etching. Possible etchants for a Si release layer include KOH (wet processing) and XeF 2 (dry processing).
  • An elastic member includes a first anchor portion 101 , a loop winding 105 and a second anchor portion 103 , the first anchor portion 101 being fixed to the substrate 100 , the second anchor portion 103 being connected to the substrate 100 .
  • the second anchor portion 103 and the loop winding 105 are initially fixed to the substrate, but are released from the substrate to become separated from the substrate, and wherein an intrinsic stress profile in the elastic member biases the second anchor portion (now a free portion) away from the substrate forming the loop winding and causing the second anchor portion to contact the substrate.
  • the scanning electron micrograph in FIG. 34 shows a series of out-of-plane micro-inductor windings produced according to the invention.
  • the coil windings were made using stress engineered thin films that are deposited by sputtering.
  • the film is photolithographically patterned into strips of micro-springs or elastic members that are subsequently released from their underlying substrate. Upon release, the built-in stress gradient causes the elastic members to curl and form three-dimensional out-of-plane loops that make up the inductor coil.
  • each loop has just enough helical pitch for each free end to contact the adjacent pad of the array.
  • the helical twisting provides the useful feature that the free end of the elastic member is shifted longitudinally (or axially) from the take-off point. This allows for the formation of a continuous inductor consisting of multiple turns without interruption of the spring metal. To protect the inductor in actual use on a chip or circuit board, the loops can be enclosed in a molding compound.
  • the stress graded metal is a 0.3 lm-thick 85 Mo/15 Cr alloy deposited at five progressively increasing pressures.
  • the film was patterned into 4 lm wide elastic members that were then released by removing an underlying PECVD SiN layer using 10:1 buffered HF.
  • the released elastic members formed 70 lm diameter circular loops.
  • the released elastic members were pressed against a flat surface and the substrate was heated to 85° C. The compression holds the springs tightly while water is slowly evaporated. This technique prevents liquid surface tension from pulling adjacent elastic members into a tangled mess as water evaporates.
  • wider and thicker elastic members forming bigger loops are desired. These larger coils are easier to make than those in FIG. 34 because less stress gradient is required.
  • wider springs are stiffer and generally less susceptible to getting entangled with adjacent members during spring release.
  • FIG. 35 shows some of the process steps for forming a multi-turn coil structure from a series of individual circular coil structures.
  • a plurality of elastic members 61 a - 65 a are patterned over a release window.
  • Each elastic member 61 a - 65 a is part of a larger patterned structure 61 - 65 .
  • structure 61 includes elastic member 61 a , connecting pad 61 b and contact pad 61 c .
  • each loop must be electrically connected to the next adjacent loop.
  • each elastic member 61 a - 65 a coils back on itself. When released, the elastic members 61 a - 65 a will form circular loops with radiuses given by equation (1) above.
  • each of 61 a - 65 a is designed so that the elastic members do not span complete loops when released.
  • the tips (free ends) are left hanging just shy of an opposite contact, which is the contact pad 62 c - 65 c of the adjacent loop.
  • the loops are then pressed down on the contact and soldered or plated together.
  • the resultant multi-turn coil structure, with coil axis 68 begins at 61 a - 61 b , then the first loop winding 61 c , which is connected to contact pad 62 a , and so on.
  • FIGS. 36 and 37 show an alternative approach for forming the coil connections.
  • a mechanical barrier or stop 71 is fixed to the substrate at the end of contact pad 62 c , in order to receive the tip of elastic member 61 c .
  • This approach uses almost full-length elastic members aided by a mechanical barrier 71 . It is important to design the dimensions of the mechanical stop properly and to position the stop correctly so that the structure lies entirely within the trajectory of the tip as illustrated in FIG. 37 . Otherwise, the elastic members may be caught on the near edge of the stop during release. In FIG. 37 , the dashed line shows the tip trajectory.
  • FIG. 38 shows a graph of tip trajectories for 200 lm diameter coils having different elastic member lengths.
  • the parameter in the figure, i corresponds to length of the elastic member in multiples of °r/4, where r is the coil radius.
  • another method for positioning the free tip tangentially, away from the takeoff point includes varying the radius of curvature of the elastic member. If the radius of curvature if varied along the length of the elastic member, a generally circular coil will be formed. An unequal radius of curvature will cause the free tip to stop at some point away from the takeoff point. If the radius of curvature varies as a function of length and width of the elastic member, a helical coil will be formed. The radius of curvature of the elastic member may be varied, for example, by adding a load layer uniformly across the width of one or more portions of the elastic member.
  • the radius of curvature may also be varied by patterning one or more openings or perforations uniformly across the width of a portion of the elastic member. Some combination of load layer and perforations (or openings) may also be used. Perforations and load layers may also be used to create helical windings as described below.
  • FIG. 39 shows another approach for forming a multi-turn coil with individual loop windings.
  • release window 66 is defined to have a skewed angle relative to the run length of each elastic member 61 c - 64 c .
  • the coil loops lean sideways contacting the adjacent contact pad.
  • loop winding 61 c contacts pad 62 a .
  • This lateral bending can also be induced by designing a built-in stress anisotropy in the springs (described below). When the springs are pressed down, their tips slide over to neighboring contact pads and a continuous coil is formed.
  • the coil loop radius can be calculated using equation 1. If there are additional layers, the stress profile is not a linear gradient and equation 1 needs to be modified.
  • Equations 6 and 7 indicate that there is a tradeoff between inductance and resistance. Wide elastic members, small number of loops, and a short radius produce low resistance but also lead to low inductance.
  • Table 1 tabulates a few representative inductance values and Q factors for out-of-plane coils produced in accordance with the invention.
  • a conductor resistivity of 2.5 ⁇ -cm is assumed in the estimates.
  • the quality factors are roughly approximated by supposing that the current flows as a uniform sheet with a sheet thickness equal to the skin depth.
  • the actual quality factor may be up to a factor of 2 smaller due to proximity effect that is not included in these calculations.
  • the listed Q numbers should be compared to the best values of 10 to 20 that are currently obtained with state-of-the-art in-plane coils utilizing high aspect ratio windings and removed substrate.
  • FIG. 40 An alternate embodiment is shown in FIG. 40 which utilizes symmetric wedge take-off points.
  • elastic members 81 a - 85 a are deposited and patterned on a substrate.
  • Each elastic member, for example, 81 a includes a patterned contact pad arrangement.
  • This contact pad arrangement includes a U-shaped portion 81 b , which includes two tip portions, 81 c and 81 d .
  • symmetric element 81 e is also included for support. The symmetric supports balance opposing biaxial stresses in the released film 81 a in order to reduce lateral bending of the coil windings.
  • FIGS. 35 , 36 , 39 and 40 provide linear coil arrangements, i.e., the coil axis is a straight line.
  • Each of these designs can also be arranged in a circular layout to form micro-toroids, i.e., the coil axis is in a circle.
  • a micro-spring toroid is shown in FIG. 41 , with coil axis 91 and each coil turn 92 shown schematically.
  • Toroids are attractive because they confide magnetic fields very tightly within their windings, thus allowing multiple coils to be packed very closely without mutual coupling. The absence of stray magnetic fields also further reduces lossy substrate eddy currents.
  • FIG. 43 shows an embodiment in the form of a toroidal transformer with an air core, which includes primary winding 124 having input/output 122 and secondary winding 126 with input/output 120 .
  • the voltage relationship between the two coupled coils is determined by the ratio of turns between the primary and secondary windings.
  • the pairs of arrows 120 and 122 indicate current paths into and out of the two windings, 124 and 126 .
  • FIG. 44 shows an alternate design for an air-core transformer with intertwined primary 124 and secondary 126 windings.
  • the multiple outbound arrows 127 in the secondary coil 126 illustrate the possibility of coil tapping for obtaining variable transformer ratios.
  • the inset shows the micro-spring layout necessary for implementing the transformer architecture. Coil tapping is, naturally, also compatible with the device in FIG. 43 .
  • Ferromagnetic cores are attractive for many coil applications because of their ability to increase coil inductance and to channel and confine magnetic fields to well defined regions. For high frequency GHz applications, however, any ferromagnetic material used has to be electrically insulating. Otherwise, excessive loss leading to low Q will result.
  • the micro-coils can be embedded in an epoxy matrix that contains ferrite particles, after they are released from the substrate. This creates a ferrite core in and around the micro-coil that increases the coil inductance. It is also the method of choice to confine the magnetic fields of solenoids. The field lines outside the solenoid do not fan out anymore because the ferrite around the coil closes the magnetic pathway.
  • Coils are magnetically isolated from each other by using an island of ferromagnetic material for each individual coil. Coil windings are therefore placed in deep pockets made by patterning spin-coated BCB or another thick film. After release of the elastic member, the pocket is filled with ferromagnetic particles of a suitable size immersed in an insulating epoxy matrix.
  • FIG. 52 shows such a device employing an electroplated permalloy (NiFe) core.
  • a layer of SiN x 202 is deposited on the substrate 200 , followed by the elastic member 204 .
  • a thick film 206 such as SU-8 photoresist, is first patterned to define a window for plating the core material.
  • the NiFe core 208 is plated above a thin vacuum-deposited seed layer which in turn lies on top of an insulating dielectric 210 .
  • the SU-8 layer 206 is then removed, followed by release of elastic member 204 to form loops that enclose the core.
  • the coil losses can be reduced to some extend by laminating the core 208 as shown in FIG. 52 .
  • FIGS. 45 and 46 are not drawn using actual scale and aspect ratios.
  • the core 208 has to be designed so that it conforms to the constraints discussed in FIG. 38 . This constraint makes the core occupy much less than the available cross sectional area of the coil. However, for typical core relative permeability of about 1000, even a 10% fill factor will increase the inductance of an air-core device by about 100-fold.
  • a metallic or ceramic ferromagnetic core can also be formed by physically attaching a pre-made core 206 on the substrate 200 prior to release of the elastic members 220 as shown in FIG. 47 .
  • the placement can be performed by an automatic pick and place equipment commonly used in the chip industry.
  • the dimensions of the pre-made core will, naturally, also have to conform to the same constrains discussed in FIG. 38 .
  • FIGS. 47 a - 47 d illustrates how a ferromagnetic core micro-transformer can be fabricated using the methods described above.
  • FIGS. 47 a and 47 d show the elastic member 220 layout prior to release. Two sets of metal lines facing opposite each other for the primary and secondary windings are placed within the BCB pocket. After release of the elastic members 220 , the pocket is filled with a ferromagnetic epoxy. An illustration of the released elastic members is shown in FIGS. 47 c and 47 d .
  • the loop 224 in FIG. 47 c traces a magnetic path coupling the primary and secondary coils.
  • the pocket is designed with features that extend towards the coil axis midway down each coil.
  • FIGS. 45 and 46 An alternative ferromagnetic core micro-transformer can be fabricated from the methods discussed in FIGS. 45 and 46 .
  • the core of FIGS. 51 and 52 is fashioned in a loop that magnetically couples a set of two or more coil windings. To reduce the possibility of core saturation, a small air gap can be placed to break the core loop.
  • the above described coil structures have circular loop windings. Such coil structures can also be manufactured using coils with a helical twist.
  • a helical twist develops in some released structures.
  • the origin of this twist is stress anisotropy.
  • the radial and tangential components of the stress in the film vary at different rates, producing stresses of differing magnitude.
  • the stress anisotropy gives rise to a radial-tangential shear.
  • the pressure in the sputter system is varied during deposition to produce a stress gradient, however, because the stress is anisotropic, a shear gradient develops as well. This applies a torque to the spring, giving it a finite helical pitch.
  • the helical pitch causes the tip of the released spring to move off the axis of the spring.
  • FIG. 48 illustrates how different helical pitch results from varied spring orientation.
  • the springs were made from metal deposited in a planetary sputter system.
  • the planetary motion of the wafer in the vacuum system produces geometric differences in the flux arrival in the radial and tangential directions of the wafer. This causes the stress in the radial and tangential directions of the wafer to be unequal.
  • Two loops are shown, the one to the left 130 is oriented along a direction of principle stress, and as a result, the helical bending is practically zero.
  • the spring on the right 132 in FIG. 48 is oriented at 45 degrees to the principle axis, and as a result has a large helical pitch, on the order of the loop diameter. Therefore, by taking a metal film of known stress anisotropy, in this case about 8.6%, and by orienting the spring at the desired angle to the principle axis, the pitch may be usefully controlled.
  • FIG. 49 illustrates how a multi-turn coil 140 utilizing single helical turns 142 might be configured on a substrate.
  • Each turn of the coil has a sufficient degree of helical pitch to jog the free end of the loop over to a contact pad 144 adjacent to the loop 142 .
  • the free end in making mechanical contact with the pad may also make electrical contact. Robust electrical and mechanical contact can be improved by for example soldering the free end of the loop to the pad 143 .
  • the illustration in FIG. 49 shows a jog between the end of the first loop and the base of the adjacent loop. This is done for clarity, and is not necessary for the actual device. The performance is better for coils with denser windings, therefore it is advantageous to pack the coils as tightly as possible.
  • FIG. 50 shows a multi-turn coil 150 .
  • the spring metal is patterned into a strip that is long enough to span the entire coil.
  • the illustration shows 4 turns.
  • the number of turns is limited by the length of the substrate, since the length of the spring is given by the product of the number of turns and the loop circumference. If it is not practical to make a single inductor out of a single multi-turn coil, multi-turn segments could be joined using the pad contact points shown in FIG. 34 to produce a complete device.
  • a long strip of metal can coil with a helical pitch less than its width, and the free end can overlap a contact pad either via the cumulative offset of the helical pitch, or by a tab the extends from the free end of the spring to the pad.
  • one surface, preferably, the top surface of the spring metal can be covered or partially covered with an insulating spacer layer. This technique may require tighter control of the radius and pitch since error in free end placement would accumulate with each turn.
  • Varying the radius of curvature of the coil will displace the free end in a transverse direction.
  • the radius of curvature depends on the amount of intrinsic stress profile in the elastic member and on the mechanical properties of the elastic member.
  • an elastic member can be formed with an intrinsic stress profile of one value in a first portion and a second value of intrinsic stress profile in the remaining portion.
  • Another method is to put in anisotropic properties by, for example, depositing a load layer on one side of the elastic member. When the elastic member is released, the resulting coil will have two sections, each with a different radius of curvature. The effect of the two different radii of curvature is that it forces the elastic member to twist.
  • FIG. 51 shows a plot of a roughly 0.5 mm diameter loop wherein the elastic member was designed to contact tangentially to a point roughly 150 microns behind the take-off point of the elastic member.
  • the top half of the coil is composed of a larger radius than the bottom half. This has the effect of displacing the free end backward with respect to the take-off point.
  • the free end of the spring contacts the substrate tangentially.
  • Tangential contact may be advantageous for increasing the area of contact, and thereby lowering the contact resistance. Tangential contact may also reduce the sensitivity to placement errors. Note that the radii for the first and third segments are equal, there is no need to create more than two different radii; this simplifies processing.
  • the two radii for the first and second segments could be produced with the following parameters:
  • Nickel alloy Member Stress Gradient 1 GPa Member Net Stress 0 GPa Member Thickness 970 nm Load Metal Gold Load Stress 0 GPa Load Thickness 180 nm
  • the load layer is patterned to reside only on the middle segment of the elastic member. Note that the equation 10 assumes purely elastic behavior, and may be approximate. Gold may relieve some of its stress by plastic flow. This may modify the thickness required somewhat. Other materials, with higher yield points can be substituted for gold as the load materials.
  • FIG. 52 shows a coil produced with a tangential offset by incorporation of a load layer.
  • the structure of FIG. 52 may be produced in accordance with the following process. First, a release layer 301 of 100 nm Ti is deposited on a substrate (not shown). Next the outer coil conductance layer 302 (which is preferably gold, but may be any other suitable conductor) is deposited. Then the elastic member material 303 , which is NiZr, is deposited on the conductor layer 302 . A load layer 304 , which is preferably a metal layer of gold, is then deposited on the elastic member. The location of the solder pads are then masked with photoresist, followed by plating of solder onto the solder pad areas.
  • a release layer 301 of 100 nm Ti is deposited on a substrate (not shown).
  • the outer coil conductance layer 302 (which is preferably gold, but may be any other suitable conductor) is deposited.
  • the elastic member material 303 which is NiZr, is
  • the solder pad mask is then stripped and the load layer is then masked with photoresist. This provides the location of the load layer.
  • the load layer is then etched with potassium iodide and the load layer mask is stripped.
  • the elastic member is masked with photoresist.
  • the elastic member 303 is then etched with nitric acid to form the unreleased coil.
  • the coil conductance layer 302 is etched with potassium iodide.
  • the release layer 301 is etched, preferably by dry etching in a fluorine plasma.
  • the elastic member mask is stripped and then the release window is masked with photoresist.
  • the release layer is removed through the release window using hydrofluoric acid. If desired, the release window mask can be stripped.
  • the intrinsic stress profile in the elastic member 302 causes the elastic member to coil on itself.
  • the load layer 304 causes a tangential offset, which enables contact with a contact pad. Flux is applied to the solder contacts, the solder reflows. Preferably an epoxy is applied over the resulting coil and cured. Finally the wafer is diced.
  • FIG. 52 illustrates that it is possible to create a useful coil-closing structure with as few as two segments.
  • FIG. 53 illustrates a top view of a completed transversely joined single turn loops.
  • the radius of curvature of the coil segment can be varied by placing a load layer asymmetrically across a segment of the elastic member or by introducing one or more openings asymmetrically in the elastic member prior to release.
  • the effective biaxial modulus of the spring can be varied between the limits defined by Y/(1 ⁇ ) and Y/(1 ⁇ 2 ), where Y and () are the Young's modulus and Poisson ratio respectively.
  • the radius can be varied by about 30% by slotting the spring, or varying its width.
  • a similar effect is possible by placing holes (openings 162 in elastic member 160 as shown in FIG. 54 a ) rather than slots (slot 172 in elastic member 170 as shown in FIG. 54 b ) into the elastic member; this would produce two dimensional stress relaxation.
  • This effect can be exploited by perforating the top segment of the elastic member in order to make it bend to a larger radius. For practical reasons, it is better to slot the elastic member into as few strips as needed in the top segment in order to maximize the conductance.
  • perforation removes the need to separately deposit, mask, and pattern an additional layer, such as a load layer.
  • the process is therefore less expensive.
  • a further advantage is that it alleviates the need to control the materials properties of the load layer, thus simplifying the process, and increasing yield.
  • the example spring shown in FIG. 51 could have been created by slotting the middle segment of a MoCr spring with a thickness of 1.75 microns and an intrinsic stress profile of 2.8 GPa.
  • a further application of perforation is to produce a controlled helical pitch, not by growing in an intrinsic stress anisotropy as described above, but by instead slotting the elastic member to produce a net torque.
  • a slot 172 running down the length of a segment of the elastic member 170 , and offset to one side, will cause the two sides of the segment to bend to different radii. This will pull the segment into a helix.
  • Other asymmetric configurations may also have utility, such as diagonal slots or load layers, or off-center holes or load layers.
  • a variable radius coil would also allow higher fill factors for NiFe cores by relaxing the constraints of FIG. 38 .
  • a significant challenge to making a useful coil is making the coil resistance low (high Q factor).
  • An aspect of the micro-coils described above is that high Q inductors may be created by adjusting the spring width, and outer conductor resistivity, and the outer conductor thickness. Because the skin effect confines the current to the outer surface of the coil, these factors dominate the high frequency resistance of the inductor loop.
  • the resistance of the loop closure may also be limited by connecting the free end of a loop back to a contact pad on the substrate with low resistance. Obtaining low resistance at the contact pad requires a good metallurgical junction consisting of highly conducting materials. Below we describe a structure and manufacturing embodiment that achieves metallurgical junctions with low contact resistance. Coil structures incorporating a solder pad that is reflowed to close the loop has been described above and achieves a good metallurgical junction as well low contact resistance. Alternatively, the free end may be joined to the contact pad by plating, either electroless or electroplating. In this method, the loop is formed by releasing the elastic member. The free end comes into either mechanical contact or proximity to a contact pad on the inductor substrate.
  • plating applies conducting material around both the free end and the contact pad, forming a continuous joint between them.
  • the application of material need not be limited to the free and the pad areas only.
  • the plated material has high conductivity, and is plated throughout the loop in order to reduce the coil resistance, thereby beneficially increasing the quality factor.
  • the method of the invention permits process extensions. These process flows are exemplary, but other variations are possible. For example, certain process steps described above with respect to FIG. 52 may be combined or eliminated. Layers of solder used to close the loop, could also serve as the release window for the spring release step.
  • the foregoing techniques can also be used to manufacture a new type of high-Q varicaps.
  • These varicaps use the same microspring technology described above, have the requisite capacitance values, and can be integrated on chip.
  • a varicap structure based on micro-springs allows both missing on-chip RF passive components, inductors and varicaps, to be fabricated using the same process technology.
  • These micro-spring varicaps have the additional benefit of requiring lower bias voltages than parallel plate MEMS capacitors. By using a spring as the second electrode in a photolithographically patterned capacitor, and varying the voltage between a fixed plate and the spring, the capacitance of the structure varies.
  • FIG. 55 shows a cross-section of a variable capacitor employing the micro-spring technology.
  • a layer of metal 153 (metal 0 ) is first deposited and patterned to the desired shape on a substrate (not shown).
  • a layer of a dielectric material 156 is deposited and patterned over the metal layer 153 .
  • a release layer 152 is deposited.
  • metal layer 151 (metal 1 ) is deposited over the release layer 152 .
  • Metal layer 151 is an elastic material with an inherent stress profile built in. This inherent stress profile is built into the layer in the same manner as described above with respect to the micro-springs.
  • Metal layer 151 is patterned to the desired spring shape.
  • the release layer 152 When the release layer 152 is patterned and partially removed, the inherent stress profile in the metal layer 151 biases the free portion of metal layer 151 away from dielectric layer 156 covering the metal layer. If an insulating material is used for the release layer 152 , the dielectric layer 156 may not be necessary.
  • the capacitance is defined by a suspended undercut section of length L 1 in parallel with a fixed portion of length L 0 . If a DC bias is applied between layer 153 and layer 151 , electrostatic forces will cause the suspended part to bend down and increase the AC capacitance.
  • the spring radius of curvature, r could be designed so that it is identical to the loop radius of the accompanying inductor. This way both inductors and varicaps can be fabricated in the same step.
  • FIG. 56 shows that the varicap capacitance changes from 2 pF to 2.2 pF when the tip is deflected from 10 ⁇ m to 7 ⁇ m.
  • This 10% tuning range corresponds to a deflection that is well below 213 of the initial lift, so there is no danger of bi-stable operation where the spring suddenly snaps down.
  • the estimated voltage required to deflect the cantilever by 3 lm is only about 10 V. This low voltage is due to the curved electrode profile, which generally requires lower drive voltages than more conventional actuators. For larger deflections, one can consider tapering the spring tip to delay the onset of bi-stable behavior. Alternatively, one can make a tapered electrode (layer 151 in FIG. 55 ) under a conventional spring.
  • Varicaps made according to the above processes exhibit excellent immunity to vibration.
  • the curved electrode profile allows the cantilever to be made stiffer than in parallel plate devices resulting in devices with low sensitivity to inertial forces. Under acceleration, the ratio of inertial forces to electrostatic forces is only in the order 105 .
  • FIG. 57 shows an example of a larger variable capacitor.
  • a large bottom conductor layer 268 is deposited on a substrate 269 .
  • Contact 266 provides the contact for the bottom electrode, which may be multiple electrodes connected electrically together or a single bottom conductor layer.
  • a dielectric layer 267 is deposited on top of conductor 269 followed by a release layer 270 .
  • the second conductor layer 261 On top of the release layer 270 is deposited the second conductor layer 261 , which is patterned into the configuration of parallel rows of “springs” 261 , each connected electrically by a bus connector 263 .
  • the height of the micro-springs 261 determines the capacitance, and is controlled by applying a voltage between the springs contact 264 and the contact for the bottom electrodes 266 .
  • the release layer 270 is formed of an electrically insulating material, the portion of the release layer remaining beneath the first conducting layer 261 functions as the dielectric layer. This eliminates the need for depositing a separate dielectric layer. However, in most applications, it is preferred to have the dielectric layer 267 extend completely between the first and second conducting layers to prevent shorting.
  • the method of the invention can be easily applied for on-chip circuit applications requiring an LC circuit or a tunable LC circuit.
  • a tunable LC circuit is shown.
  • the microcoil 270 connects a tunable capacitor 272 formed by plates 284 (A), and 282 (B), with common dielectric layer 286 (D). Applying a DC bias between plates 284 (A) and 282 (B) controls the value of the capacitance.
  • a DC blocking capacitor formed by plates 280 (C) and 282 (B) prevents the microcoil from shorting the bias source. Note how the microcoil 270 attaches to the DC blocking capacitor at point 290 .
  • the capacitor top plates 284 (A) and 280 (C) are implemented preferably using the same metal as for the microcoil 270 .
  • the bottom plate 282 (B) is made of an additional metal layer.
  • the bottom conductor layer D ( 286 ) is deposited on the substrate and etched. Then the dielectric layer 286 is deposited followed by a single release layer (not shown) which covers the area of both capacitor BC and microcoil 270 . A metal layer C is deposited. Then a metal layer formed of an elastic material for both capacitor layer A and microcoil 270 is deposited and shaped. When the release layer is undercut, the microcoil and variable plate A are formed. The free ends of the microcoil are attached using one of the methods describe above.
  • the tuning range of both capacitors in series 3.37 to 18.2 pF.
  • the invention provides a new type of high Q micro-inductors that can be integrated on Silicon ICs. Unlike most previous micro-coils, the coil structures feature an out-of-plane architecture where the coil axis is placed parallel to the wafer surface. The out-of-plane coils address the problem of induced substrate eddy currents associated with in-plane inductors. It also provides a simple way to counter the increased electrical resistance caused by skin effects without resorting to high aspect ratio processing. The design is compatible with a large variety of related embodiments such as coil tapping and transformers. This invention supplies a major missing element in integrated RF circuit design.

Abstract

An out-of-plane micro-structure which can be used for on-chip integration of high-Q inductors and transformers places the magnetic field direction parallel to the substrate plane without requiring high aspect ratio processing. The photolithographically patterned coil structure includes an elastic member having an intrinsic stress profile. The intrinsic stress profile biases a free portion away from the substrate forming a loop winding. An anchor portion remains fixed to the substrate. The free portion end becomes a second anchor portion which may be connected to the substrate via soldering or plating. A series of individual coil structures can be joined via their anchor portions to form inductors and transformers.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention generally relates to photolithographically-patterned, out-of-plane coil structures for use in integrated circuits, circuit boards and other devices.
2. Description of Related Art
Standard bonding techniques for electrically connecting integrated circuits, or chips, to a circuit board or other device include wire bonding, tab bonding, and solder-bump flip-chip bonding. FIG. 1 shows a contact pad 3 formed on a chip 2 wire bonded to a corresponding contact pad 3 formed on a substrate 1. The contact pads 3 are electrically connected, or bonded, by a wire 4. Since the chip 2 typically has tens or even hundreds of the contact pads 3, wire bonding each contact pad 3 on the chip 2 to the corresponding contact pad 3 on the substrate 1 is labor intensive, expensive and slow. Further, the contact pads 3 must be large enough to accommodate both the wire 4 and the accuracy of the wire bonding device used to create the wire bond Therefore, the contact pads 3 are made larger than otherwise necessary to compensate for the size limitations of wire 4 and the wire bonding device.
FIG. 2 shows the contact pad 3 formed on the chip 2 tab bonded to the corresponding contact pad 3 on the substrate 1. A flexible substrate 5 having conductive lines formed on its lower surface is forced against the contact pads 3. A layer of anisotropic adhesive (not shown) is placed between the contact pads 3 and the flexible substrate 5. When the flexible substrate 5 is pressed against the contact pads 3, the anisotropic adhesive and the conductive lines formed on the flexible substrate 5 cooperate to complete the electrical connection between the contact pads 3. Like wire bonding, tab bonding suffers from yield loss and high cost. Irregularities in the heights of the contact pad 3 result in non-uniform contacting force pressing the flexible substrate 5 against the contact pads 3. The non-uniform contacting force means that some contact pads 3 will not be properly bonded to the flexible substrate 5.
Another conventional method for bonding the contact pads 3 formed on the chip 2 to the contact pads 3 formed on the substrate 1 or to some other device is solder-bump flip-chip bonding. FIG. 3 shows the chip 2 inverted with the contact pads 3 facing toward the substrate 1. The name “flip-chip” derives from the inversion of the chip 2, since the chip 2 is “flipped over” with the contacts pads 3 facing the substrate 1, in contrast to both tab bonding and wire bonding where the contact pads 3 on the chip 2 face away from the substrate 1. In standard flip-chip bonding, solder bumps 6 are formed on the contact pads 3 on the substrate 1. The electrical connection between the corresponding contact pads 3 is completed by pressing the contact pads 3 on the chip 2 against the solder bumps 6.
Flip-chip bonding is an improvement over both wire bonding and tab bonding. The relatively soft solder bumps 6 tend to permanently deform when the chip 2 is pressed down against the solder bumps 6. This deformation of the solder bumps 6 compensates for some irregularity in the heights of the contact pads 3 and any uneven contacting pressure forcing the chip 2 against the solder bumps 6.
However, flip-chip bonding does suffer from both mechanical and thermal variations in the solder bumps 6. If the solder bumps 6 are not uniform in height or if the substrate 1 is warped, contact between the contact pads 3 and the solder bumps 6 can be broken. Also, if the contacting pressure forcing the chip 2 down on the solder bumps 6 is uneven, contact between some contact pads 3 and corresponding solder bumps 6 can fail.
FIG. 4 shows a standard technique for establishing a temporary electrical contact between two devices. A probe card 7 having a plurality of probe needles 8 contacts the contact pads 3 by physically pressing the probe needles 8 against the contact pads 3. The physical contact between the probe needles 8 and the contact pads 3 creates an electrical connection between the probe needles 8 and the lines 9 formed on the substrate 1.
The probe cards 7 are generally used to create only temporary contacts between the probe needles 8 and the contact pads 3, so that the device 10 can be tested, interrogated or otherwise communicated with. The device 10 can be a matrix of display electrodes which are part of an active-matrix liquid crystal display. Testing of the devices 10, such as liquid crystal display electrode matrices, is more thoroughly described in an application JAO 34053 to the same inventor, co-filed and co-pending herewith and herein incorporated by reference.
The probe cards 7 have many more applications than only for testing liquid crystal displays. Any device 10 having numerous and relatively small contact pads 3, similar to those found on the chip 2, can be tested using the probe card 7. However, standard techniques for producing the probe card 7 are time consuming and labor-intensive. Each probe card 7 must be custom-made for the particular device 10 to be tested. Typically, the probe needles 8 are manually formed on the probe card 7. Because the probe cards 7 are custom-made and relatively expensive, the probe cards 7 are not typically made to contact all of the contact pads 3 on the device 10 at one time. Therefore, only portions of the device 10 can be communicated with, tested or interrogated at any one time, requiring the probe card 7 be moved to allow communication, testing or interrogation of the entire device 10.
The probe cards 7 are also used to test the chips 2 while the chips 2 are still part of a single-crystal silicon wafer. One such probe card 7 is formed by photolithographic pattern plated processing, as disclosed in Probing at Die Level, Corwith, Advanced Packaging, February, 1995, pp. 26-28. Photolithographic pattern plated processing produces probe cards 7 which have essentially the same design as the standard probe card 7. However, this new type of processing appears to automate the method for producing probe needles 8, thus avoiding manually forming the probe needles 8. Also, this article discloses a probe card 7 which is bent at the end nearest the probe needles 8, as shown in FIG. 5. The bend in the probe card 7 allows the probe needles 8 to contact the contact pad 3 at an angle. As the probe card 7 pushes the probe needles 8 into the contact pads 3, a mechanical scrubbing action occurs which allows the probe needles 8 to break through the oxide formed on the top surface of the contact pad 3.
All of the standard probe cards 7, however, are limited to testing contact pads 3 which are arranged in a linear array. Also, the standard probe cards 7 are sensitive to variations in the height of the contact pads 3 on the substrate 1, irregularities or warping of the substrate 1, and temperature variations.
The integration of small inductors on silicon substrates has been the subject of intense worldwide research for more than 15 years. This effort is driven by the desire to integrate coils on silicon and gallium arsenide integrated circuits (ICs). The structures proposed so far, however, have been variations of devices in which, due to technological constraints, the coil windings have almost always been implemented as spirals parallel to the underlying substrate.
These in-plane architectures have two major drawbacks. When made on a substrate that is slightly conducting such as silicon, the coil magnetic fields induce eddy currents in the underlying substrate. These currents cause resistive dissipation that contributes to the coil losses. The second problem arises when the coil is operated at high frequencies, where skin and proximity effects force the coil current to flow along the outer surfaces of the conductor. The “skin depth” is about 2 to 3 μm for typical conductors at frequencies of interest for wireless communication, for example, 900 MHz, 1.9 GHz and 2.4 GHz. The AC resistance of the coil conductor becomes appreciably higher than its DC resistance because the cross section of the conductor is not fully used
FIG. 31 shows the current distribution in in-plane coils operated at high frequencies. Darker shading in the coil indicates a higher current density. The disk-shaped coil shown in FIG. 31 a has a current distribution that is concentrated at the outer edges of the winding wire. Therefore, widening the conductor simply increases the unused portion of the conductor and does not reduce the AC resistance. This situation may be compared to the typical discrete component, out-of-plane coil of FIG. 31 b, where the AC resistance can be reduced by simply making the conductors wider.
Solutions have been proposed and tried in the past to address the drawbacks associated with in-plane inductor coils. Eddy currents can be reduced, for example, by etching away the substrate underneath the coil. However, this approach is not practical as it sacrifices structural integrity and destroys existing electronic circuitry on the silicon substrate. To reduce the AC resistance of the device in FIG. 31 a, the conductor can be made very thick using micromachining techniques such as LIGA (see A. Rogner et al., “The LIGA technique—what are the new opportunities,” J. Micromech Microeng., vol. 2, pp. 133-140, 1992.). However, processing high aspect ratio structures is difficult and expensive.
Various out-of-plane techniques have been suggested. For example, Chukwunenye Stanley Nnebe, in “A Mechanically-raised Micromachined Variable Inductor Coil” (www.ee.comell.edu/MENG/Abstracts/tien.htm) describes an out-of plane variable inductor structure. The structure is initially gold-metallized strips of polysilicon on the surface plane of the substrate, which are then raised and fastened via a hinging system to form a triangular geometry upon contact. After the setup of the coil is completed, the slider representing the magnetic core can then be activated through an impact system that is controlled by four comb-drive resonators (two comb-drive resonators for each direction of motion). The insertion of the magnetic core through the coils would influence the magnetic flux developed around the coils and, thus, would vary the inductance accordingly. The tuning range of the inductor is set by this effect, and reliable data may be obtained by carefully controlling the four resonators that actuate the slider causing it to move a finite distance through the coils. Such a technique is fairly complicated to micromachine and requires additional components on valuable chip real estate.
Robert Marcus et al. in International PC Application number WO 99/18445 filed Oct. 2, 1998, titled Michromachined element and Method of Fabrication thereof discloses a coiled structure that is formed by depositing two layers of material having different coefficients of thermal expansion on a sacrificial layer, removing the sacrificial layer, then heating the cantilevered structure until it curls partially upon itself. Coil closure is achieved by patterning a tethered end to the tip of the cantilevered structure. When the sacrificial layer is removed and the cantilever heated, the cantilever curls on itself, causing the tethered end to twist. Such a method and structure, however, is impractical for creating arrays of densely packed, integrated micro-inductors and other structures on silicon substrates.
Low-loss inductors that can be integrated on chip are most desirable in wireless communication devices such as cellular phones, pagers, GPS receivers, warehouse management RF identification tags, wireless computer LANs, personal digital assistants, and satellite telecommunication. Small portable devices, in particular, require the lowest possible power consumption for extended battery life and a maximal circuit integration to reduce device size and PC board complexity. The quest for low-loss inductors is driven by a fundamental trade-off between power consumption on one hand and the need for low-loss circuit passives (i.e. inductors and capacitors) on the other. Lowering the transistor bias in radio circuits reduces the power dissipation, but also significantly degrades amplifier gains, oscillator stability and filter selectivity. Using low-loss passives is the only viable technique to overcome this problem. Low-loss capacitors in the 0.1 to 100 pF range are routinely integrated on chip nowadays. However, state-of-the-art integrated coil architectures are still too lossy to be of use in integrated RF designs. All present RF chipsets, therefore, are limited to using discrete inductors that form a real estate bottleneck in today's increasingly miniaturized applications.
Modern wireless designs typically run in the lower GHz bands. The standard frequencies for cellular phones are 900 MHz, 1.8 GHz, 1.9 GHz and 2.4 GHZ, while 900 MHz is the frequency of choice for digital cordless phones. The 410-430 MHz, 870 MHz and 900-930 MHz bands are used for wireless RS-232, computer LANs and RF identification. At these 100 MHz to GHz frequencies, the passives of choice are typically, for inductors, 1 to 30 nH and, for capacitors, 1 to 30 pF. The intermediate frequencies in superheterodyne receivers are 40 to 350 MHz which calls for passives in the order of 100 to 1000 nH and 10 to 100 pF. Although high quality on-chip capacitors ranging from 0.1 pF to 100 pF are commonplace, integrated inductors and integrated variable capacitors that meet the low-loss requirements are currently not available.
Variable capacitors (varicaps) that can be integrated on chip are also in great demand. The benchmark architecture for contemporary wireless transceivers is still the superheterodyne architecture, which uses both inductors and varicaps. Variable capacitors are essential components of superheterodyne circuits used in many wireless devices. Superheterodyne circuits containing both inductors and capacitors currently cannot be integrated on chip in commercial devices, and so present a bottleneck to device miniaturization. The missing links in implementing full superheterodyne wireless architectures on a chip are inductors with quality factors of at least 30 to 50, variable capacitors (varicaps) with a tuning range of 10% and quality factors of 30 to 50, and oscillators with quality factors of 10,000 or more. The process technology for making the capacitors should be compatible with the process for making the inductors.
Present wireless devices use discrete off-chip components to implement superheterodyne circuits. The very high Q oscillator is usually a crystal oscillator. There are also numerous Voltage Controlled Oscillators (VCOs), each of which uses at least one discrete inductor and one discrete varicap. Because of these discrete components VCOs occupy a large portion of many RF circuit area. Being able to integrate entire VCOs on chip requires a new type of varicap as well as inductor.
There is a need for a micromachined coil structure which is easy to manufacture and does not use a lot of chip real estate. There is a need for low loss coil structures and variable capacitors that can be integrated on conductive substrates, such as silicon. There is also a need for an integrated coil structure in which the windings have lower resistance. There is a need for a method of manufacturing a coil structure in which closing the turns of the coil electrically produces a viable electrical structure. There is a need for a manufacturable technique that results in a closed coil structure suitable for high-Q integrated passive inductor elements. There is a need for a manufacturing technique which would enable the integration of both on chip inductors and varicaps.
SUMMARY OF THE INVENTION
Accordingly, this invention provides a spring contact which exhibits the speed and ease of solder-bump flip-chip bonding while eliminating the need to create uniform solder bumps or uniform contacting pressure. This invention further provides a spring contact which has elastic properties enabling the spring contact to maintain physical contact with a contact pad despite variations in contact pad heights, contacting pressure or thermal variations. This invention also provides an elastic spring contact having a stress gradient formed in the spring contact, which causes the spring contact to bend away from the substrate and thus provide compliant contact with a contact pad. This invention further provides a probe card and a method for producing the probe card having spring contacts in place of standard probe needles.
The spring contacts of this invention are formed of a thin metal strip which is in part fixed to a substrate and electrically connected to a contact pad on the substrate. The free portion of the metal strip not fixed to the substrate bends up and away from the substrate. When the contact pad on a device is brought into pressing contact with the free portion of the metal strip, the free portion deforms and provides compliant contact with the contact pad. Since the metal strip is electrically conductive or coated with a conductive material, the contact pad on the substrate is electrically connected to the contact pad on the device via the spring contact.
Another embodiment of the invention overcomes the drawbacks of planar coil structures in that the coil structures of the invention place the coil axis parallel, rather than perpendicular, to the substrate plane. A coil structure, according to the invention, includes a substrate and an elastic member having an intrinsic stress profile. The elastic member includes a first anchor portion fixed to the substrate, a loop winding and a second anchor portion connected to the substrate. The second anchor portion and the loop winding are initially fixed to the substrate, but are released from the substrate to become separated from the substrate. An intrinsic stress profile in the elastic member biases the second anchor portion away from the substrate forming the loop winding and causing the second anchor portion to contact the substrate. The resulting coil structure is out-of-the plane of the substrate. The loop winding may also include a plurality of turns.
Various techniques may be used to position the second anchor portion away from the takeoff point of the elastic member, either tangentially or axially. If the second anchor point is positioned tangentially from the takeoff point, the loop winding is generally in the shape of a circle, i.e., the second anchor portion contacts the substrate in the same vertical plane as the first anchor portion. Various techniques may be used to position the second anchor portion tangentially from the takeoff point. For example, a mechanical stop can be fixed to the substrate at the desired location. Alternatively, the radius of curvature of the elastic member may be varied, such as by adding a load layer uniformly across the width of a portion of the elastic member or by patterning one or more openings or perforations uniformly across the width of a portion of the elastic member.
If the second anchor portion is positioned axially from the takeoff point or first anchor portion, the loop winding is generally in the shape of a helix. Several techniques may be used to form the loop winding in a helix. For example, a uniform stress anisotropy may be introduced into the elastic member, which causes a helical deformation in the released layer. Alternatively, the radius of curvature can be varied in the elastic member to introduce a helical deformation. This can be accomplished by varying the intrinsic stress profile in the elastic member as a function of position. A helical winding may also be formed by causing the resulting loop winding to have two (or more) different radii of curvature. This may be accomplished, for example, by forming one or more openings asymmetrically in the elastic member prior to release or by forming a load layer at an angle on a portion of the elastic member (upon release, the weight of the load layer causes the loop winding to be axially offset).
Various techniques can be used to connect the second anchor portion to the substrate. For example, the second anchor portion can be soldered or plated to the substrate. Each anchor portion can be attached to a metal contact pad attached to the substrate, for providing electrical connectivity to other elements in a circuit. Preferably the elastic member is formed of a conductive material. Alternatively, a layer of a conductive metal, such as gold or silver, may be plated on an inner surface, an outer surface, or both surfaces.
This novel structure allows, for the first time, the integration of submillimeter-size high-Q inductors on both insulating and conductive substrates. When fabricated on a conductive substrate like silicon, the coil structure produces much fewer magnetic flux lines that intercept the substrate than present in-plane micro-coils, which then results in fewer eddy currents induced in the substrate and lower coil losses. Furthermore, the coil structures may be used as inductors, which are compatible with toroidal architectures that confine magnetic fields exceedingly well. This property enables multiple micro-coils to be packed densely without coupling with each other. At high operating frequencies, skin and proximity effects increase the coil resistance. Unlike in-plane micro-coils, the out-of-plane coil structures can be easily designed for low resistance operation without complicated high aspect-ratio processing. The out-of-plane coil structures are also compatible with numerous micro-coil embodiments such as center-tapped inductors and transformers for a wide range of applications.
A method for forming a coil structure, according to the invention, includes depositing a layer of an elastic material on a substrate, the elastic material having an intrinsic stress profile. The layer of elastic material is then photolithographically patterned into an elastic member. A portion of the substrate under the patterned structure is under-cut etched to release a free portion of the elastic member from the substrate, an anchor portion of the elastic member remaining fixed to the substrate. The intrinsic stress profile in the elastic member biases the free portion of the elastic member away from the substrate, forming a loop winding and causing the free end to contact a point on the substrate. This free end can then be connected to the substrate by, for example soldering or plating.
During the removal of sacrificial layers from the substrate, the intrinsic stress bends metal containing strips into the turns of an inductor coil. Fabrication of micro-coil structures requires control over the coil geometry, in particular the coil radius, and, if a stress anisotropy is present, the helical pitch of the coil elements as well. If, for example, the loop has a constant radius r of curvature, and the length of the released portion is 2 or, the free end will naturally return to the take-off point of the loop. By placing a mechanical stop at a position away from the take off point, the free end can be positioned and anchored. Magnetic structures can be created with such loops by connecting the loops on the substrate with contact pads which extend from the take off point of one loop to the contact point of an adjoining loop, producing a spiral. In another embodiment, the free end of the spring is offset axially and/or transversely with respect to the takeoff point in order to provide for contact to adjacent loop pads. Mechanical and electrical contact is made permanent, for example, by soldering, conductive adhesive, thermal compressive bonding or plating.
One aspect of the invention recognizes that it is possible to create helical coiled structures of controlled diameter and pitch by exploiting stress anisotropy engineered into the deposited metal. The helical twisting provides the useful feature that the free end of the spring is shifted longitudinally (or axially) from the take-off point. In principle, this allows formation of a continuous inductor consisting of multiple turns without interruption of the spring metal. It also allows segments of more than one turn to be joined in order to produce an inductor. These structures reduce the number of coil-closing interconnects, and thereby minimize the impact of interconnects on inductor quality factor.
Another aspect of this invention relates to producing a turn of a coil endowed with the property of non-constant radius. This allows the free end of the elastic member to contact a point other than the take-off point of the loop, either tangentially from the takeoff point or offset axially from the takeoff point. Once a point away from the take-off point is contacted electrically, the un-lifted metal can be used to run a trace to any other point of an electrical circuit, including to another loop of an inductor. Several ways of varying the radius of curvature are described, including varying the intrinsic stress profile along the elastic member, depositing a load layer along a portion of the elastic member, and photolithographically patterning perforations in the elastic member.
A new type of high variable capacitor includes a substrate, a first electrically conductive layer fixed to the substrate, a dielectric layer fixed to a portion of the electrically conductive layer, and a second electrically conductive layer having an anchor portion and a free portion. The anchor portion is fixed to the dielectric layer and the free portion is initially fixed to the dielectric layer, but is released from the dielectric layer to become separated from the dielectric layer. An inherent stress profile in the second electrically conductive layer biases the free portion away from the dielectric layer. When a bias voltage is applied between the first electrically conductive layer and the second electrically conductive layer, electrostatic forces in the free portion bend the free portion towards the first electrically conductive layer, thereby increasing the capacitance of the capacitor.
The manufacturing techniques of the invention can be used to create a tunable LC combination employing a coil structure and variable capacitor to provide full superheterodyne wireless architectures on a silicon chip.
BRIEF DESCRIPTION OF THE DRAWINGS
This invention will be described in relation to the following drawings, in which reference numerals refer to like elements and wherein:
FIG. 1 shows a chip wire bonded to a substrate;
FIG. 2 shows the chip tab bonded to the substrate;
FIG. 3 shows the chip solder-bump flip-chip bonded to the substrate;
FIG. 4 shows a probe card contacting an electronic device;
FIG. 5 shows a probe card having an angled probe needle;
FIG. 6 is a spring contact in an undeformed free state and another spring contact deformed when contacting a contact pad;
FIG. 7 shows a metal strip with no stress gradient;
FIG. 8 shows a model for determining the curvature of a spring contact due to the stress gradient;
FIG. 9 shows a model for determining the amount of reaction force exerted at the tip of the spring contact;
FIGS. 10-13 show the steps for one method of forming a spring contact;
FIG. 14 is a graphic representation of the film stress in a sputter deposited nickel-zirconium alloy as a function of plasma gas pressure;
FIG. 15 is a top view of a spring contact;
FIG. 16 is a device for testing the contact resistance of a plurality of spring contact pairs;
FIG. 17 is a graphical representation of the detected resistance of a plurality of spring contact pairs;
FIG. 18 is a graphic representation of the contact resistance of a spring contact as a function of the distance between the contact pad and the substrate;
FIG. 19 is a spring contact having a flat end;
FIG. 20 is a spring contact having a pointed end;
FIG. 21 is a spring contact having two points t the tip end;
FIG. 22 is spring contact having multiple points at the tip end;
FIG. 23 is a spring contact having a deformable tab at the tip end;
FIG. 24 shows a spring contact having a deformed tab end when forced against a contact pad;
FIG. 25 is a chip having a plurality of spring contacts electrically bonded to a substrate;
FIG. 26 is a chip bonded to a dust cover and having a plurality of spring contacts electrically contacted to a substrate;
FIG. 27 is a chip bonded to a substrate and electrically contacted to a substrate by a plurality of spring contacts on the chip having a dust cover,
FIG. 28 is a chip electrically bonded to a substrate by way of an intermediate wafer having a plurality of spring contacts;
FIG. 29 is a probe card having a plurality of spring contacts used for testing an electronic device;
FIG. 30 is a liquid crystal display and a device for testing the operation of the display;
FIGS. 31 a and 31 b are cross-sections illustrating the current distribution at high frequencies in a disk shaped coil and a solenoid, respectively;
FIG. 32 is a cross-section of a stack of stress graded film deposited above a release layer;
FIG. 33 illustrates a constant radius coil structure;
FIG. 34 is an SEM micrograph of a series of constant radius loops;
FIG. 35 illustrates a multi-turn coil formed from a series of connected loops;
FIG. 36 illustrates positioning the second anchor portion with a mechanical stop;
FIG. 37 illustrates positioning of the mechanical stop of FIG. 36;
FIG. 38 is a graph of tip trajectories for different elastic member lengths for a coil radius of 100 μm;
FIG. 39 illustrates forming a multi-turn coil from individual tilted coils;
FIG. 40 illustrates a method of providing inter-coil connections;
FIG. 41 illustrates a toroidal solenoid;
FIG. 42 illustrates coil tapping;
FIG. 43 illustrates a simple air core transformer,
FIG. 44 illustrates an air core transformer with intertwined primary and secondary windings;
FIG. 45 illustrates an inductor with electroplated permalloy cores;
FIG. 46 illustrates laminating metallic cores;
FIGS. 47 a and 47 d illustrate two stages of a micro-former;
FIG. 48 illustrates different helical pitch from varied spring orientation;
FIG. 49 illustrates a multi-turn coil formed of single helical turn coils;
FIG. 50 illustrates a helically joined multi-turn loop;
FIG. 51 is a plot of a three segmented spring with three different radii;
FIG. 52 illustrates a coil closed using a load member;
FIG. 53 illustrates transversely joined single turn loops;
FIGS. 54 a and 54 b illustrate two structures having a varying radius of curvature;
FIG. 55 is a cross-section of a varicap according to the invention;
FIG. 56 is a graph of varicap capacitance versus spring lift; and
FIG. 57 is a top view of a varicap having a large array of individual capacitor elements; and
FIG. 58 is a cross-section along line A-A of FIG. 57.
FIGS. 59 and 60 illustrate a tunable LC circuit.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
FIG. 6 shows a side view of a bonding structure 100 having a plurality of spring contacts 15. Each spring contact 15 comprises a free portion 11 and an anchor portion 12 fixed to an underlayer or release layer 13 and electrically connected to a contact pad 3. Each spring contact 15 is made of an extremely elastic material, such as a chrome-molybdenum alloy or a nickel-zirconium alloy. Preferably, the spring contacts 15 are formed of an elastic conductive material, although they can be formed of a non-conductive or semi-conductive material if they are coated or plated with a conductor material. More preferably, the spring contacts 15 are formed of a nickel-zirconium alloy having 1% zirconium. Zirconium is added to the alloy to improve the elastic properties of the alloy while not greatly affecting the conductivity of the alloy. When the elastic material is not conductive, it is coated on at least one side with a conductive material, such as a metal or metal alloy.
The contact pad 3 is the terminal end of a communication line which electrically communicates with an electronic device formed on the substrate 14, such as a transistor, a display electrode, or other electrical device. The contact pad 3 is typically made of aluminum, but can be made of any conductive material. The release layer 13 is made of silicon nitride, Si, Ti or other etchable material. However, the release layer 13 is not necessary and can be eliminated. The release layer 13 and the contact pad 3 are formed on or over a substrate 14, which is formed of a material, such as oxidized silicon or glass or a printed circuit board or ceramic or silicon or gallium arsenide.
As shown in FIG. 7, a strip of metal having no stress gradient inherent in the metal will lie flat. However, as shown in FIG. 8, when a uniform stress gradient is introduced into the strip of metal, the strip bends into an arc.
Each spring contact 15 is formed such that the stress gradient shown in FIG. 8 is introduced into the spring contact 15. When the spring contact 15 is formed, the metal layer comprising the spring contact 15 is deposited such that compressive stress is present in lower portions of the metal layer and tensile stress is present in upper portions of the metal layer. FIG. 8 shows the stress difference Δσ (i.e., the difference in stress from the top to the bottom) present in the spring contact 15. Compressive stress in lower portions of the metal layer is depicted by arrows directed to the left. Tensile stress is depicted in upper portions of the metal layer by arrows directed to the right. The stress gradient (stress difference divided by thickness) causes the spring contact 15 to bend into the shape of an are having a radius r. Equation 1 gives the radius of curvature r of the spring contact 15: r = ( y 1 - v ) h Δ σ ( 1 )
where y is the Young's modulus of the metal, h is the thickness of the metal layer forming the spring contact 15, Δσ is the stress difference, and v is the shear modulus of the metal.
Referring again to FIG. 6, r is the radius of curvature of the free portion 11 of the spring contact 15 as predicted in Equation 1, and is the angle separating the radius line directed toward the junction of the free portion 11 with the anchor portion 12 and the radius line directed toward the tip 30 of the free portion 11. Equation 2 gives the approximate height b of the spring contact tip 30 from the substrate 14 for angles <50°: b L 2 2 r ( 2 )
where L is the length of the free portion 11 and r is the radius of curvature of the free portion 11.
Since each spring contact 15 is preferably made of a highly elastic material, each spring contact 15 can be pushed down at the tip 30 and deformed as shown in FIG. 6, but will not plastically deform. Typically, a contact pad 3 of a device 101 exerts the downward force placed on the tip 30 and electrically contacts the tip 30. The spring contact 15 resists the downward force placed on the tip 30 and maintains electrical contact with the contact pad 3.
When the force on the tip 30 is released, the spring contact will return to its undeformed state. Thus, the elasticity of the spring contacts 15 allows the spring contacts to make numerous electrical connections with different contact pads 3 while maintaining the integrity of the electrical connection between the spring contact tip 30 and the contact pads 3.
Additionally, the spring contact 15 is preferably made of a creep resistant material. Therefore, when the spring contact 15 is elastically deformed over an extended period by a contact pad 3 pressing down on the spring contact tip 30, the spring contact 15 resists the downward force and pushes the spring contact tip 30 against the contact pad 3, maintaining the electrical connection.
FIG. 9 shows a model for determining the amount of force Ftip applied by the spring contact tip 30 to a contact pad 3 in reaction to the force of the contact pad 3 pressing down on the spring contact tip 30. Equation 3 gives the reaction force Ftip of the spring contact tip 30: F tip = wh 2 Δσ 12 x ( 3 )
where w is the width of the spring contact 15, h is the thickness of the spring contact 15, Δσis the stress gradient and x is the horizontal distance from the spring contact tip 30 to the point where the spring contact 15 first touches the substrate 14.
For a given width w, thickness h and stress gradient Δσ, the reaction force Ftip of the tip 30 varies inversely with the distance x. Therefore, the reaction force Ftip increases as the spring contact tip 30 gets closer to the substrate 14, since the distance x decreases as the spring contact 15 collapses and press against the substrate 14 as shown in FIG. 6. The increase in the reaction force Ftip as the contact pad 3 presses the spring contact tip 30 closer to the substrate 14 generally improves the electrical connection between the spring contact tip 30 and the contact pad 3. The increasing reaction force Ftip causes the spring contact tip 30 to deform locally at the contact pad 3, increasing the area of contact between the contact pad 3 and the spring contact tip 30.
FIGS. 10-13 show the basic steps in one method for forming a spring contact 15. In FIG. 10, a contact pad 3 is formed on or over a substrate 14. Additionally, an release layer 13 is formed on or over the substrate 14. However, as mentioned above, the release layer 13 is not required and can be eliminated.
In FIG. 11, a layer of metal 16 is deposited on or over the substrate 14. In the preferred embodiment of the invention, the metal is the nickel-zirconium alloy described above. Part of the metal layer 16 is electrically connected to or directly contacts the contact pad 3 and another portion of the metal layer 16 is deposited on or over the release layer 13. There are many methods available for depositing a metal layer 16 on or over the substrate 14, including electron-beam deposition, molecular beam epitaxy, chemical vapor deposition and sputter deposition. Preferably, the metal layer 16 is sputter deposited.
When sputter depositing a metal, the metal to be deposited is placed on a target and set to a high negative voltage. A stream of plasma gas, typically argon, is died towards the target. The high voltage potential between the plasma gas and the target metal produces ions which are accelerated toward and bombard the metal target. This bombardment knocks small particles of the metal target free and the freed particles are guided to the surface where the particles are deposited.
The metal layer 16 is deposited in several sub-layers 16-1 to 16-n to a final thickness h of approximately 1 μm. The stress difference Δσ is introduced into the metal layer 16 by altering the stress inherent in each of the sub-layers 16-1 to 16-n of the metal layer 16, as shown in FIG. 11, each sub-layer 16-x having a different level of inherent stress.
Different stress levels can be introduced into each sub-layer 16-x of the deposited metal layer 16 during sputter deposition in a variety of ways, including adding a reactive gas to the plasma, depositing the metal at an angle, or varying the deposition angle, and changing the pressure of the plasma gas. Preferably, the different levels of stress are introduced into the metal layer 16 by varying the pressure of the plasma gas, which is preferably argon.
FIG. 14 is a graph showing the relationship of the film stress in the sputter deposited nickel-zirconium alloy and the pressure of the plasma gas used in the deposition. For low pressures of the plasma gas, approximately 1 mTorr, the film stress in the deposited metal is compressive. As the pressure of the plasma gas increases, the film stress in the deposited sub-layer changes to a tensile stress and increases with increasing plasma gas pressure.
Preferably, the metal layer 16 is deposited in five sub-layers 16-1 to 16-5. The first sub-layer 16-1 is deposited at a plasma gas pressure of 1 mTorr, as indicated by numeral 1 in FIG. 14. The first sub-layer 16-1 is the bottom-most layer in the metal layer 16 and has an inherent compressive stress. The second sub-layer 16-2 is deposited on top of the first sub-layer 16-1 at a plasma gas pressure of approximately 6 mTorr. The second sub-layer 16-2 has a slight inherent tensile stress, as indicated by numeral 2 in FIG. 14. Sub-layers 16-3, 16-4 and 16-5 are then deposited one on top of the other at the plasma gas pressures indicated by numerals 3, 4 and 5 in FIG. 14.
The process of depositing the metal layer 16 in five separate sub-layers 16-1 to 16-5 results in the metal layer 16 having a stress difference Δσ which is compressive in the lower portion of the metal layer 16 and becomes increasingly tensile toward the top of the metal layer 16. Although the stress gradient urges the metal layer 16 to bend into an arc, the metal layer 16 adheres to the release layer 13, the substrate 14 and the contact pad 3 and thus lies flat.
After the metal layer 16 is deposited, the metal layer 16 is photolithographically patterned into the spring contacts 15. Photolithographic patterning is a well-known technique and is routinely used in the semiconductor chip industry. Photolithographically patterning the metal layer 16 is completed generally as shown in FIGS. 11-13. A photosensitive material 17 is evenly deposited on the top surface of the metal layer 16. The photosensitive layer 17 is then soft-baked at a temperature of approximately 120° F. The photosensitive layer 17 is then exposed to light, typically in the ultra-violet spectrum. Using an appropriate mask. The mask ensures that areas of the photosensitive material 17 are appropriately exposed to the light which describes a two-dimensional view of the spring contacts 15.
Once the photosensitive material 17 is exposed to the appropriate pattern of light, the photosensitive material 17 is developed and hard-baked at a temperature of approximately 200° F. The elastic material 16 is then etched to form the spring contacts 15. Different methods for etching can be used, including ion milling, reactive ion etching, plasma etching and wet chemical etching. Preferably, wet chemical etching is used.
The wet chemical etchant, for example, a nitric acid solution, is applied to the elastic material 16. The etchant removes appropriate areas of the photosensitive material 17, determined by which areas of the photosensitive material 17 were exposed or not exposed to the light and the type of photosensitive material 17 used. When the appropriate areas of photosensitive material 17 are removed, the etchant removes the areas of the metal layer 16 lying under the removed areas of photosensitive material 17. The remaining areas of the metal layer 16 form the spring contacts 15. A top-view of one spring contact 15 is shown in FIG. 15. The area of the metal layer 16 removed by the etchant is described by the dashed line 18.
Next, as shown in FIG. 12, the free portion 11 of the spring contact 15 is released from the release layer 13 by a process of under-cut etching. Until the free portion 11 is released from the release layer 13, the free portion 11 adheres to the release layer 13 and the spring contact 15 lies flat on the substrate 14. A second layer of the photosensitive material 17 is deposited on top of the spring contacts 15 and on the area surrounding the spring contacts 15. The second layer of the photosensitive material 17 is then exposed to light using the appropriate mask, developed and hard-baked. A selective etchant is then applied to the photosensitive material 17 and removes areas of the photosensitive material 17 around the spring contacts 15. The etchant is called a selective etchant because after the areas of photosensitive material 17 around the spring contacts 15 are removed, the etchant proceeds to etch the release layer 13 underneath the spring contacts 15. The photosensitive material 17 on top of the spring contacts 15 resists the selective etchant and protects the spring contacts 15. The selective etchant etches the release layer 13 faster than the selective etchant removes metal from the spring contacts 15. This means that the spring contacts 15 are released from the release layer 13 and are allowed to bend up and away from the release layer 13 due to the stress gradient in the spring contacts 15.
Only those areas of the release layer 13 under the free portion 11 of the spring contact 15 are undercut etched. The area of release layer 13 under-cut etched for each spring contact 15 is described by the shaded portion in FIG. 17. This means that the anchor portion 12 of the spring contact 15 remains fixed to the release layer 13 and does not pull away from the release layer 13. It should be appreciated that the method for patterning the metal layer 16 onto the spring contacts 15 should not result in any annealing of the metal layer 16.
Once the free portion 11 is freed from the release layer 13, the stress gradient causes the free portion 11 to bend up and away from the substrate 14. The stress lent is still inherent in the anchor portion 12 and urges the anchor portion 12 to pull away from the substrate 14.
To decrease the chance of the anchor portion 12 pulling away from the substrate 14, the spring contact 15 can be annealed to relieve the stress in the anchor portion 12. This annealing process does not affect the free portion 11 because, once the free portion 11 is released and allowed to bend up, no stress remains on the free portion 11 to be relieved by annealing. Thus, the stress gradient remains in the free portion 11, and the free portion 11 remains curved up and away from the substrate 14 after annealing.
Finally, FIG. 13 shows a layer of gold 19 plated over the outer surface of each spring contact 15. The layer of gold 19 is preferably used to reduce the resistance in the spring contacts 15, but can be replaced with any other conductive material. Preferably, the gold layer 19 is plated on the spring contacts 15 using a plating process.
Additional steps can be added to the undercut etching process to improve the process if necessary. For example, etchant vias, or small windows, can be etched into the free portions 11 of the spring contacts 15. The etchant vias operate to provide the selective etchant faster access to the release layer 13, thereby speeding the process of releasing the free portions 11 from the release layer 13. Also, a hard mask can be applied to the top surface of the spring contacts 15 to ensure that the selective etchant does not remove material from the top surface of the spring contacts 15 in case the photosensitive material 17 protecting the top of the spring contacts 15 fails.
Since the process for forming the spring contacts 15 is limited only by the design rules of photolithographic patterning, many hundreds or thousands of spring contacts 15 can be formed closely together in a relatively small area on the substrate 14. The typical width w of the spring contact 15 is 40-60 lm. Therefore, the spring contacts 15 can be formed close together, at a spacing of approximately 10-20 lm. This makes the center-to-center distance between adjacent spring contacts 15 approximately 50-80 lm, which is well within the typical center-to-center distance between adjacent contact pads 3 on a standard semiconductor chip 2.
To test the effectiveness of the spring contacts 15 in applications similar to those found in solder-bump flip-chip bonding, a test array of the spring contacts 15 at a center-to-center spacing of 80 mm was developed as shown in FIG. 16. Four sets of arrays 20 of the spring contacts 15 were formed on a bottom substrate 21. Four corresponding arrays of linked contact pads 22 were formed on an upper substrate 23. The upper substrate 23 and the lower substrate 21 were brought together such that the spring contacts 15 contacted a corresponding contact pad 3. The resistance R was then measured across pairs of the spring contact 15 leads.
FIG. 17 graphically depicts the measured resistance R for each spring contact pair in the test apparatus. The measured resistance R within each array generally trends upward from left to right because of the increased conductor length of the spring contacts 15 positioned to the right compared to the spring contacts 15 positioned to the left in each array. Most of the approximately 25-30 ohms of resistance measured for each spring contact 15 pair is due to the length and geometry of the conductors extending between the spring contacts 15 and the contact pads 3.
FIG. 18 shows the total resistance of the connection between a spring contact 15 and corresponding contact pad 3. As shown in FIG. 18, approximately 1.5 ohms of resistance is due to the conductors leading to the contact pad 3 and the spring contact 15. Approximately 0.2 ohms of resistance is due to the shape of the spring contact tip 30. The remaining resistance, approximately 0.5-0.8 ohms, is the resistance at the interface between the contact pad 3 and the spring contact tip 30.
In general, the resistance at the interface between the contact pad 3 and the spring contact tip 30 decreases as the height b decreases. As mentioned above, the reaction force Ftip that the spring contact tip 30 exerts against the contact pad 3 increases as the contact pad 3 pushes the spring contact tip 30 closer to the substrate 14. The increased reaction force Ftip causes the spring contact tip 30 to locally deform at the contact pad 3, thereby increasing the contact area and decreasing the resistance at the interface.
The shape of the spring contact tip 30 takes different forms depending on the application. FIGS. 19-24 show a series of six different tip 30 shape tested. Although only four of each type of spring contact tip 30 were tested, none of the spring contact tip 30 shapes showed a significant superiority over any other type of spring contact tip 30.
As mentioned above, since the production of the spring contacts 15 is limited only by the design rules of photolithographic patterning, the spring contacts 15 can be used to interconnect numerous different types of devices. For example, FIGS. 25-26 show the substrate 14 having a plurality of spring contacts 15 formed on the top surface of the substrate 14. The contact pads 3 formed on the lower surface of the chip 2 are electrically connected to corresponding spring contacts 15 on the substrate 14. An adhesive 24 holds the chip 2 stationary relative to the substrate 14. A dust cover, or can, 25 covers the chip 2 and is hermetically sealed to the substrate 14. The dust cover 25 assures that moisture and other foreign substances do not corrode the spring contacts 15 or the contact pads 3, or otherwise interfere with the electrical connections between the individual spring contacts 15 and the corresponding contact pads 3.
FIG. 28 shows an alternate embodiment of a connecting device for electrically connecting two devices. A wafer 26 is shown having a plurality of spring contacts 15 formed on opposite sides of the wafer. Pairs of the spring contacts 15 on opposite sides of the wafer 26 communicate with each other and electrically connect the contact pads 3 on both the chip 2 and the substrate 14. This embodiment of the invention allows processing of the chip 2 and the substrate 14 without risking damage to the spring contacts 15. The wafer 26 is used to interconnect the chip 2 and the substrate 14 only after all processing is completed on the chip 2 and the substrate 14.
FIG. 27 shows another embodiment of the invention. The spring contacts 15 are formed on the lower surface of the chip 2. The spring contacts 15 contact corresponding contact pads 3 on the substrate 14. The adhesive 24 holds the chip 2 stationary with respect to substrate 14.
The spring contacts 15 are not limited to interconnecting a chip 2 to a substrate 14 or circuit board. The spring contacts 15 are used equally well to interconnect two chips 2, two circuit boards, or other electronic devices to each other. One such alternative use for the spring contacts 15 is in probe cards. As discussed above, probe cards 7 are used to temporarily connect two devices, typically when one of the devices is tested. Such testing is common in the semiconductor industry, where the probe cards 7 are used to test semiconductor chips while the chips are still part of a single-crystal silicon wafer.
FIG. 29 shows an embodiment of the invention where the probe card 27 has an array of spring contacts 15 used in place of the standard probe needles 8. The probe card 27 operates identically to the standard probe card 7 except for having spring contacts 15. The probe card 27 is aligned with the device 10 such that the spring contacts 15 compliantly contact the corresponding contact pads 3 on the device 10. The device 10 is then tested or communicated with by a testing device electrically connected to the probe card 27.
An example testing device is shown in FIG. 30. A display pattern generator 40 communicates with driver chips 42 mounted on the two full-width probe cards 27. The probe cards 27 have the spring contacts 15 which contact associated addressing lines 43 formed on the display plate 44. The addressing lines 43 communicate with display electrodes (not shown). Therefore, the display pattern generator 40 can drive the display electrodes to produce a matrix of electric potentials corresponding to a test image. Sensors (not shown) on the sensor plate 45 detect the matrix of electric potentials on the display electrodes and generate signals each corresponding to the electric potential. The signals are mad out by scanner chips 46 mounted on the sensor plate 45. The test signal analyzer 41 receives the signals from the scanner chips 46 and forms a sensed image corresponding to the signals. The test signal analyzer 41 then compares the sensed image with the test image output by the display pattern generator 40 to determine if the display plate 44 and display electrodes are working properly.
Since producing a standard probe card 7 having probe needles 8 is labor intensive and time-consuming, standard probe cards 7 are not generally made to contact all of the addressing lines 43 on the display plate 44. Therefore, testing of the display plate 44 must be done in sections since the probe cards 7 cannot accommodate the full width of the addressing lines 43. In contrast, the probe card 27 made with spring contacts 15 can be made easily and inexpensively. Also, the probe cards 27 having the spring contacts 15 can be made to any width and therefore can test all of the data or address lines of an apparatus, such as the display shown in FIG. 26, at one time.
The foregoing techniques for the manufacture of springs for probe cards and other applications can be extended to the manufacture of coil structures. Springs are made by introducing an intrinsic stress profile of a certain amount designed to produce the desired spring height and curvature. Similarly, a reproducible built-in stress gradient or intrinsic stress profile can be designed into a thin film by varying the growth conditions appropriately during deposition to produce coil structures, i.e. a spring which bends back on itself producing a loop winding and contacting the substrate. By adding one or more conductive layers, a coil structure suitable for use as an inductor may be manufactured.
The intrinsic stress of many sputtered thin films depends on the ambient pressure at which the material is deposited. By varying the pressure during sputtering, films can be obtained that are compressively stressed near the substrate-film interface and tensile stressed at the film surface. FIG. 32 shows such a stress-graded film 104 sandwiched between two gold layers 102, 106. The stress graded film can be NiZr, Mo/Cr, solder-wettable Ni, or other suitable material. The bottom gold layer 106 forms the outer skin of the coil when released and provides a high conductivity path for electrons at high frequencies. The top gold layer passivates the surface. The metal stack is deposited above a suitable release layer 108 such as Ti, Si, or SiN. The release layer should be a material that can be quickly removed by selective dry or wet undercut etching. Possible etchants for a Si release layer include KOH (wet processing) and XeF2 (dry processing).
In FIG. 33, a released structure with continuous layers 106 and 104 is shown. An elastic member includes a first anchor portion 101, a loop winding 105 and a second anchor portion 103, the first anchor portion 101 being fixed to the substrate 100, the second anchor portion 103 being connected to the substrate 100. The second anchor portion 103 and the loop winding 105 are initially fixed to the substrate, but are released from the substrate to become separated from the substrate, and wherein an intrinsic stress profile in the elastic member biases the second anchor portion (now a free portion) away from the substrate forming the loop winding and causing the second anchor portion to contact the substrate. The challenge of connecting the free end (the second anchor portion 103) of the loop to a contact pad (not shown) on the same substrate is made difficult by the fact that the loop typically has a constant radius of curvature, and therefore the free end will naturally return to the take-off point. Several techniques can be used to resolve this problem as described below.
The scanning electron micrograph in FIG. 34 shows a series of out-of-plane micro-inductor windings produced according to the invention. The coil windings were made using stress engineered thin films that are deposited by sputtering. The film is photolithographically patterned into strips of micro-springs or elastic members that are subsequently released from their underlying substrate. Upon release, the built-in stress gradient causes the elastic members to curl and form three-dimensional out-of-plane loops that make up the inductor coil. In the coil shown in FIG. 34, each loop has just enough helical pitch for each free end to contact the adjacent pad of the array. The helical twisting provides the useful feature that the free end of the elastic member is shifted longitudinally (or axially) from the take-off point. This allows for the formation of a continuous inductor consisting of multiple turns without interruption of the spring metal. To protect the inductor in actual use on a chip or circuit board, the loops can be enclosed in a molding compound.
In the specific example of FIG. 34, the stress graded metal is a 0.3 lm-thick 85 Mo/15 Cr alloy deposited at five progressively increasing pressures. The film was patterned into 4 lm wide elastic members that were then released by removing an underlying PECVD SiN layer using 10:1 buffered HF. The released elastic members formed 70 lm diameter circular loops. After rinsing in D.I. water, the released elastic members were pressed against a flat surface and the substrate was heated to 85° C. The compression holds the springs tightly while water is slowly evaporated. This technique prevents liquid surface tension from pulling adjacent elastic members into a tangled mess as water evaporates. For many applications, wider and thicker elastic members forming bigger loops are desired. These larger coils are easier to make than those in FIG. 34 because less stress gradient is required. Furthermore, wider springs are stiffer and generally less susceptible to getting entangled with adjacent members during spring release.
FIG. 35 shows some of the process steps for forming a multi-turn coil structure from a series of individual circular coil structures. Initially, a plurality of elastic members 61 a-65 a are patterned over a release window. Each elastic member 61 a-65 a is part of a larger patterned structure 61-65. For example, structure 61 includes elastic member 61 a, connecting pad 61 b and contact pad 61 c. To form a continuous structure, each loop must be electrically connected to the next adjacent loop. After remove of release window 66, each elastic member 61 a-65 a coils back on itself. When released, the elastic members 61 a-65 a will form circular loops with radiuses given by equation (1) above. The length of each of 61 a-65 a is designed so that the elastic members do not span complete loops when released. The tips (free ends) are left hanging just shy of an opposite contact, which is the contact pad 62 c-65 c of the adjacent loop. The loops are then pressed down on the contact and soldered or plated together. The resultant multi-turn coil structure, with coil axis 68 begins at 61 a-61 b, then the first loop winding 61 c, which is connected to contact pad 62 a, and so on.
FIGS. 36 and 37 show an alternative approach for forming the coil connections. In this approach, a mechanical barrier or stop 71 is fixed to the substrate at the end of contact pad 62 c, in order to receive the tip of elastic member 61 c. This approach uses almost full-length elastic members aided by a mechanical barrier 71. It is important to design the dimensions of the mechanical stop properly and to position the stop correctly so that the structure lies entirely within the trajectory of the tip as illustrated in FIG. 37. Otherwise, the elastic members may be caught on the near edge of the stop during release. In FIG. 37, the dashed line shows the tip trajectory.
FIG. 38 shows a graph of tip trajectories for 200 lm diameter coils having different elastic member lengths. The parameter in the figure, i, corresponds to length of the elastic member in multiples of °r/4, where r is the coil radius. The x=0 point in the figure is the edge of the release window. It is interesting to note that the tip of the fail length spring, i=8, stays on the right of the release edge throughout its entire trajectory. Since the mechanical block has to be placed at x<0, the length of the elastic member needs to be made less than a full circumference. The range of possible trajectories also place constraints on the dimensions of the mechanical block.
In addition to the mechanical stop, another method for positioning the free tip tangentially, away from the takeoff point includes varying the radius of curvature of the elastic member. If the radius of curvature if varied along the length of the elastic member, a generally circular coil will be formed. An unequal radius of curvature will cause the free tip to stop at some point away from the takeoff point. If the radius of curvature varies as a function of length and width of the elastic member, a helical coil will be formed. The radius of curvature of the elastic member may be varied, for example, by adding a load layer uniformly across the width of one or more portions of the elastic member. The radius of curvature may also be varied by patterning one or more openings or perforations uniformly across the width of a portion of the elastic member. Some combination of load layer and perforations (or openings) may also be used. Perforations and load layers may also be used to create helical windings as described below.
FIG. 39 shows another approach for forming a multi-turn coil with individual loop windings. In this embodiment, release window 66 is defined to have a skewed angle relative to the run length of each elastic member 61 c-64 c. When the elastic member is released, the coil loops lean sideways contacting the adjacent contact pad. Thus loop winding 61 c contacts pad 62 a. This lateral bending can also be induced by designing a built-in stress anisotropy in the springs (described below). When the springs are pressed down, their tips slide over to neighboring contact pads and a continuous coil is formed.
To take full advantage of the available conducting path, the coil thickness, h, should be made at least as thick as the skin depth □: h δ = ρ πμ f ( 4 )
where □ is the resistivity of the coil conductor, l is its magnetic permeability, and f is the operating frequency. Making the film thicker than the skin depth does not improve film conductance because most of the current is confined to within the skin depth of the conductor surface. For frequencies of interest (around 1 GHz), the ideal film thickness is between 1 lm to 3 lm, a thickness range that is compatible with current deposition and patterning processes.
If the coil material is composed of one elastic material with a stress gradient, with the film thickness determined, the coil loop radius can be calculated using equation 1. If there are additional layers, the stress profile is not a linear gradient and equation 1 needs to be modified. The spring length, 1, should then be designed to about
l=r  (5)
for the elastic members to form complete circular loops when released. The number of coil turns, N, is next determined based on a desired inductance which approximately equals: L = μ 0 N π r 2 x ( 6 )
where x is the pitch between coil windings and to l0 is the permeability of air (for air-cored coils). While equation 6 is good for toroids and long solenoid (N*x>>r), more complicated expressions for short solenoids are available from textbooks. The spring width, w, can be made as wide as necessary to accommodate an acceptable electrical resistance, R, through the following approximation: w = 2 π rpN δ R ( 7 )
Equations 6 and 7 indicate that there is a tradeoff between inductance and resistance. Wide elastic members, small number of loops, and a short radius produce low resistance but also lead to low inductance. The ratio between coil impedance and resistance, also called the coil quality factor Q, is a good parameter for assessing how losses influence coil performance: Q = 2 π fL R ( 8 )
This dimensionless parameter determines the sharpness of the resonance peaks of LC resonators, the selectivity of LC filters, the amount of oscillator jitter, and the gain of resonant amplifiers. Looking now again at equations 6 and 7, it can be seen that the quality factor increases with coil diameter and with the ratio between conductor width to the winding pitch: Q π 0 p / δ w x r ( 9 )
Also, the importance of a low AC sheet resistance, □/□, is explicitly expressed in equation 9.
Table 1 tabulates a few representative inductance values and Q factors for out-of-plane coils produced in accordance with the invention. A conductor resistivity of 2.5μ□-cm is assumed in the estimates. The quality factors are roughly approximated by supposing that the current flows as a uniform sheet with a sheet thickness equal to the skin depth. The actual quality factor may be up to a factor of 2 smaller due to proximity effect that is not included in these calculations. The listed Q numbers should be compared to the best values of 10 to 20 that are currently obtained with state-of-the-art in-plane coils utilizing high aspect ratio windings and removed substrate.
TABLE 1
Matrix of Values for Typical Air-Cored Out-of-Plane Inductor Coils
Coil Coil
Line width Line pitch diameter length L Q @
[μm] [μm] [μm] [μm] # turns [nH] 1 GHz
4 8 70 76 10 6.4 7.3
4 8 70 796 100 61 7.0
24 30 200 294 10 13 32
24 30 200 2994 100 132 32
54 60 500 594 10 41 90
54 60 500 5994 100 412 90
90 100 1000 990 10 100 180
90 100 1000 9990 100 988 180
In addition to the “diagonal” release window for connecting individual loop windings to one another as described in FIG. 35, many other types of connections are possible. An alternate embodiment is shown in FIG. 40 which utilizes symmetric wedge take-off points. In FIG. 40, elastic members 81 a-85 a are deposited and patterned on a substrate. Each elastic member, for example, 81 a, includes a patterned contact pad arrangement. This contact pad arrangement includes a U-shaped portion 81 b, which includes two tip portions, 81 c and 81 d. Also included for support is symmetric element 81 e. The symmetric supports balance opposing biaxial stresses in the released film 81 a in order to reduce lateral bending of the coil windings. Placing the release point lower than a mating contact pad also brings the elastic member tip to the proper contact point without mechanical blocks. This design alternative enables better contacting at the expense of a slightly longer winding pitch. When elastic members 81 a-85 a are released, they coil and contact pad portions 82 c-86 c(not shown).
The multi-turn coil designs in FIGS. 35, 36, 39 and 40 provide linear coil arrangements, i.e., the coil axis is a straight line. Each of these designs can also be arranged in a circular layout to form micro-toroids, i.e., the coil axis is in a circle. A micro-spring toroid is shown in FIG. 41, with coil axis 91 and each coil turn 92 shown schematically. Toroids are attractive because they confide magnetic fields very tightly within their windings, thus allowing multiple coils to be packed very closely without mutual coupling. The absence of stray magnetic fields also further reduces lossy substrate eddy currents.
Unlike in-plane coils, the individual windings of out-of-plane coils are easily accessible at arbitrary locations along the inductor. Therefore, it is possible to obtain different inductances from a single coil by tapping the windings at appropriate locations. When combined with transistor switches, these taps can be used to make variable inductors useful in tunable filters and resonators. FIG. 42 shows how the coil of FIG. 41 can be modified by adding tap 93 at contact pad 61 a, tap 94 at contact pad 62 a and tap 95 at contact pad 65 a Note that the tap points depend on N, the number of windings between taps. Between taps 93 and 94, N=1 and between taps 93 and 95, N=4.
In addition to their use as inductors, the out-of-plane coils can be used as transformers. Micro-transformers are essential in electronic components such as mixers, double-tuned filters and RF signal transformers. The out-of-plane coils are compatible with, a variety of micro-transformer architectures. FIG. 43 shows an embodiment in the form of a toroidal transformer with an air core, which includes primary winding 124 having input/output 122 and secondary winding 126 with input/output 120. The voltage relationship between the two coupled coils is determined by the ratio of turns between the primary and secondary windings. The pairs of arrows 120 and 122 indicate current paths into and out of the two windings, 124 and 126.
FIG. 44 shows an alternate design for an air-core transformer with intertwined primary 124 and secondary 126 windings. The multiple outbound arrows 127 in the secondary coil 126 illustrate the possibility of coil tapping for obtaining variable transformer ratios. The inset shows the micro-spring layout necessary for implementing the transformer architecture. Coil tapping is, naturally, also compatible with the device in FIG. 43.
Ferromagnetic cores are attractive for many coil applications because of their ability to increase coil inductance and to channel and confine magnetic fields to well defined regions. For high frequency GHz applications, however, any ferromagnetic material used has to be electrically insulating. Otherwise, excessive loss leading to low Q will result.
The micro-coils can be embedded in an epoxy matrix that contains ferrite particles, after they are released from the substrate. This creates a ferrite core in and around the micro-coil that increases the coil inductance. It is also the method of choice to confine the magnetic fields of solenoids. The field lines outside the solenoid do not fan out anymore because the ferrite around the coil closes the magnetic pathway.
Coils are magnetically isolated from each other by using an island of ferromagnetic material for each individual coil. Coil windings are therefore placed in deep pockets made by patterning spin-coated BCB or another thick film. After release of the elastic member, the pocket is filled with ferromagnetic particles of a suitable size immersed in an insulating epoxy matrix.
Another approach utilizes ferromagnetic metal cores that can be deposited and patterned in ways that are compatible with microfabrication. However, since these cores are conductive, their applications are limited to lower frequencies. FIG. 52 shows such a device employing an electroplated permalloy (NiFe) core. In this embodiment, a layer of SiN x 202 is deposited on the substrate 200, followed by the elastic member 204. A thick film 206, such as SU-8 photoresist, is first patterned to define a window for plating the core material. The NiFe core 208 is plated above a thin vacuum-deposited seed layer which in turn lies on top of an insulating dielectric 210. The SU-8 layer 206 is then removed, followed by release of elastic member 204 to form loops that enclose the core. The coil losses can be reduced to some extend by laminating the core 208 as shown in FIG. 52.
FIGS. 45 and 46 are not drawn using actual scale and aspect ratios. In particular, the core 208 has to be designed so that it conforms to the constraints discussed in FIG. 38. This constraint makes the core occupy much less than the available cross sectional area of the coil. However, for typical core relative permeability of about 1000, even a 10% fill factor will increase the inductance of an air-core device by about 100-fold.
A metallic or ceramic ferromagnetic core can also be formed by physically attaching a pre-made core 206 on the substrate 200 prior to release of the elastic members 220 as shown in FIG. 47. The placement can be performed by an automatic pick and place equipment commonly used in the chip industry. The dimensions of the pre-made core will, naturally, also have to conform to the same constrains discussed in FIG. 38.
FIGS. 47 a-47 d illustrates how a ferromagnetic core micro-transformer can be fabricated using the methods described above. FIGS. 47 a and 47 d show the elastic member 220 layout prior to release. Two sets of metal lines facing opposite each other for the primary and secondary windings are placed within the BCB pocket. After release of the elastic members 220, the pocket is filled with a ferromagnetic epoxy. An illustration of the released elastic members is shown in FIGS. 47 c and 47 d. The loop 224 in FIG. 47 c traces a magnetic path coupling the primary and secondary coils. The pocket is designed with features that extend towards the coil axis midway down each coil. These features are meant to obstruct stray fields and improve the intended coupling between the primary and secondary windings. Although the estimated coupling for the transformer in FIG. 47 is only about 66%, significant improvements are possible if photo-definable filling materials are used.
An alternative ferromagnetic core micro-transformer can be fabricated from the methods discussed in FIGS. 45 and 46. In this embodiment, the core of FIGS. 51 and 52 is fashioned in a loop that magnetically couples a set of two or more coil windings. To reduce the possibility of core saturation, a small air gap can be placed to break the core loop.
The above described coil structures have circular loop windings. Such coil structures can also be manufactured using coils with a helical twist.
It has been observed that a helical twist develops in some released structures. The origin of this twist is stress anisotropy. Specifically, in a planetary deposition system, the radial and tangential components of the stress in the film vary at different rates, producing stresses of differing magnitude. The stress anisotropy gives rise to a radial-tangential shear. The pressure in the sputter system is varied during deposition to produce a stress gradient, however, because the stress is anisotropic, a shear gradient develops as well. This applies a torque to the spring, giving it a finite helical pitch. The helical pitch causes the tip of the released spring to move off the axis of the spring.
It has also been observed that wider finger structures tend to lift more than narrow finger structures of the same thickness. Springs can twist in only one direction at a time, and so cannot relax stress completely in one direction. As plane strain conditions exist near the longitudinal centerline of wider springs, intrinsic longitudinal stresses relax completely, while transverse stresses can only relax very near the edges.
FIG. 48 illustrates how different helical pitch results from varied spring orientation. The springs were made from metal deposited in a planetary sputter system. The planetary motion of the wafer in the vacuum system produces geometric differences in the flux arrival in the radial and tangential directions of the wafer. This causes the stress in the radial and tangential directions of the wafer to be unequal. Two loops are shown, the one to the left 130 is oriented along a direction of principle stress, and as a result, the helical bending is practically zero. The spring on the right 132 in FIG. 48 is oriented at 45 degrees to the principle axis, and as a result has a large helical pitch, on the order of the loop diameter. Therefore, by taking a metal film of known stress anisotropy, in this case about 8.6%, and by orienting the spring at the desired angle to the principle axis, the pitch may be usefully controlled.
Inventor David Fork's co-pending application D/A0505 (IP/A00002) which is filed the same day as this application and is incorporated herein by reference discloses manufacturing methods for sputtering thin films with controlled stress anisotropy. Other methods for creating a helical twist in the loop winding are disclosed below.
FIG. 49 illustrates how a multi-turn coil 140 utilizing single helical turns 142 might be configured on a substrate. Each turn of the coil has a sufficient degree of helical pitch to jog the free end of the loop over to a contact pad 144 adjacent to the loop 142. The free end in making mechanical contact with the pad may also make electrical contact. Robust electrical and mechanical contact can be improved by for example soldering the free end of the loop to the pad 143. The illustration in FIG. 49 shows a jog between the end of the first loop and the base of the adjacent loop. This is done for clarity, and is not necessary for the actual device. The performance is better for coils with denser windings, therefore it is advantageous to pack the coils as tightly as possible.
FIG. 50 shows a multi-turn coil 150. For such a coil, the spring metal is patterned into a strip that is long enough to span the entire coil. The illustration shows 4 turns. In principle, the number of turns is limited by the length of the substrate, since the length of the spring is given by the product of the number of turns and the loop circumference. If it is not practical to make a single inductor out of a single multi-turn coil, multi-turn segments could be joined using the pad contact points shown in FIG. 34 to produce a complete device.
One possibility with a multi-turn loop segment of FIG. 50 is to produce more densely wound coils. For coils produced from loops of single turns, layout considerations limit the loop spacing to be at least slightly greater than the width of the spring metal in the loop. Multi-turn loops however do not have this restriction, because the springs are made longer in the transverse coil direction to accommodate the multiple turns. A long strip of metal can coil with a helical pitch less than its width, and the free end can overlap a contact pad either via the cumulative offset of the helical pitch, or by a tab the extends from the free end of the spring to the pad. To prevent shorting of the overlapping turns of the multi-turn loop, one surface, preferably, the top surface of the spring metal can be covered or partially covered with an insulating spacer layer. This technique may require tighter control of the radius and pitch since error in free end placement would accumulate with each turn.
Other methods can be used to displace the free end of the elastic member with re to the takeoff point. Varying the radius of curvature of the coil will displace the free end in a transverse direction. The radius of curvature depends on the amount of intrinsic stress profile in the elastic member and on the mechanical properties of the elastic member. To obtain a desired twist, an elastic member can be formed with an intrinsic stress profile of one value in a first portion and a second value of intrinsic stress profile in the remaining portion. Another method is to put in anisotropic properties by, for example, depositing a load layer on one side of the elastic member. When the elastic member is released, the resulting coil will have two sections, each with a different radius of curvature. The effect of the two different radii of curvature is that it forces the elastic member to twist.
While a coil with sections having two different radii of curvature can be employed to offset the landing position of the tip from the takeoff point of the released elastic member, a preferred configuration is one with three sections of different radii of curvature. FIG. 51 shows a plot of a roughly 0.5 mm diameter loop wherein the elastic member was designed to contact tangentially to a point roughly 150 microns behind the take-off point of the elastic member. The top half of the coil is composed of a larger radius than the bottom half. This has the effect of displacing the free end backward with respect to the take-off point. Second, by making the bottom (first and fourth) quarters (first and third segments) of the spring have a smaller radius than the top segment, the free end of the spring contacts the substrate tangentially. Tangential contact may be advantageous for increasing the area of contact, and thereby lowering the contact resistance. Tangential contact may also reduce the sensitivity to placement errors. Note that the radii for the first and third segments are equal, there is no need to create more than two different radii; this simplifies processing.
Another way to vary the radius of curvature is by incorporating a load layer on either the inner surface of the elastic member or the outer surface (or both). The load layer is an additional layer patterned on the elastic member to apply stress that either increases or decreases the bending radius. The bending radius, R, for a loaded beam can be expressed as R = Y o 2 h 4 + 2 Y o Y i ht ( 2 h 2 + 3 ht + 2 t 2 ) + Y 1 2 t 4 Δ σ h 2 ( hY o + tY 1 ) + 6 ( σ 1 Y o - σ 0 Y 1 ) ht ( t + h ) ( 10 )
where Yo is the spring modulus, Yl is the load layer modulus, h is the spring thickness, t is the load layer thickness, is the spring intrinsic stress variation, −0 is the net intrinsic stress in the elastic member, and −1 is the load layer intrinsic stress.
In the example in FIG. 51, the two radii for the first and second segments could be produced with the following parameters:
Elastic Member Nickel alloy
Member Stress Gradient 1 GPa
Member Net Stress 0 GPa
Member Thickness 970 nm
Load Metal Gold
Load Stress
0 GPa
Load Thickness 180 nm

The load layer is patterned to reside only on the middle segment of the elastic member. Note that the equation 10 assumes purely elastic behavior, and may be approximate. Gold may relieve some of its stress by plastic flow. This may modify the thickness required somewhat. Other materials, with higher yield points can be substituted for gold as the load materials.
FIG. 52 shows a coil produced with a tangential offset by incorporation of a load layer. The structure of FIG. 52 may be produced in accordance with the following process. First, a release layer 301 of 100 nm Ti is deposited on a substrate (not shown). Next the outer coil conductance layer 302 (which is preferably gold, but may be any other suitable conductor) is deposited. Then the elastic member material 303, which is NiZr, is deposited on the conductor layer 302. A load layer 304, which is preferably a metal layer of gold, is then deposited on the elastic member. The location of the solder pads are then masked with photoresist, followed by plating of solder onto the solder pad areas. The solder pad mask is then stripped and the load layer is then masked with photoresist. This provides the location of the load layer. The load layer is then etched with potassium iodide and the load layer mask is stripped. Next the elastic member is masked with photoresist. The elastic member 303 is then etched with nitric acid to form the unreleased coil. Then the coil conductance layer 302 is etched with potassium iodide. To clear between the elastic members, the release layer 301 is etched, preferably by dry etching in a fluorine plasma. The elastic member mask is stripped and then the release window is masked with photoresist. The release layer is removed through the release window using hydrofluoric acid. If desired, the release window mask can be stripped. When the release layer is removed, the intrinsic stress profile in the elastic member 302 causes the elastic member to coil on itself. The load layer 304 causes a tangential offset, which enables contact with a contact pad. Flux is applied to the solder contacts, the solder reflows. Preferably an epoxy is applied over the resulting coil and cured. Finally the wafer is diced.
The resulting coil structure in FIG. 52 illustrates that it is possible to create a useful coil-closing structure with as few as two segments. FIG. 53 illustrates a top view of a completed transversely joined single turn loops.
The radius of curvature of the coil segment can be varied by placing a load layer asymmetrically across a segment of the elastic member or by introducing one or more openings asymmetrically in the elastic member prior to release. We have observed a size effect for the bending of the spring, which arises because the edges of the spring are able to relax some of the intrinsic stress. Narrower springs relax more of the total stress at their edges than wide springs. For springs of varied width, or slotted springs, a theory has been worked out. Essentially, the effective biaxial modulus of the spring can be varied between the limits defined by Y/(1−) and Y/(1−2), where Y and () are the Young's modulus and Poisson ratio respectively. For typical values of + the radius can be varied by about 30% by slotting the spring, or varying its width. A similar effect is possible by placing holes (openings 162 in elastic member 160 as shown in FIG. 54 a) rather than slots (slot 172 in elastic member 170 as shown in FIG. 54 b) into the elastic member; this would produce two dimensional stress relaxation. This effect can be exploited by perforating the top segment of the elastic member in order to make it bend to a larger radius. For practical reasons, it is better to slot the elastic member into as few strips as needed in the top segment in order to maximize the conductance.
Advantages of perforation are that it removes the need to separately deposit, mask, and pattern an additional layer, such as a load layer. The process is therefore less expensive. A further advantage is that it alleviates the need to control the materials properties of the load layer, thus simplifying the process, and increasing yield. The example spring shown in FIG. 51 could have been created by slotting the middle segment of a MoCr spring with a thickness of 1.75 microns and an intrinsic stress profile of 2.8 GPa.
A further application of perforation is to produce a controlled helical pitch, not by growing in an intrinsic stress anisotropy as described above, but by instead slotting the elastic member to produce a net torque. A slot 172 running down the length of a segment of the elastic member 170, and offset to one side, will cause the two sides of the segment to bend to different radii. This will pull the segment into a helix. Other asymmetric configurations may also have utility, such as diagonal slots or load layers, or off-center holes or load layers. A variable radius coil would also allow higher fill factors for NiFe cores by relaxing the constraints of FIG. 38.
A significant challenge to making a useful coil is making the coil resistance low (high Q factor). An aspect of the micro-coils described above is that high Q inductors may be created by adjusting the spring width, and outer conductor resistivity, and the outer conductor thickness. Because the skin effect confines the current to the outer surface of the coil, these factors dominate the high frequency resistance of the inductor loop.
The resistance of the loop closure may also be limited by connecting the free end of a loop back to a contact pad on the substrate with low resistance. Obtaining low resistance at the contact pad requires a good metallurgical junction consisting of highly conducting materials. Below we describe a structure and manufacturing embodiment that achieves metallurgical junctions with low contact resistance. Coil structures incorporating a solder pad that is reflowed to close the loop has been described above and achieves a good metallurgical junction as well low contact resistance. Alternatively, the free end may be joined to the contact pad by plating, either electroless or electroplating. In this method, the loop is formed by releasing the elastic member. The free end comes into either mechanical contact or proximity to a contact pad on the inductor substrate. Then, plating applies conducting material around both the free end and the contact pad, forming a continuous joint between them. In this embodiment, the application of material need not be limited to the free and the pad areas only. Preferably, the plated material has high conductivity, and is plated throughout the loop in order to reduce the coil resistance, thereby beneficially increasing the quality factor.
The method of the invention permits process extensions. These process flows are exemplary, but other variations are possible. For example, certain process steps described above with respect to FIG. 52 may be combined or eliminated. Layers of solder used to close the loop, could also serve as the release window for the spring release step.
The foregoing techniques can also be used to manufacture a new type of high-Q varicaps. These varicaps use the same microspring technology described above, have the requisite capacitance values, and can be integrated on chip. A varicap structure based on micro-springs allows both missing on-chip RF passive components, inductors and varicaps, to be fabricated using the same process technology. These micro-spring varicaps have the additional benefit of requiring lower bias voltages than parallel plate MEMS capacitors. By using a spring as the second electrode in a photolithographically patterned capacitor, and varying the voltage between a fixed plate and the spring, the capacitance of the structure varies.
FIG. 55 shows a cross-section of a variable capacitor employing the micro-spring technology. A layer of metal 153 (metal 0) is first deposited and patterned to the desired shape on a substrate (not shown). Next a layer of a dielectric material 156 is deposited and patterned over the metal layer 153. Over the dielectric layer 156, a release layer 152 is deposited. Then metal layer 151 (metal 1) is deposited over the release layer 152. Metal layer 151 is an elastic material with an inherent stress profile built in. This inherent stress profile is built into the layer in the same manner as described above with respect to the micro-springs. Metal layer 151 is patterned to the desired spring shape. When the release layer 152 is patterned and partially removed, the inherent stress profile in the metal layer 151 biases the free portion of metal layer 151 away from dielectric layer 156 covering the metal layer. If an insulating material is used for the release layer 152, the dielectric layer 156 may not be necessary.
The capacitance is defined by a suspended undercut section of length L1 in parallel with a fixed portion of length L0. If a DC bias is applied between layer 153 and layer 151, electrostatic forces will cause the suspended part to bend down and increase the AC capacitance.
FIG. 56 plots the capacitance as a function of the spring lift, d, for the specific case of L0=25 μm, L 1100 μm, d0=0.5 μm capacitor width=500 μm, and r=500 μm. In a VCO circuit, the spring radius of curvature, r, could be designed so that it is identical to the loop radius of the accompanying inductor. This way both inductors and varicaps can be fabricated in the same step.
FIG. 56 shows that the varicap capacitance changes from 2 pF to 2.2 pF when the tip is deflected from 10 μm to 7 μm. This 10% tuning range corresponds to a deflection that is well below 213 of the initial lift, so there is no danger of bi-stable operation where the spring suddenly snaps down. The estimated voltage required to deflect the cantilever by 3 lm is only about 10V. This low voltage is due to the curved electrode profile, which generally requires lower drive voltages than more conventional actuators. For larger deflections, one can consider tapering the spring tip to delay the onset of bi-stable behavior. Alternatively, one can make a tapered electrode (layer 151 in FIG. 55) under a conventional spring.
Varicaps made according to the above processes exhibit excellent immunity to vibration. The curved electrode profile allows the cantilever to be made stiffer than in parallel plate devices resulting in devices with low sensitivity to inertial forces. Under acceleration, the ratio of inertial forces to electrostatic forces is only in the order 105.
An array of variable capacitors can be arranged into a single device to produce a larger capacitance. FIG. 57 shows an example of a larger variable capacitor. Referring to FIG. 57 and detail FIG. 58, a large bottom conductor layer 268 is deposited on a substrate 269. Contact 266 provides the contact for the bottom electrode, which may be multiple electrodes connected electrically together or a single bottom conductor layer. A dielectric layer 267 is deposited on top of conductor 269 followed by a release layer 270. On top of the release layer 270 is deposited the second conductor layer 261, which is patterned into the configuration of parallel rows of “springs” 261, each connected electrically by a bus connector 263. The height of the micro-springs 261, determines the capacitance, and is controlled by applying a voltage between the springs contact 264 and the contact for the bottom electrodes 266. In some embodiments, if the release layer 270 is formed of an electrically insulating material, the portion of the release layer remaining beneath the first conducting layer 261 functions as the dielectric layer. This eliminates the need for depositing a separate dielectric layer. However, in most applications, it is preferred to have the dielectric layer 267 extend completely between the first and second conducting layers to prevent shorting.
The method of the invention can be easily applied for on-chip circuit applications requiring an LC circuit or a tunable LC circuit. Referring to FIGS. 59 and 60, a tunable LC circuit is shown. The microcoil 270 connects a tunable capacitor 272 formed by plates 284 (A), and 282 (B), with common dielectric layer 286 (D). Applying a DC bias between plates 284 (A) and 282 (B) controls the value of the capacitance. A DC blocking capacitor formed by plates 280 (C) and 282 (B) prevents the microcoil from shorting the bias source. Note how the microcoil 270 attaches to the DC blocking capacitor at point 290. The capacitor top plates 284 (A) and 280 (C) are implemented preferably using the same metal as for the microcoil 270. The bottom plate 282 (B) is made of an additional metal layer.
Processing is achieved economically. First the bottom conductor layer D (286) is deposited on the substrate and etched. Then the dielectric layer 286 is deposited followed by a single release layer (not shown) which covers the area of both capacitor BC and microcoil 270. A metal layer C is deposited. Then a metal layer formed of an elastic material for both capacitor layer A and microcoil 270 is deposited and shaped. When the release layer is undercut, the microcoil and variable plate A are formed. The free ends of the microcoil are attached using one of the methods describe above.
Example: Varicap AB with a tuning range of 500 μm by 550 μm variable capacitor, 500 nm Si3N4 dielectric (□r=8)=3.5 to 22.7 pF with a minimum overlap=500 μm by 50 μm, maximum overlap at the snap-down limit=500 μm by 320 μm. At this point the tip of plate A is down by 66%.). Blocking capacitor DC of size 400 μm by 1.6 mm, 500 nm Si3N4 dielectric layer (□r=8)=91 pF. The tuning range of both capacitors in series=3.37 to 18.2 pF. The Micro-solenoid 270 has a 1 mm diameter, 5 windings, 500 μm long=26 nH. As a result, the tuning range of the LC resonance frequency=538 to 232 MHz.
The invention provides a new type of high Q micro-inductors that can be integrated on Silicon ICs. Unlike most previous micro-coils, the coil structures feature an out-of-plane architecture where the coil axis is placed parallel to the wafer surface. The out-of-plane coils address the problem of induced substrate eddy currents associated with in-plane inductors. It also provides a simple way to counter the increased electrical resistance caused by skin effects without resorting to high aspect ratio processing. The design is compatible with a large variety of related embodiments such as coil tapping and transformers. This invention supplies a major missing element in integrated RF circuit design.
A new type of high Q micro-spring variable capacitors and out-of-plane inductors that can be integrated on Silicon ICs has been described. These varicaps when combined with inductors can be implemented for on-chip integration of entire VCOs in superheterodyne circuits. While the invention has been described with reference to specific embodiments, the description of the specific embodiments is illustrative only and is not to be construed as limiting the scope of the invention. Various other modifications and changes may occur to those skilled in the art without departing from the spirit and scope of the invention.

Claims (74)

1. A coil structure, comprising:
a substrate; and
an elastic member comprising a first anchor portion, a loop winding and a second anchor portion, the first anchor portion being fixed to the substrate, the second anchor portion being connected to the same substrate;
wherein the second anchor portion and the loop winding are initially fixed to the same substrate, but are released from the substrate to become separated from the substrate, and wherein an intrinsic stress profile in the elastic member biases the second anchor portion away from the substrate forming the loop winding and causing the second anchor portion to contact the same substrate.
2. The coil structure of claim 1, wherein the first anchor portion is fixed to a contact pad on the substrate and the second anchor portion is connected to a contact pad on the substrate.
3. The coil structure of claim 1, wherein the second anchor portion is soldered to the substrate.
4. The coil structure of claim 1, wherein the second anchor portion is plated to the substrate.
5. The coil structure of claim 1, wherein the elastic member is formed of an electrically conductive material.
6. The coil structure of claim 1, further comprising an electrically conductive layer formed on a portion of at least one of an inner surface and an outer surface of the loop winding.
7. The coil structure of claim 1, further comprising a support fixed to the substrate for positioning the second anchor portion.
8. The coil structure of claim 1, wherein the second anchor portion is offset axially from the first anchor portion.
9. The coil structure of claim 1, wherein the second anchor portion is offset tangentially from the first anchor portion.
10. The coil structure of claim 1, wherein the loop winding comprises a plurality of windings and wherein the second anchor portion is offset axially from the first anchor portion.
11. The coil structure of claim 1, further comprising a load member fixed to a portion of at least one of an inner surface and an outer surface of the loop winding.
12. The coil structure of claim 1, wherein the loop winding has at least two different radii of curvature.
13. The coil structure of claim 1, wherein the elastic member includes at least one opening therein.
14. The coil structure of claim 13, wherein the openings comprise longitudinal slots in the loop winding.
15. The coil structure of claim 1, wherein the intrinsic stress profile in the elastic member comprises an anisotropic stress profile.
16. The coil structure of claim 1, further comprising a ferromagnetic core axially disposed within the loop winding.
17. The coil structure of claim 16, wherein the ferromagnetic core comprises ferrite particles disposed in epoxy.
18. The coil structure of claim 16, wherein the ferromagnetic core comprises an electroplated nickel iron permalloy core.
19. A multi-turn coil structure, comprising:
a substrate; and
a plurality of elastic members, each elastic member comprising a first anchor portion, a loop winding and a second anchor portion, the first anchor portion being fixed to the substrate, the second anchor portion being connected to the same substrate, wherein the second anchor portion and the loop winding are initially fixed to the same substrate, but are released from the substrate to become separated from the substrate, and wherein an intrinsic stress profile in the elastic member biases the second anchor portion away from the substrate forming the loop winding and causing the second anchor portion to contact the same substrate;
wherein the loop windings of the elastic members are disposed axially adjacent to one another and wherein the first anchor portion of one of the plurality of elastic members is connected to the second anchor portion of an adjacent one of the plurality of elastic members.
20. The coil structure of claim 19, wherein the first anchor portion of each elastic member is fixed to a contact pad on the substrate and the second anchor portion is connected to a contact pad on the substrate.
21. The coil structure of claim 19, wherein the second anchor portion of each elastic member is soldered to the substrate.
22. The coil structure of claim 19 wherein the second anchor portion of each elastic member is plated to the substrate.
23. The coil structure of claim 19, wherein the elastic members are formed of an electrically conductive material.
24. The coil structure of claim 19, further comprising an electrically conductive layer formed on a portion of at least one of an inner surface and an outer surface of each of the loop windings.
25. The coil structure of claim 19, further comprising, for each elastic member, a support fixed to the substrate for positioning the second anchor portion.
26. The coil structure of claim 19, wherein the second anchor portion of each elastic member is offset axially from the first anchor portion.
27. The coil structure of claim 19, wherein the second anchor portion of each elastic member is offset tangentially from the first anchor portion.
28. The coil structure of claim 19, wherein the first anchor portion of one of the plurality of elastic members is connected to the second anchor portion of an adjacent one of the plurality of elastic members via a contact pad.
29. The coil structure of claim 19, further comprising a U-shaped contact pad having a first pad and a second pad disposed between each pair of elastic members, wherein the first anchor portion of one of the plurality of elastic members is connected to the first pad of the adjacent U-shaped contact pad and the second anchor portion of an adjacent one of the plurality of elastic members is connected to the second pad of the U-shaped contact pad.
30. The coil structure of claim 19, wherein the plurality of elastic members is aligned with an axis which is substantially parallel to the substrate.
31. The coil structure of claim 30, wherein the axis is a straight line.
32. The coil structure of claim 30, wherein the axis is in the shape of a loop, forming a toroidal shaped coil structure.
33. The coil structure of claim 19, wherein the elastic members are formed of an electrically conductive material and further comprising an electrical coil tap connected to one or more of the first anchor points.
34. The coil structure of claim 19, wherein the first anchor portion of one of the plurality of elastic members is connected to the second anchor portion of an adjacent one of the plurality of elastic members via a contact pad.
35. The coil structure of claim 19, further comprising a ferromagnetic core axially disposed within the loop windings.
36. The coil structure of claim 35, wherein the ferromagnetic core comprises ferrite particles disposed in epoxy.
37. The coil structure of claim 35, wherein the ferromagnetic core comprises an electroplated nickel iron permalloy core.
38. The coil structure of claim 19, further comprising, for each elastic member, a load member fixed to a portion of at least one of an inner surface and an outer surface of the loop winding.
39. The coil structure of claim 19, wherein the loop winding of each elastic member has at least two different radii of curvature.
40. The coil structure of claim 19, wherein each of the elastic members includes at least one opening therein.
41. The coil structure of claim 40, wherein the openings comprise longitudinal slots in the loop winding.
42. The coil structure of claim 19, wherein the intrinsic stress profile in each of the elastic members comprises an anisotropic stress profile.
43. An out-of-plane coil structure, comprising:
a substrate; and
an elastic member comprising a first anchor portion, a loop winding and a second anchor portion, the first anchor portion being fixed to the substrate, the second anchor portion being connected to the same substrate;
wherein the loop winding has an axis which is substantially parallel to the substrate.
44. The coil structure of claim 43, wherein the first anchor portion is fixed to a contact pad on the substrate and the second anchor portion is connected to a contact pad on the substrate.
45. The coil structure of claim 43, wherein the second anchor portion is soldered to the substrate.
46. The coil structure of claim 43, wherein the second anchor portion is plated to the substrate.
47. The coil structure of claim 43, wherein the elastic member is formed of an electrically conductive material.
48. The coil structure of claim 43, further comprising an electrically conductive layer formed on a portion of at least one of an inner surface and an outer surface of the loop winding.
49. The coil structure of claim 43, further comprising a support fixed to the substrate for positioning the second anchor portion.
50. The coil structure of claim 43, wherein the second anchor portion is offset axially from the first anchor portion.
51. The coil structure of claim 43, wherein the second anchor portion is offset tangentially from the first anchor portion.
52. The coil structure of claim 43, wherein the loop winding comprises a plurality of windings and wherein the second anchor portion is offset axially from the first anchor portion.
53. The coil structure of claim 43, further comprising a ferromagnetic core axially disposed within the loop winding.
54. The coil structure of claim 53, wherein the ferromagnetic core comprises ferrite particles disposed in epoxy.
55. The coil structure of claim 53, wherein the ferromagnetic core comprises an electroplated nickel iron permalloy core.
56. An out-of-plane, multi-turn coil structure, comprising:
a substrate; and
a plurality of elastic members, each elastic member comprising a first anchor portion, a loop winding and a second anchor portion, the first anchor portion being fixed to the substrate, the second anchor portion being connected to the same substrate; wherein the loop winding has an axis which is substantially parallel to the substrate;
wherein the loop windings of the elastic members are disposed axially adjacent to one another and wherein the first anchor portion of one of the plurality of elastic members is connected to the second anchor portion of an adjacent one of the plurality of elastic members.
57. The coil structure of claim 56, wherein the first anchor portion of each elastic member is fixed to a contact pad on the substrate and the second anchor portion is connected to a contact pad on the substrate.
58. The coil structure of claim 56, wherein the second anchor portion of each elastic member is soldered to the substrate.
59. The coil structure of claim 56 wherein the second anchor portion of each elastic member is plated to the substrate.
60. The coil structure of claim 56, wherein the elastic members are formed of an electrically conductive material.
61. The coil structure of claim 56, further comprising an electrically conductive layer formed on a portion of at least one of an inner surface and an outer surface of each of the loop windings.
62. The coil structure of claim 56, further comprising, for each elastic member, a support fixed to the substrate for positioning the second anchor portion.
63. The coil structure of claim 56, wherein the second anchor portion of each elastic member is offset axially from the first anchor portion.
64. The coil structure of claim 56, wherein the second anchor portion of each elastic member is offset tangentially from the first anchor portion.
65. The coil structure of claim 56, wherein the first anchor portion of one of the plurality of elastic members is connected to the second anchor portion of an adjacent one of the plurality of elastic members via a contact pad.
66. The coil structure of claim 56, further comprising a U-shaped contact pad having a first pad and a second pad disposed between each pair of elastic members, wherein the first anchor portion of one of the plurality of elastic members is connected to the first pad of the adjacent U-shaped contact pad and the second anchor portion of an adjacent one of the plurality of elastic members is connected to the second pad of the U-shaped contact pad.
67. The coil structure of claim 56, wherein the plurality of elastic members is aligned with an axis which is substantially parallel to the substrate.
68. The coil structure of claim 67, wherein the axis is a straight line.
69. The coil structure of claim 67, wherein the axis is in the shape of a loop, forming a toroidal shaped coil structure.
70. The coil structure of claim 56, wherein the elastic members are formed of an electrically conductive material and further comprising an electrical coil tap connected to one or more of the first anchor points.
71. The coil structure of claim 56, wherein the first anchor portion of one of the plurality of elastic members is connected to the second anchor portion of an adjacent one of the plurality of elastic members via a contact pad.
72. The coil structure of claim 56, further comprising a ferromagnetic core axially disposed within the loop windings.
73. The coil structure of claim 72, wherein the ferromagnetic core comprises ferrite particles disposed in epoxy.
74. The coil structure of claim 72, wherein the ferromagnetic core comprises an electroplated nickel iron permalloy core.
US09/573,815 2000-05-17 2000-05-17 Photolithographically-patterned out-of-plane coil structures and method of making Expired - Lifetime US6856225B1 (en)

Priority Applications (14)

Application Number Priority Date Filing Date Title
US09/573,815 US6856225B1 (en) 2000-05-17 2000-05-17 Photolithographically-patterned out-of-plane coil structures and method of making
DE60122343T DE60122343T2 (en) 2000-05-17 2001-05-10 PHOTOLITHOGRAPHICALLY PATTERNED OUTER SPOOL STRUCTURES AND METHOD OF PRODUCTION
AU2001261322A AU2001261322A1 (en) 2000-05-17 2001-05-10 Photolithographically-patterned out-of-plane coil structures and method of making
EP06016933A EP1729174B1 (en) 2000-05-17 2001-05-10 Photolithographically-patterned out-of-plane coil structures and method of making
EP01935209A EP1301827B1 (en) 2000-05-17 2001-05-10 Photolithographically-patterned out-of-plane coil structures and method of making
PCT/US2001/014985 WO2001088612A1 (en) 2000-05-17 2001-05-10 Photolithographically-patterned out-of-plane coil structures and method of making
JP2001584945A JP4813739B2 (en) 2000-05-17 2001-05-10 Solid coil structure by photolithographic pattern formation
AT01935209T ATE336738T1 (en) 2000-05-17 2001-05-10 PHOTOLITHOGRAPHICALLY PATTERNED EXTERNAL COIL STRUCTURES AND METHOD FOR PRODUCING THEM
DE60142714T DE60142714D1 (en) 2000-05-17 2001-05-10 Photolithographically patterned extraneous coil structures and methods of production
MYPI20012305A MY156922A (en) 2000-05-17 2001-05-16 Photolithographically-patterned out-of-plane coil structures and method of making
TW090111802A TW501151B (en) 2000-05-17 2001-05-17 Photolithographically-patterned out-of-plane coil structures and method of making
US10/154,555 US6947291B2 (en) 2000-05-17 2002-05-23 Photolithographically-patterned out-of-plane coil structures and method of making
US10/387,203 US7000315B2 (en) 2000-05-17 2003-03-11 Method of making photolithographically-patterned out-of-plane coil structures
US11/197,675 US7284324B2 (en) 2000-05-17 2005-08-04 Method of making photolithographically-patterned out-of-plane coil structures

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US09/573,815 US6856225B1 (en) 2000-05-17 2000-05-17 Photolithographically-patterned out-of-plane coil structures and method of making

Related Child Applications (2)

Application Number Title Priority Date Filing Date
US10/154,555 Continuation US6947291B2 (en) 2000-05-17 2002-05-23 Photolithographically-patterned out-of-plane coil structures and method of making
US10/387,203 Division US7000315B2 (en) 2000-05-17 2003-03-11 Method of making photolithographically-patterned out-of-plane coil structures

Publications (1)

Publication Number Publication Date
US6856225B1 true US6856225B1 (en) 2005-02-15

Family

ID=24293496

Family Applications (4)

Application Number Title Priority Date Filing Date
US09/573,815 Expired - Lifetime US6856225B1 (en) 2000-05-17 2000-05-17 Photolithographically-patterned out-of-plane coil structures and method of making
US10/154,555 Expired - Lifetime US6947291B2 (en) 2000-05-17 2002-05-23 Photolithographically-patterned out-of-plane coil structures and method of making
US10/387,203 Expired - Lifetime US7000315B2 (en) 2000-05-17 2003-03-11 Method of making photolithographically-patterned out-of-plane coil structures
US11/197,675 Expired - Fee Related US7284324B2 (en) 2000-05-17 2005-08-04 Method of making photolithographically-patterned out-of-plane coil structures

Family Applications After (3)

Application Number Title Priority Date Filing Date
US10/154,555 Expired - Lifetime US6947291B2 (en) 2000-05-17 2002-05-23 Photolithographically-patterned out-of-plane coil structures and method of making
US10/387,203 Expired - Lifetime US7000315B2 (en) 2000-05-17 2003-03-11 Method of making photolithographically-patterned out-of-plane coil structures
US11/197,675 Expired - Fee Related US7284324B2 (en) 2000-05-17 2005-08-04 Method of making photolithographically-patterned out-of-plane coil structures

Country Status (9)

Country Link
US (4) US6856225B1 (en)
EP (2) EP1729174B1 (en)
JP (1) JP4813739B2 (en)
AT (1) ATE336738T1 (en)
AU (1) AU2001261322A1 (en)
DE (2) DE60122343T2 (en)
MY (1) MY156922A (en)
TW (1) TW501151B (en)
WO (1) WO2001088612A1 (en)

Cited By (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030214045A1 (en) * 2002-03-18 2003-11-20 Lahiri Syamal Kumar Miniaturized contact spring
US20050118733A1 (en) * 2001-12-04 2005-06-02 Schmidt Oliver G. Production of microscopic and nanoscopic coils, transformers and capacitors by rolling or folding over conductive layers during the removal of auxiliary layers from a substrate
US20050270135A1 (en) * 2000-05-17 2005-12-08 Xerox Corporation Method of making photolithographically-patterned out-of-plane coil structures
US20060074836A1 (en) * 2004-09-03 2006-04-06 Biowisdom Limited System and method for graphically displaying ontology data
US20060183365A1 (en) * 2005-02-14 2006-08-17 Daisuke Takai Contact structure and manufacturing method thereof, and electronic member to which the contact structure is attached and manufacturing method thereof
US20060180927A1 (en) * 2005-02-14 2006-08-17 Daisuke Takai Contact structure and method for manufacturing the same
US20060186906A1 (en) * 2000-05-23 2006-08-24 Bottoms W R High density interconnect system for IC packages and interconnect assemblies
US20070001258A1 (en) * 2005-07-01 2007-01-04 Masami Aihara Capacitor
US20070057684A1 (en) * 1999-05-27 2007-03-15 Chong Fu C Massively parallel interface for electronic circuit
US20070098895A1 (en) * 2001-08-24 2007-05-03 Smith Donald L Method and Apparatus for Producing Uniform, Isotropic Stresses in a Sputtered Film
US20070245553A1 (en) * 1999-05-27 2007-10-25 Chong Fu C Fine pitch microfabricated spring contact structure & method
US20080090429A1 (en) * 2000-06-20 2008-04-17 Sammy Mok Systems for testing and packaging integrated circuits
US20080180187A1 (en) * 2005-05-24 2008-07-31 Kinget Peter R Systems and methods for reducing circuit area
US20090153165A1 (en) * 1999-05-27 2009-06-18 Fu Chiung Chong High Density Interconnect System Having Rapid Fabrication Cycle
US20090159996A1 (en) * 2007-12-21 2009-06-25 Palo Alto Research Center Incorporated Method Of Producing Microsprings Having Nanowire Tip Structures
US20100019300A1 (en) * 2008-06-25 2010-01-28 The Trustees Of Columbia University In The City Of New York Multilayer integrated circuit having an inductor in stacked arrangement with a distributed capacitor
US7952373B2 (en) 2000-05-23 2011-05-31 Verigy (Singapore) Pte. Ltd. Construction structures and manufacturing processes for integrated circuit wafer probe card assemblies
US8441808B2 (en) 2010-09-22 2013-05-14 Palo Alto Research Center Incorporated Interposer with microspring contacts
US8519534B2 (en) 2010-09-22 2013-08-27 Palo Alto Research Center Incorporated Microsprings partially embedded in a laminate structure and methods for producing same
US8547245B2 (en) 2006-04-21 2013-10-01 Mostar Directional Technologies Inc. System and method for downhole telemetry
US8717136B2 (en) 2012-01-10 2014-05-06 International Business Machines Corporation Inductor with laminated yoke
US8836063B2 (en) 2011-05-04 2014-09-16 Micronas Gmbh Integrated passive component
US9064628B2 (en) 2012-05-22 2015-06-23 International Business Machines Corporation Inductor with stacked conductors
US9646846B2 (en) 2014-09-25 2017-05-09 Commissariat A L'energie Atomique Et Aux Energies Alternatives Method for producing a multilevel microelectronic structure
EP3432324A1 (en) 2017-07-17 2019-01-23 Palo Alto Research Center Incorporated Out of plane structures and methods for making out of plane structures
US11289443B2 (en) 2017-04-20 2022-03-29 Palo Alto Research Center Incorporated Microspring structure for hardware trusted platform module

Families Citing this family (74)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6392524B1 (en) * 2000-06-09 2002-05-21 Xerox Corporation Photolithographically-patterned out-of-plane coil structures and method of making
US6534249B2 (en) * 2001-02-09 2003-03-18 Xerox Corporation Method of making low cost integrated out-of-plane micro-device structures
KR100517496B1 (en) * 2002-01-04 2005-09-28 삼성전자주식회사 Cantilever having step-up structure and method for manufacturing the same
US7394445B2 (en) * 2002-11-12 2008-07-01 Power-One, Inc. Digital power manager for controlling and monitoring an array of point-of-load regulators
US7456617B2 (en) * 2002-11-13 2008-11-25 Power-One, Inc. System for controlling and monitoring an array of point-of-load regulators by a host
US7882372B2 (en) * 2002-12-21 2011-02-01 Power-One, Inc. Method and system for controlling and monitoring an array of point-of-load regulators
US7743266B2 (en) * 2002-12-21 2010-06-22 Power-One, Inc. Method and system for optimizing filter compensation coefficients for a digital power control system
US7673157B2 (en) * 2002-12-21 2010-03-02 Power-One, Inc. Method and system for controlling a mixed array of point-of-load regulators through a bus translator
US7266709B2 (en) * 2002-12-21 2007-09-04 Power-One, Inc. Method and system for controlling an array of point-of-load regulators and auxiliary devices
US7737961B2 (en) * 2002-12-21 2010-06-15 Power-One, Inc. Method and system for controlling and monitoring an array of point-of-load regulators
US7249267B2 (en) * 2002-12-21 2007-07-24 Power-One, Inc. Method and system for communicating filter compensation coefficients for a digital power control system
US7836322B2 (en) * 2002-12-21 2010-11-16 Power-One, Inc. System for controlling an array of point-of-load regulators and auxiliary devices
US7710092B2 (en) * 2003-02-10 2010-05-04 Power-One, Inc. Self tracking ADC for digital power supply control systems
WO2004109794A2 (en) * 2003-06-06 2004-12-16 Northrop Grumman Corporation Coiled circuit device and method of making the same
US7667283B1 (en) 2003-06-06 2010-02-23 Northrop Grumman Systems Corporation Coiled circuit camera
US7868358B2 (en) 2003-06-06 2011-01-11 Northrop Grumman Systems Corporation Coiled circuit device with active circuitry and methods for making the same
US7795647B2 (en) 2003-06-06 2010-09-14 Northrop Grumman Systems Corporation Curled semiconductor transistor
US7372682B2 (en) * 2004-02-12 2008-05-13 Power-One, Inc. System and method for managing fault in a power system
US7456092B2 (en) * 2004-10-07 2008-11-25 Palo Alto Research Center Incorporated Self-releasing spring structures and methods
DE102005008511B4 (en) 2005-02-24 2019-09-12 Tdk Corporation MEMS microphone
US7554310B2 (en) * 2005-03-18 2009-06-30 Power-One, Inc. Digital double-loop output voltage regulation
US7360416B2 (en) 2005-07-07 2008-04-22 Ricoh Company, Ltd. Non-contact condensation detecting apparatus
US20070007844A1 (en) * 2005-07-08 2007-01-11 Levitronics, Inc. Self-sustaining electric-power generator utilizing electrons of low inertial mass to magnify inductive energy
US7410894B2 (en) * 2005-07-27 2008-08-12 International Business Machines Corporation Post last wiring level inductor using patterned plate process
JP4607729B2 (en) * 2005-09-26 2011-01-05 関西電力株式会社 High frequency signal injection device
DE102005050398A1 (en) * 2005-10-20 2007-04-26 Epcos Ag Cavity housing for a mechanically sensitive electronic device and method of manufacture
DE102005053765B4 (en) 2005-11-10 2016-04-14 Epcos Ag MEMS package and method of manufacture
US20070145523A1 (en) * 2005-12-28 2007-06-28 Palo Alto Research Center Incorporated Integrateable capacitors and microcoils and methods of making thereof
US7517769B2 (en) * 2005-12-28 2009-04-14 Palo Alto Research Center Incorporated Integrateable capacitors and microcoils and methods of making thereof
US7982290B2 (en) * 2006-01-12 2011-07-19 Palo Alto Research Center, Inc. Contact spring application to semiconductor devices
US7713388B2 (en) 2006-02-27 2010-05-11 Palo Alto Research Center Incorporated Out-of-plane spring structures on a substrate
US8915158B2 (en) * 2006-06-02 2014-12-23 MicroZeus, LLC Methods and systems for micro transmissions
US8159107B2 (en) * 2006-06-02 2012-04-17 Microzeus Llc Micro rotary machine and methods for using same
US8282284B2 (en) * 2006-06-02 2012-10-09 MicroZeus, LLC Methods and systems for micro bearings
WO2007143623A2 (en) 2006-06-02 2007-12-13 Stalford Harold L Methods and systems for micro machines
US9156674B2 (en) * 2006-06-02 2015-10-13 MicroZeus, LLC Micro transport machine and methods for using same
US8134276B2 (en) * 2006-06-02 2012-03-13 MicroZeus, LLC Methods and systems for positioning micro elements
US8884474B2 (en) * 2006-06-02 2014-11-11 MicroZeus, LLC Method of fabricating a micro machine
US20080001700A1 (en) * 2006-06-30 2008-01-03 Flavio Pardo High inductance, out-of-plane inductors
US7710232B1 (en) * 2007-05-09 2010-05-04 Sandia Corporation Microelectromechanical tunable inductor
FR2917236B1 (en) * 2007-06-07 2009-10-23 Commissariat Energie Atomique METHOD FOR PRODUCING VIA IN A RECONSTITUTED SUBSTRATE
US7936240B2 (en) * 2007-08-16 2011-05-03 Simon Fraser University Lithographically controlled curvature for MEMS devices and antennas
US7834613B2 (en) 2007-10-30 2010-11-16 Power-One, Inc. Isolated current to voltage, voltage to voltage converter
US8855093B2 (en) * 2007-12-12 2014-10-07 Broadcom Corporation Method and system for chip-to-chip communications with wireline control
US8144674B2 (en) * 2008-03-27 2012-03-27 Broadcom Corporation Method and system for inter-PCB communications with wireline control
US7911388B2 (en) * 2007-12-12 2011-03-22 Broadcom Corporation Method and system for configurable antenna in an integrated circuit package
US8270912B2 (en) * 2007-12-12 2012-09-18 Broadcom Corporation Method and system for a transformer in an integrated circuit package
US8583197B2 (en) * 2007-12-12 2013-11-12 Broadcom Corporation Method and system for sharing antennas for high frequency and low frequency applications
US7880677B2 (en) * 2007-12-12 2011-02-01 Broadcom Corporation Method and system for a phased array antenna embedded in an integrated circuit package
US8494030B2 (en) * 2008-06-19 2013-07-23 Broadcom Corporation Method and system for 60 GHz wireless clock distribution
US20090153260A1 (en) * 2007-12-12 2009-06-18 Ahmadreza Rofougaran Method and system for a configurable transformer integrated on chip
US8115567B2 (en) * 2007-12-13 2012-02-14 Broadcom Corporation Method and system for matching networks embedded in an integrated circuit package
US8134425B2 (en) * 2007-12-13 2012-03-13 Broadcom Corporation Method and system for filters embedded in an integrated circuit package
US7863998B2 (en) * 2008-02-25 2011-01-04 Broadcom Corporation Method and system for processing signals via directional couplers embedded in an integrated circuit package
US7859359B2 (en) * 2008-02-25 2010-12-28 Broadcom Corporation Method and system for a balun embedded in an integrated circuit package
US20090219908A1 (en) * 2008-02-29 2009-09-03 Ahmadreza Rofougaran Method and system for processing signals via diplexers embedded in an integrated circuit package
US8198714B2 (en) 2008-03-28 2012-06-12 Broadcom Corporation Method and system for configuring a transformer embedded in a multi-layer integrated circuit (IC) package
US7982555B2 (en) 2008-03-28 2011-07-19 Broadcom Corporation Method and system for processing signals via power splitters embedded in an integrated circuit package
US8116676B2 (en) * 2008-05-07 2012-02-14 Broadcom Corporation Method and system for inter IC communications utilizing a spatial multi-link repeater
US8122973B2 (en) 2008-05-21 2012-02-28 Stalford Harold L Three dimensional (3D) robotic micro electro mechanical systems (MEMS) arm and system
US8179705B2 (en) * 2008-05-27 2012-05-15 Power-One, Inc. Apparatus and method of optimizing power system efficiency using a power loss model
US8079134B2 (en) * 2008-08-01 2011-12-20 International Business Machines Corporation Method of enhancing on-chip inductance structure utilizing silicon through via technology
US8053265B2 (en) * 2009-02-06 2011-11-08 Honeywell International Inc. Mitigation of high stress areas in vertically offset structures
CN201536214U (en) * 2009-07-03 2010-07-28 番禺得意精密电子工业有限公司 Electric connector
US7909657B1 (en) 2009-11-12 2011-03-22 Hubbell Incorporated Electrical connector with low-stress, reduced-electrical-length contacts
US8579414B2 (en) * 2009-12-23 2013-11-12 Xerox Corporation Self-assembling structures for electrostatic extraction of pigments from liquid inks for marking
DE102011100487A1 (en) * 2011-05-04 2012-11-08 Micronas Gmbh Integrated passive component
US9018050B2 (en) * 2012-10-11 2015-04-28 The Board Of Trustees Of The University Of Illinois Rolled-up transmission line structure for a radiofrequency integrated circuit (RFIC)
US8614514B1 (en) * 2013-03-13 2013-12-24 Palo Alto Research Center Incorporated Micro-spring chip attachment using ribbon bonds
DE102013106353B4 (en) * 2013-06-18 2018-06-28 Tdk Corporation Method for applying a structured coating to a component
US20140374912A1 (en) * 2013-06-24 2014-12-25 Palo Alto Research Center Incorporated Micro-Spring Chip Attachment Using Solder-Based Interconnect Structures
DE102014223873B3 (en) * 2014-11-24 2016-02-04 Leibniz-Institut Für Festkörper- Und Werkstoffforschung Dresden E.V. Method for producing a rolled-up electrical or electronic component
US10490328B2 (en) * 2016-09-15 2019-11-26 The Board Of Trustees Of The University Of Illinois Rolled-up power inductor and array of rolled-up power inductors for on-chip applications
US10109410B2 (en) * 2017-01-17 2018-10-23 Palo Alto Research Center Incorporated Out of plane structures and methods for making out of plane structures

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5613861A (en) 1995-06-07 1997-03-25 Xerox Corporation Photolithographically patterned spring contact
US5665648A (en) 1995-12-21 1997-09-09 Hughes Electronics Integrated circuit spring contact fabrication methods
WO1999018445A1 (en) 1997-10-02 1999-04-15 New Jersey Institute Of Technology Micromachined element and method of fabrication thereof
US5944537A (en) * 1997-12-15 1999-08-31 Xerox Corporation Photolithographically patterned spring contact and apparatus and methods for electrically contacting devices
US5979892A (en) 1998-05-15 1999-11-09 Xerox Corporation Controlled cilia for object manipulation
US6147582A (en) * 1999-03-04 2000-11-14 Raytheon Company Substrate supported three-dimensional micro-coil
US6183659B1 (en) * 1998-10-23 2001-02-06 Tdk Corporation Ferrite oxide magnetic material

Family Cites Families (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US624544A (en) * 1899-05-09 Paper-file
GB687907A (en) 1951-06-13 1953-02-25 Anderson & Son Ltd D Improvements in or relating to means for supporting roofing, decking or like slabs
CA2062710C (en) 1991-05-31 1996-05-14 Nobuo Shiga Transformer for monolithic microwave integrated circuit
US5336921A (en) 1992-01-27 1994-08-09 Motorola, Inc. Vertical trench inductor
FR2705492B1 (en) 1993-05-13 1995-06-30 Gec Alsthom T & D Sa High thermal stability capacitor.
JP2674944B2 (en) * 1993-12-13 1997-11-12 日本電気株式会社 Multi-layer winding coil and manufacturing method thereof
JPH07202278A (en) * 1993-12-28 1995-08-04 Chodendo Sensor Kenkyusho:Kk Superconductive thin film
US5446616A (en) 1994-03-28 1995-08-29 Litton Systems, Inc. Electrode structure and method for anodically-bonded capacitive sensors
JPH07333199A (en) 1994-06-13 1995-12-22 Tokyo Gas Co Ltd Micro-eddy current sensor
US5470790A (en) 1994-10-17 1995-11-28 Intel Corporation Via hole profile and method of fabrication
JPH11265813A (en) * 1998-03-16 1999-09-28 Mitsubishi Electric Corp Bent coil and electrical equipment using the same
JP2000052554A (en) * 1998-08-10 2000-02-22 Seiko Epson Corp Element structure and ink-jet type recording head and ink-jet type recording apparatus
US6229684B1 (en) 1999-12-15 2001-05-08 Jds Uniphase Inc. Variable capacitor and associated fabrication method
US6640432B1 (en) * 2000-04-12 2003-11-04 Formfactor, Inc. Method of fabricating shaped springs
US6856225B1 (en) 2000-05-17 2005-02-15 Xerox Corporation Photolithographically-patterned out-of-plane coil structures and method of making
US6392524B1 (en) * 2000-06-09 2002-05-21 Xerox Corporation Photolithographically-patterned out-of-plane coil structures and method of making
US6396677B1 (en) 2000-05-17 2002-05-28 Xerox Corporation Photolithographically-patterned variable capacitor structures and method of making
US6534249B2 (en) * 2001-02-09 2003-03-18 Xerox Corporation Method of making low cost integrated out-of-plane micro-device structures
JP4149147B2 (en) * 2001-07-19 2008-09-10 松下電器産業株式会社 Linear compressor

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5613861A (en) 1995-06-07 1997-03-25 Xerox Corporation Photolithographically patterned spring contact
US5848685A (en) * 1995-06-07 1998-12-15 Xerox Corporation Photolithographically patterned spring contact
US5914218A (en) 1995-06-07 1999-06-22 Xerox Corporation Method for forming a spring contact
US5665648A (en) 1995-12-21 1997-09-09 Hughes Electronics Integrated circuit spring contact fabrication methods
WO1999018445A1 (en) 1997-10-02 1999-04-15 New Jersey Institute Of Technology Micromachined element and method of fabrication thereof
US6245444B1 (en) 1997-10-02 2001-06-12 New Jersey Institute Of Technology Micromachined element and method of fabrication thereof
US5944537A (en) * 1997-12-15 1999-08-31 Xerox Corporation Photolithographically patterned spring contact and apparatus and methods for electrically contacting devices
US5979892A (en) 1998-05-15 1999-11-09 Xerox Corporation Controlled cilia for object manipulation
US6183659B1 (en) * 1998-10-23 2001-02-06 Tdk Corporation Ferrite oxide magnetic material
US6147582A (en) * 1999-03-04 2000-11-14 Raytheon Company Substrate supported three-dimensional micro-coil

Cited By (44)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7884634B2 (en) 1999-05-27 2011-02-08 Verigy (Singapore) Pte, Ltd High density interconnect system having rapid fabrication cycle
US7772860B2 (en) 1999-05-27 2010-08-10 Nanonexus, Inc. Massively parallel interface for electronic circuit
US20090153165A1 (en) * 1999-05-27 2009-06-18 Fu Chiung Chong High Density Interconnect System Having Rapid Fabrication Cycle
US20070245553A1 (en) * 1999-05-27 2007-10-25 Chong Fu C Fine pitch microfabricated spring contact structure & method
US20070057684A1 (en) * 1999-05-27 2007-03-15 Chong Fu C Massively parallel interface for electronic circuit
US20050270135A1 (en) * 2000-05-17 2005-12-08 Xerox Corporation Method of making photolithographically-patterned out-of-plane coil structures
US7284324B2 (en) 2000-05-17 2007-10-23 Xerox Corporation Method of making photolithographically-patterned out-of-plane coil structures
US7952373B2 (en) 2000-05-23 2011-05-31 Verigy (Singapore) Pte. Ltd. Construction structures and manufacturing processes for integrated circuit wafer probe card assemblies
US7872482B2 (en) 2000-05-23 2011-01-18 Verigy (Singapore) Pte. Ltd High density interconnect system having rapid fabrication cycle
US20060186906A1 (en) * 2000-05-23 2006-08-24 Bottoms W R High density interconnect system for IC packages and interconnect assemblies
US20080090429A1 (en) * 2000-06-20 2008-04-17 Sammy Mok Systems for testing and packaging integrated circuits
US20070098895A1 (en) * 2001-08-24 2007-05-03 Smith Donald L Method and Apparatus for Producing Uniform, Isotropic Stresses in a Sputtered Film
US7707714B2 (en) * 2001-12-04 2010-05-04 Max-Planck Gesellschaft Zur Forderung Der Wissenschaften E.V. Method for producing a microcoil
US20050118733A1 (en) * 2001-12-04 2005-06-02 Schmidt Oliver G. Production of microscopic and nanoscopic coils, transformers and capacitors by rolling or folding over conductive layers during the removal of auxiliary layers from a substrate
US20030214045A1 (en) * 2002-03-18 2003-11-20 Lahiri Syamal Kumar Miniaturized contact spring
US20030218244A1 (en) * 2002-03-18 2003-11-27 Lahiri Syamal Kumar Miniaturized contact spring
US7137830B2 (en) * 2002-03-18 2006-11-21 Nanonexus, Inc. Miniaturized contact spring
US7126220B2 (en) * 2002-03-18 2006-10-24 Nanonexus, Inc. Miniaturized contact spring
US20060074836A1 (en) * 2004-09-03 2006-04-06 Biowisdom Limited System and method for graphically displaying ontology data
US20060180927A1 (en) * 2005-02-14 2006-08-17 Daisuke Takai Contact structure and method for manufacturing the same
US20060183365A1 (en) * 2005-02-14 2006-08-17 Daisuke Takai Contact structure and manufacturing method thereof, and electronic member to which the contact structure is attached and manufacturing method thereof
US7238031B2 (en) 2005-02-14 2007-07-03 Alps Electric Co., Ltd. Contact structure and manufacturing method thereof, and electronic member to which the contact structure is attached and manufacturing method thereof
US20080180187A1 (en) * 2005-05-24 2008-07-31 Kinget Peter R Systems and methods for reducing circuit area
US7847667B2 (en) 2005-05-24 2010-12-07 The Trustees Of Columbia University In The City Of New York Systems and methods for reducing circuit area
US20070001258A1 (en) * 2005-07-01 2007-01-04 Masami Aihara Capacitor
US7244999B2 (en) 2005-07-01 2007-07-17 Alps Electric Co., Ltd. Capacitor applicable to a device requiring large capacitance
US10450858B2 (en) 2006-04-21 2019-10-22 Mostar Directional Technologies Inc. Gap sub assembly for a downhole telemetry system
US9995135B2 (en) 2006-04-21 2018-06-12 Mostar Directional Technologies Inc. System and method for controlling a dual telemetry measurement while drilling (MWD) tool
US8547245B2 (en) 2006-04-21 2013-10-01 Mostar Directional Technologies Inc. System and method for downhole telemetry
US9957795B2 (en) 2006-04-21 2018-05-01 Mostar Directional Technologies Inc. Dual telemetry receiver for a measurement while drilling (MWD) system
US7927905B2 (en) 2007-12-21 2011-04-19 Palo Alto Research Center Incorporated Method of producing microsprings having nanowire tip structures
US20110167526A1 (en) * 2007-12-21 2011-07-07 Palo Alto Research Center Incorporated Microsprings Having Nanowire Tip Structures
US20090159996A1 (en) * 2007-12-21 2009-06-25 Palo Alto Research Center Incorporated Method Of Producing Microsprings Having Nanowire Tip Structures
US20110163061A1 (en) * 2007-12-21 2011-07-07 Palo Alto Research Center Incorporated Method Of Producing Microsprings Having Nanowire Tip Structures
US20100019300A1 (en) * 2008-06-25 2010-01-28 The Trustees Of Columbia University In The City Of New York Multilayer integrated circuit having an inductor in stacked arrangement with a distributed capacitor
US9967982B2 (en) 2010-09-22 2018-05-08 Palo Alto Research Center Incorporated Method of producing an interposer with microspring contacts
US8519534B2 (en) 2010-09-22 2013-08-27 Palo Alto Research Center Incorporated Microsprings partially embedded in a laminate structure and methods for producing same
US8441808B2 (en) 2010-09-22 2013-05-14 Palo Alto Research Center Incorporated Interposer with microspring contacts
US8836063B2 (en) 2011-05-04 2014-09-16 Micronas Gmbh Integrated passive component
US8717136B2 (en) 2012-01-10 2014-05-06 International Business Machines Corporation Inductor with laminated yoke
US9064628B2 (en) 2012-05-22 2015-06-23 International Business Machines Corporation Inductor with stacked conductors
US9646846B2 (en) 2014-09-25 2017-05-09 Commissariat A L'energie Atomique Et Aux Energies Alternatives Method for producing a multilevel microelectronic structure
US11289443B2 (en) 2017-04-20 2022-03-29 Palo Alto Research Center Incorporated Microspring structure for hardware trusted platform module
EP3432324A1 (en) 2017-07-17 2019-01-23 Palo Alto Research Center Incorporated Out of plane structures and methods for making out of plane structures

Also Published As

Publication number Publication date
EP1301827B1 (en) 2006-08-16
US20030027081A1 (en) 2003-02-06
US7284324B2 (en) 2007-10-23
US20030179064A1 (en) 2003-09-25
JP4813739B2 (en) 2011-11-09
AU2001261322A1 (en) 2001-11-26
WO2001088612A1 (en) 2001-11-22
EP1301827A4 (en) 2003-07-09
JP2003533897A (en) 2003-11-11
MY156922A (en) 2016-04-15
TW501151B (en) 2002-09-01
EP1301827A1 (en) 2003-04-16
DE60122343D1 (en) 2006-09-28
US6947291B2 (en) 2005-09-20
US20050270135A1 (en) 2005-12-08
DE60142714D1 (en) 2010-09-09
US7000315B2 (en) 2006-02-21
ATE336738T1 (en) 2006-09-15
EP1729174A1 (en) 2006-12-06
EP1729174B1 (en) 2010-07-28
DE60122343T2 (en) 2006-12-14

Similar Documents

Publication Publication Date Title
US6856225B1 (en) Photolithographically-patterned out-of-plane coil structures and method of making
US6922327B2 (en) Photolithographically-patterned variable capacitor structures and method of making
US6392524B1 (en) Photolithographically-patterned out-of-plane coil structures and method of making
TWI261672B (en) Elastic micro probe and method of making same
US6621141B1 (en) Out-of-plane microcoil with ground-plane structure
US20030001712A1 (en) Raised on-chip inductor and method of manufacturing same
CN102906873B (en) The vertical banded inductor of high Q on semiconductor substrate
US6914785B1 (en) Variable electronic circuit component
CN110739132A (en) Coil assembly and method of manufacturing the same
EP1518207A1 (en) Wire positioning and mechanical attachment for a radio-frequency identification device

Legal Events

Date Code Title Description
AS Assignment

Owner name: XEROX CORPORATION, CONNECTICUT

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHUA, CHRISTOPHER L.;LEMMI, FRANCESCO;VAN SCHUYLENBERGH, KOENRAAD F.;AND OTHERS;REEL/FRAME:010828/0720;SIGNING DATES FROM 20000509 TO 20000515

AS Assignment

Owner name: BANK ONE, NA, AS ADMINISTRATIVE AGENT, ILLINOIS

Free format text: SECURITY AGREEMENT;ASSIGNOR:XEROX CORPORATION;REEL/FRAME:013111/0001

Effective date: 20020621

Owner name: BANK ONE, NA, AS ADMINISTRATIVE AGENT,ILLINOIS

Free format text: SECURITY AGREEMENT;ASSIGNOR:XEROX CORPORATION;REEL/FRAME:013111/0001

Effective date: 20020621

AS Assignment

Owner name: JPMORGAN CHASE BANK, AS COLLATERAL AGENT, TEXAS

Free format text: SECURITY AGREEMENT;ASSIGNOR:XEROX CORPORATION;REEL/FRAME:015134/0476

Effective date: 20030625

Owner name: JPMORGAN CHASE BANK, AS COLLATERAL AGENT,TEXAS

Free format text: SECURITY AGREEMENT;ASSIGNOR:XEROX CORPORATION;REEL/FRAME:015134/0476

Effective date: 20030625

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: JP MORGAN CHASE BANK,TEXAS

Free format text: SECURITY AGREEMENT;ASSIGNOR:XEROX CORPORATION;REEL/FRAME:016761/0158

Effective date: 20030625

Owner name: JP MORGAN CHASE BANK, TEXAS

Free format text: SECURITY AGREEMENT;ASSIGNOR:XEROX CORPORATION;REEL/FRAME:016761/0158

Effective date: 20030625

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: XEROX CORPORATION, CONNECTICUT

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A. AS SUCCESSOR-IN-INTEREST ADMINISTRATIVE AGENT AND COLLATERAL AGENT TO BANK ONE, N.A.;REEL/FRAME:061360/0628

Effective date: 20220822

AS Assignment

Owner name: XEROX CORPORATION, CONNECTICUT

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A. AS SUCCESSOR-IN-INTEREST ADMINISTRATIVE AGENT AND COLLATERAL AGENT TO BANK ONE, N.A.;REEL/FRAME:061388/0388

Effective date: 20220822