Recherche Images Maps Play YouTube Actualités Gmail Drive Plus »
Connexion
Les utilisateurs de lecteurs d'écran peuvent cliquer sur ce lien pour activer le mode d'accessibilité. Celui-ci propose les mêmes fonctionnalités principales, mais il est optimisé pour votre lecteur d'écran.

Brevets

  1. Recherche avancée dans les brevets
Numéro de publicationUS6930903 B2
Type de publicationOctroi
Numéro de demandeUS 10/765,488
Date de publication16 août 2005
Date de dépôt27 janv. 2004
Date de priorité7 mars 2002
État de paiement des fraisPayé
Autre référence de publicationUS6751113, US6873534, US6930900, US20030169614, US20040057269, US20040136229, US20040184299, US20040184300, US20040184301, WO2003077132A1, WO2003077132A8
Numéro de publication10765488, 765488, US 6930903 B2, US 6930903B2, US-B2-6930903, US6930903 B2, US6930903B2
InventeursJayesh R. Bhakta, Robert S. Pauley, Jr.
Cessionnaire d'origineNetlist, Inc.
Exporter la citationBiBTeX, EndNote, RefMan
Liens externes: USPTO, Cession USPTO, Espacenet
Arrangement of integrated circuits in a memory module
US 6930903 B2
Résumé
Integrated circuits utilizing standard commercial packaging are arranged on a printed circuit board to allow the production of 1-Gigabyte and 2-Gigabyte capacity memory modules. A first row of integrated circuits is oriented in an opposite orientation to a second row of integrated circuits. The integrated circuits in a first half of the first row and in the corresponding half of the second row are connected via a signal trace to a first register. The integrated circuits in a second half of the first row and in the corresponding half of the second row are connected to a second register. Each register processes a non-contiguous subset of the bits in each data word.
Images(10)
Previous page
Next page
Revendications(20)
1. A memory module comprising:
a printed circuit board having a first lateral portion and a second lateral portion;
a plurality of identical integrated circuits mounted in a first row and a second row onto at least one surface of the printed circuit board;
a control logic bus connected to the plurality of identical integrated circuits, the control logic bus comprising a first set of address signal paths and a second set of address signal paths; and
a first register and a second register connected to the control logic bus, the first register accessing a first range and a second range of data bits, the second register accessing a third range and a fourth range of data bits, the first range and the second range of data bits being first and second non-contiguous subsets of a data word, and the third range and the fourth range of data bits being third and fourth non-contiguous subsets of the data word, wherein the first set of address signal paths connect the first register to the integrated circuits of the first row and the second row on the first lateral portion and the second set of address signal paths connect the second register to the integrated circuits of the first row and the second row on the second lateral portion.
2. The memory module of claim 1, wherein:
the first range of data bits comprise data bits 0 to 15;
the second range of data bits comprise data bits 32 to 47;
the third range of data bits comprise data bits 16 to 31; and
the fourth range of data bits comprise data bits 48 to 63.
3. The memory module of claim 1, wherein the printed circuit board has a line of bilateral symmetry which bisects the printed circuit board into a first lateral half and a second lateral half.
4. The memory module of claim 3, wherein the first row is substantially perpendicular to the line of bilateral symmetry.
5. The memory module of claim 4, wherein the first row is bilaterally symmetric with respect to the line of bilateral symmetry.
6. The memory module of claim 3, wherein the second row is substantially perpendicular to the line of bilateral symmetry.
7. The memory module of claim 6, wherein the second row is bilaterally symmetric with respect to the line of bilateral symmetry.
8. The memory module of claim 3, wherein the first set of address signal paths connect the integrated circuits of the first row and the second row on the first lateral half to the first register and the second set of address signal paths connect the integrated circuits of the first row and the second row on the second lateral half to the second register, the first set of address signal paths and the second set of address signal paths being bilaterally symmetric to one another across the line of bilateral symmetry.
9. The memory module of claim 1, wherein the first register addresses the identical integrated circuits located in the first row and in the second row on the first lateral portion of the printed circuit board, and the second register addresses the identical integrated circuits located in the first row and in the second row on the second lateral portion of the printed circuit board.
10. The memory module of claim 9, wherein the first lateral portion comprises a first lateral half of the printed circuit board and the second lateral portion comprises a second lateral half of the printed circuit board.
11. A method of accessing data bits of a data word, the method comprising:
providing a memory module comprising:
a printed circuit board having a first lateral portion and a second lateral portion;
a plurality of identical integrated circuits mounted in a first row and a second row onto at least one surface of the printed circuit board;
a control logic bus connected to the plurality of identical integrated circuits, the control logic bus comprising a first set of address signal paths connected to the integrated circuits of the first row and the second row on the first lateral portion and a second set of address signal paths connected to the integrated circuits of the first row and the second row on the second lateral portion; and
a first register and a second register connected to the control logic bus, wherein the first register is connected to the integrated circuits of the first row and the second row on the first lateral portion by the first set of address signal paths and the second register is connected to the integrated circuits of the first row and the second row on the second lateral portion by the second set of address signal paths;
accessing a first range of data bits and a second range of data bits using the first register, the first range and the second range of data bits being first and second non-contiguous subsets of the data word; and
accessing a third range of data bits and a fourth range of data bits using the second register, the third range and the fourth range of data bits being third and fourth non-contiguous subsets of the data word.
12. The method of claim 11, wherein:
the first range of data bits comprise data bits 0 to 15;
the second range of data bits comprise data bits 32 to 47;
the third range of data bits comprise data bits 16 to 31; and
the fourth range of data bits comprise data bits 48 to 63.
13. The method of claim 11, wherein the printed circuit board has a line of bilateral symmetry which bisects the printed circuit board into a first lateral half and a second lateral half.
14. The method of claim 13, wherein the first row is substantially perpendicular to the line of bilateral symmetry.
15. The method of claim 14, wherein the first row is bilaterally symmetric with respect to the line of bilateral symmetry.
16. The method of claim 13, wherein the second row is substantially perpendicular to the line of bilateral symmetry.
17. The method of claim 16, wherein the second row is bilaterally symmetric with respect to the line of bilateral symmetry.
18. The method of claim 13, wherein the first set of address signal paths connect the integrated circuits of the first row and the second row on the first lateral half to the first register and the second set of address signal paths connect the integrated circuits of the first row and the second row on the second lateral half to the second register, the first set of address signal paths and the second set of address signal paths being bilaterally symmetric to one another across the line of bilateral symmetry.
19. The method of claim 11, wherein the first register addresses the identical integrated circuits located in the first row and in the second row on the first lateral portion of the printed circuit board, and the second register addresses the identical integrated circuits located in the first row and in the second row on the second lateral portion of the printed circuit board.
20. The method of claim 19, wherein the first lateral portion comprises a first lateral half of the printed circuit board and the second lateral portion comprises a second lateral half of the printed circuit board.
Description
CLAIM OF PRIORITY

This application is a divisional of U.S. patent application Ser. No. 10/094,512, filed Mar. 7, 2002, now U.S. Pat. No. 6,751,113, the disclosure of which is hereby incorporated in its entirety by reference herein.

CROSS-REFERENCE TO CO-PENDING APPLICATIONS

This application is related to U.S. patent application Ser. No. 10/674,240, filed Sep. 29, 2003, U.S. patent application Ser. No. 10/674,082, filed Sep. 29, 2003, and U.S. patent application Ser. No. 10/765,420, filed on Jan. 27, 2004, each of which is a divisional application of U.S. patent application Ser. No. 10/094,512, filed Mar. 7, 2002 now U.S. Pat. No. 6,751,113. This application is also related to U.S. patent application Ser. No. 10/769,469, filed on Jan. 29, 2004, which is a continuation-in-part of U.S. patent application Ser. No. 10/094,512, filed on Mar. 7, 2002, and to U.S. patent application Ser. No. 10/768,534, filed on Jan. 30, 2004, which is a continuation of U.S. patent application Ser. No. 10/094,512, filed on Mar. 7, 2002.

BACKGROUND OF THE INVENTION

1. Field of the Invention

The present invention relates to memory modules for use in computers. More specifically, the invention relates to the layout and organization of SDRAM memory modules to achieve 1-Gigabyte (i.e., 1,073,741,824 bytes) or more capacity using standard TSOP integrated circuits.

2. Description of the Related Art

The demand for high speed, high capacity memory modules for use in the computer industry has grown rapidly. The average base memory capacity of servers recently increased from 512 Megabytes to 1.2 Gigabytes. The cost of dynamic random access memory (DRAM) modules declined by more than 75%.

To successfully operate in a computer, a memory module must meet standard timing and interface requirements for the type of memory module intended for use in the particular computer. These requirements are defined in design specification documents that are published by either the original initiator of the standard (e.g., Intel or IBM) or a standards issuing body such as JEDEC (formerly, the Joint Electron Device Engineering Council). Among the most important design guidelines for memory module manufactures are those for PC SDRAM, PC133 SDRAM, and DDR SDRAM. The requirements documents also provide design guidelines which, if followed, will result in a memory module that meets the necessary timing requirements.

To meet the requirements defined in the SDRAM design guidelines and respond to consumer demand for higher capacity memory modules, manufacturers of memory modules have attempted to place a higher density of memory integrated circuits on boards that meet the 1.75″ board height guideline found in the design specifications. Achieving the effective memory density on the printed circuit board has presented a substantial challenge to memory module manufacturers. High memory density on the memory module board has been achieved via the use of stacked integrated circuits and the use of more compact integrated circuit connector designs, such as micro-BGA (Ball Grid Array).

Use of non-standard integrated circuits, such as micro-BGA integrated circuits increases costs. Micro-BGA integrated circuits use a connection technique that places the connections for the integrated circuit between the body of the integrated circuit and the printed circuit board. Consequently, micro-BGA integrated circuits can be placed closer to one another on a board than can integrated circuits using the more prevalent TSOP (Thin Small Outline Package) packaging techniques. However, integrated circuits using micro-BGA connectors typically cost twice as much as comparable capacity TSOP integrated circuits.

Stacking a second layer of integrated circuits on top of the integrated circuits directly on the surface of the printed circuit board allows the manufacturer to double the memory density on the circuit board. However, the stacking of integrated circuits results in twice as much heat generation as with single layers of integrated circuits, with no corresponding increase in surface area. Consequently, memory modules using stacked integrated circuits have substantial disadvantages over memory modules using a single layer of integrated circuits. Operating at higher temperatures increases the incidence of bit failure. Greater cooling capacity is needed to avoid the problems of high temperature operation. Thermal fatigue and physical failure of the connections between the circuit board and the integrated circuit can result from ongoing heating and cooling cycles.

SUMMARY OF THE INVENTION

A first aspect of the present invention is a memory module comprising a printed circuit board and a plurality of identical integrated circuits. The integrated circuits are mounted on one or both sides of the printed circuit board in first and second rows. The integrated circuits in the first row on a side are oriented in an opposite orientation from the integrated circuits in the second row on the same side. The orientation of the integrated circuits are indicated by an orientation indicia contained on each integrated circuit.

Another aspect of the present invention is a memory module comprising a printed circuit board. A plurality of identical integrated circuits are mounted in two rows on at least one side of the printed circuit board. The memory module also includes a control logic bus, a first register and a second register. The control logic bus is connected to the integrated circuits. The first register and the second register are connected to the control logic bus. Each row of integrated circuits is divided into a first lateral half and a second lateral half. The first register addresses the integrated circuits in the first lateral half of both rows. The second register addresses the integrated circuits in the second lateral half of both rows.

Another aspect of the present invention is a memory module comprising a printed circuit board. A plurality of identical integrated circuits are mounted in two rows on at least one side of the printed circuit board. The memory module includes a control logic bus, a first register and a second register. The control logic bus is connected to the integrated circuits. The first register and the second register are connected to the control logic bus. The first register accesses a first range of data bits and a second range of data bits. The second register accesses a third range of data bits and a fourth range of data bits. The first range of data bits and the second range of data bits are non-contiguous subsets of a data word. The third range of data bits and the fourth range of data bits are also non-contiguous subsets of a data word.

A further aspect of the present invention is a method for arranging integrated circuit locations on a printed circuit board. The method comprises placing locations for the integrated circuits in a first row and a second row onto at least one surface of a printed circuit board. The integrated circuit locations in the second row are oriented 180 degrees relative to an orientation of the integrated circuit locations in the first row.

Another aspect of the present invention is a method for the manufacture of memory modules. The method comprises placing the locations for the integrated circuits on a printed circuit board in a first row and a second row on at least one side of the printed circuit board, and orienting the integrated circuit locations in the first row 180 degrees relative to the orientation of the integrated circuits in the second row. The method further comprises interconnecting the integrated circuit locations in a first half of the first row of integrated circuits and the first half of the second row of integrated circuits to a first register location, and interconnecting the integrated circuit locations in a second half of the first row of integrated circuit locations and the second half of the second row of integrated circuit locations to a second register location. The method also comprises placing identical integrated circuits at the integrated circuit locations in the printed circuit board.

Another aspect of the present invention is a 1-Gigabyte capacity memory module comprising 36 integrated circuits. The integrated circuits are 256-Megabit (i.e., 268,435,456 bits) SDRAM organized as 64 Meg by 4 bits (i.e., 67,108,864 addressed locations with 4 bits per location). The integrated circuits are in a Thin Small Outline Package (TSOP). The memory module has an approximate width of 5.25 inches (133.350 mm) and an approximate height of 2.05 inches (52.073 mm).

Another aspect of the present invention is a 2-Gigabyte capacity memory module comprises 36 integrated circuits. The integrated circuits are 512-Megabit (i.e., 536,870,912 bits) SDRAM organized as 128 Meg by 4 bits (i.e., 134,217,728 addressed locations with 4 bits per location). The integrated circuits are in a Thin Small Outline Package (TSOP). The memory module has an approximate width of 5.25 inches (133.350 mm) and an approximate height of 2.05 inches (52.073 mm).

BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings are included to provide a further understanding of the present invention and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the present invention and, together with the description, serve to explain the principles of the invention.

FIG. 1A illustrates a view of the primary side of a memory module in an embodiment of a PC133 SDRAM memory module

FIG. 1B illustrates a view of the secondary side of the memory module of FIG. 1A.

FIG. 2A illustrates a view of the primary side of a memory module in an embodiment of a DDR SDRAM memory module.

FIG. 2B illustrates a view of the secondary side of the memory module of FIG. 2A.

FIG. 3A is a block diagram of an embodiment of a PC 133 SDRAM memory module.

FIG. 3B is an enlargement of one half of the block diagram of FIG. 3A

FIG. 4A illustrates a portion of the primary signal layer of a printed circuit board in an embodiment of a memory module.

FIG. 4B illustrates a portion of the MID1 layer of a printed circuit board in an embodiment of a memory module.

FIG. 4C illustrates a portion of the MID2 layer of a printed circuit board in an embodiment of a memory module.

DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT

In the following description, reference is made to the accompanying drawings, which show, by way of illustration, specific embodiments in which the invention may be practiced. Numerous specific details of these embodiments are set forth in order to provide a thorough understanding of the invention. However, it will be obvious to one skilled in the art that the invention may be practiced without the specific details or with certain alternative components and methods to those described herein.

FIG. 1A illustrates the primary side of an embodiment of a memory module 100. The module 100 comprises two rows of memory integrated circuits 102 mounted onto a printed circuit board 104. The memory module 100 meets the timing standards for and is compatible with JEDEC requirements for a PC133 SDRAM module, but departs from the design guidelines contained in the PC133 design specification. In particular, the memory module 100 meets the timing and interface requirements of the PC133 standard notwithstanding the module 100 having a height (H) of approximately two inches. This height exceeds the 1.75″ height guideline recommended in the PC133 Design Specification, but allows a single layer of conventional TSOP integrated circuits 102 to be placed in two rows on each side of the printed circuit board 104, thus avoiding the negative characteristics caused by stacking of integrated circuits and also avoiding the use of more expensive micro-BGA integrated circuits. The printed circuit board maintains a width (W) of 5.25″ as defined in the PC133 Design Specification.

The memory module 100 is compatible with the timing requirements while using a greater printed circuit board height through the unique layout and arrangement of the integrated circuits 102 on the printed circuit board and the arrangement of integrated circuit interconnections. As illustrated in FIG. 1A, the upper row of integrated circuits 102 (designated U1 through U10) are oriented in the opposite direction from the lower row of integrated circuits 102 (designated U11 through U18). FIG. 1B illustrates the second side of the embodiment of a memory module 100. The upper row of integrated circuits 102 (designated U24 through U33) on the second side of the printed circuit board 104 are placed in an orientation opposite that of the lower row of integrated circuits 102 (designated U34 through U41). The orientation of each integrated circuit 102 can be advantageously determined from an orientation indicia 106. For example in the illustrated embodiment, the orientation indicia is a small circular mark 106 on the surface of the integrated circuit 102.

The different orientations of the upper row of integrated circuits 102 and the lower row of integrated circuits 102 allow the traces on the signal layer of the memory module 100 to be placed such that the trace lengths to the data pins on the integrated circuits 102 in the first (upper) row have substantially the same length as the signal traces to the data pins on the integrated circuits 102 in the second (lower) row.

FIG. 4A illustrates a portion of a primary signal layer 400 of the printed circuit board 104 of the embodiment of a memory module 100 illustrated in FIGS. 1A and 1B. FIG. 4B illustrates a portion of a MID1 signal layer 430 of the printed circuit board 104 of the embodiment of a memory module illustrated in FIGS. 1A and 1B. FIG. 4C illustrates a portion of a MID2 signal layer 460 of the embodiment of a memory module illustrated in FIGS. 1A and 1B.

The illustrated portion of the primary signal layer 400 connects to the integrated circuits 102 designated U1 and U11. A signal trace 404 to one of the data pins of the U1 integrated circuit is designed to have substantially the same length from the data pin of the U1 integrated circuit to the primary memory module connector 420 as the length of a signal trace 414 from the corresponding data pin in the U11 integrated circuit to the primary memory module connector 420. The signal trace 404 from the U1 integrated circuit to the primary memory module connector 420 and the signal trace 414 from the U11 integrated circuit to the primary memory module connector 420 each include a respective portion of signal trace located on the MID2 layer 460 of the printed circuit board 104, as illustrated in FIG. 4C. Similarly, a signal trace 408 from a second data pin on the U1 integrated circuit to the primary memory module connector 420 is designed to be of substantially the same length as the length of a signal trace 418 from the corresponding pin on the U11 integrated circuit to the primary memory module connector 420. As illustrated in FIG. 4C, the signal traces 408, 418 also include respective portions of the traces located on the MID2 layer 460 of the printed circuit board 104.

A signal trace 402 and a signal trace 406 from third and fourth data pins on the U1 integrated circuit to the primary memory module connector 420 are designed to be substantially the same lengths as the lengths of a signal trace 412 and a signal trace 416 from the corresponding data pins on the U11 integrated circuit to the primary memory module connector 420. As illustrated in FIG. 4B, the signal traces 402, 406, 412, 416 include a portion of the signal trace located on the MID1 layer 430 of the printed circuit board 104.

As shown in FIG. 1A, four signal traces 404, 408, 416, 418 include respective resistors 107 affixed to a first set of connection points 407 (FIG. 4A) on the primary signal layer 400 of the printed circuit board 104. As further shown in FIG. 1A, the four signal traces 402, 406, 418, 414 include respective resistors 109 (FIG. 4A) affixed to a second set of connection points 409 on the primary signal layer 400 of the printed circuit board 104. The resistors 107, 109 complete the circuit paths from the integrated circuit pins to the connector 420 and also provide impedance matching required in the JEDEC standards.

The substantially equal signal trace lengths are repeated for each pair of integrated circuit locations in the first and the second row. By reversing the orientation of the integrated circuits 102 from the first row to the second row, the portions of the signal traces on the primary signal layer 400 serving an integrated circuit in the first row have substantially the same lengths as the signal traces serving a corresponding integrated circuit in the second row. The overall lengths of the traces are configured to be substantially equal (to within 10% of the total trace length) by varying the lengths of the portions of the traces located on the MID1 layer 430 and the MID2 layer 460. In addition to the data signal trace lengths, the data mask trace lengths and the clock trace lengths advantageously are maintained to be substantially equal.

Unlike known memory module circuit board designs, the substantial equality of trace lengths is achieved without requiring the addition of repetitious back-and-forth (i.e., serpentine) trace portions to the signal traces of the physically closer integrated circuits 102 to equalize the trace lengths of the signal lines of the closer integrated circuits 102 with the trace lengths of the signal lines of the integrated circuits 102 that are located physically farther from a common signal trace connector area 420. Since printed circuit board 104 space is not consumed with serpentine signal traces, the signal traces are advantageously wider, and the spacing between signal traces is advantageously greater. The greater width and spacing of the signal traces advantageously results in decreased signal noise and interference. The absence of serpentine signal traces advantageously results in a memory module 100 that produces less radio frequency interference and is less susceptible to radio frequency interference.

The timing requirements for the memory module 100 are advantageously met through the use of a second level of symmetry in addition to the use of substantially equal trace lengths. As shown in the block diagram FIG. 3A, the address signals to the integrated circuits 102 in the top and bottom row (integrated circuits designated U1-U5, U24-U28, U11-U14, and U34-U37) on one half of the memory module 100 are routed from a common register 302 via a set 303 of signal paths. The address signals to the integrated circuits 102 on the second half of the memory module 100 (designated U6-U10, U29-U33, U15-U18, and U38-U41) are routed from a common register 304 via a second set 305 of signal paths. The use of the bilateral symmetry allows closer matching of timing performance for the signals from the integrated circuits 102, improves the timing performance, and provides greater performance timing margins than traditional design guidelines in which each integrated circuit in a row of integrated circuits 102 is connected to a single register. The operation of the memory module 100 is synchronized with an external clock signal (not shown) from a computer (not shown) by a clock generator circuit 309, which is discussed in more detail below in connection with FIG. 3B.

FIG. 3B illustrates a half 310 of the block diagram shown in FIG. 3A. As shown in FIG. 3B, the bilateral symmetry utilizes non-contiguous ranges of data bits for each addressing register. Rather than handling the bits in contiguous ranges such as bits 0-31 addressed in a first register and bits 32-63 addressed in a second register, as described in the JEDEC design guidelines, the first register 302 addresses data bits 0-15 (designated D0 through D15) and data bits 32-47 (designated D32 through D47). The second register 304 addresses the integrated circuits 102 on the second half of the board (not shown in FIG. 3B), which store data bits 16-31 and bits 48-63. Each data bit (designated D0 through D63) and each check bit (designated CB0 through CB7) connects to the memory module connection interface 314 via a respective signal trace 311 which contains a respective resistive element 312. The resistive elements 312 in FIG. 3B correspond to the resistors 107, 109 in FIG. 1A. The physical layout of the signal traces 311 is illustrated in FIGS. 4A through 4C. Although the data word must be assembled from the bits addressed by both registers, the use of non-contiguous portions of the data word advantageously allows the use of a symmetric layout of the memory module 100 that complies with memory module timing requirements on a physically larger board than envisioned in the design guidelines. The use of bilateral symmetry in the board layout and the use of non-contiguous bit ranges is advantageously usable for larger data word lengths than the 64-bit word length given in this embodiment.

The operation of the memory integrated circuits U1-U18, U24-U41 and the operation of the common registers 302, 304 are controlled by a plurality of clock signals PCK0-PCK9 from the clock generator circuit 309. The clock generator circuit 309 includes a phase locked loop (PLL) (not shown) that operates in a conventional manner to synchronize the clock signals with an input clock signal (CKIN) from the computer (not shown) or other system into which the memory module is inserted. Each of the clock signals PCK0-PCK8 is connected to four memory integrated circuits, and the clock signal PCK9 is connected to the common registers 302, 304. In the illustrated embodiment, the clock signals are connected to the memory integrated circuits and the common registers as follows (only the connections to the circuits shown in FIG. 3B are illustrated):

PCK0 U11, U12, U34, U35 (D0-D3, D4-D7)
PCK1 U13, U14, U36, U37 (D8-D11, D12-D15)
PCK2 U15, U16, U38, U39 (D16-D19, D20-D23)
PCK3 U17, U18, U40, U41 (D24-D27, D28-D31)
PCK4 U1, U2, U24, U25 (D32-D35, D40-D43)
PCK5 U3, U4, U26, U27 (D36-D39, D44-D47)
PCK6 U1, U2, U24, U25 (D48-D51, D52-D55)
PCK7 U9, U10, U32, U33 (D56-D59, D60-D63)
PCK8 U5, U6, U28, U29 (CB0-CB3, CB4-CB7)
PCK9 control registers 302, 304

As shown in FIG. 1B, the integrated circuits 102 are advantageously mounted on both sides of the printed circuit board 104. The mounting of integrated circuits 102 on both sides of the printed circuit board, and the use of bilateral symmetry of the signal traces on the printed circuit board advantageously permits the use of a larger printed circuit board and standard memory integrated circuits 102. The integrated circuits 102 used are advantageously commercially available 64 Meg by 4-bit (67,108,864 address locations with 4 bits per location) memory integrated circuits for a 1-Gigabyte capacity memory module 100 and are advantageously commercially available 128 Meg by 4-bit (134,217,728 addressed locations with 4 bits per location) memory integrated circuits for a 2-Gigabyte capacity memory module 100. Because of the location of the data pins of the integrated circuits 102, the four data pins of the integrated circuits 102 on the second side of the printed circuit board 104 are directly opposite the four data pins of the integrated circuits 102 on the first side of the printed circuit board. Thus, the data pins of the integrated circuit on the opposite side are serviced by the signal traces shown in FIG. 4A using a via between the two sides for each signal trace.

An embodiment of a memory module 200 that is compatible with the timing requirements for Double Data Rate (DDR) SDRAM is shown in FIG. 2A and FIG. 2B. The DDR SDRAM module 200 comprises memory integrated circuits 202 utilizing standard TSOP packaging that are compatible with the JEDEC DDR timing requirements. The DDR SDRAM module 200 advantageously utilizes bilateral symmetry to achieve the timing requirements specified in the DDR SDRAM requirements on a board 204 having a height (H) of approximately 2 inches and a width (W) of 5.25 inches.

In FIGS. 2A and 2B, the integrated circuits 202 are oriented, as advantageously indicated by an orientation indicia 106, in opposite orientations in a first and a second row, respectively. The trace lengths of signal traces to the integrated circuits 202 in the first (upper) row are maintained to be substantially the same as the signal traces to integrated circuits 202 in the second (lower) row. The integrated circuits 202 mounted to a first half of the memory module 200 are routed to a first register 210 and the integrated circuits 202 mounted to a second half of the memory module 200 are routed to a second register 220. As with the PC133 SDRAM module 100, each data register stores non-contiguous portions of the data word.

Although the invention has been described in terms of certain preferred embodiments, other embodiments that are apparent to those of ordinary skill in the art, including embodiments which do not provide all of the features and advantages set forth herein, are also within the scope of this invention. Accordingly, the scope of the invention is defined by the claims that follow.

Citations de brevets
Brevet cité Date de dépôt Date de publication Déposant Titre
US428017626 déc. 197821 juil. 1981International Business Machines CorporationMemory configuration, address interleaving, relocation and access control system
US467916729 juil. 19837 juil. 1987Hewlett-Packard CompanyApparatus for locating a memory module within a memory space
US501238914 déc. 198830 avr. 1991Hand Held Products, Inc.Board wiring pattern for a high density memory module
US516491631 mars 199217 nov. 1992Digital Equipment CorporationHigh-density double-sided multi-string memory module with resistor for insertion detection
US519140430 sept. 19912 mars 1993Digital Equipment CorporationHigh density memory array packaging
US52261365 nov. 19906 juil. 1993Nintendo Company LimitedMemory cartridge bank selecting apparatus
US530312321 déc. 199212 avr. 1994Alcatel Network Systems, Inc.Retainer for removable circuit board components
US538314825 juil. 199417 janv. 1995Sun Microsystems, Inc.Single in-line memory module
US541253819 juil. 19932 mai 1995Cordata, Inc.Multi-layer printed circuit board
US542876211 mars 199227 juin 1995International Business Machines CorporationExpandable memory having plural memory cards for distributively storing system data
US546522928 nov. 19947 nov. 1995Sun Microsystems, Inc.Single in-line memory module
US549543514 nov. 199427 févr. 1996Nec CorporationSynchronous DRAM memory module
US55131352 déc. 199430 avr. 1996International Business Machines CorporationSynchronous memory packaged in single/dual in-line memory module and method of fabrication
US55329547 juin 19952 juil. 1996Sun Microsystems, Inc.Single in-line memory module
US554144816 oct. 199130 juil. 1996Texas Instruments Inc.Electronic circuit card
US557269121 avr. 19935 nov. 1996Gi CorporationApparatus and method for providing multiple data streams from stored data using dual memory buffers
US56067175 mars 199225 févr. 1997Rambus, Inc.Memory circuitry having bus interface for receiving information in packets and access time registers
US563180720 janv. 199520 mai 1997Minnesota Mining And Manufacturing CompanyElectronic circuit structure with aperture suspended component
US564232315 déc. 199524 juin 1997Matsushita Electric Industrial Co., Ltd.Semiconductor integrated circuit with a data transmission circuit
US565246221 juil. 199529 juil. 1997Matsushita Electric Industrial Co., Ltd.Multilevel semiconductor integrated circuit device
US565286126 juil. 199629 juil. 1997Digital Equipment CorporationSystem for interleaving memory modules and banks
US566133911 juil. 199426 août 1997Clayton; James E.Thin multichip module
US56919463 déc. 199625 nov. 1997International Business Machines CorporationRow redundancy block architecture
US57128115 janv. 199627 janv. 1998Lg Semicon Co., Ltd.IC memory card
US573719210 juil. 19957 avr. 1998The United States Of America As Represented By The Secretary Of The Air ForceDensity improvement in integration modules
US575440829 nov. 199519 mai 1998Mitsubishi Semiconductor America, Inc.Stackable double-density integrated circuit assemblies
US583593213 mars 199710 nov. 1998Silicon Aquarius, Inc.Methods and systems for maintaining data locality in a multiple memory bank system having DRAM with integral SRAM
US58479854 sept. 19978 déc. 1998Mitsubishi Denki Kabushiki KaishaMemory modules
US586744811 juin 19972 févr. 1999Cypress Semiconductor Corp.Buffer for memory modules with trace delay compensation
US59537382 juil. 199714 sept. 1999Silicon Aquarius, IncDRAM with integral SRAM and arithmetic-logic units
US597395119 juin 199726 oct. 1999Sun Microsystems, Inc.Single in-line memory module
US599499724 nov. 199730 nov. 1999Motorola, Inc.Thick-film resistor having concentric terminals and method therefor
US602104817 févr. 19981 févr. 2000Smith; Gary W.High speed memory module
US607274430 juin 19996 juin 2000Hyundai Electronics Industries Co., Ltd.Memory device having data bus lines of uniform length
US609761919 juin 19981 août 2000Compaq Computer Corp.Symmetric memory board
US610313431 déc. 199815 août 2000Motorola, Inc.Circuit board features with reduced parasitic capacitance and method therefor
US61082125 juin 199822 août 2000Motorola, Inc.Surface-mount device package having an integral passive component
US613060119 oct. 199910 oct. 2000Motorola, Inc.Thick-film resistor having concentric terminals and method therefor
US615123521 sept. 199921 nov. 2000Nucore Technology Inc.Card type semiconductor memory device for storing analog image signals in separate analog memory card units
US61575387 déc. 19985 déc. 2000Intel CorporationHeat dissipation apparatus and method
US61719215 juin 19989 janv. 2001Motorola, Inc.Method for forming a thick-film resistor and thick-film resistor formed thereby
US618100422 janv. 199930 janv. 2001Jerry D. KoontzDigital signal processing assembly and test method
US619499016 mars 199927 févr. 2001Motorola, Inc.Printed circuit board with a multilayer integral thin-film metal resistor and method therefor
US621571811 juin 199910 avr. 2001Texas Instruments IncorporatedArchitecture for large capacity high-speed random access memory
US622273723 avr. 199924 avr. 2001Dense-Pac Microsystems, Inc.Universal package and method of forming the same
US622273912 janv. 199924 avr. 2001Viking ComponentsHigh-density computer module with stacked parallel-plane packaging
US622503518 mars 19981 mai 2001Motorola, Inc.Method for forming a thick-film resistor
US622909821 juil. 20008 mai 2001Motorola, Inc.Method for forming a thick-film resistor and thick-film resistor formed thereby
US62320427 juil. 199815 mai 2001Motorola, Inc.Microelectronics; resistor on substrate
US625686611 mai 199910 juil. 2001Motorola, Inc.Polymer thick-film resistor printed on planar circuit board surface
US634216431 juil. 200029 janv. 2002Motorola, Inc.Pinhole-free dielectric films
US634945631 déc. 199826 févr. 2002Motorola, Inc.Method of manufacturing photodefined integral capacitor with self-aligned dielectric and electrodes
US635353921 juil. 19985 mars 2002Intel CorporationMethod and apparatus for matched length routing of back-to-back package placement
US644031818 févr. 200027 août 2002Motorola, Inc.Printed circuit board with a multilayer integral thin-film metal resistor and method therefor
US644618430 janv. 20013 sept. 2002International Business Machines CorporationAddress re-mapping for memory module using presence detect data
US65021615 janv. 200031 déc. 2002Rambus Inc.Memory system including a point-to-point linked memory subsystem
US653215817 août 200011 mars 2003Smartdata SaElectronic apparatus comprising a group of chipcards
US654589522 avr. 20028 avr. 2003High Connection Density, Inc.High capacity SDRAM memory module with stacked printed circuit boards
US6594167 *20 avr. 200015 juil. 2003Mitsubishi Denki Kabushiki KaishaSemiconductor integrated circuit having a structure for equalizing interconnection lengths and memory module provided with the semiconductor integrated circuit
US6594712 *20 oct. 200015 juil. 2003Banderacom, Inc.Inifiniband channel adapter for performing direct DMA between PCI bus and inifiniband link
US66176953 nov. 20009 sept. 2003Mitsubishi Denki Kabushiki KaishaSemiconductor device and semiconductor module using the same
US670587717 janv. 200316 mars 2004High Connection Density, Inc.Stackable memory module with variable bandwidth
US67511137 mars 200215 juin 2004Netlist, Inc.Arrangement of integrated circuits in a memory module
US6757751 *11 août 200029 juin 2004Harrison GeneHigh-speed, multiple-bank, stacked, and PCB-mounted memory module
US676643321 sept. 200120 juil. 2004Freescale Semiconductor, Inc.System having user programmable addressing modes and method therefor
US200200886331 août 200111 juil. 2002Kong Eun YoupMulti-chip memory devices, modules and control methods including independent control of memory chips
US2003001457811 juil. 200116 janv. 2003Pax George E.Routability for memeory devices
US2003004861616 juil. 200213 mars 2003Samsung Electronics Co., Ltd.Memory module
US2003005109115 oct. 200213 mars 2003Leung Wing YuLatched sense amplifiers as high speed memory in a memory system
US2003005756419 août 200227 mars 2003Elm Technology CorporationThree dimensional structure memory
US2003006144715 oct. 200227 mars 2003Perego Richard E.Memory system including a point-to-point linked memory subsystem
US20030075789 *19 juil. 200224 avr. 2003Masayasu KawamuraSemiconductor storage device having memory chips in a stacked structure
US2003009087914 juin 200215 mai 2003Doblar Drew G.Dual inline memory module
JPS6034054A Titre non disponible
Citations hors brevets
Référence
1Intel Corporation, 66/100 MHz PC SDRAM 64-Bit Non-ECC/Parity 144 Pin Unbuffered SO-DIMM Specification, Revision 1.0, Feb. 1999.
2Intel, PC SDRAM Registered DIMM Design Support Document, Revision 1.2, Oct. 1998.
3JEDEC Standard No. 21-C, 4.20.2-168 Pin, PC133 SDRAM Registered DIMM Design Specification, Revision 1.4, Release 11a, Feb. 2002.
4JEDEC Standard No. 21-C, 4.20.3-144 Pin, PC133 SDRAM Unbuffered SO-DIMM, Reference Design Specification, Revision 1.02, Release 11.
5JEDEC Standard No. 21-C, 4.20.5-184 Pin PC1600/2100 DDR SDRAM Unbuffered DIMM Design Specification, Revision 1.1, Release 11b.
6JEDEC Standard No. 21-C, 4.20.6-200 Pin, PC2700/PC2100/PC1600 DDR SDRAM Unbuffered SO-DIMM Reference Design Specification, Revision 1.1, Release 11b, Apr. 26, 2002.
7JEDEC Standard No. 21-C, DDR SDRAM PC2100 and PC1600 DDR SDRAM Registered DIMM Design Specification, Revision 1.3, Release 11b, Jan. 2002.
8PCT International Search Report dated Aug. 29, 2003 for counterpart PCT application No. PCT US/03/06978 filed Mar. 6, 2003, in 5 pages.
Référencé par
Brevet citant Date de dépôt Date de publication Déposant Titre
US7375971 *19 mai 200620 mai 2008Infineon Technologies AgMemory module with an electronic printed circuit board and a plurality of semiconductor chips of the same type
US7919841 *22 janv. 20085 avr. 2011Samsung Electronics Co., Ltd.Mounting structures for integrated circuit modules
US8040710 *31 mai 200718 oct. 2011Qimonda AgSemiconductor memory arrangement
US83993014 mars 201119 mars 2013Samsung Electronics Co., Ltd.Mounting structures for integrated circuit modules
Classifications
Classification aux États-Unis365/63, 711/115, 711/111, 711/5, 365/51, 711/104, 365/78, 711/2
Classification internationaleH05K1/18, G11C5/00, H05K1/02
Classification coopérativeH05K2201/09409, H05K1/181, H05K2201/10689, H05K2201/09709, H05K1/0266
Classification européenneH05K1/18B
Événements juridiques
DateCodeÉvénementDescription
18 juil. 2013ASAssignment
Effective date: 20130718
Owner name: DBD CREDIT FUNDING LLC, NEW YORK
Free format text: SECURITY AGREEMENT;ASSIGNOR:NETLIST, INC.;REEL/FRAME:030830/0945
7 févr. 2013FPAYFee payment
Year of fee payment: 8
13 févr. 2009FPAYFee payment
Year of fee payment: 4