US7145800B2 - Preconditioning of defective and redundant columns in a memory device - Google Patents

Preconditioning of defective and redundant columns in a memory device Download PDF

Info

Publication number
US7145800B2
US7145800B2 US11/255,646 US25564605A US7145800B2 US 7145800 B2 US7145800 B2 US 7145800B2 US 25564605 A US25564605 A US 25564605A US 7145800 B2 US7145800 B2 US 7145800B2
Authority
US
United States
Prior art keywords
column
defective
memory
memory device
columns
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US11/255,646
Other versions
US20060034126A1 (en
Inventor
Frankie F. Roohparvar
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
US Bank NA
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US11/255,646 priority Critical patent/US7145800B2/en
Publication of US20060034126A1 publication Critical patent/US20060034126A1/en
Application granted granted Critical
Publication of US7145800B2 publication Critical patent/US7145800B2/en
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON TECHNOLOGY, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Assigned to JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Assigned to MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC. reassignment MICRON SEMICONDUCTOR PRODUCTS, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/10Programming or data input circuits
    • G11C16/107Programming all cells in an array, sector or block to the same state prior to flash erasing
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/70Masking faults in memories by using spares or by reconfiguring
    • G11C29/78Masking faults in memories by using spares or by reconfiguring using programmable devices
    • G11C29/80Masking faults in memories by using spares or by reconfiguring using programmable devices with improved layout
    • G11C29/816Masking faults in memories by using spares or by reconfiguring using programmable devices with improved layout for an application-specific layout
    • G11C29/82Masking faults in memories by using spares or by reconfiguring using programmable devices with improved layout for an application-specific layout for EEPROMs
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/10Programming or data input circuits
    • G11C16/14Circuits for erasing electrically, e.g. erase voltage switching circuits
    • G11C16/16Circuits for erasing electrically, e.g. erase voltage switching circuits for erasing blocks, e.g. arrays, words, groups
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/34Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
    • G11C16/3404Convergence or correction of memory cell threshold voltages; Repair or recovery of overerased or overprogrammed cells

Definitions

  • the present invention relates generally to memory devices and particularly to flash memory devices.
  • Flash memory devices have developed into a popular source of non-volatile memory for a wide range of electronic applications. Flash memory devices typically use a one-transistor memory cell that allows for high memory densities, high reliability, and low power consumption. Common uses for flash memory include portable computers, personal digital assistants (PDAs), digital cameras, and cellular telephones. Program code, system data such as a basic input/output system (BIOS), and other firmware can typically be stored in flash memory devices.
  • BIOS basic input/output system
  • a synchronous flash memory device is a flash memory device that has a synchronous dynamic random access memory (SDRAM) interface. This enables the synchronous flash device to operate at much higher speeds than a typical flash memory.
  • SDRAM synchronous dynamic random access memory
  • An erase operation in flash memory is typically comprised of three separate activities. The entire array is pre-programmed, the memory block is erased, and a V t tightening operation is performed.
  • the array is pre-programmed in order to reduce the chances of the cells going into a depletion mode.
  • the cells in a flash memory device may get erased to the point where they go into depletion and conduct current even when those cells have a gate voltage of 0 V. This affects the reading of all other cells in their respective columns.
  • the cells start from a known programmed state and are therefore less likely to go into depletion.
  • the erase operation is then conducted to ensure that all cells are erased to at least a minimum level. At the end of the erase operation, there is no guarantee that some cells have not been over-erased. In this case, a V t tightening operation is performed.
  • V t tightening operation is a short programming pulse that is intended to pull memory cells that are depleted back into the normal population of erased cells.
  • V t is the gate voltage to which the memory cell is programmed. This operation may be accomplished by pulsing the cell, then checking for the erased state. This operation is repeated until all depleted cells are left with proper threshold voltages.
  • bit lines also referred to in the art as columns or data lines
  • bit lines are not an issue since only 8 or 16 out of 2000 or 4000 columns, for example, are being sensed at any one time.
  • 8000 bit lines may be sensed at a time. This makes the interaction between adjacent bit lines an important part of the read operation.
  • an adjacent bit line If an adjacent bit line is defective or over-erased, it pulls down at a faster rate than a normal bit line.
  • the coupling capacitance between the two bit lines shows up as an AC injected current in the adjacent bit line. This current is going to make the cells in that adjacent bit line appear as erased when they may actually be programmed.
  • bit lines In a synchronous flash device, the defective bit lines do not get preprogrammed and are therefore continually erased until they go into an over-erasure condition. These bit lines then discharge even more quickly thus causing greater problems with adjacent bit lines.
  • the present invention encompasses a method for preconditioning a memory device having at least one redundant column corresponding to a defective or over-erased memory array column.
  • the method preprograms the redundant column and the defective/over-erased memory array column.
  • the erase operation is then performed on the memory array including the redundant and primary columns.
  • a defective primary column to which the redundant column is mapped goes through a preprogram verification operation. This operation attempts to verify that the column has been preprogrammed and is performed for a predetermined number of attempts. For example, the memory array column may go through four attempts at verification.
  • FIG. 1 shows a block diagram of one embodiment of an electronic system of the present invention.
  • FIG. 2 shows a block diagram of one embodiment of a memory device of the present invention.
  • FIG. 3 shows a block diagram of one embodiment of a memory cell in a synchronous flash memory device of the present invention.
  • FIG. 4 shows a flowchart of one embodiment of an erase method of the present invention.
  • FIG. 5 shows a flowchart of one embodiment of a memory preconditioning method of the present invention.
  • the embodiments of the memory device of the present invention enable the memory device to have defective columns without affecting the operation of the memory device. This is especially relevant if the memory device is a synchronous flash memory device that performs thousands of simultaneous read operations in which adjacent columns may be affected by a defective or over-erased column. Preprogramming both the redundant column and the defective or over-erased primary column facilitates reducing or eliminating these effects.
  • any type of memory device that has similar characteristics may be used.
  • flash memory non-volatile RAM (NOVRAM), or electrically erasable programmable read only memory (EEPROM) may be encompassed by the present invention.
  • NOVRAM non-volatile RAM
  • EEPROM electrically erasable programmable read only memory
  • FIG. 1 is a functional block diagram of one embodiment of a memory device ( 100 ) of the present invention.
  • the memory device ( 100 ) may be coupled to a processor ( 110 ) to form part of an electronic system ( 120 ).
  • the memory device ( 100 ) has been simplified to focus on features of the memory that are helpful in understanding the present invention.
  • the memory device is a synchronous flash memory device.
  • the memory device includes an array of memory cells ( 130 ).
  • the memory cells are non-volatile floating-gate memory cells and the memory array ( 130 ) is arranged in banks of rows and columns.
  • the array of memory cells is comprised of a block of memory that makes up a predetermined address range in the memory array.
  • An address buffer circuit ( 140 ) is provided to latch address signals provided on address input connections AO–Ax ( 142 ). Address signals are received and decoded by a row decoder ( 144 ) and a column decoder ( 146 ) to access the memory array ( 130 ). It will be appreciated by those skilled in the art, with the benefit of the present description, that the number of address input connections depends on the density and architecture of the memory array ( 130 ). That is, the number of addresses increases with both increased memory cell counts and increased bank and block counts.
  • the memory device ( 100 ) reads data in the memory array ( 130 ) using sense amplifiers to sense voltage or current changes in the memory array columns using read/latch circuitry ( 150 ).
  • the read/latch circuitry ( 150 ) in one embodiment, is coupled to read and latch a row of data from the memory array ( 130 ).
  • Data input and output buffer circuitry ( 160 ) is included for bi-directional data communication over a plurality of data (DQ) connections ( 162 ) with the processor ( 110 ).
  • Write circuitry ( 155 ) is provided to write data to the memory array.
  • Command control circuit ( 170 ) decodes signals provided on control connections ( 172 ) from the processor ( 110 ). These signals are used to control the operations on the memory array ( 130 ), including data read, data write, and erase operations.
  • the control circuitry ( 170 ) is comprised of a state machine that executes the control functions of the memory device ( 100 ).
  • An array of control registers ( 180 ) store the commands and the control data. Some of the control registers are used for typical control functions and others are reserved for expansion and/or future use.
  • FIG. 1 has been simplified to facilitate a basic understanding of the features of the memory as they relate to the present invention. A more detailed understanding of internal circuitry and functions of flash memories and synchronous flash memories are known to those skilled in the art.
  • FIG. 2 illustrates a block diagram of one embodiment of a more detailed view of the memory device of the present invention as illustrated in FIG. 1 .
  • the memory device is a synchronous flash memory device. Alternate embodiments use other types of memory.
  • the memory device is comprised of a memory array ( 200 ), as described above, that has the primary columns.
  • the memory array is coupled to the column decode circuitry ( 205 ) as described above.
  • a plurality of sense amplifiers and latches ( 210 ) that are responsible for reading the state of the columns of the memory array ( 200 ) are coupled to the output of the column decode circuitry ( 205 ).
  • the outputs of the sense amplifiers/latches ( 205 ) go to I/O circuitry and the DQ outputs of the memory device.
  • the memory device additionally has a redundant column area ( 201 ) that is coupled to the column decode circuitry ( 205 ).
  • the redundant column area ( 201 ) provides the redundant columns for any defective primary columns when a particular column in the memory array ( 200 ) is defective. Once a primary column in the memory array ( 200 ) is found to be defective, a redundant column from the redundant column area ( 201 ) is mapped to the defective primary column by the control circuitry of the memory device.
  • This mapping function in one embodiment, is executed by the memory device state machine and is well known in the art.
  • FIG. 3 illustrates a more detailed schematic diagram of the memory array and sense amplifiers of FIG. 2 .
  • the memory array ( 300 ) and redundant column area are comprised of a plurality of bit line and bit line* (BL and BL*) sense lines that form the columns of the memory array ( 300 ).
  • Each bit line is coupled to a large number of memory cells ( 315 ) that form the memory array.
  • FIG. 3 shows only one such memory cell for purposes of illustration.
  • a typical memory array of the present invention may be comprised of millions of these cells.
  • the row decode lines are also not shown but are assumed to be there to access a particular cell.
  • the sense amplifier ( 310 ) senses the difference in voltage between the bit line (BL) and its reference bit line (BL*).
  • FIG. 4 illustrates a flowchart of one embodiment of an erase method of the present invention. This method, in one embodiment, is executed by the memory device's controller/state machine.
  • the memory device determines that a column is defective or has been over-erased. This column is replaced with a redundant column from the redundant column area ( 401 ).
  • the method for determining when a column is defective is well known by those skilled in the art and is not discussed further.
  • the memory device receives a command from a processor or other device to perform an erase operation on a block of memory ( 405 ).
  • the memory device's controller performs the preconditioning method ( 410 ) of FIG. 5 as well as the erase function.
  • FIG. 5 illustrates a flowchart of one embodiment of a memory preconditioning method of the present invention.
  • This method in one embodiment is executed by the memory device's controller/state machine.
  • the method preprograms both the defective or over-erased column as well as the redundant column. This prevents the defective/over-erased column from becoming too over-erased such that it goes into a depletion mode.
  • the columns are preprogrammed with a logical zero.
  • the method preprograms the defective/over-erased column ( 501 ). This step is accomplished, in one embodiment, by selecting that column and preprogramming the cells in the column.
  • the redundant column is also preprogrammed ( 505 ). These steps are in addition to preprogramming the remainder of the non-defective columns in the memory block selected to be erased.
  • the defective/over-erased column is checked to determine if the preprogrammed data is present ( 520 ). If the data is present, the method performs the normal erase function ( 510 ). If the data is not present, the counter that tracks the maximum number of attempts is checked ( 530 ).
  • the method performs the normal erase function ( 510 ). If the maximum number of access attempts has not been performed, the counter is reduced by one ( 535 ) and the column is accessed again to determine whether the cells have been preprogrammed ( 520 ). This checking of the defective/over-erased column continues until the counter reaches zero or some other predetermined quantity. In another embodiment, the counter is incremented to a predetermined quantity.
  • the verification of the preprogramming of the defective/over-erased column is only performed a small quantity of times. In one embodiment, the verification is performed four times. In an alternate embodiment, the verification is performed in a range of attempts that is less than ten. The present invention is not limited to any one quantity of preprogramming verification attempts. This is an improvement over the prior art preprogramming verification of non-defective columns that may require one thousand attempts.
  • the memory block is erased ( 510 ) after the maximum attempts counter reaches zero or some other predetermined quantity.
  • the erase operation modifies each cell's contents such that a logical one is programmed into the cell.
  • the erase operation is well known in the art and is not discussed further.
  • V t tightening operation is performed, as is typical in flash memory devices, in order to pull memory cells that are marginal back into the erase state. As discussed above, during this operation, the cells are pulsed and checked repeatedly.
  • the embodiments of the present invention provide a preconditioning operation that preprograms the defective column as well as the redundant column of a memory device. If the column is found to be defective, the method only attempts to verify the preprogrammed data on the column cells a limited quantity of times, such as four, instead of the one thousand attempts that might be performed on a non-defective primary column. This reduces the time required to verify a defective column.

Abstract

A redundant column is mapped to a defective or over-erased column in the memory array. When an erase command occurs, both the redundant column and the defective or over-erased column are preconditioned by preprogramming them. The defective or over-erased column is preprogrammed and verified a predetermined number of times or until the verification passes. The redundant and defective or over-erased columns are then erased with the rest of the memory block.

Description

RELATED APPLICATIONS
This application is a Continuation of U.S. patent application Ser. No. 10/301,410 (allowed), filed Nov. 21, 2002 now U.S. Pat. No. 6,977,841 and titled, “PRECONDITIONING OF DEFECTIVE AND REDUNDANT COLUMNS IN A MEMORY DEVICE”, each of which is commonly assigned and incorporated by reference herein in their entirety.
BACKGROUND OF THE INVENTION
I. Field of the Invention
The present invention relates generally to memory devices and particularly to flash memory devices.
II. Description of the Related Art
Flash memory devices have developed into a popular source of non-volatile memory for a wide range of electronic applications. Flash memory devices typically use a one-transistor memory cell that allows for high memory densities, high reliability, and low power consumption. Common uses for flash memory include portable computers, personal digital assistants (PDAs), digital cameras, and cellular telephones. Program code, system data such as a basic input/output system (BIOS), and other firmware can typically be stored in flash memory devices.
A synchronous flash memory device is a flash memory device that has a synchronous dynamic random access memory (SDRAM) interface. This enables the synchronous flash device to operate at much higher speeds than a typical flash memory.
An erase operation in flash memory is typically comprised of three separate activities. The entire array is pre-programmed, the memory block is erased, and a Vt tightening operation is performed.
The array is pre-programmed in order to reduce the chances of the cells going into a depletion mode. As the cells in a flash memory device get erased, they may get erased to the point where they go into depletion and conduct current even when those cells have a gate voltage of 0 V. This affects the reading of all other cells in their respective columns. By pre-programming the memory, the cells start from a known programmed state and are therefore less likely to go into depletion.
The erase operation is then conducted to ensure that all cells are erased to at least a minimum level. At the end of the erase operation, there is no guarantee that some cells have not been over-erased. In this case, a Vt tightening operation is performed.
The Vt tightening operation is a short programming pulse that is intended to pull memory cells that are depleted back into the normal population of erased cells. Vt is the gate voltage to which the memory cell is programmed. This operation may be accomplished by pulsing the cell, then checking for the erased state. This operation is repeated until all depleted cells are left with proper threshold voltages.
Most flash memory devices are read in a byte or word mode. In this case, the interaction between bit lines (also referred to in the art as columns or data lines) is not an issue since only 8 or 16 out of 2000 or 4000 columns, for example, are being sensed at any one time. However, in synchronous flash memory devices, 8000 bit lines may be sensed at a time. This makes the interaction between adjacent bit lines an important part of the read operation.
If an adjacent bit line is defective or over-erased, it pulls down at a faster rate than a normal bit line. The coupling capacitance between the two bit lines shows up as an AC injected current in the adjacent bit line. This current is going to make the cells in that adjacent bit line appear as erased when they may actually be programmed.
In a synchronous flash device, the defective bit lines do not get preprogrammed and are therefore continually erased until they go into an over-erasure condition. These bit lines then discharge even more quickly thus causing greater problems with adjacent bit lines.
An additional problem is that typical preprogram operations may try to verify the preprogrammed data up to one thousand times. This increases the test time and the time it takes to do any erase operation. There is a resulting need in the art for a way to reduce or eliminate the effect that defective or over-erased bit lines have on adjacent bit lines while also reducing the time required to perform a preprogram operation.
SUMMARY
The present invention encompasses a method for preconditioning a memory device having at least one redundant column corresponding to a defective or over-erased memory array column. The method preprograms the redundant column and the defective/over-erased memory array column. The erase operation is then performed on the memory array including the redundant and primary columns.
In one embodiment, a defective primary column to which the redundant column is mapped goes through a preprogram verification operation. This operation attempts to verify that the column has been preprogrammed and is performed for a predetermined number of attempts. For example, the memory array column may go through four attempts at verification.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 shows a block diagram of one embodiment of an electronic system of the present invention.
FIG. 2 shows a block diagram of one embodiment of a memory device of the present invention.
FIG. 3 shows a block diagram of one embodiment of a memory cell in a synchronous flash memory device of the present invention.
FIG. 4 shows a flowchart of one embodiment of an erase method of the present invention.
FIG. 5 shows a flowchart of one embodiment of a memory preconditioning method of the present invention.
DETAILED DESCRIPTION
The embodiments of the memory device of the present invention enable the memory device to have defective columns without affecting the operation of the memory device. This is especially relevant if the memory device is a synchronous flash memory device that performs thousands of simultaneous read operations in which adjacent columns may be affected by a defective or over-erased column. Preprogramming both the redundant column and the defective or over-erased primary column facilitates reducing or eliminating these effects.
While the subsequent discussion of the embodiments of the present invention refers to synchronous flash memory, any type of memory device that has similar characteristics may be used. For example flash memory, non-volatile RAM (NOVRAM), or electrically erasable programmable read only memory (EEPROM) may be encompassed by the present invention.
FIG. 1 is a functional block diagram of one embodiment of a memory device (100) of the present invention. The memory device (100) may be coupled to a processor (110) to form part of an electronic system (120). The memory device (100) has been simplified to focus on features of the memory that are helpful in understanding the present invention. In one embodiment, the memory device is a synchronous flash memory device.
The memory device includes an array of memory cells (130). The memory cells are non-volatile floating-gate memory cells and the memory array (130) is arranged in banks of rows and columns. In one embodiment, the array of memory cells is comprised of a block of memory that makes up a predetermined address range in the memory array.
An address buffer circuit (140) is provided to latch address signals provided on address input connections AO–Ax (142). Address signals are received and decoded by a row decoder (144) and a column decoder (146) to access the memory array (130). It will be appreciated by those skilled in the art, with the benefit of the present description, that the number of address input connections depends on the density and architecture of the memory array (130). That is, the number of addresses increases with both increased memory cell counts and increased bank and block counts.
The memory device (100) reads data in the memory array (130) using sense amplifiers to sense voltage or current changes in the memory array columns using read/latch circuitry (150). The read/latch circuitry (150), in one embodiment, is coupled to read and latch a row of data from the memory array (130). Data input and output buffer circuitry (160) is included for bi-directional data communication over a plurality of data (DQ) connections (162) with the processor (110). Write circuitry (155) is provided to write data to the memory array.
Command control circuit (170) decodes signals provided on control connections (172) from the processor (110). These signals are used to control the operations on the memory array (130), including data read, data write, and erase operations. In one embodiment, the control circuitry (170) is comprised of a state machine that executes the control functions of the memory device (100).
An array of control registers (180) store the commands and the control data. Some of the control registers are used for typical control functions and others are reserved for expansion and/or future use.
The flash memory device illustrated in FIG. 1 has been simplified to facilitate a basic understanding of the features of the memory as they relate to the present invention. A more detailed understanding of internal circuitry and functions of flash memories and synchronous flash memories are known to those skilled in the art.
FIG. 2 illustrates a block diagram of one embodiment of a more detailed view of the memory device of the present invention as illustrated in FIG. 1. In one embodiment, the memory device is a synchronous flash memory device. Alternate embodiments use other types of memory.
The memory device is comprised of a memory array (200), as described above, that has the primary columns. The memory array is coupled to the column decode circuitry (205) as described above. A plurality of sense amplifiers and latches (210) that are responsible for reading the state of the columns of the memory array (200) are coupled to the output of the column decode circuitry (205). The outputs of the sense amplifiers/latches (205) go to I/O circuitry and the DQ outputs of the memory device.
The memory device additionally has a redundant column area (201) that is coupled to the column decode circuitry (205). The redundant column area (201) provides the redundant columns for any defective primary columns when a particular column in the memory array (200) is defective. Once a primary column in the memory array (200) is found to be defective, a redundant column from the redundant column area (201) is mapped to the defective primary column by the control circuitry of the memory device. This mapping function, in one embodiment, is executed by the memory device state machine and is well known in the art.
FIG. 3 illustrates a more detailed schematic diagram of the memory array and sense amplifiers of FIG. 2. The memory array (300) and redundant column area are comprised of a plurality of bit line and bit line* (BL and BL*) sense lines that form the columns of the memory array (300). Each bit line is coupled to a large number of memory cells (315) that form the memory array. FIG. 3 shows only one such memory cell for purposes of illustration. A typical memory array of the present invention may be comprised of millions of these cells. For purposes of clarity, the row decode lines are also not shown but are assumed to be there to access a particular cell.
When each cell is charged, that cell represents a logic zero and the bit line to which it is attached no longer conducts. Conversely, when the cell is not charged it represents a logic one and the bit line to which it is attached conducts. The sense amplifier (310) senses the difference in voltage between the bit line (BL) and its reference bit line (BL*).
If one of the bit lines is defective or a cell on the bit line is over-erased, that will cause the voltage on that bit line to fall faster relative to the adjacent bit lines. This will show up as an extra coupling current in the adjacent columns. Even after the defective or over-erased column is replaced by a redundant column from the redundant column area illustrated in FIG. 2, the defective or over-erased column still has an effect on adjacent columns.
FIG. 4 illustrates a flowchart of one embodiment of an erase method of the present invention. This method, in one embodiment, is executed by the memory device's controller/state machine.
The memory device determines that a column is defective or has been over-erased. This column is replaced with a redundant column from the redundant column area (401). The method for determining when a column is defective is well known by those skilled in the art and is not discussed further.
The memory device receives a command from a processor or other device to perform an erase operation on a block of memory (405). In response to the command, the memory device's controller performs the preconditioning method (410) of FIG. 5 as well as the erase function.
FIG. 5 illustrates a flowchart of one embodiment of a memory preconditioning method of the present invention. This method, in one embodiment is executed by the memory device's controller/state machine. The method preprograms both the defective or over-erased column as well as the redundant column. This prevents the defective/over-erased column from becoming too over-erased such that it goes into a depletion mode. In one embodiment, the columns are preprogrammed with a logical zero.
The method preprograms the defective/over-erased column (501). This step is accomplished, in one embodiment, by selecting that column and preprogramming the cells in the column. The redundant column is also preprogrammed (505). These steps are in addition to preprogramming the remainder of the non-defective columns in the memory block selected to be erased.
After the initial pulse, the defective/over-erased column is checked to determine if the preprogrammed data is present (520). If the data is present, the method performs the normal erase function (510). If the data is not present, the counter that tracks the maximum number of attempts is checked (530).
If the defective/over-erased column has been checked the maximum number of times, the method performs the normal erase function (510). If the maximum number of access attempts has not been performed, the counter is reduced by one (535) and the column is accessed again to determine whether the cells have been preprogrammed (520). This checking of the defective/over-erased column continues until the counter reaches zero or some other predetermined quantity. In another embodiment, the counter is incremented to a predetermined quantity.
The verification of the preprogramming of the defective/over-erased column is only performed a small quantity of times. In one embodiment, the verification is performed four times. In an alternate embodiment, the verification is performed in a range of attempts that is less than ten. The present invention is not limited to any one quantity of preprogramming verification attempts. This is an improvement over the prior art preprogramming verification of non-defective columns that may require one thousand attempts.
The memory block is erased (510) after the maximum attempts counter reaches zero or some other predetermined quantity. The erase operation modifies each cell's contents such that a logical one is programmed into the cell. The erase operation is well known in the art and is not discussed further.
The Vt tightening operation is performed, as is typical in flash memory devices, in order to pull memory cells that are marginal back into the erase state. As discussed above, during this operation, the cells are pulsed and checked repeatedly.
In summary, the embodiments of the present invention provide a preconditioning operation that preprograms the defective column as well as the redundant column of a memory device. If the column is found to be defective, the method only attempts to verify the preprogrammed data on the column cells a limited quantity of times, such as four, instead of the one thousand attempts that might be performed on a non-defective primary column. This reduces the time required to verify a defective column.
Numerous modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims, the invention may be practiced otherwise than as specifically described herein.

Claims (20)

1. A preconditioning method in a flash memory device comprising a plurality of columns, each defective column of the plurality of columns having a corresponding redundant column, the method comprising:
preprogramming at least one defective column and its corresponding redundant column;
verifying that the at least one defective column has been preprogrammed; and
performing an erase operation on the plurality of columns and any corresponding redundant columns.
2. The method of claim 1 and further including performing a Vt tightening operation on the defective primary column.
3. The method of claim 1 wherein the defective primary column is over-erased.
4. The method of claim 1 wherein preprogramming comprises selecting the at least one defective column and its corresponding redundant column and programming memory cells in each column.
5. The method of claim 1 wherein preprogramming comprises writing a logical 0 to each cell in both the at least one defective column and its corresponding redundant column.
6. The method of claim 1 and further including receiving an erase command from a control circuit coupled to the memory device.
7. The method of claim 1 wherein the memory device is a synchronous flash memory device.
8. A method for preconditioning a synchronous flash memory device comprising a plurality of primary memory columns and a plurality of redundant memory columns, the method comprising:
determining a first defective primary memory column;
mapping a first redundant memory column to the first defective primary memory column;
receiving an erase command;
preprogramming both the first defective primary memory column and the first redundant memory column;
verifying that the first defective primary memory column has been preprogrammed; and
performing an erase operation on at least a portion of the flash memory device.
9. The method of claim 8 wherein performing the erase operation comprises erasing a memory block of the device.
10. The method of claim 8 wherein performing the erase operation comprises erasing the plurality of primary memory columns and any corresponding redundant memory columns.
11. The method of claim 10 wherein the verifying is performed a predetermined number of times that is at least one order of magnitude less than the verifying performed on a non-defective column.
12. The method of claim 10 wherein the verifying is performed a predetermined number of times that is at least two orders of magnitude less than the verifying performed on a non-defective column.
13. The method of claim 8 wherein the first defective primary memory column is over-erased.
14. A non-volatile memory device comprising:
a memory array having a plurality of memory array columns;
a redundant column area having a plurality of redundant columns, a first redundant column being mapped to a first defective primary column; and
a controller that performs memory functions of the memory device, the controller adapted to perform a preconditioning function such that the controller preprograms the first redundant column and the first defective primary column, verifies that the first defective primary column has been preprogrammed, and performs an erase operation on at least a portion of the memory array containing the first redundant column and the first defective primary column.
15. The memory device of claim 14 wherein the controller comprises a state machine that executes the erase function.
16. The memory device of claim 14 wherein the controller is further adapted to perform a Vt tightening operation.
17. The memory device of claim 14 wherein the controller is further capable of verifying, a predetermined number of times, that the first memory array column has been preprogrammed.
18. The memory device of claim 14 wherein the controller is further adapted to determine which memory array columns are defective.
19. The memory device of claim 18 wherein the controller is further adapted to determine that the defective memory array column comprises an over-erased cell.
20. The memory device of claim 14 wherein the controller is further adapted to verify, a predetermined number of times that is less than two orders of magnitude less than the verifying performed on a non-defective column, that the first memory array column has been preprogrammed.
US11/255,646 2002-11-21 2005-10-21 Preconditioning of defective and redundant columns in a memory device Expired - Lifetime US7145800B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/255,646 US7145800B2 (en) 2002-11-21 2005-10-21 Preconditioning of defective and redundant columns in a memory device

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/301,410 US6977841B2 (en) 2002-11-21 2002-11-21 Preconditioning of defective and redundant columns in a memory device
US11/255,646 US7145800B2 (en) 2002-11-21 2005-10-21 Preconditioning of defective and redundant columns in a memory device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/301,410 Continuation US6977841B2 (en) 2002-11-21 2002-11-21 Preconditioning of defective and redundant columns in a memory device

Publications (2)

Publication Number Publication Date
US20060034126A1 US20060034126A1 (en) 2006-02-16
US7145800B2 true US7145800B2 (en) 2006-12-05

Family

ID=32324537

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/301,410 Expired - Lifetime US6977841B2 (en) 2002-11-21 2002-11-21 Preconditioning of defective and redundant columns in a memory device
US11/255,646 Expired - Lifetime US7145800B2 (en) 2002-11-21 2005-10-21 Preconditioning of defective and redundant columns in a memory device

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/301,410 Expired - Lifetime US6977841B2 (en) 2002-11-21 2002-11-21 Preconditioning of defective and redundant columns in a memory device

Country Status (1)

Country Link
US (2) US6977841B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2013147818A1 (en) * 2012-03-29 2013-10-03 Intel Corporation Nonvolatile memory erasure techniques

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7038553B2 (en) * 2002-10-03 2006-05-02 International Business Machines Corporation Scalable computer system having surface-mounted capacitive couplers for intercommunication
CN103811066B (en) * 2012-11-15 2016-12-21 北京兆易创新科技股份有限公司 The method for deleting of nonvolatile storage and system
US10275174B2 (en) 2016-08-23 2019-04-30 Samsung Electronics Co., Ltd. System and method for pre-conditioning a storage device

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4999812A (en) 1988-11-23 1991-03-12 National Semiconductor Corp. Architecture for a flash erase EEPROM memory
US5237535A (en) 1991-10-09 1993-08-17 Intel Corporation Method of repairing overerased cells in a flash memory
US5594689A (en) 1995-03-10 1997-01-14 Nec Corporation Non-volatile semiconductor memory capable of erase- verifying memory cells in a test mode using a defective count circuit activated by a test mode signal
US5774396A (en) 1996-03-29 1998-06-30 Aplus Integrated Circuits, Inc. Flash memory with row redundancy
US6198662B1 (en) 1999-06-24 2001-03-06 Amic Technology, Inc. Circuit and method for pre-erasing/erasing flash memory array
US6279070B1 (en) 1998-06-11 2001-08-21 Hyundai Electronics Industries Co., Ltd. Multistep pulse generation circuit and method of erasing a flash memory cell using the same
US6381174B1 (en) 2001-03-12 2002-04-30 Micron Technology, Inc. Non-volatile memory device with redundant columns
US6407947B2 (en) 2000-06-27 2002-06-18 Hyundai Electronics Industries Co., Ltd. Method of erasing a flash memory device
US6469932B2 (en) 2001-03-12 2002-10-22 Micron Technology, Inc. Memory with row redundancy

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4999812A (en) 1988-11-23 1991-03-12 National Semiconductor Corp. Architecture for a flash erase EEPROM memory
US5237535A (en) 1991-10-09 1993-08-17 Intel Corporation Method of repairing overerased cells in a flash memory
US5594689A (en) 1995-03-10 1997-01-14 Nec Corporation Non-volatile semiconductor memory capable of erase- verifying memory cells in a test mode using a defective count circuit activated by a test mode signal
US5774396A (en) 1996-03-29 1998-06-30 Aplus Integrated Circuits, Inc. Flash memory with row redundancy
US6279070B1 (en) 1998-06-11 2001-08-21 Hyundai Electronics Industries Co., Ltd. Multistep pulse generation circuit and method of erasing a flash memory cell using the same
US6198662B1 (en) 1999-06-24 2001-03-06 Amic Technology, Inc. Circuit and method for pre-erasing/erasing flash memory array
US6249459B1 (en) 1999-06-24 2001-06-19 Amic Technology, Inc. Circuit and method for equalizing erase rate of non-volatile memory cells
US6407947B2 (en) 2000-06-27 2002-06-18 Hyundai Electronics Industries Co., Ltd. Method of erasing a flash memory device
US6381174B1 (en) 2001-03-12 2002-04-30 Micron Technology, Inc. Non-volatile memory device with redundant columns
US6469932B2 (en) 2001-03-12 2002-10-22 Micron Technology, Inc. Memory with row redundancy

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2013147818A1 (en) * 2012-03-29 2013-10-03 Intel Corporation Nonvolatile memory erasure techniques
US9543024B2 (en) 2012-03-29 2017-01-10 Intel Corporation Nonvolatile memory erasure techniques

Also Published As

Publication number Publication date
US20040103239A1 (en) 2004-05-27
US6977841B2 (en) 2005-12-20
US20060034126A1 (en) 2006-02-16

Similar Documents

Publication Publication Date Title
US7180781B2 (en) Memory block erasing in a flash memory device
US7372742B2 (en) Memory block erasing in a flash memory device
US8363468B2 (en) Semiconductor memory device
US7130222B1 (en) Nonvolatile memory with program while program verify
US5954828A (en) Non-volatile memory device for fault tolerant data
US8046646B2 (en) Defective memory block identification in a memory device
US6515908B2 (en) Nonvolatile semiconductor memory device having reduced erase time and method of erasing data of the same
US6788580B2 (en) Nonvolatile semiconductor storage device and data erasing method
US6975543B2 (en) Nonvolatile semiconductor memory device which stores two bits per memory cell
JP3672435B2 (en) Nonvolatile memory device
US7215576B2 (en) Nonvolatile semiconductor memory device which erases data in units of one block including a number of memory cells, and data erasing method of the nonvolatile semiconductor memory device
US8213233B2 (en) Reduction of quick charge loss effect in a memory device
US8274840B2 (en) Nonvolatile memory devices having built-in memory cell recovery during block erase and methods of operating same
US5287317A (en) Non-volatile semiconductor memory device with over-erasing prevention
JP2006155871A (en) Nonvolatile memory device
JP2000082293A (en) Method and device for writing in erasable nonvolatile memory
JP3143161B2 (en) Non-volatile semiconductor memory
US7145800B2 (en) Preconditioning of defective and redundant columns in a memory device
JP4672673B2 (en) Semiconductor device and method for controlling semiconductor device
JPH11213691A (en) Nonvolatile semiconductor storage device
KR0172437B1 (en) Non-volatile semiconductor memory device
WO1996021229A1 (en) Non-volatile memory device for fault tolerant data
JP3541427B2 (en) Flash memory
JPH05210993A (en) Nonvolatile semiconductor memory
JP2002140893A (en) Non-volatile semiconductor memory

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553)

Year of fee payment: 12

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731

AS Assignment

Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731