US7217974B2 - Output prediction logic circuits with ultra-thin vertical transistors and methods of formation - Google Patents
Output prediction logic circuits with ultra-thin vertical transistors and methods of formation Download PDFInfo
- Publication number
- US7217974B2 US7217974B2 US11/080,443 US8044305A US7217974B2 US 7217974 B2 US7217974 B2 US 7217974B2 US 8044305 A US8044305 A US 8044305A US 7217974 B2 US7217974 B2 US 7217974B2
- Authority
- US
- United States
- Prior art keywords
- ultra
- layer
- silicon
- relaxed
- strained
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime, expires
Links
- 238000000034 method Methods 0.000 title description 19
- 230000015572 biosynthetic process Effects 0.000 title description 8
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims abstract description 93
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims abstract description 80
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 80
- 239000010703 silicon Substances 0.000 claims abstract description 80
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 claims abstract description 54
- 229910052732 germanium Inorganic materials 0.000 claims abstract description 29
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 claims abstract description 28
- 239000000758 substrate Substances 0.000 claims description 28
- 239000004065 semiconductor Substances 0.000 claims description 23
- 238000000038 ultrahigh vacuum chemical vapour deposition Methods 0.000 claims description 7
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 3
- 229920005591 polysilicon Polymers 0.000 claims description 3
- 230000003647 oxidation Effects 0.000 claims description 2
- 238000007254 oxidation reaction Methods 0.000 claims description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims 1
- 229910052814 silicon oxide Inorganic materials 0.000 claims 1
- 210000000746 body region Anatomy 0.000 abstract description 30
- 238000003491 array Methods 0.000 abstract description 9
- 108091006146 Channels Proteins 0.000 description 38
- 230000015654 memory Effects 0.000 description 28
- 238000012545 processing Methods 0.000 description 26
- 238000004519 manufacturing process Methods 0.000 description 15
- 238000005516 engineering process Methods 0.000 description 8
- 238000003860 storage Methods 0.000 description 8
- 238000013461 design Methods 0.000 description 6
- 230000002093 peripheral effect Effects 0.000 description 6
- 230000003068 static effect Effects 0.000 description 6
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 4
- 238000005530 etching Methods 0.000 description 4
- 239000012212 insulator Substances 0.000 description 4
- 230000010354 integration Effects 0.000 description 4
- 239000001301 oxygen Substances 0.000 description 4
- 229910052760 oxygen Inorganic materials 0.000 description 4
- 238000004458 analytical method Methods 0.000 description 3
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 3
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 238000010586 diagram Methods 0.000 description 3
- 230000006870 function Effects 0.000 description 3
- 230000002829 reductive effect Effects 0.000 description 3
- 238000001069 Raman spectroscopy Methods 0.000 description 2
- 230000000295 complement effect Effects 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 238000005468 ion implantation Methods 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229910052757 nitrogen Inorganic materials 0.000 description 2
- 238000001020 plasma etching Methods 0.000 description 2
- 238000005001 rutherford backscattering spectroscopy Methods 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 241000699670 Mus sp. Species 0.000 description 1
- 238000002441 X-ray diffraction Methods 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- MROCJMGDEKINLD-UHFFFAOYSA-N dichlorosilane Chemical compound Cl[SiH2]Cl MROCJMGDEKINLD-UHFFFAOYSA-N 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 230000008030 elimination Effects 0.000 description 1
- 238000003379 elimination reaction Methods 0.000 description 1
- 238000011156 evaluation Methods 0.000 description 1
- 229910000078 germane Inorganic materials 0.000 description 1
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 230000014759 maintenance of location Effects 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 230000001590 oxidative effect Effects 0.000 description 1
- -1 oxygen ions Chemical class 0.000 description 1
- 230000036961 partial effect Effects 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 239000002243 precursor Substances 0.000 description 1
- 229910052594 sapphire Inorganic materials 0.000 description 1
- 239000010980 sapphire Substances 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/092—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823885—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of vertical transistor structures, i.e. with channel vertical to the substrate surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
- H01L27/10—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
- H01L27/118—Masterslice integrated circuits
- H01L27/11803—Masterslice integrated circuits using field effect technology
- H01L27/11807—CMOS gate arrays
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/1025—Channel region of field-effect devices
- H01L29/1029—Channel region of field-effect devices of field-effect transistors
- H01L29/1033—Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure
- H01L29/1054—Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure with a variation of the composition, e.g. channel with strained layer for increasing the mobility
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66666—Vertical transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7827—Vertical transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/16—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System
- H01L29/161—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System including two or more of the elements provided for in group H01L29/16, e.g. alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/16—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System
- H01L29/161—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System including two or more of the elements provided for in group H01L29/16, e.g. alloys
- H01L29/165—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System including two or more of the elements provided for in group H01L29/16, e.g. alloys in different semiconductor regions, e.g. heterojunctions
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Thin Film Transistor (AREA)
Abstract
Description
-
- (i) lightly doped p-type;
- (ii) silicon on insulator substrates, such as SIMOX, for example; and
- (iii) islands of silicon on insulator formed by techniques such as those described in U.S. Pat. No. 5,691,230 to Forbes, the disclosure of which is incorporated by reference herein.
Claims (12)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/080,443 US7217974B2 (en) | 2002-06-10 | 2005-03-16 | Output prediction logic circuits with ultra-thin vertical transistors and methods of formation |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/164,611 US6900521B2 (en) | 2002-06-10 | 2002-06-10 | Vertical transistors and output prediction logic circuits containing same |
US11/080,443 US7217974B2 (en) | 2002-06-10 | 2005-03-16 | Output prediction logic circuits with ultra-thin vertical transistors and methods of formation |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/164,611 Continuation US6900521B2 (en) | 2002-06-10 | 2002-06-10 | Vertical transistors and output prediction logic circuits containing same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20050156230A1 US20050156230A1 (en) | 2005-07-21 |
US7217974B2 true US7217974B2 (en) | 2007-05-15 |
Family
ID=29710247
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/164,611 Expired - Lifetime US6900521B2 (en) | 2002-06-10 | 2002-06-10 | Vertical transistors and output prediction logic circuits containing same |
US10/759,107 Expired - Fee Related US6998311B2 (en) | 2002-06-10 | 2004-01-20 | Methods of forming output prediction logic circuits with ultra-thin vertical transistors |
US11/080,443 Expired - Lifetime US7217974B2 (en) | 2002-06-10 | 2005-03-16 | Output prediction logic circuits with ultra-thin vertical transistors and methods of formation |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/164,611 Expired - Lifetime US6900521B2 (en) | 2002-06-10 | 2002-06-10 | Vertical transistors and output prediction logic circuits containing same |
US10/759,107 Expired - Fee Related US6998311B2 (en) | 2002-06-10 | 2004-01-20 | Methods of forming output prediction logic circuits with ultra-thin vertical transistors |
Country Status (1)
Country | Link |
---|---|
US (3) | US6900521B2 (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090166725A1 (en) * | 2008-01-02 | 2009-07-02 | Eun Sung Lee | Vertical transistor and method for forming the same |
US20090242979A1 (en) * | 2008-03-27 | 2009-10-01 | Hynix Semiconductor Inc. | Vertical Transistor of Semiconductor Device and Method of Forming the Same |
US7935999B2 (en) | 2005-09-01 | 2011-05-03 | Micron Technology, Inc. | Memory device |
US7939409B2 (en) | 2005-09-01 | 2011-05-10 | Micron Technology, Inc. | Peripheral gate stacks and recessed array gates |
US7977236B2 (en) | 2005-09-01 | 2011-07-12 | Micron Technology, Inc. | Method of forming a transistor gate of a recessed access device, method of forming a recessed transistor gate and a non-recessed transistor gate, and method of fabricating an integrated circuit |
US9614077B1 (en) | 2016-03-03 | 2017-04-04 | International Business Machines Corporation | Vertical finfet with strained channel |
US10515801B2 (en) | 2007-06-04 | 2019-12-24 | Micron Technology, Inc. | Pitch multiplication using self-assembling materials |
Families Citing this family (77)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040023874A1 (en) * | 2002-03-15 | 2004-02-05 | Burgess Catherine E. | Therapeutic polypeptides, nucleic acids encoding same, and methods of use |
JP2002232075A (en) * | 2001-01-31 | 2002-08-16 | Ando Electric Co Ltd | Tunable light source |
US6898362B2 (en) * | 2002-01-17 | 2005-05-24 | Micron Technology Inc. | Three-dimensional photonic crystal waveguide structure and method |
US20030048656A1 (en) * | 2001-08-28 | 2003-03-13 | Leonard Forbes | Four terminal memory cell, a two-transistor sram cell, a sram array, a computer system, a process for forming a sram cell, a process for turning a sram cell off, a process for writing a sram cell and a process for reading data from a sram cell |
US6900521B2 (en) * | 2002-06-10 | 2005-05-31 | Micron Technology, Inc. | Vertical transistors and output prediction logic circuits containing same |
JP3597831B2 (en) * | 2002-07-01 | 2004-12-08 | 株式会社東芝 | Field effect transistor and method of manufacturing the same |
US6972599B2 (en) | 2002-08-27 | 2005-12-06 | Micron Technology Inc. | Pseudo CMOS dynamic logic with delayed clocks |
US7198974B2 (en) * | 2003-03-05 | 2007-04-03 | Micron Technology, Inc. | Micro-mechanically strained semiconductor film |
US7041575B2 (en) * | 2003-04-29 | 2006-05-09 | Micron Technology, Inc. | Localized strained semiconductor on insulator |
US6987037B2 (en) | 2003-05-07 | 2006-01-17 | Micron Technology, Inc. | Strained Si/SiGe structures by ion implantation |
US7115480B2 (en) | 2003-05-07 | 2006-10-03 | Micron Technology, Inc. | Micromechanical strained semiconductor by wafer bonding |
US7662701B2 (en) | 2003-05-21 | 2010-02-16 | Micron Technology, Inc. | Gettering of silicon on insulator using relaxed silicon germanium epitaxial proximity layers |
WO2004106986A2 (en) * | 2003-05-29 | 2004-12-09 | Applied Materials Inc. | Maskless fabrication of waveguide mirrors |
US7439158B2 (en) | 2003-07-21 | 2008-10-21 | Micron Technology, Inc. | Strained semiconductor by full wafer bonding |
US6929984B2 (en) * | 2003-07-21 | 2005-08-16 | Micron Technology Inc. | Gettering using voids formed by surface transformation |
US7144818B2 (en) * | 2003-12-05 | 2006-12-05 | Advanced Micro Devices, Inc. | Semiconductor substrate and processes therefor |
JP4870908B2 (en) * | 2004-01-23 | 2012-02-08 | エルピーダメモリ株式会社 | Manufacturing method of semiconductor device |
US20050266632A1 (en) * | 2004-05-26 | 2005-12-01 | Yun-Hsiu Chen | Integrated circuit with strained and non-strained transistors, and method of forming thereof |
US7098105B2 (en) * | 2004-05-26 | 2006-08-29 | Micron Technology, Inc. | Methods for forming semiconductor structures |
US7518182B2 (en) | 2004-07-20 | 2009-04-14 | Micron Technology, Inc. | DRAM layout with vertical FETs and method of formation |
US7247570B2 (en) * | 2004-08-19 | 2007-07-24 | Micron Technology, Inc. | Silicon pillars for vertical transistors |
US7442976B2 (en) * | 2004-09-01 | 2008-10-28 | Micron Technology, Inc. | DRAM cells with vertical transistors |
US7285812B2 (en) * | 2004-09-02 | 2007-10-23 | Micron Technology, Inc. | Vertical transistors |
TWI431771B (en) * | 2004-10-07 | 2014-03-21 | Fairchild Semiconductor | Bandgap engineered mos-gated power transistors |
US7199419B2 (en) * | 2004-12-13 | 2007-04-03 | Micron Technology, Inc. | Memory structure for reduced floating body effect |
US7229895B2 (en) * | 2005-01-14 | 2007-06-12 | Micron Technology, Inc | Memory array buried digit line |
US7465972B2 (en) | 2005-01-21 | 2008-12-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | High performance CMOS device design |
US7268362B2 (en) | 2005-02-25 | 2007-09-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | High performance transistors with SiGe strain |
KR100673105B1 (en) * | 2005-03-31 | 2007-01-22 | 주식회사 하이닉스반도체 | Vertical transistor of semiconductor device and method for forming the same |
US7120046B1 (en) | 2005-05-13 | 2006-10-10 | Micron Technology, Inc. | Memory array with surrounding gate access transistors and capacitors with global and staggered local bit lines |
US7371627B1 (en) | 2005-05-13 | 2008-05-13 | Micron Technology, Inc. | Memory array with ultra-thin etched pillar surround gate access transistors and buried data/bit lines |
US7888721B2 (en) | 2005-07-06 | 2011-02-15 | Micron Technology, Inc. | Surround gate access transistors with grown ultra-thin bodies |
US7768051B2 (en) | 2005-07-25 | 2010-08-03 | Micron Technology, Inc. | DRAM including a vertical surround gate transistor |
US7439576B2 (en) * | 2005-08-29 | 2008-10-21 | Micron Technology, Inc. | Ultra-thin body vertical tunneling transistor |
US7696567B2 (en) | 2005-08-31 | 2010-04-13 | Micron Technology, Inc | Semiconductor memory device |
US7544584B2 (en) * | 2006-02-16 | 2009-06-09 | Micron Technology, Inc. | Localized compressive strained semiconductor |
US7842558B2 (en) * | 2006-03-02 | 2010-11-30 | Micron Technology, Inc. | Masking process for simultaneously patterning separate regions |
US7476933B2 (en) * | 2006-03-02 | 2009-01-13 | Micron Technology, Inc. | Vertical gated access transistor |
US7811935B2 (en) * | 2006-03-07 | 2010-10-12 | Micron Technology, Inc. | Isolation regions and their formation |
US7859026B2 (en) * | 2006-03-16 | 2010-12-28 | Spansion Llc | Vertical semiconductor device |
US7514726B2 (en) * | 2006-03-21 | 2009-04-07 | The United States Of America As Represented By The Aministrator Of The National Aeronautics And Space Administration | Graded index silicon geranium on lattice matched silicon geranium semiconductor alloy |
US7323392B2 (en) * | 2006-03-28 | 2008-01-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | High performance transistor with a highly stressed channel |
US8354311B2 (en) | 2006-04-04 | 2013-01-15 | Micron Technology, Inc. | Method for forming nanofin transistors |
US8734583B2 (en) * | 2006-04-04 | 2014-05-27 | Micron Technology, Inc. | Grown nanofin transistors |
US7491995B2 (en) | 2006-04-04 | 2009-02-17 | Micron Technology, Inc. | DRAM with nanofin transistors |
US20070228491A1 (en) * | 2006-04-04 | 2007-10-04 | Micron Technology, Inc. | Tunneling transistor with sublithographic channel |
US7425491B2 (en) * | 2006-04-04 | 2008-09-16 | Micron Technology, Inc. | Nanowire transistor with surrounding gate |
US8962447B2 (en) * | 2006-08-03 | 2015-02-24 | Micron Technology, Inc. | Bonded strained semiconductor with a desired surface orientation and conductance direction |
US7968960B2 (en) * | 2006-08-18 | 2011-06-28 | Micron Technology, Inc. | Methods of forming strained semiconductor channels |
US7592230B2 (en) * | 2006-08-25 | 2009-09-22 | Freescale Semiconductor, Inc. | Trench power device and method |
US20080162876A1 (en) * | 2006-12-28 | 2008-07-03 | International Business Machines Corporation | dedicated hardware processor for structured query language (sql) transactions |
US8558278B2 (en) * | 2007-01-16 | 2013-10-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strained transistor with optimized drive current and method of forming |
US7759233B2 (en) * | 2007-03-23 | 2010-07-20 | Micron Technology, Inc. | Methods for stressing semiconductor material structures to improve electron and/or hole mobility of transistor channels fabricated therefrom, and semiconductor devices including such structures |
US7569869B2 (en) * | 2007-03-29 | 2009-08-04 | Intel Corporation | Transistor having tensile strained channel and system including same |
US8293611B2 (en) | 2007-05-08 | 2012-10-23 | Micron Technology, Inc. | Implantation processes for straining transistor channels of semiconductor device structures and semiconductor devices with strained transistor channels |
US8257491B2 (en) * | 2007-10-18 | 2012-09-04 | The United States Of America, As Represented By The Administrator Of The National Aeronautics And Space Administration | Rhombohedral cubic semiconductor materials on trigonal substrate with single crystal properties and devices based on such materials |
US7825465B2 (en) * | 2007-12-13 | 2010-11-02 | Fairchild Semiconductor Corporation | Structure and method for forming field effect transistor with low resistance channel region |
US7943961B2 (en) * | 2008-03-13 | 2011-05-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Strain bars in stressed layers of MOS devices |
KR101031476B1 (en) * | 2008-07-25 | 2011-04-26 | 주식회사 하이닉스반도체 | All around gate type semiconductor device and manufacturing method of the same |
US8101497B2 (en) | 2008-09-11 | 2012-01-24 | Micron Technology, Inc. | Self-aligned trench formation |
US7808051B2 (en) * | 2008-09-29 | 2010-10-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Standard cell without OD space effect in Y-direction |
US8222657B2 (en) * | 2009-02-23 | 2012-07-17 | The Penn State Research Foundation | Light emitting apparatus |
SG165252A1 (en) * | 2009-03-25 | 2010-10-28 | Unisantis Electronics Jp Ltd | Semiconductor device and production method therefor |
US9401363B2 (en) | 2011-08-23 | 2016-07-26 | Micron Technology, Inc. | Vertical transistor devices, memory arrays, and methods of forming vertical transistor devices |
CN102751331B (en) * | 2012-07-16 | 2015-07-22 | 西安电子科技大学 | Strain SiGe square-in-square type channel NMOS (N-channel Metal Oxide Semiconductor) integrated device and preparation method thereof |
CN102832218B (en) * | 2012-07-16 | 2015-03-04 | 西安电子科技大学 | Strain SiGe vertical CMOS (complementary metal-oxide-semiconductor transistor) integrated device and preparation method thereof |
US9614026B2 (en) | 2013-03-13 | 2017-04-04 | The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration | High mobility transport layer structures for rhombohedral Si/Ge/SiGe devices |
US9859286B2 (en) | 2014-12-23 | 2018-01-02 | International Business Machines Corporation | Low-drive current FinFET structure for improving circuit density of ratioed logic in SRAM devices |
US10211338B2 (en) * | 2015-09-03 | 2019-02-19 | Globalfoundries Singapore Pte. Ltd. | Integrated circuits having tunnel transistors and methods for fabricating the same |
DE112015006960T5 (en) * | 2015-09-25 | 2018-06-07 | Intel Corporation | LANG CHANNEL MOS TRANSISTORS FOR CRAZY LOSS ARMS APPLICATIONS ON A SHORT CHANNEL CMOS CHIP |
US11018254B2 (en) * | 2016-03-31 | 2021-05-25 | International Business Machines Corporation | Fabrication of vertical fin transistor with multiple threshold voltages |
US11195764B2 (en) * | 2018-04-04 | 2021-12-07 | International Business Machines Corporation | Vertical transport field-effect transistors having germanium channel surfaces |
CN108766967B (en) * | 2018-05-23 | 2021-05-28 | 燕山大学 | Planar composite strain Si/SiGe CMOS device and preparation method thereof |
US11107817B2 (en) * | 2019-03-11 | 2021-08-31 | Micron Technology, Inc. | Integrated assemblies comprising hydrogen diffused within two or more different semiconductor materials, and methods of forming integrated assemblies |
US10985073B2 (en) | 2019-07-08 | 2021-04-20 | International Business Machines Corporation | Vertical field effect transistor replacement metal gate fabrication |
US11569244B2 (en) | 2020-05-29 | 2023-01-31 | Taiwan Semiconductor Manufacturing Company Limited | Vertical heterostructure semiconductor memory cell and methods for making the same |
US11848357B2 (en) * | 2022-01-24 | 2023-12-19 | International Business Machines Corporation | Strained superlattice |
Citations (32)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4569032A (en) | 1983-12-23 | 1986-02-04 | At&T Bell Laboratories | Dynamic CMOS logic circuits for implementing multiple AND-functions |
US5308785A (en) | 1992-01-24 | 1994-05-03 | International Business Machines Corporation | Isolation technique for silicon germanium devices |
US5451800A (en) * | 1992-12-02 | 1995-09-19 | International Business Machines Corporation | Metal oxide semiconductor heterojunction field effect transistor (MOSHFET) |
US5714777A (en) | 1997-02-19 | 1998-02-03 | International Business Machines Corporation | Si/SiGe vertical junction field effect transistor |
US5821577A (en) | 1991-01-10 | 1998-10-13 | International Business Machines Corporation | Graded channel field effect transistor |
US5914504A (en) | 1995-06-16 | 1999-06-22 | Imec Vzw | DRAM applications using vertical MISFET devices |
US6107653A (en) | 1997-06-24 | 2000-08-22 | Massachusetts Institute Of Technology | Controlling threading dislocation densities in Ge on Si using graded GeSi layers and planarization |
US6191432B1 (en) | 1996-09-02 | 2001-02-20 | Kabushiki Kaisha Toshiba | Semiconductor device and memory device |
US6313487B1 (en) | 2000-06-15 | 2001-11-06 | Board Of Regents, The University Of Texas System | Vertical channel floating gate transistor having silicon germanium channel layer |
US6323108B1 (en) * | 1999-07-27 | 2001-11-27 | The United States Of America As Represented By The Secretary Of The Navy | Fabrication ultra-thin bonded semiconductor layers |
US20020030203A1 (en) | 2000-05-26 | 2002-03-14 | Fitzgerald Eugene A. | Buried channel strained silicon FET using a supply layer created through ion implantation |
US20020030227A1 (en) | 2000-01-20 | 2002-03-14 | Bulsara Mayank T. | Strained-silicon diffused metal oxide semiconductor field effect transistors |
US20020098655A1 (en) | 2001-01-19 | 2002-07-25 | Chartered Semiconductor Manufacturing Ltd. | Method to form very high mobility vertical channel transistor by selective deposition of SiGe or multi-quantum wells (MQWs) |
US20020123167A1 (en) | 2001-03-02 | 2002-09-05 | Fitzgerald Eugene A. | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits |
US20020125497A1 (en) | 2001-03-02 | 2002-09-12 | Fitzgerald Eugene A. | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits |
US20020125471A1 (en) | 2000-12-04 | 2002-09-12 | Fitzgerald Eugene A. | CMOS inverter circuits utilizing strained silicon surface channel MOSFETS |
US20020168864A1 (en) | 2001-04-04 | 2002-11-14 | Zhiyuan Cheng | Method for semiconductor device fabrication |
US20020167048A1 (en) | 2001-05-14 | 2002-11-14 | Tweet Douglas J. | Enhanced mobility NMOS and PMOS transistors using strained Si/SiGe layers on silicon-on-insulator substrates |
US20020179946A1 (en) | 2000-10-19 | 2002-12-05 | Yoshiro Hara | P-channel field-effect transistor |
US20030034529A1 (en) | 2000-12-04 | 2003-02-20 | Amberwave Systems Corporation | CMOS inverter and integrated circuits utilizing strained silicon surface channel MOSFETs |
US20030057439A1 (en) | 2001-08-09 | 2003-03-27 | Fitzgerald Eugene A. | Dual layer CMOS devices |
US20030068883A1 (en) | 2000-11-15 | 2003-04-10 | International Business Machines Corporation | Self-aligned silicide (salicide) process for strained silicon MOSFET on SiGe and structure formed thereby |
US20030089901A1 (en) | 2001-03-02 | 2003-05-15 | Fitzgerald Eugene A. | Relaxed silicon germanium platform for high speed cmos electronics and high speed analog circuits |
US20030201458A1 (en) | 2002-03-19 | 2003-10-30 | Clark William F. | Strained fin fets structure and method |
US6727550B2 (en) | 2001-07-06 | 2004-04-27 | Kabushiki Kaisha Toshiba | Integrated circuit device |
US6744083B2 (en) | 2001-12-20 | 2004-06-01 | The Board Of Regents, The University Of Texas System | Submicron MOSFET having asymmetric channel profile |
US20040157353A1 (en) | 2001-03-13 | 2004-08-12 | International Business Machines Corporation | Ultra scalable high speed heterojunction vertical n-channel MISFETs and methods thereof |
US20040256647A1 (en) | 2003-06-23 | 2004-12-23 | Sharp Laboratories Of America Inc. | Strained silicon finFET device |
US20040256639A1 (en) | 2003-06-17 | 2004-12-23 | International Business Machines Corporation | Low leakage heterojunction vertical transistors and high performance devices thereof |
US20040266112A1 (en) | 2001-04-02 | 2004-12-30 | Stmicroelectronics Sa | Method of fabricating a vertical quadruple conduction channel insulated gate transistor, and integrated circuit including this kind of transistor |
US20050003599A1 (en) | 2002-02-07 | 2005-01-06 | Taiwan Semiconductor Manufacturing Company | Mosfet device with a strained channel |
US6900521B2 (en) * | 2002-06-10 | 2005-05-31 | Micron Technology, Inc. | Vertical transistors and output prediction logic circuits containing same |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2004076650A (en) * | 2002-08-19 | 2004-03-11 | Denso Corp | Electromagnetic switch for starter |
-
2002
- 2002-06-10 US US10/164,611 patent/US6900521B2/en not_active Expired - Lifetime
-
2004
- 2004-01-20 US US10/759,107 patent/US6998311B2/en not_active Expired - Fee Related
-
2005
- 2005-03-16 US US11/080,443 patent/US7217974B2/en not_active Expired - Lifetime
Patent Citations (32)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4569032A (en) | 1983-12-23 | 1986-02-04 | At&T Bell Laboratories | Dynamic CMOS logic circuits for implementing multiple AND-functions |
US5821577A (en) | 1991-01-10 | 1998-10-13 | International Business Machines Corporation | Graded channel field effect transistor |
US5308785A (en) | 1992-01-24 | 1994-05-03 | International Business Machines Corporation | Isolation technique for silicon germanium devices |
US5451800A (en) * | 1992-12-02 | 1995-09-19 | International Business Machines Corporation | Metal oxide semiconductor heterojunction field effect transistor (MOSHFET) |
US5914504A (en) | 1995-06-16 | 1999-06-22 | Imec Vzw | DRAM applications using vertical MISFET devices |
US6191432B1 (en) | 1996-09-02 | 2001-02-20 | Kabushiki Kaisha Toshiba | Semiconductor device and memory device |
US5714777A (en) | 1997-02-19 | 1998-02-03 | International Business Machines Corporation | Si/SiGe vertical junction field effect transistor |
US6107653A (en) | 1997-06-24 | 2000-08-22 | Massachusetts Institute Of Technology | Controlling threading dislocation densities in Ge on Si using graded GeSi layers and planarization |
US6323108B1 (en) * | 1999-07-27 | 2001-11-27 | The United States Of America As Represented By The Secretary Of The Navy | Fabrication ultra-thin bonded semiconductor layers |
US20020030227A1 (en) | 2000-01-20 | 2002-03-14 | Bulsara Mayank T. | Strained-silicon diffused metal oxide semiconductor field effect transistors |
US20020030203A1 (en) | 2000-05-26 | 2002-03-14 | Fitzgerald Eugene A. | Buried channel strained silicon FET using a supply layer created through ion implantation |
US6313487B1 (en) | 2000-06-15 | 2001-11-06 | Board Of Regents, The University Of Texas System | Vertical channel floating gate transistor having silicon germanium channel layer |
US20020179946A1 (en) | 2000-10-19 | 2002-12-05 | Yoshiro Hara | P-channel field-effect transistor |
US20030068883A1 (en) | 2000-11-15 | 2003-04-10 | International Business Machines Corporation | Self-aligned silicide (salicide) process for strained silicon MOSFET on SiGe and structure formed thereby |
US20020125471A1 (en) | 2000-12-04 | 2002-09-12 | Fitzgerald Eugene A. | CMOS inverter circuits utilizing strained silicon surface channel MOSFETS |
US20030034529A1 (en) | 2000-12-04 | 2003-02-20 | Amberwave Systems Corporation | CMOS inverter and integrated circuits utilizing strained silicon surface channel MOSFETs |
US20020098655A1 (en) | 2001-01-19 | 2002-07-25 | Chartered Semiconductor Manufacturing Ltd. | Method to form very high mobility vertical channel transistor by selective deposition of SiGe or multi-quantum wells (MQWs) |
US20030089901A1 (en) | 2001-03-02 | 2003-05-15 | Fitzgerald Eugene A. | Relaxed silicon germanium platform for high speed cmos electronics and high speed analog circuits |
US20020123167A1 (en) | 2001-03-02 | 2002-09-05 | Fitzgerald Eugene A. | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits |
US20020125497A1 (en) | 2001-03-02 | 2002-09-12 | Fitzgerald Eugene A. | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits |
US20040157353A1 (en) | 2001-03-13 | 2004-08-12 | International Business Machines Corporation | Ultra scalable high speed heterojunction vertical n-channel MISFETs and methods thereof |
US20040266112A1 (en) | 2001-04-02 | 2004-12-30 | Stmicroelectronics Sa | Method of fabricating a vertical quadruple conduction channel insulated gate transistor, and integrated circuit including this kind of transistor |
US20020168864A1 (en) | 2001-04-04 | 2002-11-14 | Zhiyuan Cheng | Method for semiconductor device fabrication |
US20020167048A1 (en) | 2001-05-14 | 2002-11-14 | Tweet Douglas J. | Enhanced mobility NMOS and PMOS transistors using strained Si/SiGe layers on silicon-on-insulator substrates |
US6727550B2 (en) | 2001-07-06 | 2004-04-27 | Kabushiki Kaisha Toshiba | Integrated circuit device |
US20030057439A1 (en) | 2001-08-09 | 2003-03-27 | Fitzgerald Eugene A. | Dual layer CMOS devices |
US6744083B2 (en) | 2001-12-20 | 2004-06-01 | The Board Of Regents, The University Of Texas System | Submicron MOSFET having asymmetric channel profile |
US20050003599A1 (en) | 2002-02-07 | 2005-01-06 | Taiwan Semiconductor Manufacturing Company | Mosfet device with a strained channel |
US20030201458A1 (en) | 2002-03-19 | 2003-10-30 | Clark William F. | Strained fin fets structure and method |
US6900521B2 (en) * | 2002-06-10 | 2005-05-31 | Micron Technology, Inc. | Vertical transistors and output prediction logic circuits containing same |
US20040256639A1 (en) | 2003-06-17 | 2004-12-23 | International Business Machines Corporation | Low leakage heterojunction vertical transistors and high performance devices thereof |
US20040256647A1 (en) | 2003-06-23 | 2004-12-23 | Sharp Laboratories Of America Inc. | Strained silicon finFET device |
Non-Patent Citations (1)
Title |
---|
Wolf, Ph.D., et al., "Silicon Epitaxial Film Growth," Silicon Processing for the VLSI Era-vol. 1: Process Technology, Lattice Press, 1986, pp. 133-139. |
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8252646B2 (en) | 2005-09-01 | 2012-08-28 | Micron Technology, Inc. | Peripheral gate stacks and recessed array gates |
US7977236B2 (en) | 2005-09-01 | 2011-07-12 | Micron Technology, Inc. | Method of forming a transistor gate of a recessed access device, method of forming a recessed transistor gate and a non-recessed transistor gate, and method of fabricating an integrated circuit |
US9076888B2 (en) | 2005-09-01 | 2015-07-07 | Micron Technology, Inc. | Silicided recessed silicon |
US7939409B2 (en) | 2005-09-01 | 2011-05-10 | Micron Technology, Inc. | Peripheral gate stacks and recessed array gates |
US7935999B2 (en) | 2005-09-01 | 2011-05-03 | Micron Technology, Inc. | Memory device |
US10515801B2 (en) | 2007-06-04 | 2019-12-24 | Micron Technology, Inc. | Pitch multiplication using self-assembling materials |
KR100960928B1 (en) | 2008-01-02 | 2010-06-07 | 주식회사 하이닉스반도체 | Vertical transistor and method of forming the same |
US8093127B2 (en) | 2008-01-02 | 2012-01-10 | Hynix Semiconductor Inc. | Method for forming a vertical transistor having tensile layers |
US8569832B2 (en) | 2008-01-02 | 2013-10-29 | Hynix Semiconductor Inc. | Vertical transistor having first and second tensile layers |
US20090166725A1 (en) * | 2008-01-02 | 2009-07-02 | Eun Sung Lee | Vertical transistor and method for forming the same |
US20090242979A1 (en) * | 2008-03-27 | 2009-10-01 | Hynix Semiconductor Inc. | Vertical Transistor of Semiconductor Device and Method of Forming the Same |
US8097513B2 (en) | 2008-03-27 | 2012-01-17 | Hynix Semiconductor Inc. | Vertical transistor of semiconductor device and method of forming the same |
KR100946084B1 (en) * | 2008-03-27 | 2010-03-10 | 주식회사 하이닉스반도체 | Vertical transistor for semiconductor device and manufacturing method of the same |
US9614077B1 (en) | 2016-03-03 | 2017-04-04 | International Business Machines Corporation | Vertical finfet with strained channel |
Also Published As
Publication number | Publication date |
---|---|
US20030227072A1 (en) | 2003-12-11 |
US6998311B2 (en) | 2006-02-14 |
US6900521B2 (en) | 2005-05-31 |
US20050156230A1 (en) | 2005-07-21 |
US20040147079A1 (en) | 2004-07-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7217974B2 (en) | Output prediction logic circuits with ultra-thin vertical transistors and methods of formation | |
US6801056B2 (en) | Monotonic dynamic-static pseudo-NMOS logic circuit | |
Taur et al. | CMOS scaling into the 21st century: 0.1 µm and beyond | |
Nitayama et al. | Multi-pillar surrounding gate transistor (M-SGT) for compact and high-speed circuits | |
Annaratone | Digital CMOS circuit design | |
JP2994227B2 (en) | Layer structure for CMOS transistor using strained Si / SiGe heterostructure layer | |
US7405444B2 (en) | Micro-mechanically strained semiconductor film | |
US6646322B2 (en) | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits | |
US6461900B1 (en) | Method to form a self-aligned CMOS inverter using vertical device integration | |
US6894532B2 (en) | Programmable logic arrays with ultra thin body transistors | |
US6380590B1 (en) | SOI chip having multiple threshold voltage MOSFETs by using multiple channel materials and method of fabricating same | |
US6593641B1 (en) | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits | |
US20020125471A1 (en) | CMOS inverter circuits utilizing strained silicon surface channel MOSFETS | |
US6677192B1 (en) | Method of fabricating a relaxed silicon germanium platform having planarizing for high speed CMOS electronics and high speed analog circuits | |
US6900103B2 (en) | Relaxed silicon germanium platform for high speed CMOS electronics and high speed analog circuits | |
US20080237636A1 (en) | Transistor having tensile strained channel and system including same | |
US20020074599A1 (en) | Transistor and logic circuit on thin silicon-on-insulator wafers based on gate induced drain leakage currents | |
US20120292663A1 (en) | Structure and Method for Monolithically Fabrication Sb-Based E/D Mode MISFETs | |
Bhattacharjee et al. | VLSI Transistor and Interconnect Scaling Overview | |
Ghosh et al. | Monte Carlo study of germanium n-and pMOSFETs | |
JP2611358B2 (en) | Semiconductor device | |
US6281550B1 (en) | Transistor and logic circuit of thin silicon-on-insulator wafers based on gate induced drain leakage currents | |
Momose et al. | 1.0-/spl mu/m n-Well CMOS/Bipolar Technology | |
Zahra et al. | The Transition from MOSFET to MBCFET: Fabrication and Transfer Characteristics | |
KR100528998B1 (en) | Monotonic dynamic-static pseudo-NMOS logic circuit and method of forming a logic gate array |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 |
|
AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 |
|
AS | Assignment |
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001 Effective date: 20180629 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |
|
AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001 Effective date: 20190731 |
|
AS | Assignment |
Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 |