USRE35064E - Multilayer printed wiring board - Google Patents

Multilayer printed wiring board Download PDF

Info

Publication number
USRE35064E
USRE35064E US08/060,877 US6087793A USRE35064E US RE35064 E USRE35064 E US RE35064E US 6087793 A US6087793 A US 6087793A US RE35064 E USRE35064 E US RE35064E
Authority
US
United States
Prior art keywords
board
chips
high dielectric
layer
flexible
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US08/060,877
Inventor
Jorge M. Hernandez
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Circuit Components Inc
Original Assignee
Circuit Components Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US07/226,619 external-priority patent/US4908258A/en
Priority claimed from US07/291,531 external-priority patent/US5065284A/en
Application filed by Circuit Components Inc filed Critical Circuit Components Inc
Priority to US08/060,877 priority Critical patent/USRE35064E/en
Application granted granted Critical
Publication of USRE35064E publication Critical patent/USRE35064E/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01GCAPACITORS; CAPACITORS, RECTIFIERS, DETECTORS, SWITCHING DEVICES OR LIGHT-SENSITIVE DEVICES, OF THE ELECTROLYTIC TYPE
    • H01G4/00Fixed capacitors; Processes of their manufacture
    • H01G4/002Details
    • H01G4/018Dielectrics
    • H01G4/20Dielectrics using combinations of dielectrics from more than one of groups H01G4/02 - H01G4/06
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/03Use of materials for the substrate
    • H05K1/0313Organic insulating material
    • H05K1/0353Organic insulating material consisting of two or more materials, e.g. two or more polymers, polymer + filler, + reinforcement
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/16Printed circuits incorporating printed electric components, e.g. printed resistor, capacitor, inductor
    • H05K1/162Printed circuits incorporating printed electric components, e.g. printed resistor, capacitor, inductor incorporating printed capacitors
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0296Conductive pattern lay-out details not covered by sub groups H05K1/02 - H05K1/0295
    • H05K1/0298Multilayer circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/01Dielectrics
    • H05K2201/0183Dielectric layers
    • H05K2201/0187Dielectric layers with regions of different dielectrics in the same layer, e.g. in a printed capacitor for locally changing the dielectric properties
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/0929Conductive planes
    • H05K2201/09309Core having two or more power planes; Capacitive laminate of two power planes
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4611Manufacturing multilayer circuits by laminating two or more circuit boards

Definitions

  • This invention relates generally to a multilayer printed wiring board, either for surface mounting or through hole technology. More, particularly this invention relates to a multilayer printed wiring board which incorporates a high dielectric constant sheet material.
  • flexible high dielectric materials of this type are manufactured by mixing small particles (e.g. 1-3 microns) of a high dielectric constant material into a flexible polymeric matrix.
  • small particles e.g. 1-3 microns
  • the resultant effective dielectric constant of the dielectric impregnated polymer is relatively low.
  • the dielectric constant of a Z5U BaTiO 3 is in the range of 10,000 to 12,000.
  • Another prior art board uses as a dielectric a suitable polymer filled with a high dielectric constant material such as barium titantate.
  • the filed polymer is placed between the voltage and ground planes to create a capacitor effect.
  • This prior art multilayer board has proven ineffective because the filled polymer has an effective dielectric constant of no more than about 80-100, which is too low for adequate results.
  • this high capacitance flexible dielectric material is comprised of a monolayer of multilayer or single layer high dielectric constant (e.g. ceramic) chips or pellets of relatively small area and thickness which are arranged in a planar array. These high dielectric constant chips are spaced apart by a small distance. The spaces between the chips are then filled with a flexible polymer/adhesive to define a cohesive sheet with the polymer binding the array of high dielectric constant (e.g. ceramic) chips together.
  • high dielectric constant e.g. ceramic
  • the opposite planar surfaces of the array are metallized (e.g. electroless plated or metallized by vacuum deposition, sputtering, etc.) to define opposed metailized surfaces.
  • metallized e.g. electroless plated or metallized by vacuum deposition, sputtering, etc.
  • the small high dielectric chips are cylindrical in shape.
  • the chips may be any other suitable shape including rectangular.
  • the high dielectric constant chips may includes punches or cut-outs to improve mechanical adhesion between the chips and the polymeric binding material.
  • the discrete high dielectric monolayer may be comprised of an array of multilayer ceramic chips such as those disclosed at FIGS. 4 and 10 in U.S. Pat. No. 4,748,537 and at FIGS. 11-16 and U.S. Pat. No. 4,706,162, all of which are assigned to the assignee hereof and incorporated herein by reference.
  • the high capacitance flexible dielectric sheet of the present invention may be used in a large number of applications in the electronic circuitry design and manufacturing fields.
  • the high dielectric flexible sheet may be used for forming multilayer circuit boards, or in the manufacture of decoupling capacitors or bus bars.
  • the multilayer printed circuit board of the present invention provides a circuit board which both decouples and distributes power.
  • the multilayer printed circuit board of the present invention may be comprised of multiple layers of insulative material with the central layer being comprised of the high dielectric constant flexible sheet.
  • the metallized surfaces of the high dielectric constant sheet act as the voltage and ground planes of the circuit board.
  • On the surface of the board is provided a printed metallic pattern which defines the circuit. Because this board can be used free of decoupling capacitors, it provides the user with a higher packing density of functional components on the surface of the board.
  • FIG. 1 is a perspective view of the high dielectric flexible sheet material of the present invention
  • FIG. 2 is a cross-sectional elevation view along the line 2--2 of FIG. 1;
  • FIG. 3 is a perspective view, similar to FIG. 1 of a different embodiment of the present invention.
  • FIG. 4 is a cross-sectional elevation view along the line 4-4 of FIG. 3;
  • FIGS. 5A. 5B and 5C are perspective views of alternative high dielectric constant pellet configurations which may be used in accordance with the present invention.
  • FIG. 6 is a cross-sectional elevation view of still another embodiment of the present invention utilizing multilayer capacitive elements
  • FIG. 7 is a cross-sectional elevation view similar to FIG. 6, subsequent to metallization.
  • FIG. 8 is a cross-sectional elevation view similar to FIG. 7, and subsequent to additional metallization.
  • FIG. 9 is a cross-sectional plated side elevation view of the multi layer pnnted circuit board of the present invention.
  • FIG. 10 is a prospective view with sections cut away of the board of FIG. 9;
  • FIG. 11 is a cross-sectional partial side elevation view of the circuit board of FIG. 9 with plated through holes;
  • FIG. 12 is a cross-sectional of the circuit board of FIG. 9 with a surface mounted IC.
  • FIG. 13 is a cross-sectional elevation view of the circuit board of FIG. 9 incorporating a pair of internal high dielectric constant flexible sheets.
  • This invention relates to a multilayer circuit board incorporating a high dielectric constant sheet material.
  • Flexible sheet 10 is comprised of a monolayer of high dielectric constant pellets or chips 12 which are of relatively small area and thickness and are arranged in a planar array. The chips are separated from each other by a small distance to define spaces therebetween. The spaces between the chips 12 are filled with a suitable polymeric material 14. Polymeric material 14 will act as a binder to hold the array of high dielectric constant pellets 12 together. Significantly, polymeric material 14, will contact only the sides of pellets 12 and will be out of contact with the top and bottom surfaces 16 and 18 of each pellet 12.
  • these opposed and exposed surfaces (comprised of surfaces 16 and 20 on the one hand and surfaces 18 and 22 on the other hand) of the pellet array and polymer are metalized to define a thin (e.g. about 10-50 micro inches) metallized layer 24 and 26.
  • These thin metallized layers 24 and 26 may then be plated up to higher thicknesses (e.g. about 1-2 mils) by well known electroplating techniques to define layers 28 and 30.
  • the thin metallized layers may be produced using any known method including by electroless plating or by vapor deposition techniques including vacuum deposition, sputtering, etc.
  • the material used to produce high dielectric constant pellets 12 may be any suitable high dielectric constant material and is preferably a high dielectric constant ceramic material such as BaTiO 3 .
  • a high dielectric constant ceramic material such as BaTiO 3
  • other known high dielectric ceramic materials may be utilized including lead magnesium niobate, iron tungsten niobate, etc. It will be appreciated that by "high" dielectric constant, it is meant dielectric constants of over about 10,000.
  • the pellets are relatively small and are preferably cylindrical in shape having a height of 0.015" and a diameter of 0.020". If a ceramic is used, the pellets should be fully sintered prior to being bonded together by the polymer.
  • any other suitably shaped high dielectric constant pellet may be used.
  • a flexible high capacitance sheet is shown at 32 incorporating an array of rectangularly shaped pellets 34 in a polymer matrix 36.
  • square shaped pellets are shown at 38,39 and 40 respectively which are provided with from two through eight slots or grooves 42. It will be appreciated that these grooves or slots will provide a stronger mechanical bond between the polymeric binder and the pellet.
  • the pellet array is impregnated with a suitable polymer which may be a either a flexible thermoplastic or a flexibilized thermoset (epoxy, polyetherimide, polyester, etc.) to give the array mechanical strength and electrical insulating stability with temperature, moisture, solvents, etc.
  • a suitable polymer which may be a either a flexible thermoplastic or a flexibilized thermoset (epoxy, polyetherimide, polyester, etc.) to give the array mechanical strength and electrical insulating stability with temperature, moisture, solvents, etc.
  • the polymeric material should be a high temperature (approximately 350° F.) polymer which is somewhat flexible and has a dielectric constant of between about 4-9.
  • Preferred materials include polyetherimides, polyimides, polyesters and epoxies. It will be appreciated that the flexibility is necessary to preclude cracking of the sheet under stress.
  • the dielectric sheet is electroless plated with copper or nickel.
  • the resultant sheet material will have an effective high dielectric constant of better than 1,000, a small thickness (approximately 0.005"-0.015"), will be flexible, will be metallized on both sides and will be drillable and platable.
  • a mathematical analysis can be made to determine the effective dielectric constant of the combined pellet array and polymeric matrix.
  • Capacitance of the dielectric sheet is determined using the following formula:
  • N number of dielectric pellets
  • a rectangular ceramic pellet (such as shown in FIG. 3) made from lead magnesium niobate (having a dielectric constant of 17,000) is selected with each pellet having surface area dimensions of 0.2041 ⁇ 0.30" and 0.015" in thickness; and with the array of pellets being spaced apart 0.020", then, using the same calculations as in Example 1, the capacitance will be 224 nF/sq in.
  • an internal boundary layer dielectric is selected with a dielectric constant of approximately 60,000 [such as (Sr 0 .4 Ba 0 .6) TiO 3 +10H 2 O] then the effective capacitance per square inch will be equal to 759 n F./sq.in.
  • Capacitive element 44 is a known multilayer ceramic chip capacitor (such as disclosed in aforementioned U.S. Pat. Nos. 4,745,537 and 4,706,162) comprised of a plurality of metallized layers 46 with alternating layers being connected to end electrodes 48 and 50.
  • the top and bottom surfaces of multilayer chip 44 includes exposed electrodes 52 and 54 which are also connected to opposed end electrodes 48 and 50, respectiveiy.
  • an insulating cap 56 is provided on each end electrode 48 and 50 to prevent shorting between an exposed top or bottom electrode 52, 54 and one of the end electrodes 48 and 50.
  • a plurality of multilayer capacitive elements 44 are arranged in a monolayer array and a suitable polymeric adhesive 58 is used to bind the side edges of the multilayer chips 44 together. As shown in FIG. 6, this will typically result in an undulating surface between the polymer 58 and each multilayer capacitive element 44.
  • the array can then be electroless plated with copper, nickel, tin or any other suitable plating material to define thin metallized outer layers 60 and 62.
  • the undulating surface features may be eliminated by sufficiently building up the thickness of the plated electrodes and then grinding or lapping them to define a planar outer surface as in FIG. 8.
  • the capacitance per unit area for the FIGS. 6-8 embodiment of the present invention will depend upon the size of the chips, the number of the chips per unit area, the capacitance of individual chips and the thickness of the chips.
  • FIG. 8 As an illustration of the levels of capacitance achievable with the embodiment of FIGS. 6-8, a flexible sheet of the type shown in FIG. 8 using multilayer capacitive elements 44 having length dimensions of 0.35", width dimensions of 0.20" anti thickness dimensions of 0.018" will be discussed.
  • the dielectric used in the capacitive element is a lead magnesium niobate dielectric wherein capacitance on an average of 1.0 micro F/chip is obtainable.
  • a 0.030" gap between chips in the chip array there would be 4.4 chips in the y direction and 3.03 chips in the x direction for a total of 13.33 chips per square inch or a total capacitance of 13.33 micro F./sq.in. This is compared to the far lower capacitance obtained from using the embodiment of FIG. 1 (see Example 1) of 0.312 micro F./sq. in.
  • Circuit board 90 comprises a pair of exterior electrically insulative layers 92 and 94 which sandwich therebetween a high dielectric flexible layer 96 of the type described in detail with regard to FIGS. 1-8.
  • Each insulative sheet 92 and 94 include circuit patterns 98 and 100 respectively thereon.
  • flexible dielectric sheet 96 comprises a planar layer of spaced ceramic chips 102 separated by a flexible polymeric material 104.
  • Dielectric chips 102 and polymeric material 104 include a planar or otherwise deposited upper electrode 106 and lower electrode 108.
  • Electrode layers 106 and 108 will act as the voltage and ground planes for the multilayer circuit board 90.
  • high dielectric flexible layer 96 will function as a decoupling capacitor when a circuit component is electrically attached to board 90.
  • Insulative layers 92 and 94 may comprise any suitable insulative material including well known circuit board materials FR-4, G-10, G-11 and the like.
  • High dielectric flexible sheet 96 may be altered to fine tune physical parameters on board 90 for particular uses. Also, multiple layers of sheet may be used to provide many voltage planes and interconnections. The thickness of layers 96 may be altered to vary the capacitance of board 90. Because of the design of flexible sheet 96, the capacitance per unit area of the dielectric layer may be varied to a predetermined level. The thickness of electrodes 106 and 108 may also be varied to change the current carrying capacity of the voltage planes and the ground planes. The temperature stability of sheet 96 may also be adjusted.
  • the multilayer circuit board of the present invention provides many other advantages.
  • Board 90 eliminates the need for expensive pick and place machinery for decoupling capacitors. It also eliminates solder quality problems inherent with decoupling capacitors.
  • flexible high dielectric sheet 96 makes multilayer board 90 more dense, more reliable, less costly to assemble, and also improves heat dissipation by virtue of ceramic elements 102 in the flexible dielectric layers.
  • a dual-in-line integrated circuit package 110 includes a plurality of leads 112 which are mounted in plated through holes 114 in multilayer circuit board 90A.
  • Circuit board 90A is substantially similar to circuit board 90 of FIGS. 9 and 10 with the exception that plated through holes 114 are provided to interconnect circuit patterns 98 and 100 on the two outer surfaces of the board.
  • a surface mount integrated circuit package 116 is shown on a multilayer circuit board 90B wherein vias 118 and 120 have been provided to interconnect with the flexible dielectric sheet 96 withn circuit board 90B. Note that a hole 122 has been drilled through flexible sheet 96 to permit attachment between the lower electrode 108 and via 120.
  • a plurality of flexible dielectric sheets 96 may be used in the multilayer circuit board of the present invention.
  • a pair of flexible dielectric sheets 124 and 126 are mounted adjacent one another to provide a pair of outer voltage planes 128 and 130 and an inner ground plane 132.
  • holes are drilled in the flexible high dielectric sheets to provide attachment with the several voltage planes 128, 130 and ground plane 132.
  • any number of flexible dielectric sheets may be stacked up within the circuit board so as to obtain relatively high preselected capacitance values.

Abstract

A multilayer printed wiring board is presented for surface mounting or through hole technology, which includes one or more layers of a high capacitance flexible dielectric sheet material. The dielectric sheet is comprised of a monolayer of multilayer or single layer high dielectric constant (e.g. ceramic) chips or pellets of relatively small area and thickness which are arranged in a planar array. These high dielectric constant chips are spaced apart by a small distance. The spaces between the chips are then filled with a flexible polymer/adhesive to define a cohesive sheet with the polymer binding the array of high dielectric (e.g. ceramic) chips together. Next, the opposite planar surfaces of the array (including the polymer) are electroless plated or electroded by vacuum metal deposition, or sputtering, to define opposed metallized surfaces. The board of the present invention alleviates the need for decoupling capacitors, thus resulting in significant, space savings on the board surface.

Description

CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation-in-bart of U.S. application Ser. No. 226,019 filed Aug. 1, 1988 now U.S. Pat. No. 4,908,258.
BACKGROUND OF THE INVENTION
This invention relates generally to a multilayer printed wiring board, either for surface mounting or through hole technology. More, particularly this invention relates to a multilayer printed wiring board which incorporates a high dielectric constant sheet material.
It wiil be apreciated that there is an ever increasing need for a reliable, flexible high dielectric material which may be used for a variety of applications in electronic circuitry design and manufacture. Presently, flexible high dielectric materials of this type are manufactured by mixing small particles (e.g. 1-3 microns) of a high dielectric constant material into a flexible polymeric matrix. Surprisingly, the resultant effective dielectric constant of the dielectric impregnated polymer is relatively low. For example, the dielectric constant of a Z5U BaTiO3 is in the range of 10,000 to 12,000. However, when such Barium Titanate is mixed with a flexible polymer such as polyimide, polyester, polyetherimide and like materials, the effective dielectric constant relizable is only on the order of 20 to 40 (depending on the loading ratio of the dielectric in the polymer).
It will be further appreciated that a need exists for a multilayer printed circuit board which provides power distribution free of the need for decoupling capacitors. This is because decoupling capacitors take up space on the surface of the surface of the board. This space can be used for integrated circuit chips or other functional components thereby increasing the amount of functional area on the board. Attempts have been made to construct a board which provides both power distribution and decoupling. One prior art attempt involves reducing the thickness of the dielectric layer between the voltage and ground planes. This attempt has proven unsatisfactory because of manufacturing problems. Because of the reduced thickness of the dielectric layer, pin holes are formed in it thereby resulting in electrical shorting of the circuit board. Also, the capacitance of the board varies with changes in the thickness of the dielectric layer. Another prior art board uses as a dielectric a suitable polymer filled with a high dielectric constant material such as barium titantate. The filed polymer is placed between the voltage and ground planes to create a capacitor effect. This prior art multilayer board has proven ineffective because the filled polymer has an effective dielectric constant of no more than about 80-100, which is too low for adequate results.
SUMMARY OF THE INVENTION
The above-discussed and other problems and deficiencies of the prior art are overcome or alleviated by the multilayer circuit board of the present invention which incorporates a high dielectric constant flexible sheet material. In accordance with the present invention, this high capacitance flexible dielectric material is comprised of a monolayer of multilayer or single layer high dielectric constant (e.g. ceramic) chips or pellets of relatively small area and thickness which are arranged in a planar array. These high dielectric constant chips are spaced apart by a small distance. The spaces between the chips are then filled with a flexible polymer/adhesive to define a cohesive sheet with the polymer binding the array of high dielectric constant (e.g. ceramic) chips together. Next, the opposite planar surfaces of the array (including the polymer) are metallized (e.g. electroless plated or metallized by vacuum deposition, sputtering, etc.) to define opposed metailized surfaces. The end result is a relatively flexible high capacitance dielectric film or sheet material which is drillable, platable, printable, etchable, laminable and reliable.
In a preferred embodiment, the small high dielectric chips are cylindrical in shape. However, the chips may be any other suitable shape including rectangular. Also, the high dielectric constant chips may includes punches or cut-outs to improve mechanical adhesion between the chips and the polymeric binding material.
Also as mentioned above, rather than using high dielectric constant (ceramic) pellets, the discrete high dielectric monolayer may be comprised of an array of multilayer ceramic chips such as those disclosed at FIGS. 4 and 10 in U.S. Pat. No. 4,748,537 and at FIGS. 11-16 and U.S. Pat. No. 4,706,162, all of which are assigned to the assignee hereof and incorporated herein by reference.
The high capacitance flexible dielectric sheet of the present invention may be used in a large number of applications in the electronic circuitry design and manufacturing fields. For example, the high dielectric flexible sheet may be used for forming multilayer circuit boards, or in the manufacture of decoupling capacitors or bus bars.
The multilayer printed circuit board of the present invention provides a circuit board which both decouples and distributes power. The multilayer printed circuit board of the present invention may be comprised of multiple layers of insulative material with the central layer being comprised of the high dielectric constant flexible sheet. The metallized surfaces of the high dielectric constant sheet act as the voltage and ground planes of the circuit board. On the surface of the board is provided a printed metallic pattern which defines the circuit. Because this board can be used free of decoupling capacitors, it provides the user with a higher packing density of functional components on the surface of the board.
The above discussed and other features and advantages of the present invention will be appreciated and understood by those of ordinary skill in the art from the following detafied description and drawing.
BRIEF DESCRIPTION OF THE DRAWINGS
Referring now to the drawings, wherein like elements are numbered alike in the several FIGURES:
FIG. 1 is a perspective view of the high dielectric flexible sheet material of the present invention;
FIG. 2 is a cross-sectional elevation view along the line 2--2 of FIG. 1;
FIG. 3 is a perspective view, similar to FIG. 1 of a different embodiment of the present invention;
FIG. 4 is a cross-sectional elevation view along the line 4-4 of FIG. 3;
FIGS. 5A. 5B and 5C are perspective views of alternative high dielectric constant pellet configurations which may be used in accordance with the present invention;
FIG. 6 is a cross-sectional elevation view of still another embodiment of the present invention utilizing multilayer capacitive elements;
FIG. 7 is a cross-sectional elevation view similar to FIG. 6, subsequent to metallization; and
FIG. 8 is a cross-sectional elevation view similar to FIG. 7, and subsequent to additional metallization.
FIG. 9 is a cross-sectional plated side elevation view of the multi layer pnnted circuit board of the present invention;
FIG. 10 is a prospective view with sections cut away of the board of FIG. 9;
FIG. 11 is a cross-sectional partial side elevation view of the circuit board of FIG. 9 with plated through holes;
FIG. 12 is a cross-sectional of the circuit board of FIG. 9 with a surface mounted IC; and
FIG. 13 is a cross-sectional elevation view of the circuit board of FIG. 9 incorporating a pair of internal high dielectric constant flexible sheets.
DESCRIPTION OF THE PREFERRED EMBODIMENT
This invention relates to a multilayer circuit board incorporating a high dielectric constant sheet material. Referring first to FIGS. 1 and 2, the high dielectric constant flexible polymeric sheet material is shown generally at 10. Flexible sheet 10 is comprised of a monolayer of high dielectric constant pellets or chips 12 which are of relatively small area and thickness and are arranged in a planar array. The chips are separated from each other by a small distance to define spaces therebetween. The spaces between the chips 12 are filled with a suitable polymeric material 14. Polymeric material 14 will act as a binder to hold the array of high dielectric constant pellets 12 together. Significantly, polymeric material 14, will contact only the sides of pellets 12 and will be out of contact with the top and bottom surfaces 16 and 18 of each pellet 12. This will result in both end surfaces 16, 18 of high dielectric constant pellets 12 and end surfaces 20, 22 of polymeric binder 14 being exposed. Next, these opposed and exposed surfaces (comprised of surfaces 16 and 20 on the one hand and surfaces 18 and 22 on the other hand) of the pellet array and polymer are metalized to define a thin (e.g. about 10-50 micro inches) metallized layer 24 and 26. These thin metallized layers 24 and 26 may then be plated up to higher thicknesses (e.g. about 1-2 mils) by well known electroplating techniques to define layers 28 and 30. The thin metallized layers may be produced using any known method including by electroless plating or by vapor deposition techniques including vacuum deposition, sputtering, etc.
The material used to produce high dielectric constant pellets 12 may be any suitable high dielectric constant material and is preferably a high dielectric constant ceramic material such as BaTiO3. In addition, other known high dielectric ceramic materials may be utilized including lead magnesium niobate, iron tungsten niobate, etc. It will be appreciated that by "high" dielectric constant, it is meant dielectric constants of over about 10,000. As mentioned, the pellets are relatively small and are preferably cylindrical in shape having a height of 0.015" and a diameter of 0.020". If a ceramic is used, the pellets should be fully sintered prior to being bonded together by the polymer.
Of course, while cylindrical configurations for the array of pellets 12 are preferred, any other suitably shaped high dielectric constant pellet may be used. For example, in FIG. 3, a flexible high capacitance sheet is shown at 32 incorporating an array of rectangularly shaped pellets 34 in a polymer matrix 36. Also, in FIGS. 5A-5C, square shaped pellets are shown at 38,39 and 40 respectively which are provided with from two through eight slots or grooves 42. It will be appreciated that these grooves or slots will provide a stronger mechanical bond between the polymeric binder and the pellet.
The pellet array is impregnated with a suitable polymer which may be a either a flexible thermoplastic or a flexibilized thermoset (epoxy, polyetherimide, polyester, etc.) to give the array mechanical strength and electrical insulating stability with temperature, moisture, solvents, etc. The polymeric material should be a high temperature (approximately 350° F.) polymer which is somewhat flexible and has a dielectric constant of between about 4-9. Preferred materials include polyetherimides, polyimides, polyesters and epoxies. It will be appreciated that the flexibility is necessary to preclude cracking of the sheet under stress.
Preferably, the dielectric sheet is electroless plated with copper or nickel.
The resultant sheet material will have an effective high dielectric constant of better than 1,000, a small thickness (approximately 0.005"-0.015"), will be flexible, will be metallized on both sides and will be drillable and platable.
EXAMPLES
A mathematical analysis can be made to determine the effective dielectric constant of the combined pellet array and polymeric matrix.
EXAMPLE 1
For example, using a dietecmc sheet as depicted in FIGS. 1 and 2 which incorporates cylindrical pellets measuring 0.020" in diameter by 0.010" in length; and assuming a sheet of one square inch having a total of about 2,500 cylinders. Capacitance of the dielectric sheet is determined using the following formula:
C=ε×(ε.sub.o)×(α/D)×(N) (1)
where
C=total capacitance
ε=relative permitivity of the dielectric
εo =permitivity of free space
a=area of electroded part of dielectric
D=distance between two electrodes of dielectric
N=number of dielectric pellets
Assuming that the pellets are made of a Z5U dielectric with a dielectric constant of 15,000, then the capacitance of such an array would be:
ε=15,000
εo =8.85×10-12
a=2.827×10 -7 m2
D=3×10-4 m
N=2500
Thus: ##EQU1## or
C=312 nF/sq.-in, or 312,500 pF/sq in.
If an X7R dielectric with a dielectric constant of 4500) is utilized, then using the above equation (1), the capacitance per square inch would be about 93.6 nF/sq.in.
EXAMPLE 2
If a rectangular ceramic pellet (such as shown in FIG. 3) made from lead magnesium niobate (having a dielectric constant of 17,000) is selected with each pellet having surface area dimensions of 0.2041×0.30" and 0.015" in thickness; and with the array of pellets being spaced apart 0.020", then, using the same calculations as in Example 1, the capacitance will be 224 nF/sq in. Alternately, if an internal boundary layer dielectric is selected with a dielectric constant of approximately 60,000 [such as (Sr0.4 Ba0.6) TiO3 +10H2 O] then the effective capacitance per square inch will be equal to 759 n F./sq.in.
Still another embodiment of the present invention is shown in FIGS. 6-8. In this embodiment, rather than using high dielectric constant pellets of homogeneous composition, a multilayer capacitive element 44 is utilized. Capacitive element 44 is a known multilayer ceramic chip capacitor (such as disclosed in aforementioned U.S. Pat. Nos. 4,745,537 and 4,706,162) comprised of a plurality of metallized layers 46 with alternating layers being connected to end electrodes 48 and 50. The top and bottom surfaces of multilayer chip 44 includes exposed electrodes 52 and 54 which are also connected to opposed end electrodes 48 and 50, respectiveiy. Finally, an insulating cap 56 is provided on each end electrode 48 and 50 to prevent shorting between an exposed top or bottom electrode 52, 54 and one of the end electrodes 48 and 50. As in the previously discussed embodiments of FIGS. 1-4, in this latter embodiment, a plurality of multilayer capacitive elements 44 are arranged in a monolayer array and a suitable polymeric adhesive 58 is used to bind the side edges of the multilayer chips 44 together. As shown in FIG. 6, this will typically result in an undulating surface between the polymer 58 and each multilayer capacitive element 44. As shown in FIG. 7, the array can then be electroless plated with copper, nickel, tin or any other suitable plating material to define thin metallized outer layers 60 and 62. Of course the undulating surface features may be eliminated by sufficiently building up the thickness of the plated electrodes and then grinding or lapping them to define a planar outer surface as in FIG. 8.
It will be appreciated that the capacitance per unit area for the FIGS. 6-8 embodiment of the present invention will depend upon the size of the chips, the number of the chips per unit area, the capacitance of individual chips and the thickness of the chips.
EXAMPLE 3
As an illustration of the levels of capacitance achievable with the embodiment of FIGS. 6-8, a flexible sheet of the type shown in FIG. 8 using multilayer capacitive elements 44 having length dimensions of 0.35", width dimensions of 0.20" anti thickness dimensions of 0.018" will be discussed. The dielectric used in the capacitive element is a lead magnesium niobate dielectric wherein capacitance on an average of 1.0 micro F/chip is obtainable. Next, assuming a 0.030" gap between chips in the chip array, there would be 4.4 chips in the y direction and 3.03 chips in the x direction for a total of 13.33 chips per square inch or a total capacitance of 13.33 micro F./sq.in. This is compared to the far lower capacitance obtained from using the embodiment of FIG. 1 (see Example 1) of 0.312 micro F./sq. in.
Refernng now to FIGS. 9-12, a high capacitance multilayer printed circuit board in accordance with the present invention is shown generally at 90. Circuit board 90 comprises a pair of exterior electrically insulative layers 92 and 94 which sandwich therebetween a high dielectric flexible layer 96 of the type described in detail with regard to FIGS. 1-8. Each insulative sheet 92 and 94 include circuit patterns 98 and 100 respectively thereon. As described in detail above, flexible dielectric sheet 96 comprises a planar layer of spaced ceramic chips 102 separated by a flexible polymeric material 104. Dielectric chips 102 and polymeric material 104 include a planar or otherwise deposited upper electrode 106 and lower electrode 108. Electrode layers 106 and 108 will act as the voltage and ground planes for the multilayer circuit board 90. Thus, high dielectric flexible layer 96 will function as a decoupling capacitor when a circuit component is electrically attached to board 90. This important feature of the present invention eliminates the need for discrete decoupling capacitor elements and frees valuable board space on the surface of board 90. Insulative layers 92 and 94, may comprise any suitable insulative material including well known circuit board materials FR-4, G-10, G-11 and the like.
High dielectric flexible sheet 96 may be altered to fine tune physical parameters on board 90 for particular uses. Also, multiple layers of sheet may be used to provide many voltage planes and interconnections. The thickness of layers 96 may be altered to vary the capacitance of board 90. Because of the design of flexible sheet 96, the capacitance per unit area of the dielectric layer may be varied to a predetermined level. The thickness of electrodes 106 and 108 may also be varied to change the current carrying capacity of the voltage planes and the ground planes. The temperature stability of sheet 96 may also be adjusted.
In addition to simultaneously providing both power distribution and decoupling, and eliminating the need for discrete alecoupling capacitors, the multilayer circuit board of the present invention provides many other advantages. Board 90 eliminates the need for expensive pick and place machinery for decoupling capacitors. It also eliminates solder quality problems inherent with decoupling capacitors. Moreover, flexible high dielectric sheet 96 makes multilayer board 90 more dense, more reliable, less costly to assemble, and also improves heat dissipation by virtue of ceramic elements 102 in the flexible dielectric layers.
The multilayer circuit board incorporanng the flexible high dielectric constant sheet in accordance with the present invention may be used with either through hole technology or in surface mount applications. For example, in FIG. 11, a dual-in-line integrated circuit package 110 includes a plurality of leads 112 which are mounted in plated through holes 114 in multilayer circuit board 90A. Circuit board 90A is substantially similar to circuit board 90 of FIGS. 9 and 10 with the exception that plated through holes 114 are provided to interconnect circuit patterns 98 and 100 on the two outer surfaces of the board.
In FIG. 12, a surface mount integrated circuit package 116 is shown on a multilayer circuit board 90B wherein vias 118 and 120 have been provided to interconnect with the flexible dielectric sheet 96 withn circuit board 90B. Note that a hole 122 has been drilled through flexible sheet 96 to permit attachment between the lower electrode 108 and via 120.
Turning now to FIG. 13, as mentioned, a plurality of flexible dielectric sheets 96 may be used in the multilayer circuit board of the present invention. Thus, in FIG. 13, a pair of flexible dielectric sheets 124 and 126 are mounted adjacent one another to provide a pair of outer voltage planes 128 and 130 and an inner ground plane 132. As in the embodiment of FIG. 12, holes are drilled in the flexible high dielectric sheets to provide attachment with the several voltage planes 128, 130 and ground plane 132. Of course, any number of flexible dielectric sheets may be stacked up within the circuit board so as to obtain relatively high preselected capacitance values.
While preferred embodiments have been shown and described, various modifications and substitutions may be made thereto without departing from the spirit and scope of the invention. Accordingly, it is to be understood that the present invention has been described by way of illustrations and not limitation.

Claims (13)

What is claimed is:
1. A multilayer circuit board comprising:
a first layer of insulating material having opposed first and second surfaces;
a second layer of insulating material having opposed first and second surfaces;
a first conductive layer on at least a portion of said first surface of said first layer of insulating material;
a second conductive layer on at least a portion of said first surface of said second layer of insulating material;
at least one high dielectric flexible sheet between .Iadd.and in contact with .Iaddend.said second surfaces of said first and second layers of insulating material, said high dielectric flexible sheet including:
(a) an array of spaced high dielectric chips arranged in a single layer, each of said chips having side, top and bottom surfaces;
(b) a flexible polymeric binder between said side surfaces of said chips and binding said chips to define a cohesive sheet having opposed first and second planar surfaces with said top and bottom surfaces of said chips being exposed on said respective first and second surfaces, said binder being selected from the group consisting of flexible thermoplastics and flexibilized thermosets;
(c) a first metallized layer defining a first voltage level plane on said first planar surface; and
(d) a second metallized layer defining a second voltage level plane on said second planar surface.
2. The board of claim 1 wherein:
said chips comprise a sintered ceramic material.
3. The board of claim 2 wherein:
said ceramic material is selected from the group consisting of bariun titanate, lead magnesium niobate or iron tungsten niobate.
4. The board of claim 1 wherein:
said chips have a shape which is selected from the group consisting of cylindrical, rectangular or square.
5. The board of claim 1 including:
at least one groove formed in said chips to enhance mechanical binding with said polymeric binder.
6. The board of claim 1 wherein:
said chips comprise multilayer capacitive elements having exposed top and bottom electrodes which electrically contact respective of said first and second metallized layers.
7. The board of claim 1 wherein:
said first and second metallized layers are comprised of a material selected from the group consisting of copper, nickel or tin.
8. The board of claim 1 wherein:
said high dielectric chip has a dielectric constant of at least 10,000.
9. The board of claim 1 including:
at least one first via connecting said first conductive layer to said first voltage level plane; and at least one second via connecting said second conductive layer to said second voltage level plane.
10. The board of claim 9 including:
an opening through said high dielectric flexible sheet; and
at least one of said first or second vias passing through said opening.
11. The board of claim 1 including:
at least one plated through hole interconnecting said first and second conductive layers, said plated through hole being out of contact with said first and second voltage level planes.
12. The board of claim 1 including:
a plurality of adjacent high dielectric flexible sheets between said first and second layers of insulating material.
13. The board of claim 1 wherein:
said first and second conductive layers each comprise respective first and second conductive patterns.
US08/060,877 1988-08-01 1993-05-12 Multilayer printed wiring board Expired - Lifetime USRE35064E (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US08/060,877 USRE35064E (en) 1988-08-01 1993-05-12 Multilayer printed wiring board

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US07/226,619 US4908258A (en) 1988-08-01 1988-08-01 High dielectric constant flexible sheet material
US07/291,531 US5065284A (en) 1988-08-01 1988-12-29 Multilayer printed wiring board
US08/060,877 USRE35064E (en) 1988-08-01 1993-05-12 Multilayer printed wiring board

Related Parent Applications (2)

Application Number Title Priority Date Filing Date
US07/226,619 Continuation-In-Part US4908258A (en) 1988-08-01 1988-08-01 High dielectric constant flexible sheet material
US07/291,531 Reissue US5065284A (en) 1988-08-01 1988-12-29 Multilayer printed wiring board

Publications (1)

Publication Number Publication Date
USRE35064E true USRE35064E (en) 1995-10-17

Family

ID=46247937

Family Applications (1)

Application Number Title Priority Date Filing Date
US08/060,877 Expired - Lifetime USRE35064E (en) 1988-08-01 1993-05-12 Multilayer printed wiring board

Country Status (1)

Country Link
US (1) USRE35064E (en)

Cited By (36)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5745333A (en) * 1994-11-21 1998-04-28 International Business Machines Corporation Laminar stackable circuit board structure with capacitor
US5841686A (en) * 1996-11-22 1998-11-24 Ma Laboratories, Inc. Dual-bank memory module with shared capacitors and R-C elements integrated into the module substrate
US5886597A (en) * 1997-03-28 1999-03-23 Virginia Tech Intellectual Properties, Inc. Circuit structure including RF/wideband resonant vias
US5922991A (en) * 1996-03-29 1999-07-13 Robert Bosch Gmbh Arrangement for mounting a wiring harness on a support plate
EP0943170A1 (en) * 1997-04-08 1999-09-22 X2Y Attenuators, L.L.C. Paired multi-layered dielectric independent passive component architecture resulting in differential and common mode filtering with surge protection in one integrated package
US6214445B1 (en) * 1998-12-25 2001-04-10 Ngk Spark Plug Co., Ltd. Printed wiring board, core substrate, and method for fabricating the core substrate
US6242286B1 (en) 1998-02-09 2001-06-05 Mario J. Cellarosi Multilayer high density micro circuit module and method of manufacturing same
US6246014B1 (en) 1996-01-05 2001-06-12 Honeywell International Inc. Printed circuit assembly and method of manufacture therefor
US6509807B1 (en) * 1997-04-08 2003-01-21 X2Y Attenuators, Llc Energy conditioning circuit assembly
US6606011B2 (en) 1998-04-07 2003-08-12 X2Y Attenuators, Llc Energy conditioning circuit assembly
US6608760B2 (en) 1998-05-04 2003-08-19 Tpl, Inc. Dielectric material including particulate filler
US6616794B2 (en) 1998-05-04 2003-09-09 Tpl, Inc. Integral capacitance for printed circuit board using dielectric nanopowders
US6621012B2 (en) 2001-02-01 2003-09-16 International Business Machines Corporation Insertion of electrical component within a via of a printed circuit board
US6650525B2 (en) 1997-04-08 2003-11-18 X2Y Attenuators, Llc Component carrier
US20040109298A1 (en) * 1998-05-04 2004-06-10 Hartman William F. Dielectric material including particulate filler
US20040226742A1 (en) * 2003-05-14 2004-11-18 Aneta Wyrzykowska Package modification for channel-routed circuit boards
WO2005008733A2 (en) * 2003-07-14 2005-01-27 Avx Corporation Modular electronic assembly and method of making
US20050141206A1 (en) * 2003-12-29 2005-06-30 Kaladhar Radhakrishnan Array capacitors with voids to enable a full-grid socket
US20050224912A1 (en) * 2004-03-17 2005-10-13 Rogers Shawn D Circuit and method for enhanced low frequency switching noise suppression in multilayer printed circuit boards using a chip capacitor lattice
US6995983B1 (en) 1997-04-08 2006-02-07 X2Y Attenuators, Llc Component carrier
US20060074166A1 (en) * 2003-12-19 2006-04-06 Tpl, Inc. Title And Interest In An Application Moldable high dielectric constant nano-composites
US20060074164A1 (en) * 2003-12-19 2006-04-06 Tpl, Inc. Structured composite dielectrics
US20080117606A1 (en) * 2006-11-16 2008-05-22 Karlsson Ulf G Printed circuit board with embedded circuit component
US20080128961A1 (en) * 2003-12-19 2008-06-05 Tpl, Inc. Moldable high dielectric constant nano-composites
US7442083B1 (en) * 2007-07-20 2008-10-28 Lotes Co., Ltd. Electrical connector
US20080280463A1 (en) * 2007-05-09 2008-11-13 Mercury Computer Systems, Inc. Rugged Chip Packaging
US20090310280A1 (en) * 2008-06-13 2009-12-17 Prymak John D Concentrated Capacitor Assembly
US7675729B2 (en) 2003-12-22 2010-03-09 X2Y Attenuators, Llc Internally shielded energy conditioner
US7688565B2 (en) 1997-04-08 2010-03-30 X2Y Attenuators, Llc Arrangements for energy conditioning
US7733621B2 (en) 1997-04-08 2010-06-08 X2Y Attenuators, Llc Energy conditioning circuit arrangement for integrated circuit
US7768763B2 (en) 1997-04-08 2010-08-03 X2Y Attenuators, Llc Arrangement for energy conditioning
US7782587B2 (en) 2005-03-01 2010-08-24 X2Y Attenuators, Llc Internally overlapped conditioners
US7817397B2 (en) 2005-03-01 2010-10-19 X2Y Attenuators, Llc Energy conditioner with tied through electrodes
US8026777B2 (en) 2006-03-07 2011-09-27 X2Y Attenuators, Llc Energy conditioner structures
US9054094B2 (en) 1997-04-08 2015-06-09 X2Y Attenuators, Llc Energy conditioning circuit arrangement for integrated circuit
US20210345481A1 (en) * 2020-04-29 2021-11-04 Qualcomm Incorporated Integral super-capacitor for low power applications

Citations (52)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2662957A (en) * 1949-10-29 1953-12-15 Eisler Paul Electrical resistor or semiconductor
CH297158A (en) * 1949-10-29 1954-03-15 Technograph Printed Circuits L An electrical circuit element comprising at least one sheet of a multi-layered sheet material and a method of manufacturing this element.
US3034930A (en) * 1957-05-10 1962-05-15 Motorola Inc Printed circuit process
US3142047A (en) * 1960-12-14 1964-07-21 Columbia Broadcasting Systems Memory plane
US3348990A (en) * 1963-12-23 1967-10-24 Sperry Rand Corp Process for electrically interconnecting elements on different layers of a multilayer printed circuit assembly
US3436819A (en) * 1965-09-22 1969-04-08 Litton Systems Inc Multilayer laminate
US3469019A (en) * 1963-03-14 1969-09-23 Litton Systems Inc Weldable printed circuit board
US3506482A (en) * 1967-04-25 1970-04-14 Matsushita Electric Ind Co Ltd Method of making printed circuits
US3629730A (en) * 1969-04-15 1971-12-21 Siemens Ag Capacitor arrangement for wave conductor systems
US3673092A (en) * 1970-06-05 1972-06-27 Owens Illinois Inc Multilayer dielectric compositions comprising lead-barium borosilicate glass and ceramic powder
US3742597A (en) * 1971-03-17 1973-07-03 Hadco Printed Circuits Inc Method for making a coated printed circuit board
US3932932A (en) * 1974-09-16 1976-01-20 International Telephone And Telegraph Corporation Method of making multilayer printed circuit board
US4187339A (en) * 1977-08-31 1980-02-05 Cayrol Pierre Henri Printed circuits
US4211603A (en) * 1978-05-01 1980-07-08 Tektronix, Inc. Multilayer circuit board construction and method
US4301192A (en) * 1980-06-02 1981-11-17 Western Electric Co., Inc. Method for coating thru holes in a printed circuit substrate
US4349862A (en) * 1980-08-11 1982-09-14 International Business Machines Corporation Capacitive chip carrier and multilayer ceramic capacitors
US4372046A (en) * 1977-08-24 1983-02-08 Kabushiki Kaisha Daini Seikosha Method of making a switching electrode portion of a PCB
US4387137A (en) * 1980-12-01 1983-06-07 The Mica Corporation Capacitor material
US4388136A (en) * 1980-09-26 1983-06-14 Sperry Corporation Method of making a polyimide/glass hybrid printed circuit board
US4389278A (en) * 1981-07-25 1983-06-21 Kazuo Kai Method for manufacturing circuit board with through hole
US4417393A (en) * 1981-04-01 1983-11-29 General Electric Company Method of fabricating high density electronic circuits having very narrow conductors
US4486738A (en) * 1982-02-16 1984-12-04 General Electric Ceramics, Inc. High reliability electrical components
US4490429A (en) * 1981-07-24 1984-12-25 Hitachi, Ltd. Process for manufacturing a multilayer circuit board
US4522888A (en) * 1980-12-29 1985-06-11 General Electric Company Electrical conductors arranged in multiple layers
US4543715A (en) * 1983-02-28 1985-10-01 Allied Corporation Method of forming vertical traces on printed circuit board
US4554229A (en) * 1984-04-06 1985-11-19 At&T Technologies, Inc. Multilayer hybrid integrated circuit
US4554732A (en) * 1982-02-16 1985-11-26 General Electric Company High reliability electrical components
US4558020A (en) * 1981-07-08 1985-12-10 Matsushita Electric Industrial Co., Ltd. Ceramic high dielectric composition
US4567542A (en) * 1984-04-23 1986-01-28 Nec Corporation Multilayer ceramic substrate with interlayered capacitor
US4584627A (en) * 1985-01-09 1986-04-22 Rogers Corporation Flat decoupling capacitor and method of manufacture thereof
US4586972A (en) * 1983-04-05 1986-05-06 Matsushita Electric Industrial Co., Ltd. Method for making multilayer ceramic body
US4590537A (en) * 1983-09-11 1986-05-20 Murata Manufacturing Co., Ltd. Laminated capacitor of feed-through type
US4605915A (en) * 1984-07-09 1986-08-12 Cubic Corporation Stripline circuits isolated by adjacent decoupling strip portions
US4616292A (en) * 1984-07-24 1986-10-07 Hitachi, Ltd. Multilayer printed circuit board
US4633035A (en) * 1982-07-12 1986-12-30 Rogers Corporation Microwave circuit boards
US4636018A (en) * 1985-06-05 1987-01-13 Amp Incorporated Elastomeric electrical connector
US4636908A (en) * 1983-01-31 1987-01-13 Nippon Soda Co., Ltd. Thin-film dielectric and process for its production
US4635358A (en) * 1985-01-03 1987-01-13 E. I. Du Pont De Nemours And Company Method for forming electrically conductive paths through a dielectric layer
US4641425A (en) * 1983-12-08 1987-02-10 Interconnexions Ceramiques Sa Method of making alumina interconnection substrate for an electronic component
US4642569A (en) * 1983-12-16 1987-02-10 General Electric Company Shield for decoupling RF and gradient coils in an NMR apparatus
US4675717A (en) * 1984-10-09 1987-06-23 American Telephone And Telegraph Company, At&T Bell Laboratories Water-scale-integrated assembly
JPS6352446A (en) * 1986-08-22 1988-03-05 Hitachi Ltd Electronic device
US4739257A (en) * 1985-06-06 1988-04-19 Automated Electronic Technology, Inc. Testsite system
US4775573A (en) * 1987-04-03 1988-10-04 West-Tronics, Inc. Multilayer PC board using polymer thick films
US4882455A (en) * 1985-03-27 1989-11-21 Ibiden Co., Ltd. Electronic circuit substrates
US4882651A (en) * 1988-12-05 1989-11-21 Sprague Electric Company Monolithic compound-ceramic capacitor
US4908258A (en) * 1988-08-01 1990-03-13 Rogers Corporation High dielectric constant flexible sheet material
US4987108A (en) * 1987-03-11 1991-01-22 Murata Manufacturing Co., Ltd. Dielectric paste
US5079069A (en) * 1989-08-23 1992-01-07 Zycon Corporation Capacitor laminate for use in capacitive printed circuit boards and methods of manufacture
US5162977A (en) * 1991-08-27 1992-11-10 Storage Technology Corporation Printed circuit board having an integrated decoupling capacitive element
US5172304A (en) * 1990-11-22 1992-12-15 Murata Manufacturing Co., Ltd. Capacitor-containing wiring board and method of manufacturing the same
JPH0878411A (en) * 1994-09-08 1996-03-22 Sumitomo Metal Ind Ltd Semiconductor device and its manufacture

Patent Citations (52)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2662957A (en) * 1949-10-29 1953-12-15 Eisler Paul Electrical resistor or semiconductor
CH297158A (en) * 1949-10-29 1954-03-15 Technograph Printed Circuits L An electrical circuit element comprising at least one sheet of a multi-layered sheet material and a method of manufacturing this element.
US3034930A (en) * 1957-05-10 1962-05-15 Motorola Inc Printed circuit process
US3142047A (en) * 1960-12-14 1964-07-21 Columbia Broadcasting Systems Memory plane
US3469019A (en) * 1963-03-14 1969-09-23 Litton Systems Inc Weldable printed circuit board
US3348990A (en) * 1963-12-23 1967-10-24 Sperry Rand Corp Process for electrically interconnecting elements on different layers of a multilayer printed circuit assembly
US3436819A (en) * 1965-09-22 1969-04-08 Litton Systems Inc Multilayer laminate
US3506482A (en) * 1967-04-25 1970-04-14 Matsushita Electric Ind Co Ltd Method of making printed circuits
US3629730A (en) * 1969-04-15 1971-12-21 Siemens Ag Capacitor arrangement for wave conductor systems
US3673092A (en) * 1970-06-05 1972-06-27 Owens Illinois Inc Multilayer dielectric compositions comprising lead-barium borosilicate glass and ceramic powder
US3742597A (en) * 1971-03-17 1973-07-03 Hadco Printed Circuits Inc Method for making a coated printed circuit board
US3932932A (en) * 1974-09-16 1976-01-20 International Telephone And Telegraph Corporation Method of making multilayer printed circuit board
US4372046A (en) * 1977-08-24 1983-02-08 Kabushiki Kaisha Daini Seikosha Method of making a switching electrode portion of a PCB
US4187339A (en) * 1977-08-31 1980-02-05 Cayrol Pierre Henri Printed circuits
US4211603A (en) * 1978-05-01 1980-07-08 Tektronix, Inc. Multilayer circuit board construction and method
US4301192A (en) * 1980-06-02 1981-11-17 Western Electric Co., Inc. Method for coating thru holes in a printed circuit substrate
US4349862A (en) * 1980-08-11 1982-09-14 International Business Machines Corporation Capacitive chip carrier and multilayer ceramic capacitors
US4388136A (en) * 1980-09-26 1983-06-14 Sperry Corporation Method of making a polyimide/glass hybrid printed circuit board
US4387137A (en) * 1980-12-01 1983-06-07 The Mica Corporation Capacitor material
US4522888A (en) * 1980-12-29 1985-06-11 General Electric Company Electrical conductors arranged in multiple layers
US4417393A (en) * 1981-04-01 1983-11-29 General Electric Company Method of fabricating high density electronic circuits having very narrow conductors
US4558020A (en) * 1981-07-08 1985-12-10 Matsushita Electric Industrial Co., Ltd. Ceramic high dielectric composition
US4490429A (en) * 1981-07-24 1984-12-25 Hitachi, Ltd. Process for manufacturing a multilayer circuit board
US4389278A (en) * 1981-07-25 1983-06-21 Kazuo Kai Method for manufacturing circuit board with through hole
US4554732A (en) * 1982-02-16 1985-11-26 General Electric Company High reliability electrical components
US4486738A (en) * 1982-02-16 1984-12-04 General Electric Ceramics, Inc. High reliability electrical components
US4633035A (en) * 1982-07-12 1986-12-30 Rogers Corporation Microwave circuit boards
US4636908A (en) * 1983-01-31 1987-01-13 Nippon Soda Co., Ltd. Thin-film dielectric and process for its production
US4543715A (en) * 1983-02-28 1985-10-01 Allied Corporation Method of forming vertical traces on printed circuit board
US4586972A (en) * 1983-04-05 1986-05-06 Matsushita Electric Industrial Co., Ltd. Method for making multilayer ceramic body
US4590537A (en) * 1983-09-11 1986-05-20 Murata Manufacturing Co., Ltd. Laminated capacitor of feed-through type
US4641425A (en) * 1983-12-08 1987-02-10 Interconnexions Ceramiques Sa Method of making alumina interconnection substrate for an electronic component
US4642569A (en) * 1983-12-16 1987-02-10 General Electric Company Shield for decoupling RF and gradient coils in an NMR apparatus
US4554229A (en) * 1984-04-06 1985-11-19 At&T Technologies, Inc. Multilayer hybrid integrated circuit
US4567542A (en) * 1984-04-23 1986-01-28 Nec Corporation Multilayer ceramic substrate with interlayered capacitor
US4605915A (en) * 1984-07-09 1986-08-12 Cubic Corporation Stripline circuits isolated by adjacent decoupling strip portions
US4616292A (en) * 1984-07-24 1986-10-07 Hitachi, Ltd. Multilayer printed circuit board
US4675717A (en) * 1984-10-09 1987-06-23 American Telephone And Telegraph Company, At&T Bell Laboratories Water-scale-integrated assembly
US4635358A (en) * 1985-01-03 1987-01-13 E. I. Du Pont De Nemours And Company Method for forming electrically conductive paths through a dielectric layer
US4584627A (en) * 1985-01-09 1986-04-22 Rogers Corporation Flat decoupling capacitor and method of manufacture thereof
US4882455A (en) * 1985-03-27 1989-11-21 Ibiden Co., Ltd. Electronic circuit substrates
US4636018A (en) * 1985-06-05 1987-01-13 Amp Incorporated Elastomeric electrical connector
US4739257A (en) * 1985-06-06 1988-04-19 Automated Electronic Technology, Inc. Testsite system
JPS6352446A (en) * 1986-08-22 1988-03-05 Hitachi Ltd Electronic device
US4987108A (en) * 1987-03-11 1991-01-22 Murata Manufacturing Co., Ltd. Dielectric paste
US4775573A (en) * 1987-04-03 1988-10-04 West-Tronics, Inc. Multilayer PC board using polymer thick films
US4908258A (en) * 1988-08-01 1990-03-13 Rogers Corporation High dielectric constant flexible sheet material
US4882651A (en) * 1988-12-05 1989-11-21 Sprague Electric Company Monolithic compound-ceramic capacitor
US5079069A (en) * 1989-08-23 1992-01-07 Zycon Corporation Capacitor laminate for use in capacitive printed circuit boards and methods of manufacture
US5172304A (en) * 1990-11-22 1992-12-15 Murata Manufacturing Co., Ltd. Capacitor-containing wiring board and method of manufacturing the same
US5162977A (en) * 1991-08-27 1992-11-10 Storage Technology Corporation Printed circuit board having an integrated decoupling capacitive element
JPH0878411A (en) * 1994-09-08 1996-03-22 Sumitomo Metal Ind Ltd Semiconductor device and its manufacture

Non-Patent Citations (18)

* Cited by examiner, † Cited by third party
Title
E.P. Search Report. *
Electron Design Report (ISSCC Review Communication) Feb. 14, 1991. *
Electronics "Trying to Keep up with Fast-Moving Chips" Oct. 15, 1987.
Electronics Design Report "ISSCC Review Communications" Feb. 14, 1991.
Electronics Design Report ISSCC Review Communications Feb. 14, 1991. *
Electronics Products "PC-board Capacitance Without a Capacitor" by Spencer Chin Nov. 1992.
Electronics Products PC board Capacitance Without a Capacitor by Spencer Chin Nov. 1992. *
Electronics Trying to Keep up with Fast Moving Chips Oct. 15, 1987. *
English Translation of pp. 15 23 from Swiss Pat 297158. *
English Translation of pp. 15-23 from Swiss Pat 297158.
IBM Disclosure Bul. "Internal Capacitors and Resistors for Multilayer Ceramic Modules" by Lussow vol. 20 No. 9 Feb. 1978 pp. 3436-3437.
IBM Disclosure Bul. "Low Capacitive Via Path Through High Dielectric Constant Material" by Narken et al. vol. 22 No. 12 May 1980 pp. 5330-5331.
IBM Disclosure Bul. "Packaging Of Integrated Circuits" by McIntosh et al. vol. 15 No. 6 Nov. 1972 pp. 1977-1980.
IBM Disclosure Bul. "Stress Avoidanc in Cofired Two Material Ceramics" by Brownlow vol. 22 No. 9 Feb. 1980 pp. 4256 and 4257.
IBM Disclosure Bul. Internal Capacitors and Resistors for Multilayer Ceramic Modules by Lussow vol. 20 No. 9 Feb. 1978 pp. 3436 3437. *
IBM Disclosure Bul. Low Capacitive Via Path Through High Dielectric Constant Material by Narken et al. vol. 22 No. 12 May 1980 pp. 5330 5331. *
IBM Disclosure Bul. Packaging Of Integrated Circuits by McIntosh et al. vol. 15 No. 6 Nov. 1972 pp. 1977 1980. *
IBM Disclosure Bul. Stress Avoidanc in Cofired Two Material Ceramics by Brownlow vol. 22 No. 9 Feb. 1980 pp. 4256 and 4257. *

Cited By (61)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5745333A (en) * 1994-11-21 1998-04-28 International Business Machines Corporation Laminar stackable circuit board structure with capacitor
US6246014B1 (en) 1996-01-05 2001-06-12 Honeywell International Inc. Printed circuit assembly and method of manufacture therefor
US5922991A (en) * 1996-03-29 1999-07-13 Robert Bosch Gmbh Arrangement for mounting a wiring harness on a support plate
US5841686A (en) * 1996-11-22 1998-11-24 Ma Laboratories, Inc. Dual-bank memory module with shared capacitors and R-C elements integrated into the module substrate
US5886597A (en) * 1997-03-28 1999-03-23 Virginia Tech Intellectual Properties, Inc. Circuit structure including RF/wideband resonant vias
US8023241B2 (en) 1997-04-08 2011-09-20 X2Y Attenuators, Llc Arrangement for energy conditioning
US6995983B1 (en) 1997-04-08 2006-02-07 X2Y Attenuators, Llc Component carrier
US7733621B2 (en) 1997-04-08 2010-06-08 X2Y Attenuators, Llc Energy conditioning circuit arrangement for integrated circuit
US6509807B1 (en) * 1997-04-08 2003-01-21 X2Y Attenuators, Llc Energy conditioning circuit assembly
US7768763B2 (en) 1997-04-08 2010-08-03 X2Y Attenuators, Llc Arrangement for energy conditioning
US7916444B2 (en) 1997-04-08 2011-03-29 X2Y Attenuators, Llc Arrangement for energy conditioning
US7920367B2 (en) 1997-04-08 2011-04-05 X2Y Attenuators, Llc Method for making arrangement for energy conditioning
US8004812B2 (en) 1997-04-08 2011-08-23 X2Y Attenuators, Llc Energy conditioning circuit arrangement for integrated circuit
US6650525B2 (en) 1997-04-08 2003-11-18 X2Y Attenuators, Llc Component carrier
EP0943170A4 (en) * 1997-04-08 2005-12-21 X2Y Attenuators Llc Paired multi-layered dielectric independent passive component architecture resulting in differential and common mode filtering with surge protection in one integrated package
EP0943170A1 (en) * 1997-04-08 1999-09-22 X2Y Attenuators, L.L.C. Paired multi-layered dielectric independent passive component architecture resulting in differential and common mode filtering with surge protection in one integrated package
US9373592B2 (en) 1997-04-08 2016-06-21 X2Y Attenuators, Llc Arrangement for energy conditioning
US9054094B2 (en) 1997-04-08 2015-06-09 X2Y Attenuators, Llc Energy conditioning circuit arrangement for integrated circuit
US9036319B2 (en) 1997-04-08 2015-05-19 X2Y Attenuators, Llc Arrangement for energy conditioning
US9019679B2 (en) 1997-04-08 2015-04-28 X2Y Attenuators, Llc Arrangement for energy conditioning
US8587915B2 (en) 1997-04-08 2013-11-19 X2Y Attenuators, Llc Arrangement for energy conditioning
US7688565B2 (en) 1997-04-08 2010-03-30 X2Y Attenuators, Llc Arrangements for energy conditioning
US8018706B2 (en) 1997-04-08 2011-09-13 X2Y Attenuators, Llc Arrangement for energy conditioning
US6242286B1 (en) 1998-02-09 2001-06-05 Mario J. Cellarosi Multilayer high density micro circuit module and method of manufacturing same
US6606011B2 (en) 1998-04-07 2003-08-12 X2Y Attenuators, Llc Energy conditioning circuit assembly
US20040109298A1 (en) * 1998-05-04 2004-06-10 Hartman William F. Dielectric material including particulate filler
US6616794B2 (en) 1998-05-04 2003-09-09 Tpl, Inc. Integral capacitance for printed circuit board using dielectric nanopowders
US6608760B2 (en) 1998-05-04 2003-08-19 Tpl, Inc. Dielectric material including particulate filler
US6214445B1 (en) * 1998-12-25 2001-04-10 Ngk Spark Plug Co., Ltd. Printed wiring board, core substrate, and method for fabricating the core substrate
US6621012B2 (en) 2001-02-01 2003-09-16 International Business Machines Corporation Insertion of electrical component within a via of a printed circuit board
US20040226742A1 (en) * 2003-05-14 2004-11-18 Aneta Wyrzykowska Package modification for channel-routed circuit boards
US20050257958A1 (en) * 2003-05-14 2005-11-24 Nortel Networks Limited Package modification for channel-routed circuit boards
US6936502B2 (en) * 2003-05-14 2005-08-30 Nortel Networks Limited Package modification for channel-routed circuit boards
WO2005008733A2 (en) * 2003-07-14 2005-01-27 Avx Corporation Modular electronic assembly and method of making
US20050030725A1 (en) * 2003-07-14 2005-02-10 Avx Corporation Modular electronic assembly and method of making
US7006359B2 (en) * 2003-07-14 2006-02-28 Avx Corporation Modular electronic assembly and method of making
WO2005008733A3 (en) * 2003-07-14 2005-07-14 Avx Corp Modular electronic assembly and method of making
US20080128961A1 (en) * 2003-12-19 2008-06-05 Tpl, Inc. Moldable high dielectric constant nano-composites
US20060074166A1 (en) * 2003-12-19 2006-04-06 Tpl, Inc. Title And Interest In An Application Moldable high dielectric constant nano-composites
US20060074164A1 (en) * 2003-12-19 2006-04-06 Tpl, Inc. Structured composite dielectrics
US7675729B2 (en) 2003-12-22 2010-03-09 X2Y Attenuators, Llc Internally shielded energy conditioner
US7463492B2 (en) * 2003-12-29 2008-12-09 Intel Corporation Array capacitors with voids to enable a full-grid socket
US7265995B2 (en) * 2003-12-29 2007-09-04 Intel Corporation Array capacitors with voids to enable a full-grid socket
US20070253142A1 (en) * 2003-12-29 2007-11-01 Kaladhar Radhakrishnan Array capacitors with voids to enable a full-grid socket
US20050141206A1 (en) * 2003-12-29 2005-06-30 Kaladhar Radhakrishnan Array capacitors with voids to enable a full-grid socket
US20050224912A1 (en) * 2004-03-17 2005-10-13 Rogers Shawn D Circuit and method for enhanced low frequency switching noise suppression in multilayer printed circuit boards using a chip capacitor lattice
US8547677B2 (en) 2005-03-01 2013-10-01 X2Y Attenuators, Llc Method for making internally overlapped conditioners
US8014119B2 (en) 2005-03-01 2011-09-06 X2Y Attenuators, Llc Energy conditioner with tied through electrodes
US7974062B2 (en) 2005-03-01 2011-07-05 X2Y Attenuators, Llc Internally overlapped conditioners
US7817397B2 (en) 2005-03-01 2010-10-19 X2Y Attenuators, Llc Energy conditioner with tied through electrodes
US9001486B2 (en) 2005-03-01 2015-04-07 X2Y Attenuators, Llc Internally overlapped conditioners
US7782587B2 (en) 2005-03-01 2010-08-24 X2Y Attenuators, Llc Internally overlapped conditioners
US8026777B2 (en) 2006-03-07 2011-09-27 X2Y Attenuators, Llc Energy conditioner structures
US20080117606A1 (en) * 2006-11-16 2008-05-22 Karlsson Ulf G Printed circuit board with embedded circuit component
US7570493B2 (en) 2006-11-16 2009-08-04 Sony Ericsson Mobile Communications Printed circuit board with embedded circuit component
US20080280463A1 (en) * 2007-05-09 2008-11-13 Mercury Computer Systems, Inc. Rugged Chip Packaging
US7442083B1 (en) * 2007-07-20 2008-10-28 Lotes Co., Ltd. Electrical connector
US8760848B2 (en) 2008-06-13 2014-06-24 Kemet Electronics Corporation Concentrated capacitor assembly
US8125766B2 (en) 2008-06-13 2012-02-28 Kemet Electronics Corporation Concentrated capacitor assembly
US20090310280A1 (en) * 2008-06-13 2009-12-17 Prymak John D Concentrated Capacitor Assembly
US20210345481A1 (en) * 2020-04-29 2021-11-04 Qualcomm Incorporated Integral super-capacitor for low power applications

Similar Documents

Publication Publication Date Title
USRE35064E (en) Multilayer printed wiring board
US5065284A (en) Multilayer printed wiring board
US4908258A (en) High dielectric constant flexible sheet material
US4667267A (en) Decoupling capacitor for pin grid array package
US4853827A (en) High dielectric multilayer capacitor
US6407906B1 (en) Multiterminal-multilayer ceramic capacitor
US6418009B1 (en) Broadband multi-layer capacitor
EP1115129B1 (en) Multilayer capacitor
CN1105484C (en) Printed circuit board with embedded decoupling capactance and method for producing same
EP2187411B1 (en) Ceramic electronic component terminals
US4706162A (en) Multilayer capacitor elements
US4734818A (en) Decoupling capacitor for surface mounted leadless chip carriers, surface mounted leaded chip carriers and Pin Grid Array packages
US5973929A (en) Printed circuit board having an embedded capacitor
US4748537A (en) Decoupling capacitor and method of formation thereof
US5227739A (en) Voltage controlled oscillator having a resonator
CA1086429A (en) Stripline capacitor
US5185690A (en) High dielectric constant sheet material
KR100304792B1 (en) Multilayer coil and manufacturing method for the same
TW202032916A (en) Multilayer filter including a low inductance via assembly
US4599486A (en) High capacitance bus bar including multilayer ceramic capacitors
US5051542A (en) Low impedance bus bar
USH416H (en) High capacitance flexible circuit
JP2001155953A (en) Multi-terminal laminated ceramic capacitor for three- dimensional mounting
US4568999A (en) Multilayer ceramic capacitor on printed circuit
JP3531861B2 (en) Three-dimensional mounting structure of three-terminal multilayer ceramic capacitors

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

REFU Refund

Free format text: REFUND PROCESSED. MAINTENANCE FEE HAS ALREADY BEEN PAID (ORIGINAL EVENT CODE: R160); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY