USRE37882E1 - Semiconductor device manufacturing method - Google Patents

Semiconductor device manufacturing method Download PDF

Info

Publication number
USRE37882E1
USRE37882E1 US09/000,865 US86597A USRE37882E US RE37882 E1 USRE37882 E1 US RE37882E1 US 86597 A US86597 A US 86597A US RE37882 E USRE37882 E US RE37882E
Authority
US
United States
Prior art keywords
interconnection
layer
forming
insulating film
pillar
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/000,865
Inventor
Hirokazu Ezawa
Masahiro Miyata
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Toshiba Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Corp filed Critical Toshiba Corp
Priority to US09/000,865 priority Critical patent/USRE37882E1/en
Application granted granted Critical
Publication of USRE37882E1 publication Critical patent/USRE37882E1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76885By forming conductive members before deposition of protective insulating material, e.g. pillars, studs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/03Use of materials for the substrate
    • H05K1/0306Inorganic insulating substrates, e.g. ceramic, glass
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
    • H05K3/4647Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits by applying an insulating layer around previously made via studs

Definitions

  • This invention relates to a semiconductor device manufacturing method for connecting interconnects to each other in multilayer interconnection substrates, and more particularly to a semiconductor device manufacturing method effective for multichip modules (MCMs).
  • MCMs multichip modules
  • MCMs multichip modules
  • Connecting interconnects to each other on a circuit board or a semiconductor substrate is one of the important manufacturing processes for forming semiconductor devices such as ICs or LSIs.
  • semiconductor devices are more highly integrated and made smaller, forming multilayer interconnects on a circuit board and efficiently connecting them are indispensable for the formation of high-performance semiconductor devices.
  • a method of connecting multilayer interconnects on conventional MCM multilayer interconnection substrates will be explained.
  • a silicon substrate 1 on whose surface a thermal oxide film of 1000 ⁇ thick is formed a first layer interconnection 2 with a desired pattern is formed.
  • This interconnection 2 has a multilevel structure of Ti/Cu/Ti comprising of two Ti layers of approximately 600 ⁇ thick and a Cu layer of approximately 3 ⁇ m thick sandwiched between these two Ti layers.
  • the structure is formed by vapor deposition or sputtering techniques.
  • a polyimide solution is applied to the entire surface of the semiconductor substrate and dried to form a film.
  • a contact hole 31 is made in the film.
  • a non-imido film is calcined to form a polyimide film 3 serving as an interlayer insulating film.
  • a second layer interconnection 4 of Ti/Cu/Ti, Al, or the like is formed in a similar manner to the formation of the first layer interconnection 2 .
  • the second layer interconnection 4 is also formed in the contact hole 31 , the first layer interconnection 2 and the second layer interconnection 4 are electrically connected to each other in the contact hole 31 . This process is repeated and the interconnects of multilevel layers are connected to one another.
  • contact hole 31 requires photolithography techniques, etching techniques such as RIE, and such processes as peeling photoresist.
  • etching techniques such as RIE
  • peeling photoresist In the case of polyimide, wet etching can be effected using a choline solution, other organic insulating films must be formed by dry etching. Because the use of wet etching solutions is limited severely, the properties of the films are incompatible with production cost.
  • the upper layer interconnects must be formed on the flat lower-layer surface in a manner that avoids the contact hole in the polyimide film 3 of the lower layer previously formed. This makes it necessary to fill up the contact hole. With this backdrop, the simplification of manufacturing processes is desired.
  • the object of the present invention is to provide a method of manufacturing semiconductor devices which facilitate the connection of interconnects and the flattening of interlayer insulating films and are suitable for MCMs.
  • a semiconductor device manufacturing method comprising: the step of forming a lower-layer interconnection on a circuit board on which a plurality of semiconductor chips are mounted; the step of forming a metal pillar on the circuit board so that the pillar may contact with at least the lower-layer interconnection, the metal pillar forming step including the step of effecting screen printing of a metal paste using a screen plate with openings corresponding to desired positions on the lower-layer interconnection and the step of drying and calcining the printed metal paste by heat treatment to form the metal pillar; the step of forming an insulating film covering the lower-layer interconnection and the metal pillar so that the tip of the metal pillar may be exposed; and the step of forming an upper-layer interconnection on the insulating film so that this layer may contact with the exposed tip of the metal pillar.
  • FIG. 1 is a sectional view of a portion of a multilayer interconnection substrate for explaining the manufacturing processes of conventional multilayer interconnection;
  • FIG. 2 is a sectional view of a portion of a semiconductor device for explaining one step in a semiconductor device manufacturing method of the present invention
  • FIG. 3 is a sectional view of a portion of a semiconductor device for explaining one step in a semiconductor device manufacturing method of the present invention
  • FIG. 4 is a sectional view of a portion of a semiconductor device for explaining one step in a semiconductor device manufacturing method of the present invention
  • FIG. 5 is a sectional view of a portion of a multilayer interconnection substrate formed by the semiconductor device manufacturing method of the present invention.
  • FIG. 6 schematically shows screen printing by a screen printing press used in the semiconductor device manufacturing method of the present invention
  • FIGS. 7A to 7 D illustrate screen printing by a screen printing press used in the semiconductor device manufacturing method of the present invention
  • FIG. 8 is a plan view of the screen printing press in FIGS. 7A to 7 D;
  • FIG. 9 is a sectional view of a portion of a semiconductor device for explaining an embodiment of the semiconductor device manufacturing method of the present invention.
  • FIG. 10 is a sectional view of a portion of a semiconductor device for explaining another embodiment of the semiconductor device manufacturing method of the present invention.
  • FIG. 11 is a sectional view of a portion of a semiconductor device for explaining still another embodiment of the semiconductor device manufacturing method of the present invention.
  • a semiconductor substrate 1 to be formed into a circuit board is a silicon semiconductor substrate.
  • a silicon thermal oxide film (not shown) of approximately 1000 ⁇ thick, on which multilayer interconnects are formed.
  • the substrate may be a circuit board made of, for example, AlN on which semiconductor chips are mounted.
  • a first interconnection 2 of a lower layer with a specified pattern is formed on the semiconductor substrate 1 on whose surface a silicon oxide film is formed.
  • the first interconnection 2 may be the very first interconnection layer or have more than one layer under it on the semiconductor substrate 1 .
  • Ti or a barrier metal containing Ti is deposited to a thickness of approximately 1000 ⁇ , Cu to a thickness of approximately 3 ⁇ m, and Pd to a thickness of approximately 1000 ⁇ , consecutively in that order by vacuum deposition or sputtering techniques. Then, these deposits undergo patterning in a lithography process, in which, for example, Pd is etched by using a mixed solution of HCl, HNO 3 , and CH 3 COOH, and Cu and Ti are etched by using a mixed solution of H 2 O 2 and C 6 H 8 O 7 to form a Pd/Cu/Ti metal interconnection pattern with a width of 20 to 30 ⁇ m, serving as the first interconnection.
  • the interconnection pattern may be formed in another way: a photoresist is formed on the substrate and etched to form an interconnection pattern, through which interconnection metal is deposited on the substrate by, for example, vapor deposition, and finally the photoresist is removed to form an interconnection pattern on the substrate.
  • a metal pillar 11 acting as a connection electpillare to connect interconnects to each other is formed by screen printing in a semi-square around portion of approximately 30 ⁇ 30 to 50 ⁇ 50 ⁇ m 2 on the metal interconnection pattern 2 .
  • the paste is heated at a rising temperature speed of 200° C./hr and maintained at 450° C. for 30 minutes, thereby calcining the paste to form the Au metal pillar 11 .
  • the Au adheres well to the Pd layer at the surface of the first interconnection 2 and has small contact resistance.
  • a polyimide solution with a viscosity of approximately 20000 cp is dropped onto the semiconductor substrate 1 , which is then spun at a speed of 500 rpm 10 sec. and 1500 rpm 15 sec. in that order.
  • the substrate is then dried and preliminary cured at 150° C./60 min.
  • an interlayer insulating film 3 for example pre-polyimide film, comprising of a polyimide film of approximately 30 ⁇ m thick.
  • the material for the interlayer insulating film is not limited to polyimide. For instance, PSG and silicon oxide film may be used.
  • the entire surface of the interlayer insulating film 3 is etched back by using a choline solution to expose the tip of the Au metal pillar 11 . Then, the final cure is effected at 320° C./30 min. to form a complete interlayer insulating film 3 .
  • a second interconnection 4 made up of Pd/Cu/Ti serving as an upper layer is formed in the same manner as described above.
  • a third, a fourth, or a further interconnection may be formed through another interlayer insulating film on the interconnection 4 or a protective insulating film 5 made up of, for example, BPSG, may be formed directly on the interconnection 4 .
  • the Au metal pillar 11 serving as a connection electpillare is used.
  • the Au metal pillar 11 is embedded in the interlayer insulating film 3 to electrically connect the two interconnections 2 and 4 to each other.
  • the calcined Au paste contains PbO, is made of small crystal particles, and has a resistivity of approximately 5 ⁇ cm higher than that of the bulk.
  • the Au metal pillar 11 whose height and diameter approximate 20 ⁇ m and 30 ⁇ m, respectively, has a resistance of 1.4 m ⁇ , which thus has no adverse effect on the characteristics of the semiconductor device. Since no surface oxidation occurs, the contact resistance between the Au metal pillar 11 and the second interconnection 4 is small.
  • the tip of the metal pillar is exposed and flattened. This makes it possible to use screen printing techniques to form a metal interconnection on the flattened surface.
  • the upper limit of the calcination temperature for the metal paste is restricted to temperatures below the heat-proof temperature of the interlayer insulating film 3 , usable paste materials are limited.
  • the present invention is characterized by using screen printing techniques.
  • Screen printing is such a method that a pattern consisting of openings and non-openings is formed primarily by photoengraving techniques on a screen spread on a plate to form a screen printing plate, and the pattern is transferred to the printing surface under the screen by applying printing ink to the screen printing plate and sliding a squeegee over the screen surface to press the ink out of the openings to the underlying printing surface.
  • the printing techniques include a conventional method shown in FIG. 6 and a method with highly accuracy shown in FIGS. 7A to 7 D.
  • FIG. 6 schematically shows a state where screen printing is being effected by a screen printing press.
  • a plate 15 is made up of a wooden or metal square frame 12 on which a screen 13 is spread and bonded with an adhesive with all sides pulled to give a specified tension. To effect printing, a gap (d) is provided between the semiconductor substrate 1 fixed by vacuum adhesion to a printing table 14 and the screen 13 , the frame 12 is secured, and the plate 15 is set to the printing press body.
  • the screen 13 is spread horizontally as shown by a two-dot-dash line.
  • ink 16 is applied onto the screen.
  • the squeegee 17 is pressed against the screen 13 to cause the screen 13 to come into contact with the surface of the semiconductor substrate 1 .
  • the screen 13 is spread out as shown by a solid line.
  • the squeegee 17 is moved in the direction of arrow to transfer the ink 16 to the semiconductor substrate 1 through the openings in the screen 13 .
  • the screen 13 separates from the semiconductor substrate 1 by the action of tension in a manner that consecutively changes the contact position with the substrate 1 , thereby effecting printing.
  • FIGS. 7A to 7 D show a state where screen printing is being effected by a screen printing press.
  • FIG. 8 is its plan view.
  • the printing press is provided with a fixed frame member 18 and a movable frame member 19 .
  • the movable frame member 19 moves in an inner groove formed in the fixed frame member 18 . It is assumed that the angle formed by the screen 13 with respect to the screen printing surface of the semiconductor substrate 1 is ⁇ .
  • a semiconductor substrate is used as a circuit board on which semiconductor chips composed of integrated circuits and discrete semiconductor elements. Because the semiconductor substrate is conductive, an oxide film of, for example, silicon or an insulating film of, for example, polyimide, is formed on its surface. On the insulating film-covered surface, semiconductor chips are mounted. A portion of the insulating film may be used as a dielectric for capacitors included in the components of the semiconductor device. To form resistances, conductive films are formed by screen printing techniques in desired places on the insulating film.
  • FIG. 9 is a sectional view of a circuit board of a semiconductor device formed by this embodiment.
  • a circuit board 1 For a circuit board 1 , an AlN substrate is used. On the substrate, multilayer interconnection is formed. On the AlN substrate, a first interconnection 2 with a specified pattern is formed.
  • a metal paste such as an Ag or Cu paste, containing less than 15 wt. % of glass frit (PbO) is applied onto the AlN substrate 1 via the screen with a specified interconnection pattern shown in FIGS. 7A to 7 D, and is calcined to form the first interconnection 2 of, for example, Ag with a width of 20 to 30 ⁇ m.
  • PbO glass frit
  • a Au metal pillar 11 acting as a connection electpillare to connect interconnects to each other is formed by screen printing in a semi-square around portion of approximately 30 ⁇ 30 to 50 ⁇ 50 ⁇ m 2 on the metal interconnection 2 .
  • a material containing Au particles approximately 2000 ⁇ in diameter and less than 15 wt. % of glass frit (PbO) was used for the printing metal paste.
  • the paste is heated at a rising temperature speed of 200° C./hr and maintained at 450° C. for 30 minutes, thereby calcining the paste to form the Au metal pillar 11 .
  • a polyimide solution with a viscosity of approximately 20000 cp is dropped onto the semiconductor substrate 1 , which is then spun at a speed of 500 rpm/10 sec. and 1500 rpm/15 sec. in that order.
  • the substrate is then dried and set hard at 150° C./60 min. in a nitrogen atmosphere to form an interlayer insulating film 3 consisting of a polyimide film of approximately 30 ⁇ m thick.
  • the entire surface of the interlayer insulating film 3 is etched back by using a choline solution to expose the tip of the Au metal pillar 11 .
  • the final hardening is effected at 320° C./30 min. to form a complete interlayer insulating film 3 .
  • a second interconnection 4 is formed with the screen shown in FIGS. 7A to 7 B, as described above.
  • a protective insulating film 5 of, for example, PSG, is formed. Because the upper limit of the calcination temperature for the metal paste is restricted to temperatures below the heat-proof temperature of the interlayer insulating film, usable paste materials are limited. Because in this embodiment, the first and second interconnections and Au metal pillar 11 are all formed by screen printing, the processes are more simplified than the first embodiment.
  • FIG. 10 is a sectional view of a circuit board of a semiconductor device formed by this embodiment.
  • a circuit board 1 For a circuit board 1 , an AlN substrate is used. On the its surface, a first interconnection 2 with a specified pattern is formed. Ti or a barrier metal containing Ti is deposited to a thickness of approximately 1000 ⁇ , Cu to a thickness of approximately 3 ⁇ m, and Pd to a thickness of approximately 1000 ⁇ , consecutively in that order by vacuum deposition or sputtering techniques.
  • these deposits undergo patterning in a lithography process, in which, for example, Pd is etched by using a mixed solution of HCl, HNO 3 , and CH 3 COOH, and Cu and Ti are etched by using a mixed solution of H 2 O 2 and C 6 H 8 O 7 to form a Pd/Cu/Ti metal interconnection pattern with a width of 20 to 30 ⁇ m, serving as the first interconnection.
  • a metal pillar 11 acting as a connection electrode to connect interconnects to each other is formed by screen printing in a semi-square around portion of approximately 30 ⁇ 30 to 50 ⁇ 50 ⁇ m 2 on the metal interconnection pattern 2 .
  • the printing metal paste for example, a material containing Au particles approximately 2000 ⁇ in diameter and less than 15 wt. % of glass frit (PbO) was used.
  • the paste is heated at a rising temperature speed of 200° C./hr and maintained at 450° C. for 30 minutes, thereby calcining the paste to form the Au metal pillar 11 .
  • a polyimide solution with a viscosity of approximately 20000 cp is dropped onto the semiconductor substrate 1 , which is then spun at a speed of 500 rpm/10 sec. and 1500 rpm/15 sec. in that order.
  • the substrate is then dried and set hard at 150° C./60 min.
  • interlayer insulating film 3 consisting of a polyimide film of approximately 30 ⁇ m thick.
  • the entire surface of the interlayer insulating film 3 is etched back by using a choline solution to expose the tip of the Au metal pillar 11 .
  • the final hardening is effected at 320° C./30 min. to form a complete interlayer insulating film 3 .
  • a second interconnection is then formed by screen printing techniques.
  • a metal paste such as an Ag, Cu, or Al paste, containing less than 15 wt. % of glass frit (PbO) is applied onto the AlN substrate 1 via the screen with a specified interconnection pattern shown in FIG. 6, and is calcined to form the second interconnection 4 of, for example, Ag with a width of 20 to 30 ⁇ m.
  • a protective insulating film 5 of, for example, PSG, is formed.
  • the first interconnection 2 may be formed by screen printing and the second interconnection 4 be formed by sputtering as shown in FIG. 11 .
  • the metal pillar 11 formed by the screen printing is made of Au, other materials such as Pd, Pt, or Ag may be used instead.
  • insulating elements made of, for example, silicone elements can be formed, without performing backing or without using solvents.
  • the method of manufacturing the semiconductor device includes no step of baking.
  • interconnects are formed by such techniques as sputtering, vacuum deposition, and screen printing.
  • the present invention is not restricted to these techniques.
  • so-called gas deposition techniques may be used in which vaporized metal is turned by an inert gas into small particles, which are then sprayed on the circuit board to form interconnects by making use of the pressure difference between the place where particles are produced and the place where the circuit board is placed.

Abstract

With a semiconductor device manufacturing method, a lower-layer interconnection is formed on a circuit board on which a plurality of semiconductor chips are mounted. Using a screen plate with openings corresponding to desired positions on the lower-layer interconnection, screen printing of a metal paste is effected, and the printed metal paste is dried and calcined by heat treatment to form a metal pillar on the lower-layer interconnection. An insulating film covering the lower-layer interconnection and the metal pillar is formed so that the tip of the metal pillar may be exposed. An upper-layer interconnection is formed on the insulating film so that this layer may contact with the exposed tip of the metal pillar.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to a semiconductor device manufacturing method for connecting interconnects to each other in multilayer interconnection substrates, and more particularly to a semiconductor device manufacturing method effective for multichip modules (MCMs).
2. Description of the Related Art
To make semiconductor devices denser and smaller, multichip packages, where more than one semiconductor chip on which integrated circuit elements and discrete semiconductor elements are formed is squeezed in a single package, have recently been in use. With conventional packaging forms, where many DIPs (dual-in-line packages) or plug-in packages are mounted in a printed circuit board, the faster LSIs cannot achieve their best performance. That is, the delay time cannot be shortened because the interconnection runners between chips are too long in terms of signal propagation delay time. To overcome this drawback, high-performance, high-packing-density multichip modules (MCMs) have been developed in which many semiconductor chips are mounted on a single semiconductor substrate such as a ceramic substrate or a silicon substrate, and the interconnection length between semiconductor chips is made very short. Connecting interconnects to each other on a circuit board or a semiconductor substrate is one of the important manufacturing processes for forming semiconductor devices such as ICs or LSIs. In particular, as semiconductor devices are more highly integrated and made smaller, forming multilayer interconnects on a circuit board and efficiently connecting them are indispensable for the formation of high-performance semiconductor devices.
Referring to FIG. 1, a method of connecting multilayer interconnects on conventional MCM multilayer interconnection substrates will be explained. For example, on a silicon substrate 1 on whose surface a thermal oxide film of 1000 Å thick is formed, a first layer interconnection 2 with a desired pattern is formed. This interconnection 2 has a multilevel structure of Ti/Cu/Ti comprising of two Ti layers of approximately 600 Å thick and a Cu layer of approximately 3 μm thick sandwiched between these two Ti layers. The structure is formed by vapor deposition or sputtering techniques.
Then, for example, a polyimide solution is applied to the entire surface of the semiconductor substrate and dried to form a film. Next, by lithography, a contact hole 31 is made in the film. After this, a non-imido film is calcined to form a polyimide film 3 serving as an interlayer insulating film. Then, on the polyimide film 3, a second layer interconnection 4 of Ti/Cu/Ti, Al, or the like, is formed in a similar manner to the formation of the first layer interconnection 2. At this time, because the second layer interconnection 4 is also formed in the contact hole 31, the first layer interconnection 2 and the second layer interconnection 4 are electrically connected to each other in the contact hole 31. This process is repeated and the interconnects of multilevel layers are connected to one another.
Making the contact hole 31 requires photolithography techniques, etching techniques such as RIE, and such processes as peeling photoresist. Although in the case of polyimide, wet etching can be effected using a choline solution, other organic insulating films must be formed by dry etching. Because the use of wet etching solutions is limited severely, the properties of the films are incompatible with production cost. In addition, as the density of interconnects of the upper layer increases, the upper layer interconnects must be formed on the flat lower-layer surface in a manner that avoids the contact hole in the polyimide film 3 of the lower layer previously formed. This makes it necessary to fill up the contact hole. With this backdrop, the simplification of manufacturing processes is desired.
SUMMARY OF THE INVENTION
Accordingly, the object of the present invention is to provide a method of manufacturing semiconductor devices which facilitate the connection of interconnects and the flattening of interlayer insulating films and are suitable for MCMs.
The foregoing object is accomplished by providing a semiconductor device manufacturing method comprising: the step of forming a lower-layer interconnection on a circuit board on which a plurality of semiconductor chips are mounted; the step of forming a metal pillar on the circuit board so that the pillar may contact with at least the lower-layer interconnection, the metal pillar forming step including the step of effecting screen printing of a metal paste using a screen plate with openings corresponding to desired positions on the lower-layer interconnection and the step of drying and calcining the printed metal paste by heat treatment to form the metal pillar; the step of forming an insulating film covering the lower-layer interconnection and the metal pillar so that the tip of the metal pillar may be exposed; and the step of forming an upper-layer interconnection on the insulating film so that this layer may contact with the exposed tip of the metal pillar.
With this semiconductor device manufacturing method, because a metal pillar to connect interconnects to each other is formed by screen printing in forming multilayer interconnection on a substrate, it is not necessary to make a hole in the interlayer insulating films. Thus, a lithography process and an etching process needed to make a hole can be eliminated. Further, when the tip of the metal pillar is exposed by etching back the interlayer insulating film, the surface of the interlayer insulating film can be flattened. This makes it possible to immediately form the upper-layer interconnects on the flattened surface. In this way, the manufacturing processes can be simplified.
BRIEF DESCRIPTION OF THE DRAWINGS
The accompanying drawings, which are incorporated in and constitute a part of the specification, illustrate presently preferred embodiments of the invention, and together with the general description given above and the detailed description of the preferred embodiments given below, serve to explain the principles of the invention.
FIG. 1 is a sectional view of a portion of a multilayer interconnection substrate for explaining the manufacturing processes of conventional multilayer interconnection;
FIG. 2 is a sectional view of a portion of a semiconductor device for explaining one step in a semiconductor device manufacturing method of the present invention;
FIG. 3 is a sectional view of a portion of a semiconductor device for explaining one step in a semiconductor device manufacturing method of the present invention;
FIG. 4 is a sectional view of a portion of a semiconductor device for explaining one step in a semiconductor device manufacturing method of the present invention;
FIG. 5 is a sectional view of a portion of a multilayer interconnection substrate formed by the semiconductor device manufacturing method of the present invention;
FIG. 6 schematically shows screen printing by a screen printing press used in the semiconductor device manufacturing method of the present invention;
FIGS. 7A to 7D illustrate screen printing by a screen printing press used in the semiconductor device manufacturing method of the present invention;
FIG. 8 is a plan view of the screen printing press in FIGS. 7A to 7D;
FIG. 9 is a sectional view of a portion of a semiconductor device for explaining an embodiment of the semiconductor device manufacturing method of the present invention;
FIG. 10 is a sectional view of a portion of a semiconductor device for explaining another embodiment of the semiconductor device manufacturing method of the present invention; and
FIG. 11 is a sectional view of a portion of a semiconductor device for explaining still another embodiment of the semiconductor device manufacturing method of the present invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
Hereinafter, an embodiment of the present invention will be described, referring to the accompanying drawings.
A first embodiment of the present invention will be described with reference to FIGS. 2 to 5. In FIG. 2, a semiconductor substrate 1 to be formed into a circuit board is a silicon semiconductor substrate. On the main surface of the semiconductor substrate 1 is formed a silicon thermal oxide film (not shown) of approximately 1000 Å thick, on which multilayer interconnects are formed. While in this embodiment, a silicon semiconductor substrate is used, the substrate may be a circuit board made of, for example, AlN on which semiconductor chips are mounted. When a silicon semiconductor substrate is used, it is possible to form an interlayer insulating film of polyimide on the substrate and then form the multilayer interconnects on this film. On the semiconductor substrate 1 on whose surface a silicon oxide film is formed, a first interconnection 2 of a lower layer with a specified pattern is formed. The first interconnection 2 may be the very first interconnection layer or have more than one layer under it on the semiconductor substrate 1.
Ti or a barrier metal containing Ti is deposited to a thickness of approximately 1000 Å, Cu to a thickness of approximately 3 μm, and Pd to a thickness of approximately 1000 Å, consecutively in that order by vacuum deposition or sputtering techniques. Then, these deposits undergo patterning in a lithography process, in which, for example, Pd is etched by using a mixed solution of HCl, HNO3, and CH3COOH, and Cu and Ti are etched by using a mixed solution of H2O2 and C6H8O7 to form a Pd/Cu/Ti metal interconnection pattern with a width of 20 to 30 μm, serving as the first interconnection. The interconnection pattern may be formed in another way: a photoresist is formed on the substrate and etched to form an interconnection pattern, through which interconnection metal is deposited on the substrate by, for example, vapor deposition, and finally the photoresist is removed to form an interconnection pattern on the substrate. After the formation of the interconnection pattern, a metal pillar 11 acting as a connection electpillare to connect interconnects to each other is formed by screen printing in a semi-square around portion of approximately 30×30 to 50×50 μm2 on the metal interconnection pattern 2. For the printing metal paste, a material containing Au particles approximately 2000 Å in diameter and less than 15 wt. % of glass frit (PbO), was used.
After the screen printing of an Au paste on the first interconnection 2, the paste is heated at a rising temperature speed of 200° C./hr and maintained at 450° C. for 30 minutes, thereby calcining the paste to form the Au metal pillar 11. The Au adheres well to the Pd layer at the surface of the first interconnection 2 and has small contact resistance. Then, as shown in FIG. 3, a polyimide solution with a viscosity of approximately 20000 cp is dropped onto the semiconductor substrate 1, which is then spun at a speed of 500 rpm 10 sec. and 1500 rpm 15 sec. in that order. The substrate is then dried and preliminary cured at 150° C./60 min. in a nitrogen atmosphere to form an interlayer insulating film 3, for example pre-polyimide film, comprising of a polyimide film of approximately 30 μm thick. The material for the interlayer insulating film is not limited to polyimide. For instance, PSG and silicon oxide film may be used. As shown in FIG. 4, the entire surface of the interlayer insulating film 3 is etched back by using a choline solution to expose the tip of the Au metal pillar 11. Then, the final cure is effected at 320° C./30 min. to form a complete interlayer insulating film 3. Next, as shown in FIG. 5, a second interconnection 4 made up of Pd/Cu/Ti serving as an upper layer is formed in the same manner as described above. Although not shown, a third, a fourth, or a further interconnection may be formed through another interlayer insulating film on the interconnection 4 or a protective insulating film 5 made up of, for example, BPSG, may be formed directly on the interconnection 4.
As shown in the figure, to connect the first interconnection to the second one, the Au metal pillar 11 serving as a connection electpillare is used. The Au metal pillar 11 is embedded in the interlayer insulating film 3 to electrically connect the two interconnections 2 and 4 to each other. The calcined Au paste contains PbO, is made of small crystal particles, and has a resistivity of approximately 5 μΩcm higher than that of the bulk. However, even if the recrystallization to form larger crystals cannot be effected by a high-temperature annealing after the formation of the multilayer interconnection because of the heat resistance limit of the interlayer insulating film 3, the Au metal pillar 11 whose height and diameter approximate 20 μm and 30 μm, respectively, has a resistance of 1.4 mΩ, which thus has no adverse effect on the characteristics of the semiconductor device. Since no surface oxidation occurs, the contact resistance between the Au metal pillar 11 and the second interconnection 4 is small. With this embodiment, by etching back the polyimide, the tip of the metal pillar is exposed and flattened. This makes it possible to use screen printing techniques to form a metal interconnection on the flattened surface. However, because the upper limit of the calcination temperature for the metal paste is restricted to temperatures below the heat-proof temperature of the interlayer insulating film 3, usable paste materials are limited.
The present invention is characterized by using screen printing techniques. Screen printing is such a method that a pattern consisting of openings and non-openings is formed primarily by photoengraving techniques on a screen spread on a plate to form a screen printing plate, and the pattern is transferred to the printing surface under the screen by applying printing ink to the screen printing plate and sliding a squeegee over the screen surface to press the ink out of the openings to the underlying printing surface. The printing techniques include a conventional method shown in FIG. 6 and a method with highly accuracy shown in FIGS. 7A to 7D. FIG. 6 schematically shows a state where screen printing is being effected by a screen printing press. A plate 15 is made up of a wooden or metal square frame 12 on which a screen 13 is spread and bonded with an adhesive with all sides pulled to give a specified tension. To effect printing, a gap (d) is provided between the semiconductor substrate 1 fixed by vacuum adhesion to a printing table 14 and the screen 13, the frame 12 is secured, and the plate 15 is set to the printing press body.
At this time, the screen 13 is spread horizontally as shown by a two-dot-dash line. In this state, ink 16 is applied onto the screen. Then, the squeegee 17 is pressed against the screen 13 to cause the screen 13 to come into contact with the surface of the semiconductor substrate 1. At this time, the screen 13 is spread out as shown by a solid line. In this state, the squeegee 17 is moved in the direction of arrow to transfer the ink 16 to the semiconductor substrate 1 through the openings in the screen 13. As the squeegee 17 moves, the screen 13 separates from the semiconductor substrate 1 by the action of tension in a manner that consecutively changes the contact position with the substrate 1, thereby effecting printing. In the embodiment, the printing method shown in FIGS. 7A to 7D is used. FIGS. 7A to 7D show a state where screen printing is being effected by a screen printing press. FIG. 8 is its plan view. The printing press is provided with a fixed frame member 18 and a movable frame member 19. The movable frame member 19 moves in an inner groove formed in the fixed frame member 18. It is assumed that the angle formed by the screen 13 with respect to the screen printing surface of the semiconductor substrate 1 is θ. When the constant angle θ (θ1=θ2=θ3) is maintained by raising the movable frame member 19 (i.e., the free end of the plate 15) in synchronization with the movement of the squeegee 17, the gap between the screen printing surface of the semiconductor substrate 1 and the plate 15 is reduced to zero. Because the plate 15 is not deformed due to squeegee pressure, the printing accuracy is improved.
In the embodiment, a semiconductor substrate is used as a circuit board on which semiconductor chips composed of integrated circuits and discrete semiconductor elements. Because the semiconductor substrate is conductive, an oxide film of, for example, silicon or an insulating film of, for example, polyimide, is formed on its surface. On the insulating film-covered surface, semiconductor chips are mounted. A portion of the insulating film may be used as a dielectric for capacitors included in the components of the semiconductor device. To form resistances, conductive films are formed by screen printing techniques in desired places on the insulating film.
A second embodiment of the present invention will be described, referring to FIG. 9. FIG. 9 is a sectional view of a circuit board of a semiconductor device formed by this embodiment. For a circuit board 1, an AlN substrate is used. On the substrate, multilayer interconnection is formed. On the AlN substrate, a first interconnection 2 with a specified pattern is formed. To form the interconnection, a metal paste, such as an Ag or Cu paste, containing less than 15 wt. % of glass frit (PbO) is applied onto the AlN substrate 1 via the screen with a specified interconnection pattern shown in FIGS. 7A to 7D, and is calcined to form the first interconnection 2 of, for example, Ag with a width of 20 to 30 μm. Then, a Au metal pillar 11 acting as a connection electpillare to connect interconnects to each other is formed by screen printing in a semi-square around portion of approximately 30×30 to 50×50 μm2 on the metal interconnection 2. For the printing metal paste, a material containing Au particles approximately 2000 Å in diameter and less than 15 wt. % of glass frit (PbO) was used.
After the screen printing of an Au paste on the first interconnection 2, the paste is heated at a rising temperature speed of 200° C./hr and maintained at 450° C. for 30 minutes, thereby calcining the paste to form the Au metal pillar 11. Then, a polyimide solution with a viscosity of approximately 20000 cp is dropped onto the semiconductor substrate 1, which is then spun at a speed of 500 rpm/10 sec. and 1500 rpm/15 sec. in that order. The substrate is then dried and set hard at 150° C./60 min. in a nitrogen atmosphere to form an interlayer insulating film 3 consisting of a polyimide film of approximately 30 μm thick. Next, the entire surface of the interlayer insulating film 3 is etched back by using a choline solution to expose the tip of the Au metal pillar 11. Then, the final hardening is effected at 320° C./30 min. to form a complete interlayer insulating film 3. Next, a second interconnection 4 is formed with the screen shown in FIGS. 7A to 7B, as described above. On the interconnection 4, a protective insulating film 5 of, for example, PSG, is formed. Because the upper limit of the calcination temperature for the metal paste is restricted to temperatures below the heat-proof temperature of the interlayer insulating film, usable paste materials are limited. Because in this embodiment, the first and second interconnections and Au metal pillar 11 are all formed by screen printing, the processes are more simplified than the first embodiment.
A third embodiment of the present will be described, referring to FIG. 10. FIG. 10 is a sectional view of a circuit board of a semiconductor device formed by this embodiment. For a circuit board 1, an AlN substrate is used. On the its surface, a first interconnection 2 with a specified pattern is formed. Ti or a barrier metal containing Ti is deposited to a thickness of approximately 1000 Å, Cu to a thickness of approximately 3 μm, and Pd to a thickness of approximately 1000 Å, consecutively in that order by vacuum deposition or sputtering techniques. Then, these deposits undergo patterning in a lithography process, in which, for example, Pd is etched by using a mixed solution of HCl, HNO3, and CH3COOH, and Cu and Ti are etched by using a mixed solution of H2O2 and C6H8O7 to form a Pd/Cu/Ti metal interconnection pattern with a width of 20 to 30 μm, serving as the first interconnection. After this, a metal pillar 11 acting as a connection electrode to connect interconnects to each other is formed by screen printing in a semi-square around portion of approximately 30×30 to 50×50 μm2 on the metal interconnection pattern 2. For the printing metal paste, for example, a material containing Au particles approximately 2000 Å in diameter and less than 15 wt. % of glass frit (PbO) was used. After the screen printing of Au paste on the first interconnection 2, the paste is heated at a rising temperature speed of 200° C./hr and maintained at 450° C. for 30 minutes, thereby calcining the paste to form the Au metal pillar 11. Next, a polyimide solution with a viscosity of approximately 20000 cp is dropped onto the semiconductor substrate 1, which is then spun at a speed of 500 rpm/10 sec. and 1500 rpm/15 sec. in that order. The substrate is then dried and set hard at 150° C./60 min. in a nitrogen atmosphere to form an interlayer insulating film 3 consisting of a polyimide film of approximately 30 μm thick. Next, the entire surface of the interlayer insulating film 3 is etched back by using a choline solution to expose the tip of the Au metal pillar 11. Then, the final hardening is effected at 320° C./30 min. to form a complete interlayer insulating film 3. A second interconnection is then formed by screen printing techniques. To form the interconnection, a metal paste, such as an Ag, Cu, or Al paste, containing less than 15 wt. % of glass frit (PbO) is applied onto the AlN substrate 1 via the screen with a specified interconnection pattern shown in FIG. 6, and is calcined to form the second interconnection 4 of, for example, Ag with a width of 20 to 30 μm. On this interconnection, a protective insulating film 5 of, for example, PSG, is formed.
While in this embodiment, sputtering techniques are used for the formation of the first interconnection and screen printing techniques are used for the formation of the second interconnection, the first interconnection 2 may be formed by screen printing and the second interconnection 4 be formed by sputtering as shown in FIG. 11.
Although in the above embodiments, the metal pillar 11 formed by the screen printing is made of Au, other materials such as Pd, Pt, or Ag may be used instead.
Furthermore, insulating elements made of, for example, silicone elements can be formed, without performing backing or without using solvents. Hence, the method of manufacturing the semiconductor device includes no step of baking.
In the above embodiments, interconnects are formed by such techniques as sputtering, vacuum deposition, and screen printing. The present invention is not restricted to these techniques. For instance, so-called gas deposition techniques may be used in which vaporized metal is turned by an inert gas into small particles, which are then sprayed on the circuit board to form interconnects by making use of the pressure difference between the place where particles are produced and the place where the circuit board is placed.
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details, and illustrated examples shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.

Claims (33)

What is claimed is:
1. A semiconductor device manufacturing method comprising the steps of:
forming a lower-layer interconnection on a circuit board on which a plurality of semiconductor chips are mounted;
forming a metal pillar having a rounded apex on said circuit board so that the pillar may contact with at least said lower-layer interconnection, the metal pillar forming step including the step of effecting screen printing of a metal paste using a screen plate with openings corresponding to desired positions on the lower-layer interconnection and the step of drying and calcining said printed metal paste by heat treatment to form the metal pillar;
forming an insulating film covering said lower-layer interconnection and said metal pillar so that the tip rounded apex of said metal pillar may be exposed; and
forming an upper-layer interconnection on said insulating film so that this layer may contact with the exposed tip rounded apex of said metal pillar.
2. A semiconductor device manufacturing method according to claim 1, wherein said insulating film forming step includes the step of covering the lower-layer interconnection and said metal pillar with an interlayer insulating film, and the step of etching back the surface of said interlayer insulating film until the tip rounded apex of said metal pillar is exposed.
3. A semiconductor device manufacturing method according to claim 1, wherein said circuit board is a semiconductor substrate, and the step of forming a lower-layer interconnection on said circuit board includes the step of forming an insulating film on the surface of said semiconductor substrate before the formation of the lower-layer interconnection.
4. A semiconductor device manufacturing method according to claim 3, wherein a specified area of said insulating film is used as a dielectric for a capacitor.
5. A semiconductor device manufacturing method according to claim 1, wherein the step of forming the lower-layer interconnection, said metal pillar, and said upper-layer interconnection on said circuit board includes effecting screen printing of a metal paste for the formation of each of these elements.
6. A semiconductor device manufacturing method according to claim 1, wherein the step of forming a lower-layer interconnection on said circuit board includes a step of forming the interconnection by depositing a barrier metal, and the step of forming said metal pillar and said lower-layer interconnection includes a step of forming these elements by effecting screen printing of a metal paste.
7. A semiconductor device manufacturing method according to claim 1, wherein the step of forming said lower-layer interconnection and said metal pillar includes a step of forming each of these elements by effecting screen printing of a metal paste, and the step of forming said upper-layer interconnection includes a step of forming the interconnection by depositing a barrier metal.
8. A semiconductor device manufactured according to a method comprising the steps of claim 1.
9. A multilayer interconnection substrate comprising:
a circuit board including a first interconnection layer;
a conductive pillar having a rounded apex on the first interconnection layer;
an insulating film on the circuit board; and
a second interconnection layer on the insulating film,
wherein the conductive pillar extends upward through the insulating film to the second interconnection layer, thereby forming an electrical connection with the second interconnection layer.
10. The multilayer interconnection substrate as claimed in claim 9, wherein the conductive pillar has a decreasing cross-sectional area along its length relative to the circuit board.
11. The multilayer interconnection substrate as claimed in claim 9, wherein the conductive pillar has a resistance of approximately 1.4 mΩ.
12. The multilayer interconnection substrate as claimed in claim 10, wherein the conductive pillar comprises gold.
13. The multilayer interconnection substrate as claimed in claim 10, wherein the conductive pillar has a resistance of approximately 1.4 mΩ.
14. A multilayer interconnection substrate comprising:
a circuit board including a first interconnection layer;
a conductive pillar, having a rounded apex, formed on the first interconnection layer, the conductive pillar being manufactured by a method comprising the steps of screen printing a metal paste using a screen plate with openings corresponding to desired positions on the first interconnection layer and drying and calcining the printed metal paste;
an insulating film on the circuit board; and
a second interconnection layer on the insulating film,
wherein the conductive pillar extends upward through the insulating film to the second interconnection layer, thereby forming an electrical connection with the second interconnection layer.
15. The multilayer interconnection substrate as claimed in claim 14, wherein the conductive pillar comprises gold.
16. The multilayer interconnection substrate as claimed in claim 14, wherein the conductive pillar has a resistance of approximately 1.4 mΩ.
17. The multilayer interconnecting substrate as claimed in claim 8, wherein the insulating film is made of an organic material.
18. The multilayer interconnecting substrate as claimed in claim 17, wherein the organic material is polyimide.
19. The multilayer interconnecting substrate as claimed in claim 14, wherein the insulating film is made of an organic material.
20. The multilayer interconnecting substrate according to claim 19, wherein the organic material is polyimide.
21. An interconnection substrate comprising:
a lower wiring layer;
an interlayer insulating film having an upper surface and a lower surface, the lower surface contacting the lower wiring layer; and
a conductive pillar having a bottom face and a top portion, the bottom face contacting the lower wiring layer, and wherein the conductive pillar penetrates the upper surface of the interlayer insulating film such that only the top portion, formed as having a rounded apex, projects through the upper surface.
22. The interconnection substrate as claimed in claim 21, wherein the bottom face of the conductive pillar has a greater cross-sectional area than that of the top portion of the conductive pillar.
23. The interconnection substrate as claimed in claim 21, further comprising:
an upper wiring layer having a lower surface, and contacting the upper surface of the interlayer insulating film;
wherein the top portion of the conductive pillar contacts at least the lower surface of the upper wiring layer, and wherein the upper wiring layer is substantially flat.
24. The multilayer interconnection substrate as claimed in claim 21, wherein the insulating film is made of an organic material.
25. The multilayer interconnection substrate as claimed in claim 24, wherein the organic material is polyimide.
26. A method for forming an interconnection substrate comprising the steps of:
forming a lower wiring layer;
forming a conductive pillar on the lower wiring layer by screen printing using metal paste, the conductive pillar having a top portion formed as having a rounded apex;
forming an interlayer insulating film having a lower surface and an upper surface, wherein the lower surface of the interlayer insulating film contacts the lower wiring layer; and
forming an upper wiring layer which contacts both the top portion of the conductive pillar and the upper surface of the interlayer insulating film, and wherein the upper wiring layer is substantially flat.
27. The method as claimed in claim 26, wherein the insulating film is made of an organic material.
28. The method as claimed in claim 27, wherein the organic material is polyimide.
29. A semiconductor device manufacturing method comprising the steps of:
forming a lower-layer interconnection on a circuit board on which a plurality of semiconductor chips are mounted;
forming a metal pillar on said circuit board, by screen printing using metal paste, said metal pillar having a rounded apex so that the pillar may contact with at least said lower-layer interconnection;
forming an insulating film covering said lower-layer interconnection and said metal pillar so that the rounded apex of said metal pillar may be exposed; and
forming an upper-layer interconnection on said insulating film so that this layer may contact with the exposed rounded apex of said metal pillar.
30. A semiconductor device manufacturing method according to claim 29, wherein said circuit board is a semiconductor substrate, and the step of forming a lower-layer interconnection on said circuit board includes the step of forming an insulating film on the surface of said semiconductor substrate before the formation of the lower-layer interconnection.
31. A semiconductor device manufacturing method according to claim 30, wherein a specific area of said insulating film is used as a dielectric for a capacitor.
32. A semiconductor device manufacturing method, comprising the steps of:
forming a lower-layer interconnection on a circuit board formed of one of a semiconductor substrate and an insulating substrate, a plurality of semiconductor chips being mounted on said semiconductor substrate or said insulating substrate;
forming a metal pillar on a predetermined area on said circuit board including said lower-layer interconnection, the metal pillar forming step including the step of effecting screen printing of a metal paste using a screen plate with openings corresponding to desired positions on the lower-layer interconnection and the step of drying and calcining said printed metal paste by heat treatment to form the metal pillar;
forming an insulating film covering said lower-layer interconnection and said metal pillar so that the tip of said metal pillar is exposed; and
forming an upper-layer interconnection on said insulating film so that the upper-layer interconnection is in contact with the exposed tip of said metal pillar,
wherein said screen plate is supported by a fixed frame and a movable frame which is pivoted on the fixed frame so that one end of said movable frame on the side of a free end of said screen plate is lifted upward as the movement of a squeegee used for transferring said metal paste onto lower-layer interconnection, and so that an angle between the printing surface of the circuit board and the movable frame is increased gradually, thereby bringing a gap between said printing surface of the circuit board and the screen plate to zero at the printing.
33. A semiconductor device manufacturing method according to claim 1, wherein the metal pillar is formed by said metal pillar forming step so that the metal pillar has a top portion formed as having the rounded apex and a bottom face having a greater cross-sectional area than that of the top portion.
US09/000,865 1993-01-15 1997-12-30 Semiconductor device manufacturing method Expired - Lifetime USRE37882E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/000,865 USRE37882E1 (en) 1993-01-15 1997-12-30 Semiconductor device manufacturing method

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP02173893A JP3457348B2 (en) 1993-01-15 1993-01-15 Method for manufacturing semiconductor device
JP5-021738 1993-01-15
US08/179,714 US5480839A (en) 1993-01-15 1994-01-11 Semiconductor device manufacturing method
US09/000,865 USRE37882E1 (en) 1993-01-15 1997-12-30 Semiconductor device manufacturing method

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/179,714 Reissue US5480839A (en) 1993-01-15 1994-01-11 Semiconductor device manufacturing method

Publications (1)

Publication Number Publication Date
USRE37882E1 true USRE37882E1 (en) 2002-10-15

Family

ID=12063421

Family Applications (2)

Application Number Title Priority Date Filing Date
US08/179,714 Ceased US5480839A (en) 1993-01-15 1994-01-11 Semiconductor device manufacturing method
US09/000,865 Expired - Lifetime USRE37882E1 (en) 1993-01-15 1997-12-30 Semiconductor device manufacturing method

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US08/179,714 Ceased US5480839A (en) 1993-01-15 1994-01-11 Semiconductor device manufacturing method

Country Status (5)

Country Link
US (2) US5480839A (en)
JP (1) JP3457348B2 (en)
KR (1) KR0127264B1 (en)
CN (1) CN1042777C (en)
GB (1) GB2274353B (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040140568A1 (en) * 2000-06-19 2004-07-22 Kabushiki Kaisha Toshiba Semiconductor device having multilayer wiring structure and method for manufacturing the same
US20060228838A1 (en) * 2003-03-26 2006-10-12 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US9437454B2 (en) 2010-06-29 2016-09-06 Semiconductor Energy Laboratory Co., Ltd. Wiring board, semiconductor device, and manufacturing methods thereof
US20170309557A1 (en) * 2014-05-30 2017-10-26 Phoenix Pioneer Technology Co., Ltd. Package substrate

Families Citing this family (108)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH08321684A (en) * 1995-05-24 1996-12-03 Sony Corp Wiring board and manufacture thereof
US6881611B1 (en) * 1996-07-12 2005-04-19 Fujitsu Limited Method and mold for manufacturing semiconductor device, semiconductor device and method for mounting the device
KR100339670B1 (en) * 1996-12-12 2002-06-05 야마모토 카즈모토 Method of manufacturing semiconductor device
US6096576A (en) 1997-09-02 2000-08-01 Silicon Light Machines Method of producing an electrical interface to an integrated circuit device having high density I/O count
JP2000106482A (en) * 1998-07-29 2000-04-11 Sony Chem Corp Manufacture of flexible board
JP3935480B2 (en) * 1998-07-29 2007-06-20 ソニーケミカル&インフォメーションデバイス株式会社 Flexible substrate manufacturing method
US6303986B1 (en) 1998-07-29 2001-10-16 Silicon Light Machines Method of and apparatus for sealing an hermetic lid to a semiconductor die
JP3701807B2 (en) * 1999-01-20 2005-10-05 ソニーケミカル株式会社 Substrate manufacturing method and substrate
US6930390B2 (en) 1999-01-20 2005-08-16 Sony Chemicals Corp. Flexible printed wiring boards
US6583364B1 (en) 1999-08-26 2003-06-24 Sony Chemicals Corp. Ultrasonic manufacturing apparatuses, multilayer flexible wiring boards and processes for manufacturing multilayer flexible wiring boards
JP3243462B2 (en) * 1999-09-01 2002-01-07 ソニーケミカル株式会社 Method for manufacturing multilayer substrate
US6641860B1 (en) 2000-01-03 2003-11-04 T-Ink, L.L.C. Method of manufacturing printed circuit boards
US7875975B2 (en) * 2000-08-18 2011-01-25 Polyic Gmbh & Co. Kg Organic integrated circuit completely encapsulated by multi-layered barrier and included in RFID tag
JP2004507096A (en) * 2000-08-18 2004-03-04 シーメンス アクチエンゲゼルシヤフト Organic field effect transistor (OFET), method of manufacturing the organic field effect transistor, integrated circuit formed from the organic field effect transistor, and use of the integrated circuit
DE10043204A1 (en) * 2000-09-01 2002-04-04 Siemens Ag Organic field-effect transistor, method for structuring an OFET and integrated circuit
DE10044842A1 (en) * 2000-09-11 2002-04-04 Siemens Ag Organic rectifier, circuit, RFID tag and use of an organic rectifier
WO2002025750A1 (en) * 2000-09-22 2002-03-28 Siemens Aktiengesellschaft Electrode and/or conductor track for organic components and production method therefor
DE10061297C2 (en) * 2000-12-08 2003-05-28 Siemens Ag Procedure for structuring an OFET
DE10061299A1 (en) 2000-12-08 2002-06-27 Siemens Ag Device for determining and / or forwarding at least one environmental influence, production method and use thereof
DE10063721A1 (en) * 2000-12-20 2002-07-11 Merck Patent Gmbh Organic semiconductor, manufacturing process therefor and uses
DE10105914C1 (en) * 2001-02-09 2002-10-10 Siemens Ag Organic field effect transistor with photo-structured gate dielectric and a method for its production
JP2005509200A (en) * 2001-03-26 2005-04-07 シーメンス アクチエンゲゼルシヤフト Device having at least two organic electronic component elements and manufacturing method for the device
US6707591B2 (en) 2001-04-10 2004-03-16 Silicon Light Machines Angled illumination for a single order light modulator based projection system
DE10126860C2 (en) * 2001-06-01 2003-05-28 Siemens Ag Organic field effect transistor, process for its manufacture and use for the construction of integrated circuits
DE10126859A1 (en) * 2001-06-01 2002-12-12 Siemens Ag Production of conducting structures used in organic FETs, illuminated diodes, organic diodes and integrated circuits comprises directly or indirectly forming conducting pathways
US6747781B2 (en) 2001-06-25 2004-06-08 Silicon Light Machines, Inc. Method, apparatus, and diffuser for reducing laser speckle
US6782205B2 (en) 2001-06-25 2004-08-24 Silicon Light Machines Method and apparatus for dynamic equalization in wavelength division multiplexing
US6829092B2 (en) 2001-08-15 2004-12-07 Silicon Light Machines, Inc. Blazed grating light valve
US6785001B2 (en) * 2001-08-21 2004-08-31 Silicon Light Machines, Inc. Method and apparatus for measuring wavelength jitter of light signal
DE10151036A1 (en) * 2001-10-16 2003-05-08 Siemens Ag Isolator for an organic electronic component
DE10151440C1 (en) * 2001-10-18 2003-02-06 Siemens Ag Organic electronic component for implementing an encapsulated partially organic electronic component has components like a flexible foil as an antenna, a diode or capacitor and an organic transistor.
US6563905B1 (en) * 2001-10-30 2003-05-13 Qualcomm, Incorporated Ball grid array X-ray orientation mark
DE10160732A1 (en) * 2001-12-11 2003-06-26 Siemens Ag OFET used e.g. in RFID tag, comprises an intermediate layer on an active semiconductor layer
US6800238B1 (en) 2002-01-15 2004-10-05 Silicon Light Machines, Inc. Method for domain patterning in low coercive field ferroelectrics
DE10212640B4 (en) * 2002-03-21 2004-02-05 Siemens Ag Logical components made of organic field effect transistors
JP4042497B2 (en) 2002-04-15 2008-02-06 セイコーエプソン株式会社 Method for forming conductive film pattern, wiring board, electronic device, electronic device, and non-contact card medium
US6767751B2 (en) 2002-05-28 2004-07-27 Silicon Light Machines, Inc. Integrated driver process flow
US6728023B1 (en) 2002-05-28 2004-04-27 Silicon Light Machines Optical device arrays with optimized image resolution
US6822797B1 (en) 2002-05-31 2004-11-23 Silicon Light Machines, Inc. Light modulator structure for producing high-contrast operation using zero-order light
DE10226370B4 (en) * 2002-06-13 2008-12-11 Polyic Gmbh & Co. Kg Substrate for an electronic component, use of the substrate, methods for increasing the charge carrier mobility and organic field effect transistor (OFET)
US6829258B1 (en) 2002-06-26 2004-12-07 Silicon Light Machines, Inc. Rapidly tunable external cavity laser
US6813059B2 (en) 2002-06-28 2004-11-02 Silicon Light Machines, Inc. Reduced formation of asperities in contact micro-structures
US6714337B1 (en) 2002-06-28 2004-03-30 Silicon Light Machines Method and device for modulating a light beam and having an improved gamma response
WO2004017439A2 (en) * 2002-07-29 2004-02-26 Siemens Aktiengesellschaft Electronic component comprising predominantly organic functional materials and method for the production thereof
EP1526902B1 (en) * 2002-08-08 2008-05-21 PolyIC GmbH & Co. KG Electronic device
US7057795B2 (en) * 2002-08-20 2006-06-06 Silicon Light Machines Corporation Micro-structures with individually addressable ribbon pairs
US6801354B1 (en) 2002-08-20 2004-10-05 Silicon Light Machines, Inc. 2-D diffraction grating for substantially eliminating polarization dependent losses
JP2005537637A (en) 2002-08-23 2005-12-08 ジーメンス アクツィエンゲゼルシャフト Organic components and related circuits for overvoltage protection
US6712480B1 (en) 2002-09-27 2004-03-30 Silicon Light Machines Controlled curvature of stressed micro-structures
US20060118778A1 (en) * 2002-11-05 2006-06-08 Wolfgang Clemens Organic electronic component with high-resolution structuring and method for the production thereof
DE10253154A1 (en) 2002-11-14 2004-05-27 Siemens Ag Biosensor, used to identify analyte in liquid sample, has test field with detector, where detector registers field changes as electrical signals for evaluation
DE50306538D1 (en) * 2002-11-19 2007-03-29 Polyic Gmbh & Co Kg ORGANIC ELECTRONIC SWITCHING WITH A STRUCTURED SEMICONDUCTIVE FUNCTIONAL LAYER AND MANUFACTURING METHOD THEREFOR
US20060035423A1 (en) * 2002-11-19 2006-02-16 Walter Fix Organic electronic component comprising the same organic material for at least two functional layers
DE10300521A1 (en) * 2003-01-09 2004-07-22 Siemens Ag Organoresistive memory
US6891161B2 (en) * 2003-01-17 2005-05-10 Drs Sensors & Targeting Systems, Inc. Pixel structure and an associated method of fabricating the same
EP1586127B1 (en) * 2003-01-21 2007-05-02 PolyIC GmbH & Co. KG Organic electronic component and method for producing organic electronic devices
DE10302149A1 (en) * 2003-01-21 2005-08-25 Siemens Ag Use of conductive carbon black / graphite blends for the production of low-cost electronics
MXPA05007878A (en) * 2003-01-29 2006-02-08 Polylc Gmbh & Co Kg Organic storage component and corresponding triggering circuit.
US6829077B1 (en) 2003-02-28 2004-12-07 Silicon Light Machines, Inc. Diffractive light modulator with dynamically rotatable diffraction plane
US6806997B1 (en) 2003-02-28 2004-10-19 Silicon Light Machines, Inc. Patterned diffractive light modulator ribbon for PDL reduction
JP4623986B2 (en) * 2003-03-26 2011-02-02 株式会社半導体エネルギー研究所 Method for manufacturing display device
JP2005045191A (en) * 2003-07-04 2005-02-17 North:Kk Manufacturing method for wiring circuit board and for multi-layer wiring board
DE10330062A1 (en) * 2003-07-03 2005-01-27 Siemens Ag Method and device for structuring organic layers
DE10330064B3 (en) * 2003-07-03 2004-12-09 Siemens Ag Organic logic gate has load field effect transistor with potential-free gate electrode in series with switching field effect transistor
JP4619060B2 (en) * 2003-08-15 2011-01-26 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
DE10338277A1 (en) * 2003-08-20 2005-03-17 Siemens Ag Organic capacitor with voltage controlled capacity
DE10339036A1 (en) 2003-08-25 2005-03-31 Siemens Ag Organic electronic component with high-resolution structuring and manufacturing method
DE10340644B4 (en) * 2003-09-03 2010-10-07 Polyic Gmbh & Co. Kg Mechanical controls for organic polymer electronics
DE10340643B4 (en) * 2003-09-03 2009-04-16 Polyic Gmbh & Co. Kg Printing method for producing a double layer for polymer electronics circuits, and thereby produced electronic component with double layer
JP3877717B2 (en) * 2003-09-30 2007-02-07 三洋電機株式会社 Semiconductor device and manufacturing method thereof
DE102004002024A1 (en) * 2004-01-14 2005-08-11 Siemens Ag Self-aligning gate organic transistor and method of making the same
JP4583776B2 (en) * 2004-02-13 2010-11-17 株式会社半導体エネルギー研究所 Method for manufacturing display device
JP4281584B2 (en) 2004-03-04 2009-06-17 セイコーエプソン株式会社 Manufacturing method of semiconductor device
DE102004040831A1 (en) * 2004-08-23 2006-03-09 Polyic Gmbh & Co. Kg Radio-tag compatible outer packaging
DE102004059465A1 (en) * 2004-12-10 2006-06-14 Polyic Gmbh & Co. Kg recognition system
DE102004059467A1 (en) * 2004-12-10 2006-07-20 Polyic Gmbh & Co. Kg Gate made of organic field effect transistors
DE102004059464A1 (en) * 2004-12-10 2006-06-29 Polyic Gmbh & Co. Kg Electronic component with modulator
DE102004063435A1 (en) 2004-12-23 2006-07-27 Polyic Gmbh & Co. Kg Organic rectifier
DE102005009819A1 (en) 2005-03-01 2006-09-07 Polyic Gmbh & Co. Kg electronics assembly
DE102005009820A1 (en) * 2005-03-01 2006-09-07 Polyic Gmbh & Co. Kg Electronic assembly with organic logic switching elements
JP4755445B2 (en) * 2005-05-17 2011-08-24 株式会社リコー Multilayer wiring, element substrate including the same, flat panel display using the same, and method for manufacturing the multilayer wiring
JP5073194B2 (en) * 2005-03-14 2012-11-14 株式会社リコー Flat panel display and manufacturing method thereof
DE102005017655B4 (en) * 2005-04-15 2008-12-11 Polyic Gmbh & Co. Kg Multilayer composite body with electronic function
DE102005031448A1 (en) 2005-07-04 2007-01-11 Polyic Gmbh & Co. Kg Activatable optical layer
JP4785447B2 (en) * 2005-07-15 2011-10-05 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
DE102005035590A1 (en) * 2005-07-29 2007-02-01 Polyic Gmbh & Co. Kg Electronic component has flexible substrate and stack of layers including function layer on substratesurface
DE102005035589A1 (en) 2005-07-29 2007-02-01 Polyic Gmbh & Co. Kg Manufacturing electronic component on surface of substrate where component has two overlapping function layers
DE102005042166A1 (en) * 2005-09-06 2007-03-15 Polyic Gmbh & Co.Kg Organic device and such a comprehensive electrical circuit
DE102005044306A1 (en) * 2005-09-16 2007-03-22 Polyic Gmbh & Co. Kg Electronic circuit and method for producing such
JP5352967B2 (en) * 2006-11-17 2013-11-27 株式会社リコー Multilayer wiring structure manufacturing method and multilayer wiring structure
US7955901B2 (en) * 2007-10-04 2011-06-07 Infineon Technologies Ag Method for producing a power semiconductor module comprising surface-mountable flat external contacts
KR100900672B1 (en) * 2007-11-07 2009-06-01 삼성전기주식회사 Hybrid circuit board and fabrication method of the same
FR2925222B1 (en) * 2007-12-17 2010-04-16 Commissariat Energie Atomique METHOD FOR PRODUCING AN ELECTRIC INTERCONNECTION BETWEEN TWO CONDUCTIVE LAYERS
US8240036B2 (en) 2008-04-30 2012-08-14 Panasonic Corporation Method of producing a circuit board
EP2469990B1 (en) * 2008-04-30 2014-01-15 Panasonic Corporation Method of producing ciruit board by additive method.
US9082438B2 (en) 2008-12-02 2015-07-14 Panasonic Corporation Three-dimensional structure for wiring formation
US9543262B1 (en) * 2009-08-18 2017-01-10 Cypress Semiconductor Corporation Self aligned bump passivation
DE102010045056B4 (en) * 2010-09-10 2015-03-19 Epcos Ag Method for producing chip components
JP5002718B1 (en) 2011-06-29 2012-08-15 株式会社東芝 Method for manufacturing flexible printed wiring board, flexible printed wiring board, and electronic device
JP5143266B1 (en) 2011-09-30 2013-02-13 株式会社東芝 Flexible printed wiring board manufacturing apparatus and manufacturing method
CN107072600A (en) * 2014-09-30 2017-08-18 3M创新有限公司 With the wide conductive pattern of the wide line and its production method
WO2016098860A1 (en) * 2014-12-19 2016-06-23 出光興産株式会社 Conductor composition ink, laminated wiring member, semiconductor element and electronic device, and method for producing laminated wiring member
WO2017026127A1 (en) * 2015-08-13 2017-02-16 出光興産株式会社 Conductor, conductor manufacturing method, and laminated circuit and laminated wiring member using conductor
DE102015218842A1 (en) 2015-09-30 2017-03-30 Siemens Aktiengesellschaft Method for contacting a contact surface of a semiconductor device and electronic module
US10257930B2 (en) * 2016-06-22 2019-04-09 R&D Circuits, Inc. Trace anywhere interconnect
JP6790847B2 (en) * 2017-01-13 2020-11-25 凸版印刷株式会社 Wiring board, multilayer wiring board and manufacturing method of wiring board
WO2019186780A1 (en) * 2018-03-28 2019-10-03 株式会社Fuji Circuit formation method and circuit formation device
JP6939857B2 (en) * 2019-08-26 2021-09-22 セイコーエプソン株式会社 Electro-optics and electronic equipment

Citations (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5064767A (en) 1973-10-12 1975-06-02
EP0002185A1 (en) * 1977-10-20 1979-06-13 International Business Machines Corporation Process for interconnecting two crossed conducting metal lines deposited on a substrate
US4712161A (en) * 1985-03-25 1987-12-08 Olin Corporation Hybrid and multi-layer circuitry
US4914056A (en) * 1985-05-13 1990-04-03 Kabushiki Kaisha Toshiba Method of manufacturing a semiconductor device having tapered pillars
US4917759A (en) * 1989-04-17 1990-04-17 Motorola, Inc. Method for forming self-aligned vias in multi-level metal integrated circuits
JPH02113553A (en) 1988-10-22 1990-04-25 Nec Corp Manufacture of semiconductor integrated circuit
JPH02290095A (en) * 1989-02-20 1990-11-29 Matsushita Electric Works Ltd Manufacture of multilayer interconnection board
US4991285A (en) 1989-11-17 1991-02-12 Rockwell International Corporation Method of fabricating multi-layer board
JPH03227242A (en) 1990-01-31 1991-10-08 Dainippon Screen Mfg Co Ltd Screen printing machine
US5056215A (en) * 1990-12-10 1991-10-15 Delco Electronics Corporation Method of providing standoff pillars
JPH0417939A (en) 1990-05-10 1992-01-22 Suzuki Motor Corp Delivery device for forging billet
US5128746A (en) * 1990-09-27 1992-07-07 Motorola, Inc. Adhesive and encapsulant material with fluxing properties
US5136363A (en) * 1987-10-21 1992-08-04 Kabushiki Kaisha Toshiba Semiconductor device with bump electrode
US5139969A (en) * 1990-05-30 1992-08-18 Mitsubishi Denki Kabushiki Kaisha Method of making resin molded semiconductor device
JPH04352387A (en) 1991-05-29 1992-12-07 Kyocera Corp Multilayer circuit board and manufacture thereof
US5277786A (en) * 1991-02-20 1994-01-11 Canon Kabushiki Kaisha Process for producing a defect-free photoelectric conversion device
US5282565A (en) * 1992-12-29 1994-02-01 Motorola, Inc. Solder bump interconnection formed using spaced solder deposit and consumable path
US5290732A (en) * 1991-02-11 1994-03-01 Microelectronics And Computer Technology Corporation Process for making semiconductor electrode bumps by metal cluster ion deposition and etching
US5296736A (en) * 1992-12-21 1994-03-22 Motorola, Inc. Leveled non-coplanar semiconductor die contacts
US5318651A (en) * 1991-11-27 1994-06-07 Nec Corporation Method of bonding circuit boards
US5457881A (en) 1993-01-26 1995-10-17 Dyconex Patente Ag Method for the through plating of conductor foils
US5529634A (en) 1992-12-28 1996-06-25 Kabushiki Kaisha Toshiba Apparatus and method of manufacturing semiconductor device
JP3227242B2 (en) 1992-07-28 2001-11-12 株式会社トーキン Multilayer ceramic capacitor and method of manufacturing the same

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6122693A (en) * 1984-07-10 1986-01-31 日本電気株式会社 Multilayer circuit board and method of producing same
US4806188A (en) * 1988-03-04 1989-02-21 E. I. Du Pont De Nemours And Company Method for fabricating multilayer circuits
JPH0710030B2 (en) * 1990-05-18 1995-02-01 インターナシヨナル・ビジネス・マシーンズ・コーポレーシヨン Method for manufacturing multilayer wiring board

Patent Citations (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5064767A (en) 1973-10-12 1975-06-02
EP0002185A1 (en) * 1977-10-20 1979-06-13 International Business Machines Corporation Process for interconnecting two crossed conducting metal lines deposited on a substrate
US4712161A (en) * 1985-03-25 1987-12-08 Olin Corporation Hybrid and multi-layer circuitry
US4914056A (en) * 1985-05-13 1990-04-03 Kabushiki Kaisha Toshiba Method of manufacturing a semiconductor device having tapered pillars
US5136363A (en) * 1987-10-21 1992-08-04 Kabushiki Kaisha Toshiba Semiconductor device with bump electrode
JPH02113553A (en) 1988-10-22 1990-04-25 Nec Corp Manufacture of semiconductor integrated circuit
JPH02290095A (en) * 1989-02-20 1990-11-29 Matsushita Electric Works Ltd Manufacture of multilayer interconnection board
US4917759A (en) * 1989-04-17 1990-04-17 Motorola, Inc. Method for forming self-aligned vias in multi-level metal integrated circuits
US4991285A (en) 1989-11-17 1991-02-12 Rockwell International Corporation Method of fabricating multi-layer board
JPH03227242A (en) 1990-01-31 1991-10-08 Dainippon Screen Mfg Co Ltd Screen printing machine
JPH0417939A (en) 1990-05-10 1992-01-22 Suzuki Motor Corp Delivery device for forging billet
US5139969A (en) * 1990-05-30 1992-08-18 Mitsubishi Denki Kabushiki Kaisha Method of making resin molded semiconductor device
US5128746A (en) * 1990-09-27 1992-07-07 Motorola, Inc. Adhesive and encapsulant material with fluxing properties
US5056215A (en) * 1990-12-10 1991-10-15 Delco Electronics Corporation Method of providing standoff pillars
US5290732A (en) * 1991-02-11 1994-03-01 Microelectronics And Computer Technology Corporation Process for making semiconductor electrode bumps by metal cluster ion deposition and etching
US5277786A (en) * 1991-02-20 1994-01-11 Canon Kabushiki Kaisha Process for producing a defect-free photoelectric conversion device
JPH04352387A (en) 1991-05-29 1992-12-07 Kyocera Corp Multilayer circuit board and manufacture thereof
US5318651A (en) * 1991-11-27 1994-06-07 Nec Corporation Method of bonding circuit boards
JP3227242B2 (en) 1992-07-28 2001-11-12 株式会社トーキン Multilayer ceramic capacitor and method of manufacturing the same
US5296736A (en) * 1992-12-21 1994-03-22 Motorola, Inc. Leveled non-coplanar semiconductor die contacts
US5529634A (en) 1992-12-28 1996-06-25 Kabushiki Kaisha Toshiba Apparatus and method of manufacturing semiconductor device
US5282565A (en) * 1992-12-29 1994-02-01 Motorola, Inc. Solder bump interconnection formed using spaced solder deposit and consumable path
US5457881A (en) 1993-01-26 1995-10-17 Dyconex Patente Ag Method for the through plating of conductor foils

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Official Action from Japanese Patent Office in application No. 21738/93, mailing date Jan. 30, 2001, and English language translation.
U.S. patent application Ser. No. 08/075,373, filed Jun. 14, 1993.* *

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040140568A1 (en) * 2000-06-19 2004-07-22 Kabushiki Kaisha Toshiba Semiconductor device having multilayer wiring structure and method for manufacturing the same
US7208831B2 (en) * 2000-06-19 2007-04-24 Kabushiki Kaisha Toshiba Semiconductor device having multilayer wiring structure and method, wherein connecting portion and wiring layer are formed of same layer
US20060228838A1 (en) * 2003-03-26 2006-10-12 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US7847873B2 (en) 2003-03-26 2010-12-07 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US20110073865A1 (en) * 2003-03-26 2011-03-31 Semiconductor Energy Laboratory Co., Ltd. Display Device and Manufacturing Method Thereof
US8760594B2 (en) 2003-03-26 2014-06-24 Semiconductor Energy Laboratory Co., Ltd. Display device and manufacturing method thereof
US9437454B2 (en) 2010-06-29 2016-09-06 Semiconductor Energy Laboratory Co., Ltd. Wiring board, semiconductor device, and manufacturing methods thereof
US9875910B2 (en) 2010-06-29 2018-01-23 Semiconductor Energy Laboratory Co., Ltd. Wiring board, semiconductor device, and manufacturing methods thereof
US20170309557A1 (en) * 2014-05-30 2017-10-26 Phoenix Pioneer Technology Co., Ltd. Package substrate

Also Published As

Publication number Publication date
US5480839A (en) 1996-01-02
JPH06216258A (en) 1994-08-05
KR0127264B1 (en) 1998-04-02
GB9326286D0 (en) 1994-02-23
CN1042777C (en) 1999-03-31
CN1126369A (en) 1996-07-10
GB2274353A (en) 1994-07-20
GB2274353B (en) 1996-08-28
JP3457348B2 (en) 2003-10-14

Similar Documents

Publication Publication Date Title
USRE37882E1 (en) Semiconductor device manufacturing method
US4918811A (en) Multichip integrated circuit packaging method
US4783695A (en) Multichip integrated circuit packaging configuration and method
JP2717993B2 (en) Flip chip technology using conductive polymer and insulator
EP0070380B1 (en) Discrete thin film capacitor
US6365498B1 (en) Integrated process for I/O redistribution and passive components fabrication and devices formed
US5219639A (en) Multilayer structure and its fabrication method
US5747222A (en) Multi-layered circuit substrate and manufacturing method thereof
JPH0357618B2 (en)
US6015652A (en) Manufacture of flip-chip device
JPH0214796B2 (en)
JPH029198A (en) Method of bonding metal layer to board
US6979644B2 (en) Method of manufacturing electronic circuit component
US20030086248A1 (en) Interposer for semiconductor, method for manufacturing same, and semiconductor device using same
KR100225398B1 (en) Bonding structure of semiconductor bump and its method
JPH0357617B2 (en)
US5396702A (en) Method for forming solder bumps on a substrate using an electrodeposition technique
US6960518B1 (en) Buildup substrate pad pre-solder bump manufacturing
JPH0363813B2 (en)
JP2871222B2 (en) Manufacturing method of wiring board
JPH04291993A (en) Method of joining thin film unit
US7330357B2 (en) Integrated circuit die/package interconnect
JPS62265732A (en) Hybrid integrated circuit device
JP2000340744A (en) Capacitor and manufacture thereof
TW200427020A (en) High density substrate for flip chip

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12