USRE40675E1 - Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion - Google Patents

Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion Download PDF

Info

Publication number
USRE40675E1
USRE40675E1 US10/851,979 US85197904A USRE40675E US RE40675 E1 USRE40675 E1 US RE40675E1 US 85197904 A US85197904 A US 85197904A US RE40675 E USRE40675 E US RE40675E
Authority
US
United States
Prior art keywords
signal
pixel clock
analog video
pixel
video signal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US10/851,979
Inventor
Michael G. West
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Seiko Epson Corp
Original Assignee
Infocus Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Infocus Corp filed Critical Infocus Corp
Priority to US10/851,979 priority Critical patent/USRE40675E1/en
Application granted granted Critical
Publication of USRE40675E1 publication Critical patent/USRE40675E1/en
Assigned to RPX CORPORATION reassignment RPX CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INFOCUS CORPORATION
Assigned to SEIKO EPSON CORPORATION reassignment SEIKO EPSON CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: RPX CORPORATION
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/74Projection arrangements for image reproduction, e.g. using eidophor
    • H04N5/7416Projection arrangements for image reproduction, e.g. using eidophor involving the use of a spatial light modulator, e.g. a light valve, controlled by a video signal
    • H04N5/7441Projection arrangements for image reproduction, e.g. using eidophor involving the use of a spatial light modulator, e.g. a light valve, controlled by a video signal the modulator being an array of liquid crystal cells
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/003Details of a display terminal, the details relating to the control arrangement of the display terminal and to the interfaces thereto
    • G09G5/006Details of the interface to the display terminal
    • G09G5/008Clock recovery
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/18Timing circuits for raster scan displays
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/04Synchronising
    • H04N5/12Devices in which the synchronising signals are only operative if a phase difference occurs between synchronising and synchronised scanning devices, e.g. flywheel synchronising
    • H04N5/126Devices in which the synchronising signals are only operative if a phase difference occurs between synchronising and synchronised scanning devices, e.g. flywheel synchronising whereby the synchronisation signal indirectly commands a frequency generator
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/74Projection arrangements for image reproduction, e.g. using eidophor
    • H04N5/7416Projection arrangements for image reproduction, e.g. using eidophor involving the use of a spatial light modulator, e.g. a light valve, controlled by a video signal
    • H04N5/7441Projection arrangements for image reproduction, e.g. using eidophor involving the use of a spatial light modulator, e.g. a light valve, controlled by a video signal the modulator being an array of liquid crystal cells
    • H04N2005/745Control circuits therefor
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/44Receiver circuitry for the reception of television signals according to analogue transmission standards
    • H04N5/46Receiver circuitry for the reception of television signals according to analogue transmission standards for receiving on more than one standard at will

Definitions

  • the present invention pertains to converting from an analog video signal to a digital video signal, and in particular to converting from an analog signal to a digital signal, and particularly for .
  • multimedia projection display systems receive analog video signals from a personal computer (PC).
  • the video signals represent still, partial-, or full-motion display images of the type rendered by the PC.
  • the analog video signals are converted into digital video signals to control a digitally-driven display object, such as a transmissive liquid crystal display (LCD), to form the display images for projection onto a display screen.
  • a digitally-driven display object such as a transmissive liquid crystal display (LCD)
  • An LCD projector includes a transmissive LCD, a light source, and projection optics to form ad and project display images in the manner describes described above.
  • An LCD projection panel includes a similar transmissive LCD to form the display image, but operates with a conventional overhead projector (OHP) having a light source and projection optics, to project the display image onto a display screen.
  • OHP overhead projector
  • Examples of such LCD projectors and LCD projection panels are sold under the respective trademarks LITEPRO and PANELBOOK by In Focus Systems, Inc. of Wilsonville, Ore., the assignee of the present application.
  • multimedia display systems include compatibility with the various analog video signal modes generated by various PC's. These modes generally range from 640 ⁇ 480 to 1600 ⁇ 1200 resolutions provided at image refresh rates of 60 to 100 Hz. The resolution expresses the number of horizontal and vertical pixel elements that can be turned on and off. Given the variety of resolution modes, multimedia display systems include an interface that converts analog video signals of various modes to digital video signals capable of controlling the LCD.
  • analog video signals comprise an analog image data signal for each of the primary colors red, green and blue, and digital timing signals, which may include a pulsed horizontal synchronizing signal (H sync ) and a pulsed vertical synchronizing signal (V sync ), or a composite sync signal.
  • the individual analog color signals are generated from bit data in a memory portion of the PC, using three digital-to-analog (D/A) converters, one for each of red, green and blue.
  • FIG. 1a shows an exemplary analog signal waveform 1 , with plateau regions (pixel data components) 2 that correspond to the color level of individual pixels of the image display. Consecutive pixel data components 2 are connected by signal transition regions 3 .
  • the digital timing signal controls the raster-scanning of the analog video data signals across the monitor screen.
  • the H sync pulse controls the horizontal raster scan rate
  • the V sync pulse controls the image (or frame) refresh rate.
  • a conventional sync separator is first used to obtain the horizontal and refresh signals.
  • each video frame 9 is usually produced to have a central active video region 11 surrounded by an inactive (“blanked”) margin 13 .
  • the resolution refers to only the pixels in the active video region.
  • A/D analog to digital
  • PLL phase-locked loop
  • VCO voltage-controlled oscillator
  • a divide-by-n counter is added to the feedback loop between the VCO output and the phase comparator.
  • FIG. 1 a An example of a pixel clock waveform 4 is shown in FIG. 1 a.
  • the number n of individual pixel pulses per H sync pulse may be set by reference to the resolution mode of the analog video source. To set the resolution mode, certain characteristics of the analog video signal, such as H sync and V sync , may be used to refer to a mode look-up table stored in the display system CPU.
  • the number n should be set to equal the number of pixel data components in each horizontal line of the scanned analog signal, including those active video data region 11 and the blanked margin regions 13 (see FIG. 1d ) on either side of the active region.
  • n may be set at about 800 to include the blanked regions on either side of the 640 pixel-wide active video data region.
  • the pixel clock would sample the continuous stream of / image data 800 times along each horizontal line of the frame.
  • FIG. 1a shows the desired relationship between the analog video data signal 1 and the pixel clock signal 4 .
  • the number n of pixel clocks 5 is set to establish a one-to-one relationship between pixel clock pulses 5 and pixel data components 2 of the / data signal 1 .
  • This one-to-one relationship requires that the pixel clock signal frequency be equal to the analog video data signal frequency.
  • each pixel data component 2 of the analog signal is sampled by a single pixel clock pulse 5 , which reads the instantaneous voltage value of the pixel data component so that it can be digitized.
  • the clock pulses 5 Since the pixel clock pulses 5 have “jitter” zones 6 at their leading and trailing edges, the clock pulses 5 should be registered with the centers of the pixel data components 2 , so that the sampling is not randomly pushed by the jitter into the transition regions 3 of the analog video signal.
  • the stream of digitized values form forms the digital video data signal, which is addressed to the LCD to appropriately set LCD pixels at blank (black) or selected activated (non-black) status to replicate the image defined by the analog video signal.
  • tracking error results from the number n of pixel clocks being improperly set.
  • the number n of pixel clocks should be equal to the number of pixel data components 2 of each horizontal line of analog video data signal.
  • the improper setting of n results in the pixel data components 2 not being sampled at a consistent point. For instance, n is set too large in clock signal 4 ′ (i.e. the clock signal frequency is too high).
  • the resulting crowding of the pixel clock pulses 5 ′ yields an additive leftward drift of the pixel clock pulses 5 ′ relative to the pixel data components 2 of the analog video data signal 1 .
  • Such drift causes sampling in the transition regions 3 .
  • the leading edges 7 ′ of the third through the sixth clock pulses 5 ′ sample in transition zones 3 of the analog video signal 1 .
  • the transition zone data will be erroneous and the image information from adjacent non-sampled pixel data components 2 will be missing from the digitized video signal.
  • n is erroneously set large enough, the pixel clock pulses may be so crowed crowded that individual analog pixel data components 2 may be double-sampled.
  • n is set too small (i.e.
  • the erroneous sampling provides erroneous video signal data that may degrade the LCD image quality.
  • Phase error may occur even if the pixel clock signal frequency equals the analog video data signal frequency.
  • the clock phase may be erroneously set such that every pixel clock pulse samples a transition region 3 of the analog video data signal.
  • Leading edge jitter makes such phase error more likely, since if the jitter zones straddle the intersections 8 of the pixel data components 2 and transition regions 3 of the analog video data signal 1 , the voltage will be randomly sampled on either side of the intersection 8 .
  • phase error is undesirable in generating undesirable noise, or “snow” in the LCD video image.
  • manual controls are provided on projection systems which permit an operator to adjust the number n of clocks 5 and the phase of the pixel clock waveform. These controls are adjusted until the projected image appears satisfactory to the eye of the system operator. While such manual error control is usually effective in achieving an acceptable image quality, such manual control is time-consuming and inhibits the user-friendliness of the projection system.
  • a digital video signal is produced from an analog video signal which includes an analog video data signal that is operable to be raster scanned in lines across a CRT screen to form consecutive frames of video information, the raster scanning controlled by use of a horizontal synchronizing signal (H sync ) that controls a line scan rate, and a vertical synchronizing signal (V sync ) that controls a frame refresh rate, to produce consecutive frames of video information.
  • the digital video signal is produced by generating a pixel clock signal with pixel clocks for repetitively sampling instantaneous values of the analog video data signal, and digitizing the active image width of the analog video data signal based on the pixel clock sampling.
  • An expected width E, measured in number of pixel clocks, of a video image producible by the analog video signal is estimated, and an actual width W, measured in number of pixel clocks, of the actual video image producible by the analog video signal is calculated.
  • the actual width W is compared with the expected width E.
  • E does not equal W
  • at least one of a frequency component and a phase component of the pixel clock signal is adjusted until E equals W.
  • FIG. 1 a depicts an analog video data signal waveform and a pixel clock signal waveform in a desired relationship where no tracking or phase error would be result.
  • FIG. 1b depicts an analog video data signal waveform and a pixel clock signal waveform in a relationship where tracking error would result.
  • FIG. 1c depicts an analog video data signal waveform and a pixel clock signal waveform in a relationship where phase error would result.
  • FIG. 1d depicts an exemplary video display, showing a central active video region surrounded by an inactive margin region.
  • FIG. 2 is an overall schematic view of multimedia source connected to a multimedia projection display system, and depicting an analog video signal capture circuit in accordance with an aspect of the invention.
  • FIG. 3 is a schematic view of a phase-locked-loop (PLL) circuit used in analog video signal capture according to an aspect of the present invention.
  • PLL phase-locked-loop
  • FIG. 4 is an detailed schematic view of an image edge detection circuit portion of the video image capture circuit shown in FIG. 2 .
  • FIG. 5 schematically depicts a pixel value calculator according to one aspect of the present invention.
  • FIG. 6 depicts an exemplary configuration of video data on a display object in accordance with the present invention.
  • FIG. 2 schematically depicts a projection display system 10 in accordance with the present invention, connected to a multimedia source 12 of the PC type.
  • the projection display system 10 includes an image capture circuit 14 that automatically eliminates phase and tracking error.
  • a microcontroller 16 which is part of a display system CPU 17 , controls the image capture circuit 14 .
  • the image capture circuit includes a programmable delay device 18 , a PLL 20 , a divide-by-n-counter (counter) 22 , an A/D converter 24 , and an ASIC (Application Specific Integrated Circuit) 26 that contains an image edge detection circuit.
  • ASIC Application Specific Integrated Circuit
  • the multimedia source PC 12 is connected to the projection display system 10 through a video source cable 30 which is shown in exploded schematic form.
  • the cable 30 is of conventional design and includes multiple distinct conductors that are shielded together, including three separate channels 32 a, 32 b, 32 c for carrying analog signals corresponding to red, green, and blue (RGB) color video components, and two conductors 34 , 36 carrying the H sync and V sync signals, respectively.
  • the microcontroller 16 is connected to the delay device 18 by a bus 28 , to the counter 22 by a bus 40 , and to the ASIC 26 by a bus 42 .
  • a mode identification counter 43 which is connected to H sync and V sync through conductors 45 and 47 , respectively, may be located in the microcontroller or the ASIC. The mode identification counter 43 may also be provided independent of the microcontroller.
  • a preferred microcontroller 16 is model MC6833 1, made by Motorola.
  • the delay device has an input connected to the H sync conductor 34 , and an output connected to the PLL through conductor 44 .
  • the preferred delay device is model No. DS 10205-25, made by the Dallas Corporation.
  • the PLL 20 is of conventional design and includes a phase comparator 46 , a low-pass filter 48 , and a VCO 50 .
  • a feedback loop 52 provided with the counter 22 connects the VCO output 55 and the phase comparator 46 .
  • the counter output 51 is connected to the ASIC 26 through a conductor 53
  • the VCO output 55 is connected to the ASIC 26 and the A/D converter 24 through conductor 54 .
  • the preferred PLL is model ICS 1522 made by ICS.
  • the counter is preferably a part of the ASIC.
  • the three analog video data signal channels 32 a, 32 b, 32 c are connected to the A/D converter input.
  • the A/D converter 24 includes three separate conventional A/D converters for digitizing each of the red, green and blue analog video data signals.
  • Three color data signal channels 56 a, 56 b, 56 c connect the A/D converter output to the ASIC.
  • a preferred A/D converter is model 9542A made by the Raytheon Corporation.
  • the ASIC image edge detection circuit 26 is shown in detail in FIG. 4 .
  • the edge detection circuit 26 has a microcontroller interface connected to the microcontroller bus 42 , and inputs connected to the line advance signal conductor 53 , pixel clock signal conductor 54 , color data signal channels 56 a, 56 b, 56 c, and the frame advance conductor 58 .
  • the edge detection circuit includes a horizontal position counter (HPC) with a RESET input 59 a that receives the line advance conductor 53 , and a CLOCK input 59 b that receives the pixel clock conductor 54 .
  • the HPC further has an HPC output 61 connected through a HPC bus 60 to a left edge register (LEFT REG), a left edge comparator (LCOMP) associated with the LEFT REG, a right edge register (RIGHT REG), and a right edge comparator (RCOMP) associated with RIGHT REG.
  • LFT REG left edge register
  • LCOMP left edge comparator
  • RIGHT REG right edge register
  • RCOMP right edge comparator
  • the LEFT REG has a LPOS input 62 connected to the HPC output 61 , an LSET input 64 connected to the V sync signal conductor 58 , a LLOAD input 66 discussed below, a LCLOCK input 68 that is connected to the pixel clock signal conductor, and an LEFT REG output 70 .
  • the RIGHT REG has a RPOS input 72 that is connected to the HPC output 61 through bus 60 , a RRESET input 74 that receives the V sync frame advance signal, an RLOAD input 76 discussed below, an RCLOCK input 78 that is connected to the pixel clock signal conductor, and a RIGHT REG output 80 .
  • the LCOMP has a LHPC input 82 that is connected through bus 60 to the HPC output 61 , an LREG input 84 that is connected through a bus 86 to the LEFT REG output 70 , and an LCOMP output 88 .
  • the RCOMP has a RHPC input 90 that is connected through bus 60 to the HPC output 61 , an RREG input 92 that is connected through a bus 94 to the IRIGHT output 80 , and a RCOMP output 96 .
  • a pixel value calculator 97 has inputs receiving each of the RGB video data signal channels 56 a, 56 b, 56 c.
  • the RGB video data signals are connected in parallel to an “OR” gate 99 a, and are connected to a 4:1 multiplexer 99 b.
  • the output of the OR gate 99 a is also connected to the multiplexer 99 b.
  • the output 101 of the pixel value calculator is connected through bus 103 to a pixel data comparator (PIXCOMP).
  • the PIXCOMP has a threshold value input 98 connected to a threshold value register (THRESH REG), and a pixel value input 100 connected to the pixel value calculator 97 .
  • the PIXCOMP has an output 102 connected to a first input 104 of a left AND gate (LGATE).
  • the LGATE has a second input 106 that is connected to the LCOMP output 88 , and a LGATE output 108 that is connected to the LLOAD input 66 of the LEFT REG.
  • the PIXCOMP output is also connected to a first input 110 of a right “AND” gate (RGATE).
  • the RGATE has a second input 112 that is connected to the RCOMP output 96 , and an output 114 that is connected to the RLOAD input 76 of the RIGHT REG.
  • a left edge status register (LEFT STATUS) has an input 116 connected through bus 86 to the LEFT REG output 70 , a LCLOCK input 118 connected to the pixel clock signal, a LLOAD input 120 connected to the V sync frame advance signal, and an output 122 connected through bus 42 to the microcontroller (FIG. 2 ).
  • a right edge status register (RIGHT STATUS) has an input 124 connected through bus 94 to the RIGHT REG output 80 , a RCLOCK input 126 connected to the pixel clock signal, a RLOAD input 128 connected to the V sync frame advance signal, and an output 130 connected through bus 42 to the microcontroller (FIG. 2 ).
  • the look-up table determines a resolution of 640 ⁇ 480 with a number n of pixel clocks per line of 800.
  • the expected width (in pixels) of the active video region 11 is initially set at the horizontal component of the resolution (e.g. 640).
  • Digitization of the analog video data signals occurs based on the n pixel clocks per line.
  • the VCO 50 generates the pixel clock signal
  • the microcontroller 16 sets the counter 22 to generate a feedback pulse (i.e. line advance signal) once every n pixel clocks.
  • the PLL automatically adjusts to produce a line advance signal frequency corresponding to H sync , and a pixel clock signal having a frequency of n times the line advance frequency.
  • the feedback pulse signal (line advance signal) of the counter 22 is directed to the ASIC 26 through a conductor 53
  • the pixel clock signal of the VCO 50 is directed to the ASIC 26 and the A/D converter 24 through conductor 54 .
  • the line advance signal and V sync are conditioned to be one clock pulse in duration, through the use of a pulse edge detection circuit or the like.
  • the A/D converter 24 samples (reads) the instantaneous voltage value of the analog video data signal at the leading edge of each of the pixel clocks, thereby generating a series of sampled data signal values.
  • the A/D converter then quantizes the sampled values by matching each value to one of a series of preselected voltage amplitude levels, which have corresponding numerical values. These numerical values are then represented digitally and coded to establish 8-bit data for each of the colors red, green and blue.
  • the three eight-bit color data signals are input through the three respective color data signal channels 56 a, 56 b, 56 c to the edge detection circuit 26 .
  • the coded color data signal set pixels at blank (black) or specific activated (non-black) status corresponding to the sampled voltage level.
  • the actual width W of the active video region 11 ( FIG. 1d ) is then determined by the image edge detection circuit shown in FIG. 4 .
  • the actual width W is measured in number of pixel clocks equal to: ((the right-most active pixel in a frame) ⁇ (the left most-active pixel in a frame)+1).
  • W is a measure of the total number of pixels across the active video region of a frame of video data.
  • the pixel clock positions referred to in the following are the sampling positions of pixel clocks along the lines of analog video data in a frame.
  • the PIXCOMP compares the threshold value with the value of each pixel of the pixel data signal, and generates a binary “yes” if the pixel value is greater than the threshold value.
  • the pixel value calculator 97 determines the value of each pixel by grouping the twenty-four total bits of each pixel together in eight groups of individual red, green and blue bits. Each of these groups of three bits is passed through the “OR” gate 99 a, and the results of all of the eight “ored” groups and the digital RGB data signals are multiplexed in the 4:1 multiplexer 99 b to establish a value for each pixel. It is contemplated that the pixel value may be set in various other ways, including setting a separate value for one or each of the RGB digital data signals.
  • the pixel value is compared against a selected threshold value at the PIXCOMP. If the sum is greater than the threshold value, a binary “yes” signal is delivered to the LGATE and RGATE, designating the pixel as active. If the pixel value sum is less than the threshold value, the PIXCOMP generates a binary “no”, indicating the pixel as inactive.
  • the RCOMP compares the instantaneous pixel position generated by the HPC with a pixel position stored in the RIGHT REG.
  • the RIGHT REG is preferably initialed at the far left pixel position of a video region (i.e., the left edge of the inactive margin region 13 in FIG. 1 d).
  • the RCOMP outputs a binary “yes” to the RGATE when the instantaneous HPC pixel position is greater than the pixel position stored in the RIGHT REG.
  • the RGATE signals the RIGHT REG through the RLOAD input to update the stored RIGHT REG pixel position with the instantaneous HPC pixel position.
  • V sync signals the LEFT STATUS and RIGHT STATUS to update the respective stored left edge and right edge pixel positions.
  • the stored left and right pixel positions are then read by the microcontroller, and the actual width W (in pixels) of the active video region 11 of the frame 9 ( FIG. 1d ) is calculated by subtracting the left edge pixel position stored in LEFT STATUS from the right edge pixel position stored in RIGHT STATUS.
  • the period of each pixel clock is increased, and the frequency of the pixel clock signal is decreased), so that the width of the E pixel clocks is effectively spread out to precisely register with the active pixel data region.
  • the actual width W is smaller than the expected width E, the number of pixel clocks n per line is increased, so that the width of the E pixel clocks is effectively contracted to register precisely with the active pixel data region of the analog video data signal.
  • phase error occurs because of the “jitter” zones present in the leading and trailing edges of clock pulses. Even if the pixel clock signal frequency is equal to the analog video data signal frequency, phase error noise will occur if the jitter zone on the leading edge of the pixel clock waveform overlaps with a transition zone on either side of plateau regions of the analog video data waveform.
  • the resulting series of W values is stored in the microcontroller.
  • a phase corrected frame in the center of the subseries is then selected, and the programmable delay is signaled to set the pixel clock phase at the phase of the phase corrected frame.
  • the phase is set so that the pixel clock leading edges are located in the middle of the analog video signal pixel components, in order to consistently avoid sampling in transition regions.
  • the digital video signals output from the video capture circuit 14 are manipulated by the WRAM 132 and LCD control module 134 to appropriately control the LCD 28 .
  • the WRAM and LCD control module may “flip” the digital video signals as appropriate for different multimedia display system 10 applications, such as front lighting and back lighting of a display screen.
  • the WRAM and LCD control module may also serve to manipulate interlaced video modes into noninterlaced form appropriate for controlling the LCD.
  • the method and apparatus of the present invention can be used to properly horizontally position the active video region 11 ( FIG. 1d ) on the LCD.
  • the value of LEFT STATUS may be used to determine when video data begins to be stored by the WRAM 132 .
  • no data is stored for the blanked margins on either side of the active video region, eliminating the possible possibility that spuriously activated analog pixel components in the blanked margin region will be transferred to the LCD.
  • An exemplary image edge detection method will now be described in conjunction with the exemplary screen image shown in FIG. 6 .
  • the determination of the actual image width W for a single frame will be described, with the assumption that that the original image has a resolution of 640 ⁇ 480.
  • the number of lines/frame is 525, and n is 800.
  • the pixel position will be designated by Cartesian coordinates corresponding to the horizontal line position and vertical line of the pixel.
  • the exemplary screen image 140 is a diamond-shape 142 above a horizontal menu bar 144 .
  • a margin of blanked pixels 146 (bounded by a dashed line) extends along the sides and the top and bottom of the active image region 148 .
  • the diamond has an upper point at horizontal pixel position 400 , 20 .
  • the diamond widens to a pair of side points on the same horizontal pixel line at respective pixel positions 200 , 300 and 600 , 300 .
  • the diamond has a lower point at horizontal pixel position 400 , 475 .
  • the menu bar immediately below the diamond has upper left and right edges at horizontal pixel positions 80 , 475 and 720 , 475 respectively.
  • the LEFT REG Prior to imaging, the LEFT REG is initialized at 800 and the RIGHT REG is initialized at 0.
  • the frame scan begins with blanked pixel data that is advanced line by line down through the blanked upper margin of the total data region. Since none of the blanked pixel values P are above the threshold value T. the LEFT REG and RIGHT REG are not updated.
  • the first active pixel is sampled at the diamond upper point at 400 , 20 .
  • the HPC ⁇ LEFT REG and the HPC>RIGHT REG so that both LEFT REG and RIGHT REG update to 400.
  • the LEFT REG and RIGHT REG are respectively updated to 200 and 300 at the diamond side comers, and then are not further updated as the frame scan moves through narrowing lower diagonal section 152 of the diamond.
  • V sync signals the LEFT STATUS and RIGHT STATUS to update the left and right edge positions respectively to 80 and 720.
  • the present invention is applicable to any digital display device that converts analog video signals into digital video signals for controlling a digital display object.
  • a digital display object in addition to various types of LCD, may be a light valve of diffraction grating, micro-mirror, or other type.
  • the analog video source may also be a VCR, a computer workstation, or other device.
  • the edge detection circuit can also be utilized to detect the upper and lower vertical edges of an image. Accordingly, the present invention should be interpreted broadly in reference to the appended claims.

Abstract

A methodAn apparatus and system for producing a digital video signal from an analog video signal, the analog video signal including an analog video data signal that is raster scanned in lines across a CRT screen to form consecutive frames of video information, the raster scanning controlled by use of a horizontal synchronizing signal (Hsnyc)(H sync) that controls a line scan rate, and a vertical synchronizing signal (Vsnyc)(V sync) that controls a frame refresh rate, to produce consecutive frames of video information, wherein the digital signal is produced by generating a pixel clock signal with pixel clocks for repetitively sampling instantaneous values of the analog video data signal, and digitizing the analog video data signal based on the pixel clock sampling. An expected width E, measured in number of pixel clocks, of a video image producible by the analog video signal is estimated, and an actual width W, measured in number of pixel clocks, of the video image producible by the analog video signal is calculated. The actual width W is compared with the expected width E. When E does not equal W, at least one of a frequency component and a phase component of the pixel clock signal is adjusted until E equals W.

Description

Notice: More than one reissue application has been filed for the reissue of U.S. Pat. No. 5,805,233. The reissue applications are application Ser. Nos. 09/660,435, now issued as RE38,618, and 10/851,979 (the present application), which is a continuation reissue application of Ser. No. 09/660,435.
FIELD OF THE INVENTION
The present invention pertains to converting from an analog video signal to a digital video signal, and in particular to converting from an analog signal to a digital signal, and particularly for .
BACKGROUND AND SUMMARY OF THE INVENTION
Presentations using multimedia projection display systems have become popular for purposes such as sales demonstrations, business meetings, and classroom sessions. In a common mode of operation, multimedia projection display systems receive analog video signals from a personal computer (PC). The video signals represent still, partial-, or full-motion display images of the type rendered by the PC. The analog video signals are converted into digital video signals to control a digitally-driven display object, such as a transmissive liquid crystal display (LCD), to form the display images for projection onto a display screen.
Two common types of multimedia projection display systems are LCD projectors and LCD projection panels. An LCD projector includes a transmissive LCD, a light source, and projection optics to form ad and project display images in the manner describes described above. An LCD projection panel includes a similar transmissive LCD to form the display image, but operates with a conventional overhead projector (OHP) having a light source and projection optics, to project the display image onto a display screen. Examples of such LCD projectors and LCD projection panels are sold under the respective trademarks LITEPRO and PANELBOOK by In Focus Systems, Inc. of Wilsonville, Ore., the assignee of the present application.
One desirable feature for multimedia display systems is compatibility with the various analog video signal modes generated by various PC's. These modes generally range from 640×480 to 1600×1200 resolutions provided at image refresh rates of 60 to 100 Hz. The resolution expresses the number of horizontal and vertical pixel elements that can be turned on and off. Given the variety of resolution modes, multimedia display systems include an interface that converts analog video signals of various modes to digital video signals capable of controlling the LCD.
In general, analog video signals comprise an analog image data signal for each of the primary colors red, green and blue, and digital timing signals, which may include a pulsed horizontal synchronizing signal (Hsync) and a pulsed vertical synchronizing signal (Vsync), or a composite sync signal. The individual analog color signals are generated from bit data in a memory portion of the PC, using three digital-to-analog (D/A) converters, one for each of red, green and blue. FIG. 1a shows an exemplary analog signal waveform 1, with plateau regions (pixel data components) 2 that correspond to the color level of individual pixels of the image display. Consecutive pixel data components 2 are connected by signal transition regions 3. The digital timing signal controls the raster-scanning of the analog video data signals across the monitor screen. The Hsync pulse controls the horizontal raster scan rate, and the Vsync pulse controls the image (or frame) refresh rate. In the case of a composite sync signal, a conventional sync separator is first used to obtain the horizontal and refresh signals.
As shown in FIG. 1d, each video frame 9 is usually produced to have a central active video region 11 surrounded by an inactive (“blanked”) margin 13. The resolution refers to only the pixels in the active video region.
Because the LCD used in multimedia display systems require requires digital video signals, either the LCD or the system normally has an analog to digital (A/D) signal converter for converting the PC-generated analog video signals into a digital format suitable for driving the LCD. The A/D signal converter is usually combined with a phase-locked loop (PLL), which may comprise a phase comparator, a low-pass loop filter, and a voltage-controlled oscillator (VCO) formed in a loop to generate a feedback signal that locks into Hsync. In order to generate a selected multiple n of clock pulses for each period of Hsync, a divide-by-n counter is added to the feedback loop between the VCO output and the phase comparator.
An example of a pixel clock waveform 4 is shown in FIG. 1a. The number n of individual pixel pulses per Hsync pulse may be set by reference to the resolution mode of the analog video source. To set the resolution mode, certain characteristics of the analog video signal, such as Hsync and Vsync, may be used to refer to a mode look-up table stored in the display system CPU. The number n should be set to equal the number of pixel data components in each horizontal line of the scanned analog signal, including those active video data region 11 and the blanked margin regions 13 (see FIG. 1d) on either side of the active region. For example, for a screen resolution of 640×480, n may be set at about 800 to include the blanked regions on either side of the 640 pixel-wide active video data region. Thus, the pixel clock would sample the continuous stream of / image data 800 times along each horizontal line of the frame.
FIG. 1a shows the desired relationship between the analog video data signal 1 and the pixel clock signal 4. The number n of pixel clocks 5 is set to establish a one-to-one relationship between pixel clock pulses 5 and pixel data components 2 of the / data signal 1. This one-to-one relationship requires that the pixel clock signal frequency be equal to the analog video data signal frequency. Under this relationship, each pixel data component 2 of the analog signal is sampled by a single pixel clock pulse 5, which reads the instantaneous voltage value of the pixel data component so that it can be digitized. Since the pixel clock pulses 5 have “jitter” zones 6 at their leading and trailing edges, the clock pulses 5 should be registered with the centers of the pixel data components 2, so that the sampling is not randomly pushed by the jitter into the transition regions 3 of the analog video signal.
The stream of digitized values form forms the digital video data signal, which is addressed to the LCD to appropriately set LCD pixels at blank (black) or selected activated (non-black) status to replicate the image defined by the analog video signal.
Unfortunately, such A/D conversion is often imperfect due to errors in the pixel clock sampling of the analog signal. Such sampling imprecision gives rise to frequency (also know as “tracking”) and “phase” errors, both of which may degrade the quality of the LCD image.
Referring to the analog video signal 1 and pixel clock signal 4′ in FIG. 1b, tracking error results from the number n of pixel clocks being improperly set. As discussed above, the number n of pixel clocks should be equal to the number of pixel data components 2 of each horizontal line of analog video data signal. In FIG. 1b, the improper setting of n results in the pixel data components 2 not being sampled at a consistent point. For instance, n is set too large in clock signal 4′ (i.e. the clock signal frequency is too high). The resulting crowding of the pixel clock pulses 5′ yields an additive leftward drift of the pixel clock pulses 5′ relative to the pixel data components 2 of the analog video data signal 1. Such drift causes sampling in the transition regions 3. For instance, as indicated by positional bracket A, the leading edges 7′ of the third through the sixth clock pulses 5′ sample in transition zones 3 of the analog video signal 1. Accordingly, the transition zone data will be erroneous and the image information from adjacent non-sampled pixel data components 2 will be missing from the digitized video signal. If n is erroneously set large enough, the pixel clock pulses may be so crowed crowded that individual analog pixel data components 2 may be double-sampled. On the other hand, if n is set too small (i.e. the pixel clock signal frequency is too low), the dispersion of the pixel clock pulses results in a rightward drift wherein sampling may also occur in the transition regions. In all of these cases, the erroneous sampling provides erroneous video signal data that may degrade the LCD image quality.
Phase error may occur even if the pixel clock signal frequency equals the analog video data signal frequency. As shown in pixel clock signal 4′ in FIG. 1c, the clock phase may be erroneously set such that every pixel clock pulse samples a transition region 3 of the analog video data signal. Leading edge jitter makes such phase error more likely, since if the jitter zones straddle the intersections 8 of the pixel data components 2 and transition regions 3 of the analog video data signal 1, the voltage will be randomly sampled on either side of the intersection 8. In any case, phase error is undesirable in generating undesirable noise, or “snow” in the LCD video image.
In order to eliminate tracking and phase errors in existing projection systems, manual controls are provided on projection systems which permit an operator to adjust the number n of clocks 5 and the phase of the pixel clock waveform. These controls are adjusted until the projected image appears satisfactory to the eye of the system operator. While such manual error control is usually effective in achieving an acceptable image quality, such manual control is time-consuming and inhibits the user-friendliness of the projection system.
Thus, in light of these disadvantages, it is a principle principal object of the present invention to provide an apparatus and a method for producing a digital video signal from a an analog video signal that automatically corrects phase and tracking errors.
It is another object of the present invention to provide such automatic phase and tracking error correction for a wide range of analog video signal resolution modes.
It is another object of the present invention to provide an apparatus and a method for producing a digital video signal from a an analog video signal that automatically corrects the horizontal position of a video image on the display object.
In accordance with a preferred method of the present invention, a digital video signal is produced from an analog video signal which includes an analog video data signal that is operable to be raster scanned in lines across a CRT screen to form consecutive frames of video information, the raster scanning controlled by use of a horizontal synchronizing signal (Hsync) that controls a line scan rate, and a vertical synchronizing signal (Vsync) that controls a frame refresh rate, to produce consecutive frames of video information. The digital video signal is produced by generating a pixel clock signal with pixel clocks for repetitively sampling instantaneous values of the analog video data signal, and digitizing the active image width of the analog video data signal based on the pixel clock sampling. An expected width E, measured in number of pixel clocks, of a video image producible by the analog video signal is estimated, and an actual width W, measured in number of pixel clocks, of the actual video image producible by the analog video signal is calculated. The actual width W is compared with the expected width E. When E does not equal W, at least one of a frequency component and a phase component of the pixel clock signal is adjusted until E equals W.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 a depicts an analog video data signal waveform and a pixel clock signal waveform in a desired relationship where no tracking or phase error would be result.
FIG. 1b depicts an analog video data signal waveform and a pixel clock signal waveform in a relationship where tracking error would result.
FIG. 1c depicts an analog video data signal waveform and a pixel clock signal waveform in a relationship where phase error would result.
FIG. 1d depicts an exemplary video display, showing a central active video region surrounded by an inactive margin region.
FIG. 2 is an overall schematic view of multimedia source connected to a multimedia projection display system, and depicting an analog video signal capture circuit in accordance with an aspect of the invention.
FIG. 3 is a schematic view of a phase-locked-loop (PLL) circuit used in analog video signal capture according to an aspect of the present invention.
FIG. 4 is an detailed schematic view of an image edge detection circuit portion of the video image capture circuit shown in FIG. 2.
FIG. 5 schematically depicts a pixel value calculator according to one aspect of the present invention.
FIG. 6 depicts an exemplary configuration of video data on a display object in accordance with the present invention.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS
FIG. 2 schematically depicts a projection display system 10 in accordance with the present invention, connected to a multimedia source 12 of the PC type. The projection display system 10 includes an image capture circuit 14 that automatically eliminates phase and tracking error. A microcontroller 16, which is part of a display system CPU 17, controls the image capture circuit 14. The image capture circuit includes a programmable delay device 18, a PLL 20, a divide-by-n-counter (counter) 22, an A/D converter 24, and an ASIC (Application Specific Integrated Circuit) 26 that contains an image edge detection circuit. The microcontroller 16 executes a firmware program that runs the ASIC edge detection circuit 26, and controls the delay device 18 and the counter 22 based on the output of the edge detection circuit 26 to eliminate phase and tracking errors. A display object, preferably an active matrix LCD 28, is connected to the output of the A/D converter.
As shown in FIG. 2, for purposes of video signal transmission, the multimedia source PC 12 is connected to the projection display system 10 through a video source cable 30 which is shown in exploded schematic form. The cable 30 is of conventional design and includes multiple distinct conductors that are shielded together, including three separate channels 32a, 32b, 32c for carrying analog signals corresponding to red, green, and blue (RGB) color video components, and two conductors 34, 36 carrying the Hsync and Vsync signals, respectively.
Turning to the details of the image capture circuit 14, the microcontroller 16 is connected to the delay device 18 by a bus 28, to the counter 22 by a bus 40, and to the ASIC 26 by a bus 42. A mode identification counter 43, which is connected to Hsync and Vsync through conductors 45 and 47, respectively, may be located in the microcontroller or the ASIC. The mode identification counter 43 may also be provided independent of the microcontroller. A preferred microcontroller 16 is model MC6833 1, made by Motorola.
The delay device has an input connected to the Hsync conductor 34, and an output connected to the PLL through conductor 44. The preferred delay device is model No. DS 10205-25, made by the Dallas Corporation.
As shown in detail in FIG. 3, the PLL 20 is of conventional design and includes a phase comparator 46, a low-pass filter 48, and a VCO 50. A feedback loop 52 provided with the counter 22 connects the VCO output 55 and the phase comparator 46. The counter output 51 is connected to the ASIC 26 through a conductor 53, and the VCO output 55 is connected to the ASIC 26 and the A/D converter 24 through conductor 54. The preferred PLL is model ICS 1522 made by ICS. The counter is preferably a part of the ASIC.
Referring to FIGS. 2 and 4, the three analog video data signal channels 32a, 32b, 32c are connected to the A/D converter input. The A/D converter 24 includes three separate conventional A/D converters for digitizing each of the red, green and blue analog video data signals. Three color data signal channels 56a, 56b, 56c connect the A/D converter output to the ASIC. A preferred A/D converter is model 9542A made by the Raytheon Corporation.
The Vsync signal output of the PC source 12 is connected to the ASIC 26 through a frame advance conductor 58.
The ASIC image edge detection circuit 26 is shown in detail in FIG. 4. The edge detection circuit 26 has a microcontroller interface connected to the microcontroller bus 42, and inputs connected to the line advance signal conductor 53, pixel clock signal conductor 54, color data signal channels 56a, 56b, 56c, and the frame advance conductor 58.
The edge detection circuit includes a horizontal position counter (HPC) with a RESET input 59a that receives the line advance conductor 53, and a CLOCK input 59b that receives the pixel clock conductor 54. The HPC further has an HPC output 61 connected through a HPC bus 60 to a left edge register (LEFT REG), a left edge comparator (LCOMP) associated with the LEFT REG, a right edge register (RIGHT REG), and a right edge comparator (RCOMP) associated with RIGHT REG.
The LEFT REG has a LPOS input 62 connected to the HPC output 61, an LSET input 64 connected to the Vsync signal conductor 58, a LLOAD input 66 discussed below, a LCLOCK input 68 that is connected to the pixel clock signal conductor, and an LEFT REG output 70. The RIGHT REG has a RPOS input 72 that is connected to the HPC output 61 through bus 60, a RRESET input 74 that receives the Vsync frame advance signal, an RLOAD input 76 discussed below, an RCLOCK input 78 that is connected to the pixel clock signal conductor, and a RIGHT REG output 80.
The LCOMP has a LHPC input 82 that is connected through bus 60 to the HPC output 61, an LREG input 84 that is connected through a bus 86 to the LEFT REG output 70, and an LCOMP output 88. The RCOMP has a RHPC input 90 that is connected through bus 60 to the HPC output 61, an RREG input 92 that is connected through a bus 94 to the IRIGHT output 80, and a RCOMP output 96.
As shown in FIGS. 4 and 5, a pixel value calculator 97 has inputs receiving each of the RGB video data signal channels 56a, 56b, 56c. The RGB video data signals are connected in parallel to an “OR” gate 99a, and are connected to a 4:1 multiplexer 99b. The output of the OR gate 99a is also connected to the multiplexer 99b. The output 101 of the pixel value calculator is connected through bus 103 to a pixel data comparator (PIXCOMP).
The PIXCOMP has a threshold value input 98 connected to a threshold value register (THRESH REG), and a pixel value input 100 connected to the pixel value calculator 97. The PIXCOMP has an output 102 connected to a first input 104 of a left AND gate (LGATE). The LGATE has a second input 106 that is connected to the LCOMP output 88, and a LGATE output 108 that is connected to the LLOAD input 66 of the LEFT REG. The PIXCOMP output is also connected to a first input 110 of a right “AND” gate (RGATE). The RGATE has a second input 112 that is connected to the RCOMP output 96, and an output 114 that is connected to the RLOAD input 76 of the RIGHT REG.
A left edge status register (LEFT STATUS) has an input 116 connected through bus 86 to the LEFT REG output 70, a LCLOCK input 118 connected to the pixel clock signal, a LLOAD input 120 connected to the Vsync frame advance signal, and an output 122 connected through bus 42 to the microcontroller (FIG. 2). A right edge status register (RIGHT STATUS) has an input 124 connected through bus 94 to the RIGHT REG output 80, a RCLOCK input 126 connected to the pixel clock signal, a RLOAD input 128 connected to the Vsync frame advance signal, and an output 130 connected through bus 42 to the microcontroller (FIG. 2).
Turning to the signal path to the LCD shown in FIG. 2, the line advance conductor 53, the digital video data signal channels 56a, 56b, 56c, and the frame advance conductor 58 are connected to an input port of a window random access memory (WRAM) 132. The WRAM has an output port connected to an LCD control module 134. The LCD control module is connected to the LCD 28. The LCD is preferable a 6.4 inch active matrix LCD, such as model LQ64P311 made by Sharp.
Operation
The operation of the preferred embodiment will now be explained. The display system 10 determines the resolution mode by a firmware program that uses the mode identification counter 43. Hsync is input through conductor 45 to the mode identification counter 43, and the number of 50 MHz counter clocks over twenty Hsync pulses is counted. In this way, an average number of clocks per line is obtained. Vsync is input through conductor 47 into the mode identification counter 43, and the number of lines for each Vsync pulse is obtained. The firmware then accesses a look-up table that determines resolution based on the number of 50 Mhz MHz clocks per twenty lines, and number of lines per frame. An exemplary look-up table showing a few common non-interlaced 60 Hz video modes is as follows:
TABLE 1
Number of
50 MHz
Clocks/20 Pixel Clocks/
Ysync (Hz) lines Lines/Frame Resolution Line (n)
60 Hz 31778 525 640 × 480 800
60 Hz 24400 628 800 × 600 1056
60 Hz 20677 806 1024 × 768  1344
60 Hz 15631 1066 1280 × 1024 1696
Thus, for exemplary values of 31778 50 MHz clocks in twenty lines, and 525 lines per frame, the look-up table determines a resolution of 640×480 with a number n of pixel clocks per line of 800. The expected width (in pixels) of the active video region 11 (see FIG. 1d) is initially set at the horizontal component of the resolution (e.g. 640).
It is to be understood that such number n is an initial guess, and that a range of initial n values will work, due to the iterative corrective nature of the present invention. Accordingly, n may be determined in other ways, such as by multiplying the horizontal resolution by a constant slightly larger than 1.0. It is also to be understood that the preferred look-up table will cover modes from 640×480 to 1600×1200 resolution, and from 60 Hz to 100 Hz frame refresh rates. Moreover, other ways of determining the resolution are possible, such as by using the number of lines per frame to determine the vertical and horizontal resolution.
Digitization of the analog video data signals occurs based on the n pixel clocks per line. Referring to the PLL 20, the VCO 50 generates the pixel clock signal, and the microcontroller 16 sets the counter 22 to generate a feedback pulse (i.e. line advance signal) once every n pixel clocks. Once n is selected, the PLL automatically adjusts to produce a line advance signal frequency corresponding to Hsync, and a pixel clock signal having a frequency of n times the line advance frequency.
The PLL works by the phase comparator 46 receiving the Hsync, signal from the delay device 18 through conductor 44, and receiving the feedback pulse signal through the feedback loop 52. The phase comparator 46 compares the frequencies of the Hsync and the feedback pulse signal, generating an output voltage that is a measure of their phase difference. If the feedback pulse frequency does not equal the Hsync frequency, the phase difference signal causes the VCO pixel clock frequency to deviate so that the feedback pulse frequency of the counter 22 deviates toward the Hsync frequency.
The feedback pulse signal (line advance signal) of the counter 22 is directed to the ASIC 26 through a conductor 53, and the pixel clock signal of the VCO 50 is directed to the ASIC 26 and the A/D converter 24 through conductor 54. The line advance signal and Vsync are conditioned to be one clock pulse in duration, through the use of a pulse edge detection circuit or the like.
The A/D converter 24 samples (reads) the instantaneous voltage value of the analog video data signal at the leading edge of each of the pixel clocks, thereby generating a series of sampled data signal values. The A/D converter then quantizes the sampled values by matching each value to one of a series of preselected voltage amplitude levels, which have corresponding numerical values. These numerical values are then represented digitally and coded to establish 8-bit data for each of the colors red, green and blue. The three eight-bit color data signals are input through the three respective color data signal channels 56a, 56b, 56c to the edge detection circuit 26. At the LCD, the coded color data signal set pixels at blank (black) or specific activated (non-black) status corresponding to the sampled voltage level.
The actual width W of the active video region 11 (FIG. 1d) is then determined by the image edge detection circuit shown in FIG. 4. The actual width W is measured in number of pixel clocks equal to: ((the right-most active pixel in a frame)−(the left most-active pixel in a frame)+1). Thus, W is a measure of the total number of pixels across the active video region of a frame of video data. The pixel clock positions referred to in the following are the sampling positions of pixel clocks along the lines of analog video data in a frame.
The PIXCOMP compares the threshold value with the value of each pixel of the pixel data signal, and generates a binary “yes” if the pixel value is greater than the threshold value. The pixel value calculator 97 determines the value of each pixel by grouping the twenty-four total bits of each pixel together in eight groups of individual red, green and blue bits. Each of these groups of three bits is passed through the “OR” gate 99a, and the results of all of the eight “ored” groups and the digital RGB data signals are multiplexed in the 4:1 multiplexer 99b to establish a value for each pixel. It is contemplated that the pixel value may be set in various other ways, including setting a separate value for one or each of the RGB digital data signals.
The pixel value is compared against a selected threshold value at the PIXCOMP. If the sum is greater than the threshold value, a binary “yes” signal is delivered to the LGATE and RGATE, designating the pixel as active. If the pixel value sum is less than the threshold value, the PIXCOMP generates a binary “no”, indicating the pixel as inactive.
The LCOMP compares the instantaneous pixel position generated by the HPC with a pixel position stored in the LEFT REG. At the beginning of each frame, the LEFT REG is preferably initialed at the far right pixel position of the video region (i.e., the right edge of the inactive margin region 13 in FIG. 1d). The LCOMP outputs a binary “yes” to the LGATE when the instantaneous HPC pixel position is less than the pixel position stored in the LEFT REG. When the PIXCOMP is simultaneously outputting a “yes”, the LGATE signals the LEFT REG through the LLOAD input 120 to replace the stored LEFT REG pixel position with the instantaneous HPC pixel position.
Similarly, the RCOMP compares the instantaneous pixel position generated by the HPC with a pixel position stored in the RIGHT REG. At the beginning of each frame, the RIGHT REG is preferably initialed at the far left pixel position of a video region (i.e., the left edge of the inactive margin region 13 in FIG. 1d). Referring again to FIG. 4, the RCOMP outputs a binary “yes” to the RGATE when the instantaneous HPC pixel position is greater than the pixel position stored in the RIGHT REG. When the PIXCOMP is simultaneously outputting a “yes”, the RGATE signals the RIGHT REG through the RLOAD input to update the stored RIGHT REG pixel position with the instantaneous HPC pixel position.
At the end of each frame, Vsync signals the LEFT STATUS and RIGHT STATUS to update the respective stored left edge and right edge pixel positions. The stored left and right pixel positions are then read by the microcontroller, and the actual width W (in pixels) of the active video region 11 of the frame 9 (FIG. 1d) is calculated by subtracting the left edge pixel position stored in LEFT STATUS from the right edge pixel position stored in RIGHT STATUS.
Once the actual width W is determined, the microcontroller compares it with the expected width E. If E=W, then the clock phase and the number n of clocks per line is correct. In other words, at E=W, each discreet discrete data region (plateau) of the analog video data signal is aligned with and sampled by a pixel clock, resulting in error-free digitization of the analog video data signal. In this case, n and the pixel clock phase are left unchanged for the scanning of the next frame.
If W>E+1 or W<E, then the number n of clocks per line is incorrectly set, resulting in tracking error. To correct such tracking error, a the number n of pixel clocks is adjusted to a new number n′=n·(E/W). The original n is replaced by the adjusted n′, and the next frame is scanned as set forth above. Such adjustment of n is iteratively repeated every frame until W=E or W=E+1. Put another way, if the actual width W is larger than the expected width E, the number of pixel clocks n per line is decreased, (i.e. the period of each pixel clock is increased, and the frequency of the pixel clock signal is decreased), so that the width of the E pixel clocks is effectively spread out to precisely register with the active pixel data region. Conversely, if the actual width W is smaller than the expected width E, the number of pixel clocks n per line is increased, so that the width of the E pixel clocks is effectively contracted to register precisely with the active pixel data region of the analog video data signal.
Once the tracking error is corrected, any phase error is corrected. As discussed above, if W=E, the number of pixel clocks n per line is correctly configured, and no phase error exists. However, if W=E+1, phase error is present, resulting in noise in the video display. Referring to FIG. 1, phase error occurs because of the “jitter” zones present in the leading and trailing edges of clock pulses. Even if the pixel clock signal frequency is equal to the analog video data signal frequency, phase error noise will occur if the jitter zone on the leading edge of the pixel clock waveform overlaps with a transition zone on either side of plateau regions of the analog video data waveform.
To correct the phase error when W=E+1, microcontroller signals the programmable delay to adjust the pixel clock signal phase by a selected iterative amount for each of a series of subsequent frames. The pixel clock phase iteration proceeds until the frame phase error condition passes from W=E+1 through a subseries of frames without phase error (i.e. W=E), and back to a frame with a phase error condition of W=E+1. The resulting series of W values is stored in the microcontroller. The stored series of W values are then examined to identify the subseries of consecutive frames in which W=E. A phase corrected frame in the center of the subseries is then selected, and the programmable delay is signaled to set the pixel clock phase at the phase of the phase corrected frame. Thus, the phase is set so that the pixel clock leading edges are located in the middle of the analog video signal pixel components, in order to consistently avoid sampling in transition regions.
The digital video signals output from the video capture circuit 14 are manipulated by the WRAM 132 and LCD control module 134 to appropriately control the LCD 28. For instance, the WRAM and LCD control module may “flip” the digital video signals as appropriate for different multimedia display system 10 applications, such as front lighting and back lighting of a display screen. The WRAM and LCD control module may also serve to manipulate interlaced video modes into noninterlaced form appropriate for controlling the LCD.
It is also noteworthy that the method and apparatus of the present invention can be used to properly horizontally position the active video region 11 (FIG. 1d) on the LCD. In this application, the value of LEFT STATUS may be used to determine when video data begins to be stored by the WRAM 132. Thus, no data is stored for the blanked margins on either side of the active video region, eliminating the possible possibility that spuriously activated analog pixel components in the blanked margin region will be transferred to the LCD.
EXAMPLE
An exemplary image edge detection method will now be described in conjunction with the exemplary screen image shown in FIG. 6. The determination of the actual image width W for a single frame will be described, with the assumption that that the original image has a resolution of 640×480. Referring to the look-up table, the number of lines/frame is 525, and n is 800. In this example, the pixel position will be designated by Cartesian coordinates corresponding to the horizontal line position and vertical line of the pixel.
The exemplary screen image 140 is a diamond-shape 142 above a horizontal menu bar 144. A margin of blanked pixels 146 (bounded by a dashed line) extends along the sides and the top and bottom of the active image region 148. The diamond has an upper point at horizontal pixel position 400, 20. The diamond widens to a pair of side points on the same horizontal pixel line at respective pixel positions 200, 300 and 600, 300. The diamond has a lower point at horizontal pixel position 400, 475. The menu bar immediately below the diamond has upper left and right edges at horizontal pixel positions 80, 475 and 720, 475 respectively.
Prior to imaging, the LEFT REG is initialized at 800 and the RIGHT REG is initialized at 0. The frame scan begins with blanked pixel data that is advanced line by line down through the blanked upper margin of the total data region. Since none of the blanked pixel values P are above the threshold value T. the LEFT REG and RIGHT REG are not updated.
The first active pixel is sampled at the diamond upper point at 400, 20. At this point the HPC<LEFT REG and the HPC>RIGHT REG, so that both LEFT REG and RIGHT REG update to 400. The LEFT REG updates toward the left and the RIGHT REG updates toward the right as the frame scan moves downward through upper diagonal section 150 of the diamond. The LEFT REG and RIGHT REG are respectively updated to 200 and 300 at the diamond side comers, and then are not further updated as the frame scan moves through narrowing lower diagonal section 152 of the diamond.
As the frame scan moves onto the menu bar area, active pixel data begins at HPC=80. Since HPC=80<LEFT REG=200, the LEFT REG updates to 80. As the scan moves past HPC=600 toward the right edge of the menu bar, the RIGHT REG updates rightward until RIGHT REG=720 at the right edge of the menu bar. The LEFT REG and RIGHT REG do not further update as the frame scan moves down through the menu bar and the lower blanked area.
At the end of the frame, Vsync signals the LEFT STATUS and RIGHT STATUS to update the left and right edge positions respectively to 80 and 720. The microcontroller then calculates W=RIGHT STATUS−LEFT STATUS=640. Thus, in this example W=E=640, and no tracking or phase error correction is required. Of course, if W>E+1 or W<E, an adjusted number n′ of pixel clocks would be calculated as described above. If W=E+1, then pixel clock phase correction as described above would be initiated.
Although the present invention has been described in connection with a preferred embodiment thereof, it is to be understood that such preferred embodiment is exemplary only. It will be appreciated by those skilled in the art that additions, deletions, modifications and substitutions may be made to the described preferred embodiment without departing from the spirit and scope of the invention. For instance, the present invention is applicable to any digital display device that converts analog video signals into digital video signals for controlling a digital display object. Such a digital display object, in addition to various types of LCD, may be a light valve of diffraction grating, micro-mirror, or other type. The analog video source may also be a VCR, a computer workstation, or other device. Moreover, the edge detection circuit can also be utilized to detect the upper and lower vertical edges of an image. Accordingly, the present invention should be interpreted broadly in reference to the appended claims.

Claims (44)

1. A method for recovering a correct phase and frequency clock for an analog video signal that is converted for display on a digital display object having pixels arranged in lines and columns, the analog video signal including an analog video data signal that is operable for raster scanning in lines across a CRT screen to form consecutive frames of video information, the raster scanning controlled by timing signals that control a line scan rate and a frame refresh rate, to produce consecutive frames of video information, comprising the steps of:
converting an analog video signal to a digital video signal;
estimating an expected width of an image producible by the analog video signal;
determining an actual width of a image producible by the digital video signal;
iteratively adjusting the digital video signal until the actual width equals the expected width.
2. The method of claim 1, including the steps of:
generating a pixel clock signal that samples the analog video signal in order to convert the analog video signal to the digital video signal; and
iteratively adjusting at least one of frequency and phase of the pixel clock signal in order to iteratively adjust the digital video signal.
3. The method of claim 2, including the step of:
adjusting the frequency of the pixel clock signal before adjusting the phase of the pixel clock signal.
4. The method for producing a digital video signal from an analog video signal, the analog video signal including an analog video data signal that is operable for raster scanning in lines across a CRT screen to form consecutive frames of video information, the raster scanning controlled by timing signals that control a horizontal line scan rate and a frame refresh rate, to produce consecutive frames of video information, comprising the steps of:
generating a pixel clock signal with pixel clocks for repetitively sampling instantaneous values of the analog video data signal;
digitizing the analog video data signal based on the pixel clock sampling;
estimating an expected width E, measured in number of pixel clocks, of an expected video image producible by the analog video signal;
calculating an actual width W, measured in number of pixel clocks, of an actual video image producible by the analog video signal;
comparing the actual width W with the expected width E, and when E is unequal to W;
automatically adjusting at least one of a frequency component and a phase component of the pixel clock signal until E equals W.
5. The method of claim 4, including the steps of:
automatically determining whether a phase difference exists between the pixel clock signal and the analog video data signal; and
automatically shifting the pixel clock phase to substantially eliminate the phase difference.
6. The method of claim 4, wherein the actual width W is equal to an actual number of pixel clocks from an actual left-most active pixel clock in a frame that reads a left-most actual active portion of the analog video data signal in the frame, to an actual right-most pixel clock in the frame that reads a right-most actual active portion of the analog video data signal in the frame.
7. The method of claim 6, wherein the expected width E is equal to an expected number of pixel clocks from an expected left-most pixel clock in the frame that reads an expected left-most active portion of the analog video data signal in the frame, to an expected right-most pixel clock in the frame that reads an expected right-most active value of the analog video data signal in the frame.
8. The method of claim 7, wherein the frequency component of the pixel clock signal is adjusted whenever one of W>E+1 and W<E holds true in the frame.
9. The method of claim 7, wherein the frequency component of the pixel clock signal is decreased whenever E<W−1.
10. The method of claim 7, wherein the frequency component of the pixel clock signal is increased whenever E>W.
11. The method of claim 4, wherein the frequency component of the pixel clock signal is adjusted by adjusting a number n of pixel clocks across each line in a frame of the analog video data signal.
12. The method of claim 11, wherein the number n of pixel clocks and the expected width E are determined by reference to a look-up table.
13. The method of claim 4, wherein the frequency component of the pixel clock signal is adjusted before the phase component of the pixel clock signal is adjusted.
14. The method of claim 4, wherein the phase of the pixel clock signal is adjusted by the steps:
adjusting the pixel clock signal phase by a selected iterative amount for each of a series of subsequent frames until a frame phase error condition passes from W=E+1 through a subseries of frames where W=E, and back to a frame with a phase error condition of W=E+1;
storing the W values from the series of subsequent frames;
examining the W values to identify the subseries of consecutive frames in which W=E;
selecting a phase corrected frame in a center portion of the subseries of frames; and
setting the pixel clock phase at the phase of the phase corrected frame.
15. A method for recovering a correct phase and frequency clock for an analog video signal that is converted for display on a digital display object having pixels arranged in lines and columns, the analog video signal including an analog video data signal that is operable for raster scanning in lines across a CRT screen to form consecutive frames of video information, the raster scanning controlled by timing signals that control a line scan rate and a frame refresh rate, to produce consecutive frames of video information, comprising the steps of:
generating a pixel clock signal that reads instantaneous values of the analog video data signal;
setting a total number n of pixel clocks that read the analog video data signal along each horizontal line;
determining an expected number E of pixel clocks from an expected left-most pixel clock in a frame that reads a left-most value of the analog video data signal that is greater than a selected threshold value, to an expected right-most pixel clock in the frame that reads a right-most value of the analog video data signal that is greater than the selected threshold value, the expected number E indicating an expected width of active analog video data;
determining an actual number W of pixel clocks from an actual left-most active pixel clock in the frame that reads a left-most actual value of the analog video data signal that is greater than the selected threshold value, to an actual right-most pixel clock in the frame that reads a right-most actual value of the analog video data signal that is greater than the selected threshold value, the actual member W indicating an actual width of active analog video data; and
comparing the actual number W with the expected number E.
16. The method of claim 15, including the steps of:
when one of W>E+1 and W<E, calculating an adjusted total number n′ of pixel clocks that read instantaneous analog video data signal values across each line of analog video signal=n·(E/W);
substituting n′ for n for a next frame; and
redetermining the actual number W of pixel clocks for the next frame.
17. The method of claim 15, including the steps of:
when W=E+1, adjusting pixel clock signal phase for a next frame; and
redetermining the actual number W of pixel clocks for the next frame.
18. The method of claim 15, including the steps of:
when W=E+1, adjusting pixel clock signal phase by a selected iterative amount for each of a series of subsequent frames;
determining the actual number W of pixel clocks for each of the series of subsequent frames; and
storing the actual number W of pixel clocks for each of the series of subsequent frames;
identifying a subseries of consecutive frames in which W=E;
selecting a corrected frame from the subseries of consecutive frames, the corrected frame being from a middle portion of the subseries of consecutive frames;
identifying a corrected pixel clock signal phase of the corrected frame; and
setting the pixel clock signal phase to the corrected pixel clock signal phase.
19. The method of claim 15, including the step of correlating the expected width of the video image to an expected number E of pixel clocks.
20. The method of claim 15, including the step of correlating the actual width of the video image to an actual number W of activated pixels.
21. An apparatus comprising:
a clock circuit to generate a pixel clock signal for converting an analog video signal into a digital video signal;
an edge detection circuit adapted to receive the digital video signal and to determine an actual width of an image produced by the digital video signal; and
a controller coupled to the clock circuit and the edge detection circuit to estimate an expected width of an image producible by the analog video signal and to facilitate the iterative adjustment of the pixel clock signal until the actual width equals the expected width.
22. The apparatus of claim 21, wherein the controller is adapted to receive a first timing signal associated with the analog video signal and to estimate the expected width of the image producible by the analog video signal based, at least in part, on the first timing signal.
23. The apparatus of claim 22, wherein the controller is adapted to receive a second timing signal associated with the analog video signal and to estimate the expected width of the image producible by the analog video signal based, at least in part, on the first and second timing signals.
24. The apparatus of claim 23, wherein the first and second timing signals correspond to a line scan rate and a frame refresh rate, respectively.
25. The apparatus of claim 21, wherein the edge detection circuit is coupled to the clock circuit to receive the pixel clock signal, said edge detection circuit to determine the actual width of the image produced by the digital video signal based at least in part on the pixel clock signal and the digital video signal.
26. The apparatus of claim 21, wherein the clock circuit comprises:
a phase lock loop to generate the pixel clock signal based at least in part upon a horizontal synchronizing signal and a feedback signal; and
a programmable counter coupled to the phase lock loop to cooperatively generate a line advance signal and the feedback signal based at least in part upon a value n determined by the controller based upon the expected width of the image.
27. The apparatus of claim 26, wherein the clock circuit generates a line advance signal frequency corresponding to the horizontal synchronizing signal, and a pixel clock signal frequency corresponding to n times the line advance signal frequency.
28. The apparatus of claim 21, wherein the pixel clock signal comprises a frequency component and a phase component, and the controller is adapted to facilitate the iterative adjustment of the pixel clock signal by adjusting at least one component selected from a group consisting of the frequency component and the phase component.
29. The apparatus of claim 28, wherein the frequency component is adjusted prior to adjustment of the phase component.
30. The apparatus of claim 28, wherein the clock circuit further comprises:
programmable delay logic to facilitate the adjustment of the phase component.
31. The apparatus of claim 21, wherein the controller comprises a processor.
32. The apparatus of claim 21, further comprising:
an analog-to-digital converter, to receive the analog video signal and the pixel clock signal, and to convert the analog video signal to the digital video signal based at least in part on the pixel clock signal.
33. The apparatus of claim 21, wherein the edge detection circuit comprises:
a pixel clock calculator adapted to receive the digital video signal and to determine a pixel value for each pixel clock pulse based, at least in part, on the digital video signal; and
comparison logic to compare the pixel values with a threshold value to determine whether a pixel clock pulse is active or inactive.
34. The apparatus of claim 33, wherein the edge detection circuit is adapted to determine the actual width based on the number of pixel clock pulses from a left-most active pixel clock pulse to a right-most active pixel clock pulse in a frame.
35. The apparatus of claim 21, wherein the edge detection circuit comprises an application specific integrated circuit.
36. A system comprising:
an image capture circuit having
a clock circuit to generate a pixel clock signal for converting an analog video signal into a digital video signal; and
an edge detection circuit adapted to receive the digital video signal and to determine an actual width of an image produced by the digital video signal;
a controller, coupled to the image capture circuit, to estimate the expected width of an image producible by the analog video signal and to facilitate the iterative adjustment of the pixel clock signal until the actual width equals the expected width; and
a light valve controller, coupled to the image capture circuit, to receive the digital video signal and to transmit control signals to a light valve based at least in part on the digital video signal.
37. The system of claim 36, wherein the image capture circuit further comprises:
an analog-to-digital converter adapted to receive the analog video signal from a multimedia source and the pixel clock signal from the clock circuit, and to transmit the digital video signal to the edge detection circuit and the light valve controller.
38. The system of claim 36, further comprising:
a light source, to output light;
the light valve adapted to receive light from the light source and the control signals from the light valve controller, and to modulate the light based on the control signals; and
projection optics, coupled to receive the modulated light from the light valve and to project the image.
39. The system of claim 38, wherein the light valve comprises a liquid crystal display.
40. The system of claim 38, wherein the light valve comprises a digital micromirror device.
41. The system of claim 36, wherein the controller is adapted to receive a first timing signal associated with a line scan rate and a second timing signal associated with a frame refresh rate, and to estimate the expected width of the image based at least in part on the first and second timing signals.
42. The system of claim 36, wherein the clock circuit comprises
a phase lock loop to generate the pixel clock signal based at least in part upon a horizontal synchronizing signal and a feedback signal; and
a programmable counter coupled to the phase lock loop to cooperatively generate a line advance signal and the feedback signal based at least in part upon a value n determined by the controller based upon the expected width of the image.
43. The system of claim 42, wherein the clock circuit generates a line advance signal frequency corresponding to the horizontal synchronizing signal, and a pixel clock signal frequency corresponding to n times the line advance signal frequency.
44. The system of claim 36, wherein the pixel clock signal comprises a frequency component and a phase component, and the controller is adapted to facilitate the iterative adjustment of the pixel clock signal by adjusting at least one component selected from a group consisting of the frequency component and the phase component.
US10/851,979 1996-03-13 2004-05-20 Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion Expired - Lifetime USRE40675E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/851,979 USRE40675E1 (en) 1996-03-13 2004-05-20 Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/614,511 US5805233A (en) 1996-03-13 1996-03-13 Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion
US10/851,979 USRE40675E1 (en) 1996-03-13 2004-05-20 Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/614,511 Reissue US5805233A (en) 1996-03-13 1996-03-13 Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion

Publications (1)

Publication Number Publication Date
USRE40675E1 true USRE40675E1 (en) 2009-03-24

Family

ID=24461563

Family Applications (3)

Application Number Title Priority Date Filing Date
US08/614,511 Ceased US5805233A (en) 1996-03-13 1996-03-13 Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion
US09/660,435 Expired - Lifetime USRE38618E1 (en) 1996-03-13 2000-09-08 Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion
US10/851,979 Expired - Lifetime USRE40675E1 (en) 1996-03-13 2004-05-20 Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US08/614,511 Ceased US5805233A (en) 1996-03-13 1996-03-13 Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion
US09/660,435 Expired - Lifetime USRE38618E1 (en) 1996-03-13 2000-09-08 Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion

Country Status (1)

Country Link
US (3) US5805233A (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180183975A1 (en) * 2015-08-26 2018-06-28 Sakai Display Products Corporation Data transmitting and receiving device, and display apparatus

Families Citing this family (51)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5805233A (en) * 1996-03-13 1998-09-08 In Focus Systems, Inc. Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion
US5917461A (en) * 1996-04-26 1999-06-29 Matsushita Electric Industrial Co., Ltd. Video adapter and digital image display apparatus
KR100222985B1 (en) * 1997-05-02 1999-10-01 윤종용 Method of monitor display for inspection of video board
EP0881621B1 (en) * 1997-05-22 2010-08-11 Panasonic Corporation Scan conversion adjustment circuit for liquid crystal display
US6317161B1 (en) * 1997-07-31 2001-11-13 Texas Instruments Incorporated Horizontal phase-locked loop for video decoder
US6069663A (en) * 1997-10-06 2000-05-30 Sony Corporation Auto-configuring television and television encoder for computer-style display input
US6903733B1 (en) 1997-11-24 2005-06-07 Pixelworks, Inc. Ultra-high bandwidth multi-port memory system for image scaling applications
US6339434B1 (en) 1997-11-24 2002-01-15 Pixelworks Image scaling circuit for fixed pixed resolution display
KR100265702B1 (en) 1998-04-11 2000-09-15 윤종용 High resolution flat panel display apparatus
JP2000023063A (en) 1998-06-26 2000-01-21 Sony Corp Video reproducing device and reproducing method
US6288699B1 (en) * 1998-07-10 2001-09-11 Sharp Kabushiki Kaisha Image display device
US6606127B1 (en) 1999-06-10 2003-08-12 Enseo, Inc. System and method for synchronizing, storing and accurately reproducing video signals
US6633288B2 (en) 1999-09-15 2003-10-14 Sage, Inc. Pixel clock PLL frequency and phase optimization in sampling of video signals for high quality image display
JP4335381B2 (en) 1999-10-18 2009-09-30 パナソニック株式会社 Clock generation apparatus and clock generation method
US6522365B1 (en) * 2000-01-27 2003-02-18 Oak Technology, Inc. Method and system for pixel clock recovery
US6636205B1 (en) 2000-04-10 2003-10-21 Infocus Corporation Method and apparatus for determining a clock tracking frequency in a single vertical sync period
JP2001320680A (en) * 2000-05-09 2001-11-16 Sony Corp Signal processing unit and method
US6593871B1 (en) 2000-08-31 2003-07-15 Dalsa, Inc. Automatic A/D convert positioning circuit and method
US6989823B1 (en) 2000-08-31 2006-01-24 Infocus Corporation Method and apparatus for noise reduction using captured images
US6559837B1 (en) 2000-09-25 2003-05-06 Infocus Corporation Image luminance detection and correction employing histograms
TW558712B (en) * 2001-01-05 2003-10-21 Benq Corp Method for automatically adjusting display quality
US6943844B2 (en) * 2001-06-13 2005-09-13 Intel Corporation Adjusting pixel clock
US6912012B2 (en) * 2001-07-20 2005-06-28 Texas Instruments Incorporated Video decoder having lock algorithm that distinguishes between a noisy television signal input and a video recorder signal
US7091996B2 (en) * 2001-09-20 2006-08-15 Genesis Microchip Corporation Method and apparatus for automatic clock synchronization of an analog signal to a digital display
US7009628B2 (en) * 2001-09-20 2006-03-07 Genesis Microchip Inc. Method and apparatus for auto-generation of horizontal synchronization of an analog signal to a digital display
US7034815B2 (en) * 2001-09-20 2006-04-25 Genesis Microchip Inc. Method and apparatus for synchronizing an analog video signal to an LCD monitor
US6922188B2 (en) * 2001-09-20 2005-07-26 Genesis Microchip Inc. Method and apparatus for auto-generation of horizontal synchronization of an analog signal to a digital display
US7019764B2 (en) * 2001-09-20 2006-03-28 Genesis Microchip Corporation Method and apparatus for auto-generation of horizontal synchronization of an analog signal to digital display
JP3751251B2 (en) * 2002-01-11 2006-03-01 Necディスプレイソリューションズ株式会社 Video signal processing apparatus and method
US7136109B2 (en) * 2002-03-22 2006-11-14 Pelco Self-adjusting pixel clock and method therefor
JP2003304560A (en) * 2002-04-10 2003-10-24 Sony Corp Digital video encoder
DE10254469B4 (en) * 2002-11-21 2004-12-09 Sp3D Chip Design Gmbh Method and device for determining a frequency for sampling analog image data
US7353284B2 (en) * 2003-06-13 2008-04-01 Apple Inc. Synchronized transmission of audio and video data from a computer to a client via an interface
US7120814B2 (en) * 2003-06-30 2006-10-10 Raytheon Company System and method for aligning signals in multiple clock systems
US7421049B2 (en) * 2004-04-29 2008-09-02 Analog Devices, Inc. Apparatus and method for automated determination of sampling phase of an analog video signal
TWI252040B (en) * 2004-06-29 2006-03-21 Benq Corp Method for determining the digital video signal of a digital display
US7733424B2 (en) * 2005-06-03 2010-06-08 Texas Instruments Incorporated Method and apparatus for analog graphics sample clock frequency verification
US7825990B2 (en) * 2005-06-03 2010-11-02 Texas Instruments Incorporated Method and apparatus for analog graphics sample clock frequency offset detection and verification
TWI329422B (en) * 2006-12-06 2010-08-21 Novatek Microelectronics Corp H-sync phase locked loop device and method for a tv video signal
US20090256829A1 (en) * 2008-04-11 2009-10-15 Bing Ouyang System and Method for Detecting a Sampling Frequency of an Analog Video Signal
US8446531B2 (en) * 2008-07-09 2013-05-21 Texas Instruments Incorporated System and method for clock offset detection
US20100008575A1 (en) * 2008-07-14 2010-01-14 Bing Ouyang System and Method for Tuning a Sampling Frequency
JP5398554B2 (en) * 2010-01-06 2014-01-29 キヤノン株式会社 Display device
JP2011164356A (en) * 2010-02-09 2011-08-25 Canon Inc Display device and display method
TW201145840A (en) * 2010-06-09 2011-12-16 Sunplus Technology Co Ltd Method of sampling phase calibration and device thereof
JP5803184B2 (en) * 2010-11-19 2015-11-04 株式会社リコー Image projection apparatus and memory access method
KR101427552B1 (en) * 2014-03-31 2014-08-07 (주) 넥스트칩 Method and apparatus for transmitting video siganl
KR20200114142A (en) * 2019-03-27 2020-10-07 삼성디스플레이 주식회사 Display device and driving method thereof
CN112218012B (en) * 2020-09-25 2022-07-05 中国科学院合肥物质科学研究院 Time sequence control method, system and storage medium for reducing frame transfer CCD clock noise
CN113889050A (en) * 2021-10-12 2022-01-04 集创北方(珠海)科技有限公司 Polarity conversion method of liquid crystal panel and liquid crystal display
TWI798863B (en) * 2021-10-12 2023-04-11 大陸商集創北方(珠海)科技有限公司 Polarity conversion method of liquid crystal panel with variable refresh rate, liquid crystal display and information processing device

Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4905085A (en) * 1988-09-29 1990-02-27 E. I. Du Pont De Nemours And Company Synchronous sampling system
US4958228A (en) * 1988-10-19 1990-09-18 Matsushita Electric Industrial Co., Ltd. Automatic frequency change device
US5400370A (en) * 1993-02-24 1995-03-21 Advanced Micro Devices Inc. All digital high speed algorithmic data recovery method and apparatus using locally generated compensated broad band time rulers and data edge position averaging
US5404173A (en) * 1993-03-10 1995-04-04 Brooktree Corporation Method to synchronize video modulation using a constant time base
US5539473A (en) * 1994-03-31 1996-07-23 Hewlett-Packard Company Dot clock generation with minimal clock skew
US5657089A (en) * 1994-10-14 1997-08-12 Nec Corporation Video signal processing device for sampling TV signals to produce digital data with interval control
US5731843A (en) * 1994-09-30 1998-03-24 Apple Computer, Inc. Apparatus and method for automatically adjusting frequency and phase of pixel sampling in a video display
WO1998025401A1 (en) * 1996-12-05 1998-06-11 In Focus Systems, Inc. Pixel clock phase and frequency correction
US5801780A (en) * 1993-06-10 1998-09-01 Barco Method and a device for converting a picture
US5986697A (en) * 1995-01-03 1999-11-16 Intel Corporation Method and apparatus for raster calibration
US6546149B1 (en) * 1999-10-15 2003-04-08 Infocus Corporation Digital noise reduction through selective pixel comparison
USRE38079E1 (en) * 1993-04-21 2003-04-15 Muti-Format, Inc. Multi-format audio/video production system
US6728402B2 (en) * 1999-11-17 2004-04-27 Infocus Corporation Noise reduction through comparative histograms
US6791623B1 (en) * 1994-10-24 2004-09-14 Hitachi, Ltd. Image display system
USRE38618E1 (en) * 1996-03-13 2004-10-12 Infocus Corporation Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion

Patent Citations (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4905085A (en) * 1988-09-29 1990-02-27 E. I. Du Pont De Nemours And Company Synchronous sampling system
US4958228A (en) * 1988-10-19 1990-09-18 Matsushita Electric Industrial Co., Ltd. Automatic frequency change device
US5400370A (en) * 1993-02-24 1995-03-21 Advanced Micro Devices Inc. All digital high speed algorithmic data recovery method and apparatus using locally generated compensated broad band time rulers and data edge position averaging
US5404173A (en) * 1993-03-10 1995-04-04 Brooktree Corporation Method to synchronize video modulation using a constant time base
USRE38079E1 (en) * 1993-04-21 2003-04-15 Muti-Format, Inc. Multi-format audio/video production system
US5801780A (en) * 1993-06-10 1998-09-01 Barco Method and a device for converting a picture
US5539473A (en) * 1994-03-31 1996-07-23 Hewlett-Packard Company Dot clock generation with minimal clock skew
US5731843A (en) * 1994-09-30 1998-03-24 Apple Computer, Inc. Apparatus and method for automatically adjusting frequency and phase of pixel sampling in a video display
US5657089A (en) * 1994-10-14 1997-08-12 Nec Corporation Video signal processing device for sampling TV signals to produce digital data with interval control
US6791623B1 (en) * 1994-10-24 2004-09-14 Hitachi, Ltd. Image display system
US5986697A (en) * 1995-01-03 1999-11-16 Intel Corporation Method and apparatus for raster calibration
US5767916A (en) * 1996-03-13 1998-06-16 In Focus Systems, Inc. Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion
USRE38618E1 (en) * 1996-03-13 2004-10-12 Infocus Corporation Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion
WO1998025401A1 (en) * 1996-12-05 1998-06-11 In Focus Systems, Inc. Pixel clock phase and frequency correction
US6546149B1 (en) * 1999-10-15 2003-04-08 Infocus Corporation Digital noise reduction through selective pixel comparison
US6728402B2 (en) * 1999-11-17 2004-04-27 Infocus Corporation Noise reduction through comparative histograms

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180183975A1 (en) * 2015-08-26 2018-06-28 Sakai Display Products Corporation Data transmitting and receiving device, and display apparatus

Also Published As

Publication number Publication date
US5805233A (en) 1998-09-08
USRE38618E1 (en) 2004-10-12

Similar Documents

Publication Publication Date Title
USRE40675E1 (en) Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion
US5767916A (en) Method and apparatus for automatic pixel clock phase and frequency correction in analog to digital video signal conversion
US5532765A (en) Image correction apparatus using a displayed test signal
KR100309858B1 (en) Digital TV Film-to-Video Format Detection
US6814448B2 (en) Image projection and display device
US6285344B1 (en) Automatic adjustment of color balance and other display parameters in digital displays
RU2151416C1 (en) Method and device for preliminary compensation of asymmetric image in projection displaying system
EP0749248B1 (en) Display systems
US7502076B2 (en) Method and apparatus for a digital display
US6724381B2 (en) Signal processing apparatus for generating clocks phase-synchronized with input signal
JP2002135799A (en) Television apparatus
US6559837B1 (en) Image luminance detection and correction employing histograms
US6728402B2 (en) Noise reduction through comparative histograms
US6989823B1 (en) Method and apparatus for noise reduction using captured images
US6636205B1 (en) Method and apparatus for determining a clock tracking frequency in a single vertical sync period
US6008791A (en) Automatic adjusting apparatus of multiscan display
US6546149B1 (en) Digital noise reduction through selective pixel comparison
KR100696600B1 (en) Video signal discriminating device and video signal discriminating method
JP2001078113A (en) Video equipment and method for displaying image
US7193600B2 (en) Display device and pixel corresponding display device
US6166775A (en) Video signal sampling circuit and an image display apparatus including the same
US6037926A (en) Emulation of computer monitor in a wide screen television
JPH06161384A (en) Liquid crystal gamma correcting circuit
JP2874672B2 (en) Automatic phase adjustment system for display device
JPH10232655A (en) Lcd screen adjusting method

Legal Events

Date Code Title Description
AS Assignment

Owner name: SEIKO EPSON CORPORATION,JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:RPX CORPORATION;REEL/FRAME:023538/0889

Effective date: 20091026

Owner name: RPX CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INFOCUS CORPORATION;REEL/FRAME:023546/0105

Effective date: 20091019

Owner name: SEIKO EPSON CORPORATION, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:RPX CORPORATION;REEL/FRAME:023538/0889

Effective date: 20091026

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 12

SULP Surcharge for late payment

Year of fee payment: 11