USRE41697E1 - Method of forming planarized coatings on contact hole patterns of various duty ratios - Google Patents

Method of forming planarized coatings on contact hole patterns of various duty ratios Download PDF

Info

Publication number
USRE41697E1
USRE41697E1 US11/235,648 US23564805A USRE41697E US RE41697 E1 USRE41697 E1 US RE41697E1 US 23564805 A US23564805 A US 23564805A US RE41697 E USRE41697 E US RE41697E
Authority
US
United States
Prior art keywords
photoresist
layer
holes
duty ratio
light
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US11/235,648
Inventor
Chia-Tung Ho
Feng-Jia Shih
Jieh-Jang Chen
Ching-sen Kuo
Shih-Chi Fu
Gwo-Yuh Shiau
Chia-Shiung Tsai
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority to US11/235,648 priority Critical patent/USRE41697E1/en
Application granted granted Critical
Publication of USRE41697E1 publication Critical patent/USRE41697E1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76802Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
    • H01L21/76807Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures
    • H01L21/76808Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics for dual damascene structures involving intermediate temporary filling with material
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/0035Multiple processes, e.g. applying a further resist layer on an already in a previously step, processed pattern or textured surface
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/16Coating processes; Apparatus therefor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/0271Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
    • H01L21/0273Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3105After-treatment
    • H01L21/311Etching the insulating layers by chemical or physical means
    • H01L21/31144Etching the insulating layers by chemical or physical means using masks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/31Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
    • H01L21/3205Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
    • H01L21/321After treatment
    • H01L21/3213Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
    • H01L21/32139Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer using masks
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/004Photosensitive materials
    • G03F7/09Photosensitive materials characterised by structural details, e.g. supports, auxiliary layers

Definitions

  • the invention relates to the field of fabricating semiconductor devices and other electronic devices and in particular to a planarization method used for the formation of semiconductor devices.
  • the manufacture of integrated circuits in a semiconductor device involves the sequential deposition of layers in which patterns are formed.
  • a pattern is first formed by a lithography process in a photoresist layer and is subsequently transferred into one or more layers in a substrate by an etching method.
  • the photoresist pattern can serve as a mask for an ion implant step. In either case, an important requirement of the photoresist layer is forming a planar surface in order to afford a large process latitude for the patterning step.
  • the substrate upon which the photoresist is spin coated is not planar because it may be comprised of a pattern containing features such as lines that protrude above the surface of the substrate.
  • Other substrates may have a largely level surface except for contact holes or trenches that are etched below the surface.
  • the topography of non-planar substrates can involve thickness variations as large as 1 micron or more. However, even substrate thickness differences of only 0.1 to 0.2 microns can be significant when considering that photoresist film thickness is becoming thinner as feature size decreases. For advanced technology nodes where the critical dimension of a line width or space width is less than 200 nm, most photoresist layers are in the range of about 2000 to 8000 Angstroms (0.2 to 0.8 micron) thick.
  • a photoresist composition normally includes an organic solvent, a photosensitive compound, and a polymer that has a low molecular weight which flows easily and tends to planarize readily on relatively smooth surfaces.
  • the topography includes steps with a height that is more than about 10 to 20% of the photoresist film thickness, then planarization of the photoresist film is difficult.
  • the photoresist film is exposed with radiation from an exposure source such as an excimer laser or a broadband Hg/Xe lamp that passes through a mask containing the device pattern to be reproduced on the substrate.
  • the mask has a patterned opaque coating such as chrome on a transparent substrate like quartz.
  • a good lithography process is defined as one that has a manufacturable process window in which there is a wide dose latitude and focus latitude for printing the pattern in the photoresist film.
  • a depth of focus (DOF) of about 0.4 to 1 micron and a dose latitude of at least 10 to 20% is desirable for maintaining a printed feature size within ⁇ 10% of a targeted value.
  • the spin coating process is optimized so that the photoresist thickness variation is minimized to a value of less than 10 Angstroms across the wafer. This is accomplished on planar substrates by varying the spin speed during the coating process and by wetting the substrate with a solvent prior to applying the photoresist solution.
  • the relationship of photoresist thickness to the radiation dose or energy required to print a pattern in the film is provided in FIG. 1 .
  • the plot of thickness vs. dose forms a sinusoidal curve 5 that has minima 1 , 3 and maxima 2 , 4 .
  • This “swing” curve has an amplitude A between a minimum and a maximum energy and a periodicity B defined as the distance (thickness) between two adjacent minimum points or two adjacent maximum points on the curve 5 .
  • the magnitude of periodicity B is related to the wavelength of the exposing radiation.
  • the amplitude A is calculated by dividing the difference between the energy for maximum point 2 (E 2 ) and the energy for minimum point 1 (E 1 ) by the average of E 1 and E 2 which is (E 2 ⁇ E 1 )/(E 1 +E 2 /2) and this value can be as large as 0.3 which is a swing of 30% in dose.
  • the swing effect is caused because radiation that passes through the photoresist is partially reflected off the underlying layer and can either constructively or destructively interfere with radiation making a first pass through the photoresist.
  • the extent of constructive or destructive interference depends upon the thickness of the film and the wavelength of the radiation.
  • the swing amplitude has a detrimental effect on the patterning process, especially if it is more than a few % of the average dose.
  • a dose E 1 is used to form a contact hole in a photoresist that has a region with a thickness T 1 and a region with a thickness T 2 , then the size of the hole with thickness T 1 will be much larger than the hole size with thickness T 2 since the latter requires a much higher energy to form a hole to a predetermined size.
  • the size difference in space width of the hole is likely to be much greater than the ⁇ 10% specification described earlier for a manufacturing process.
  • an anti-reflective coating is applied to the substrate prior to the photoresist coating in order to control reflectivity during the photoresist exposure step and enable a larger process latitude by reducing the swing effect.
  • the ARC which can be an organic or inorganic material is normally much thinner than the photoresist and is most effective on relatively flat substrates. While some organic ARCs have been developed for spin coating over features such as contact holes, there are none available that can completely planarize a surface with topography variations of about 0.1 microns or larger.
  • U.S. Pat. No. 6,008,105 a process is described for planarizing a depression formed in an insulating layer that is deposited over interconnect lines.
  • a mask pattern is used to selectively leave photoresist that fills the depression.
  • the photoresist is baked at 150° C. to remove solvent and then cured by UV radiation.
  • a second photoresist is coated on the substrate and etched back to form a planar surface. This technique requires a new mask to be built for each pattern of interconnect lines and can be expensive since several metal layers are present in a device.
  • U.S. Pat. No. 5,618,751 describes a method of forming a trench capacitor that requires a photoresist to be coated over a trench that is ⁇ 0.5 microns wide. Since the opening is small, the photoresist does not fill the trench and must be heated above its softening point so that it flows into the trench.
  • the photoresist is preferably exposed with an electron beam source to avoid diffraction effects and formation of standing waves on the sidewalls of the trench.
  • the photoresist is developed to form a recessed layer within the trench that serves as an etch stop for etching an adjacent diffusion source layer to a prescribed depth.
  • FIG. 2 Another application shown in FIG. 2 that needs a planar photoresist layer is a dual damascene process in which a trench is patterned above a substrate 10 and etch stop layer 11 that includes both isolated 13 a and dense via holes 13 b- 13 e in dielectric layer 12 .
  • the photoresist 14 thickness over the dense via hole region is thinner than over the isolated hole 13 a because a considerable amount of photoresist is used to fill the dense holes 13 b- 13 e.
  • the difference in photoresist thickness is represented by the distance D 1 and can be over 2000 Angstroms.
  • An object of the present invention is to provide a photoresist planarization process that is low cost and can be readily implemented in a manufacturing environment.
  • a further objective of the present invention is to provide a photoresist planarization method that can be used in a dual damascene process where trenches are patterned above both isolated and dense via holes in the same pattern.
  • a still further objective of the present invention is to provide a planarization method that can be applied to fabricating metal-insulator-metal capacitors in which contact holes having regions of low and high duty ratios exist in the same pattern.
  • these objectives are accomplished by providing a substrate that has a patterned dielectric layer comprised of both isolated and dense via holes formed thereon.
  • a first photoresist layer is spin coated on the dielectric layer and baked at a high enough temperature so that the photoresist reflows into the holes and thereby forms an uneven thickness above the dielectric layer.
  • the photoresist is blanket exposed without a mask and is developed to remove all photoresist above the dielectric layer and form a recessed layer of photoresist within the holes.
  • a high temperature bake of 250° C. is performed to remove any remaining solvent in the photoresist and to harden the film.
  • the photoresist is comprised of a Novolac resin and a diazonaphthoquionone photoactive compound which form a crosslinked network that becomes impervious to organic materials or solvents that are coated on it.
  • a second photoresist is spin coated on the dielectric layer having holes containing the recessed hardened photoresist to form a planar layer that can be controllably patterned with trenches that are aligned above the contact holes. Conventional processing is then followed to form metal interconnects.
  • a substrate is provided with a dielectric layer having contact hole regions with different duty ratios in which a bottom electrode such as TiN has been deposited.
  • a first photoresist layer is spin coated and baked at a high enough temperature so that the photoresist reflows into the holes and thereby forms an uneven thickness above the metal layer.
  • the photoresist is blanket exposed without a mask and developed to remove all photoresist above the metal layer except for a recessed layer of photoresist within the holes.
  • a high temperature bake of 250° C. is performed to remove any remaining solvent and to harden the film.
  • the photoresist includes a Novolac resin and a diazonaphthoquionone photoactive compound which form a crosslinked network that becomes impervious to organic materials or solvents that are coated on it.
  • a second photoresist is spin coated on the metal layer and covers the holes containing the recessed hardened photoresist to form a planar layer.
  • the photoresist is then etched back until it forms a recessed layer within the holes.
  • a second etch is then performed to etch back the TiN layer until it is about coplanar with the recessed photoresist layer.
  • the remaining photoresist is then removed by a plasma ashing process and conventional processing is followed to complete the MIM capacitor.
  • FIG. 1 is a drawing illustrating a swing curve in which the energy required to pattern a photoresist layer varies with the photoresist thickness.
  • FIG. 2 is a cross-sectional view showing an uneven photoresist layer that is formed after reflowing the resist into a pattern that contains isolated and dense via holes.
  • FIG. 3 is a cross-sectional view of the structure shown in FIG. 2 after the photoresist layer is blanket exposed and developed.
  • FIG. 4 is a cross-sectional view of the structure in FIG. 3 after a hardening step.
  • FIG. 5 is a cross-sectional view of the structure in FIG. 4 after a second photoresist layer is spin coated to form a planar layer.
  • FIG. 6 is a cross-sectional view showing trench pattern formation in the second photoresist layer.
  • FIG. 7 is a cross-sectional view showing completion of a dual damascene structure.
  • FIG. 8 is a cross-sectional view showing a metal-insulator-metal (MIM) device after a photoresist application on a substrate containing contact holes that are lined with a layer of metal.
  • MIM metal-insulator-metal
  • FIG. 9 is a cross-sectional view after the photoresist layer in FIG. 8 is blanket exposed and developed to form a recessed layer within the holes.
  • FIG. 10 is a cross-sectional view after the photoresist layer in FIG. 9 is thermally hardened.
  • FIG. 11 is a cross-sectional view after a second photoresist is spin coated on the structure in FIG. 10 to form a planar layer.
  • FIG. 12 is a cross-sectional view after the photoresist in FIG. 11 is etched back to form a recessed layer within the holes.
  • FIG. 13 is a cross-sectional view after the metal liner is etched to a level that is about coplanar with the photoresist layer in the contact holes.
  • FIG. 14 is a cross-sectional drawing of a MIM capacitor after an insulating layer and the top electrode are deposited.
  • a substrate 10 is provided that typically contains a substructure (not shown) comprising conducting and insulating layers. The details of these layers have been omitted in order to simplify the drawing and to focus attention on the key features of the present invention.
  • An etch stop layer 11 is formed on substrate 10 and is normally a material such as silicon nitride, silicon oxynitride, or silicon carbide that is deposited by a technique such as chemical vapor deposition (CVD).
  • CVD chemical vapor deposition
  • a dielectric layer 12 is deposited on etch stop 11 and is patterned by conventional means to generate via holes that include an isolated hole 13 a and dense holes 13 b- 13 e.
  • Dielectric layer 12 is selected from a group including SiO 2 , carbon doped SiO 2 , fluorosilicate glass, polysilsesquioxanes, polyarylethers, polyimides, and other low k dielectric materials, and has a thickness in the range of about 2000 to 20000 Angstroms.
  • Via holes 13 a- 13 e can be formed with various duty ratios depending upon the device pattern.
  • a duty ratio is defined as the space occupied by the via holes divided by the total area of the pattern. The duty ratio approaches 0 for patterns containing only isolated holes and approaches 0.5 for a densely populated hole pattern.
  • FIG. 2 is not necessarily drawn to scale and the distance between hole 13 a and its nearest neighboring hole 13 b may be more than 10 times the width of hole 13 a. It is understood that the pattern is more complex than represented by the drawing and from a top-down view, the isolated and dense holes can form many designs in an (x, y) coordinate grid that is bounded by the edge of the substrate.
  • a photoresist solution in an organic solvent is spin coated on dielectric layer 12 and partially dries while spinning but may not completely fill holes 13 a- 13 e.
  • the substrate 10 is baked at about 90° C. to 130° C. for up to 2 minutes, the partially dried photoresist layer 14 reflows such that it completely fills via holes 13 a- 13 e.
  • photoresist layer 14 has a relatively thick film in the range of 5000 to 35000 Angstroms, the thickness in a region over holes 13 b- 13 e is less than the thickness in a region over isolated hole 13 a by a distance D 1 shown in FIG. 2.
  • a thickness variation D 1 occurs because a considerably larger amount of photoresist 14 is needed to fill dense holes than an isolated hole.
  • the magnitude of D 1 can be as high as 2000 Angstroms which is much larger than the desirable target of about 10 Angstroms that is observed when forming a photoresist layer on a flat surface. If photoresist layer 14 in FIG. 2 is patterned, then D 1 will cause swing effects as described previously during an explanation of the swing curve in FIG. 1 . In the case of trenches formed above via holes in a dual damascene scheme, the variation in the size of the resulting trenches will be unacceptable if no planarization of the photoresist layer is achieved before the patterning process.
  • Photoresist 14 is preferably a positive tone composition in which the solubility of exposed regions changes.
  • a developer that is usually an aqueous base solution
  • the soluble exposed regions are washed away while any unexposed regions remain insoluble and are not removed.
  • Different types of positive tone compositions are available and have been developed for a particular exposure wavelength such as Deep UV (248 nm), i-line (365 nm), or Mid UV (435 nm).
  • the photoresist 14 is comprised of a Novolac resin and a diazonaphthoquinone (DNQ) photoactive compound which is useful for exposing wavelengths between about 300 and 500 nm.
  • the Novolac resin that comprises a majority of photoresist layer 14 generally has a glass transition temperature (Tg) between about 90° C. and 130° C. that enables the photoresist to reflow into holes 13 a- 13 e following spin coating and baking at or slightly above the Tg.
  • Tg glass transition temperature
  • the DNQ compound and traces of organic solvent in the resin matrix tend to lower the melt temperature of layer 14 below the glass transition temperature of the Novolac resin.
  • the photoresist layer 14 in FIG. 2 is blanket exposed without a patterned mask and is then developed in an aqueous base solution to remove all photoresist 14 above dielectric layer 12 and to form a recessed photoresist layer 14 a within the via holes 13 a- 13 e.
  • the level of photoresist 14 a in isolated hole 13 a is higher than in holes 13 b- 13 e since a thicker photoresist film 14 covered 13 a during the exposure and therefore a smaller dose of radiation reached via hole 13 a than penetrated holes 13 b- 13 e.
  • the radiation dose varies as a function of depth into an absorbing film.
  • Regions near the top of a photosensitive layer receive a higher dose than regions near the bottom of the layer.
  • the blanket exposure dose for photoresist 14 is adjusted so that the region near the top of via holes 13 a- 13 e in FIG. 2 receives a low dose while the lower part of holes 13 a- 13 e receives little or no dose.
  • the dose that reaches the lower part of holes 13 a- 13 e is below a threshold value that is needed to convert enough of the DNQ compound to a base soluble material that makes layer 14 soluble. Therefore, regions 14 a are insoluble in developer and remain in holes 13 a- 13 e.
  • the blanket exposure dose for layer 14 can be delivered by a scanner or stepper exposure system or by a lower cost method involving a flood exposure tool that is available from suppliers like Fusion Systems.
  • a broadband Hg/Xe lamp exposes a substrate on a rotating stage during flood exposure with a range of wavelengths from about 300 nm to about 500 nm.
  • a filter may be added to narrow the wavelength range that exposes the substrate. Alignment capability is not necessary for this step.
  • Photoresist 14 a is then thermally hardened by heating the substrate 10 on a hot plate at about 250° C. for about 2 minutes.
  • a transformed layer 14 b results as shown in FIG. 4 which consists of a crosslinked matrix comprised Novolac polymer and a thermal product of DNQ.
  • the thermal treatment has removed any traces of organic solvent and water from layer 14 b.
  • layer 14 b is impervious to organic solvent and photoresist that is coated on it.
  • Layer 14 b is likely to have a lower thickness in holes 13 a- 13 e than layer 14 a since the hardening step compacts the matrix and removes any solvents or water.
  • the depth to which hardened layer 14 b is recessed in holes 13 a- 13 e can vary. For a minimum depth, the hardened layer 14 b can be coplanar with the top of hole 13 a.
  • a maximum depth in holes 13 b- 13 e as indicated by H in FIG. 4 is limited by the ability to form a planar layer on dielectric layer 12 in a subsequent photoresist coating step. Clearly, if H is too large, then an unacceptable thickness variation will also be realized in a second photoresist coating. Generally, a value of H which is from 0% to 30% of the depth of holes 13 a- 13 e is necessary to form a planar layer in the next step of this method.
  • a second photoresist is then spin coated on dielectric layer 12 and baked in a range from about 90° C. to 150° C. to form a photoresist layer 15 having a thickness between about 5000 and 35000 Angstroms as shown in FIG. 5 .
  • a solvent like propylene glycol monomethylether acetate (PGMEA) or ethyl lactate is applied as the first step in the photoresist coating process to enable a more uniform layer 15 to be produced.
  • PMEA propylene glycol monomethylether acetate
  • ethyl lactate is applied as the first step in the photoresist coating process to enable a more uniform layer 15 to be produced.
  • This solvent does not interact with layer 14 b because of the previous hardening step.
  • Layer 15 also fills holes 13 a- 13 e.
  • a key feature is that layer 15 is essentially planarized because of the process outlined in FIGS. 2-4 . For example, starting with a D 1 of 2060 Angstroms in
  • Photoresist layer 15 is preferably a positive tone photoresist and is patternwise exposed through a mask and developed to form trench openings 16 a, 16 b, 16 c shown in FIG. 6 .
  • the exposure wavelength is selected based on the width of trench openings 16 a- 16 c. If the width is larger than about 300 nm, then an i-line exposure is generally preferred. For a width in the range of about 130 nm to about 300 nm, then a Deep UV exposure is typically employed. For sub-130 nm openings, a sub-200 nm exposure wavelength such as a 193 nm or 157 nm wavelength from an excimer laser source is preferred. Each of these wavelengths requires a photoresist composition that has been tuned for that wavelength. It should also be noted that a thinner photoresist 15 thickness is needed as the width of trench openings decreases in order to maintain an adequate process window for the patterning step.
  • Photoresist layers 15 and 14 b are then removed by a plasma ash process that normally involves oxygen. An additional cleaning step may be necessary to remove any traces of photoresist residue before proceeding to fill the trenches and via holes with a conductive material.
  • a barrier metal liner 17 as shown in FIG. 7 is deposited by a CVD technique on the sidewalls and bottom of trenches 16 a- 16 c and of via holes 13 a- 13 e.
  • the liner 17 is typically comprised of a material such as Ti, Ta, W, TiN, TaN, TiW, or WN.
  • a metal 18 is deposited by an electroplating, sputtering, or evaporating process to a level that is above the top of dielectric layer 12 .
  • Metal 18 is preferably copper or a copper alloy, aluminum or an aluminum alloy, or tungsten or a tungsten alloy.
  • a planarizing step such as chemical mechanical polishing is employed to lower the level of metal 18 so that it is coplanar with dielectric layer 12 to complete the dual damascene structure pictured in FIG. 7 .
  • the method shown in FIGS. 2-7 is an advantage over prior art in that a planar photoresist 15 for the trench patterning step can be achieved with a minimum amount of process time and materials. Existing tools and materials are utilized.
  • the method is independent of trench and via hole design and is effective for patterns containing via hole arrays with different duty ratios.
  • the coating, exposing, and developing of photoresist 14 can all be performed in one flow or job sequence and is especially low cost if the blanket exposure is done with a relatively inexpensive flood exposure tool rather than a more expensive scanner or stepper.
  • first photoresist layer 14 that fills most of via holes 13 a- 13 e in that the second photoresist layer 15 for patterning trenches does not require a high dose to reach the bottom of via holes 13 a- 13 e. This allows a faster throughput during the exposure step that results in a lower cost manufacturing process. Furthermore, photoresist residues that are often formed in the bottom of via holes after the exposed photoresist is developed are avoided by this method.
  • FIGS. 8-13 A second embodiment of the present invention is set forth in FIGS. 8-13 with regard to fabrication of a metal-insulator-metal (MIM) capacitor.
  • a substrate 20 is provided that typically contains a substructure (not shown) comprising conducting and insulating layers. The details of these layers have been omitted in order to simplify the drawing and to focus attention on the key features of the present invention.
  • a dielectric layer 21 is deposited on substrate 20 and is patterned by conventional means to generate contact holes that include a low duty ratio region containing holes 22 a and a high duty ratio region containing dense holes 22 b- 22 e.
  • Dielectric layer 21 is selected from a group including SiO 2 , carbon doped SiO 2 , fluorosilicate glass, polysilsesquioxanes, polyarylethers, polyimides, and other low k dielectric materials, and has thickness in the range of about 2000 to 20000 Angstroms.
  • Contact holes 22 a- 22 e can be formed with various duty ratios depending upon the device pattern.
  • a duty ratio is defined as the space occupied by the contact holes divided by the total area of the pattern. The duty ratio approaches 0 for patterns containing only isolated holes and approaches 0.5 for a densely populated hole pattern.
  • the present invention is most effective for patterns having contact holes with both low duty and high duty ratios.
  • the low duty ratio region represented by hole 22 a may consist of two or more holes grouped together. Only one hole 22 a is shown for a low duty ratio region to simplify the drawings. It is understood that the pattern is more complex than represented by the drawing and from a top-down view, the low duty ratio and high duty ratio regions can form many designs in an (x, y) coordinate grid that is bounded by the edge of the substrate.
  • a conducting material that is preferably TiN or TIN/W is then deposited by a CVD technique and forms a conformal layer 23 on the surface of oxide 21 and within the contact holes 22 a- 22 e.
  • the thickness of metal layer 23 which forms the bottom electrode of the MIM capacitor is between 100 and 500 Angstroms.
  • Other suitable conducting materials such as TaN and WN can also be used to form metal layer 23 .
  • a photoresist solution in an organic solvent is spin coated on metal layer 23 and partially dries while spinning but may not completely fill holes 22 a- 22 e.
  • the substrate 20 is baked at about 90° C. to 130° C. for up to 2 minutes, the partially dried photoresist layer 24 reflows such that it completely fills via holes 22 a- 22 e.
  • photoresist layer 24 is a relatively thick film in the range of about 5000 to 35000 Angstroms, the thickness in a region over holes 22 b- 22 e is less than the thickness in a region over hole 22 a by a distance D 2 shown in FIG. 8.
  • a thickness variation D 2 occurs because a considerably larger amount of photoresist 24 is needed to fill holes in high duty ratio regions than in low duty ratio regions.
  • the magnitude of D 2 can be as high as 2000 Angstroms which is much larger than the desirable target of about 10 Angstroms that is observed when forming a photoresist layer on a flat surface.
  • a D 2 of less than about 200 Angstroms is desired so that in a subsequent etch back step, the recessed depth of hardened photoresist 24 a in hole 22 a will be approximately the same as the recessed depth of layer 24 a within holes 22 b- 22 e. This requirement will become clearer during a description of FIGS. 11-12 .
  • Photoresist 24 is preferably a positive tone composition in which the exposed regions become soluble in a developer.
  • a developer that is generally an aqueous base solution
  • the soluble exposed regions are washed away while any unexposed regions remain insoluble and are not removed.
  • Different types of positive tone compositions are available and have been developed for a particular exposure wavelength such as Deep UV (248 nm), i-line (365 nm), or Mid UV (435 nm).
  • the photoresist 24 is comprised of a Novolac resin and a diazonaphthoquinone (DNQ) photoactive compound which is useful for exposing wavelengths between about 300 and 500 nm.
  • the Novolac resin that comprises a majority of photoresist layer 24 generally has a glass transition temperature (Tg) between about 90° C. and 130° C. that enables the photoresist to reflow into holes 22 a- 22 e following spin coating and baking at or slightly above the Tg.
  • Tg glass transition temperature
  • the DNQ compound and traces of organic solvent tend to lower the melt temperature of layer 24 below the glass transition temperature of the Novolac resin.
  • the photoresist layer 24 in FIG. 8 is blanket exposed without a patterned mask and is then developed in an aqueous base solution to remove all photoresist 24 above metal layer 23 except for a recessed photoresist layer 24 a within the contact holes 22 a- 22 e.
  • the level of photoresist 24 a in hole 22 a is higher than in holes 22 b- 22 e since a thicker photoresist film 24 covered 22 a during the exposure and therefore a smaller dose of radiation reached contact hole 22 a than penetrated holes 22 b- 22 e.
  • the radiation dose varies as a function of depth into an absorbing film.
  • Regions near the top of a photosensitive layer receive a higher dose than regions near the bottom of the layer.
  • the blanket exposure dose for photoresist 24 is adjusted so that the region near the top of via holes 22 a- 22 e in FIG. 8 receives a low dose while the lower part of holes 22 a- 22 e receives little or no dose.
  • the dose that reaches the lower part of holes 22 a- 22 e is below a threshold value that is needed to convert enough of the DNQ compound to a base soluble material that makes layer 24 soluble. Therefore, regions 24 a are insoluble in developer and remain in holes 22 a- 22 e.
  • the blanket exposure dose for layer 24 can be delivered by a scanner or stepper exposure system or by a lower cost method involving a flood exposure tool that is available from suppliers like Fusion Systems.
  • a broadband Hg/Xe lamp exposes a substrate on a rotating stage during flood exposure with a range of wavelengths from about 300 nm to about 500 nm.
  • a filter may be added to narrow the wavelength range that exposes the substrate. Alignment capability is not necessary for this step.
  • Photoresist 24 a is then thermally hardened by heating the substrate 20 on a hot plate at about 250° C. for about 2 minutes.
  • a transformed layer 24 b results as shown in FIG. 4 which consists of a crosslinked matrix comprised of Novolac polymer and a thermal product of DNQ.
  • the thermal treatment has removed any traces of organic solvent and water from hardened layer 24 b.
  • hardened layer 24 b is impervious to organic solvent and photoresist that is coated on it.
  • Layer 24 b is likely to have a lower thickness in holes 22 a- 22 e than layer 24 a since the hardening step compacts the layer and removes any solvents or water.
  • the depth to which hardened layer 24 b is recessed in holes 22 a- 22 e can vary. For a minimum depth, the layer 24 b can be coplanar with the top of hole 22 a.
  • a maximum depth in holes 22 b- 22 e as indicated by H 2 in FIG. 9 is limited by the ability to form a planar layer on metal layer 23 in a subsequent photoresist coating step. Clearly, if H 2 is too large, then an unacceptable thickness variation will also be realized in a second photoresist coating. Generally, a value of H 2 which is from 0% to 30% of the depth of holes 22 a- 22 e is necessary to form a planar layer in the next step of this method.
  • a second photoresist is then spin coated on conducting layer 23 and baked in a range from about 90° C. to 150° C. to form a photoresist layer 25 having a thickness between about 5000 and 35000 Angstroms as shown in FIG. 10 .
  • a solvent like propylene glycol monomethylether acetate (PGMEA) or ethyl lactate is applied as the first step in the photoresist coating process to enable a more uniform layer 25 to be produced.
  • PMEA propylene glycol monomethylether acetate
  • ethyl lactate is applied as the first step in the photoresist coating process to enable a more uniform layer 25 to be produced.
  • This solvent does not interact with hardened layer 24 b because of the previous hardening step.
  • Layer 25 also fills the holes 22 a- 22 e.
  • a key feature is that layer 25 is essentially planarized because of the process outlined in FIGS. 8-10 . For example, starting with a D 2 of about 2000 Angstroms
  • Photoresist layer 25 is not exposed in this process and can be any photoresist composition or even a polymer solution that is capable of forming uniform coatings of the required thickness mentioned previously.
  • Photoresist 25 preferably has an etch rate similar to hardened layer 24 .
  • Photoresist 25 is subjected to an etch back step in which a plasma etch preferably involving an oxygen gas is performed to remove all of layer 25 above metal layer 23 and in contact holes 22 a- 22 e. The etch also removes some of hardened layer 24 b to give a recessed depth H 3 in hole 22 a and H 4 in holes 22 b- 22 e as shown in FIG. 11 .
  • Conditions for the etch are a O 2 flow rate of about 90 standard cubic centimeters per minute (sccm), an argon flow rate of about 20 sccm, a chamber pressure of 8 mTorr, a RF power of about 1200 Watts for a period of 120 seconds.
  • the desired magnitude of H 3 and H 4 are in a range of about 500 to 3000 Angstroms.
  • the benefit of the method of the second embodiment is apparent when comparing experimental results to a prior art method. For example, when photoresist 24 with a thickness variation D 2 is etched back by the process similar to the one described in the previous paragraph, then a recess depth in holes in low duty regions is about 3690 Angstroms and the recessed depth in holes in high duty regions is about 5600 Angstroms. The 1910 Angstrom difference is unacceptably large for this device and will result in a MIM capacitor with a low performance. On the other hand, when the process illustrated by FIGS.
  • prior art methods may involve several cycles of coating a photoresist layer 24 and etching it back before D 2 is reduced to an acceptable level.
  • this technique is time consuming and costly in terms of material and tool usage and increased substrate handling is likely to cause more defects. Therefore, the method described for FIGS. 8-11 is more desirable in terms of lower cost and fewer defects.
  • the metal layer 23 is then plasma typically etched by a process comprised of a 50 to 110 sccm flow rate of Cl 2 , a chamber pressure of 5 to 12 mTorr, and a RF power of 700 to 1500 Watts. This step lowers the metal layer 23 to a level that is about coplanar with the hardened layer 24 b in holes 22 a- 22 e.
  • the importance of achieving a fairly even depth of H 3 and H 4 in FIG. 11 is that this condition enables the bottom electrode 23 a to be recessed to a similar depth in holes 22 a- 22 e as shown in FIG. 12 .
  • the MIM capacitor is then completed by conventional steps of depositing an insulator layer 26 and a top electrode layer 27 as depicted in FIG. 14 for an isolated capacitor fabricated from hole 22 a and then defining the top plate pattern (not shown).
  • the method of the second embodiment can be readily implemented in a manufacturing environment since existing tools and materials are utilized.
  • the method is independent of contact hole design and is effective for patterns containing contact holes with different duty ratios.
  • the coating, exposing, and developing of photoresist 24 can all be performed in one flow or job sequence and is especially low cost if the blanket exposure is done with a relatively inexpensive flood exposure tool rather than a more expensive scanner or stepper.

Abstract

A method of forming a planarized photoresist coating on a substrate having holes with different duty ratios is described. A first photoresist preferably comprised of a Novolac resin and a diazonaphthoquinone photoactive compound is coated on a substrate and baked at or slightly above its Tg so that it reflows and fills the holes. The photoresist is exposed without a mask at a dose that allows the developer to thin the photoresist to a recessed depth within the holes. After the photoresist is hardened with a 250° C. bake, a second photoresist is coated on the substrate to form a planarized film with a thickness variation of less than 50 Angstroms between low and high duty ratio hole regions. One application is where the second photoresist is used to form a trench pattern in a via first dual damascene method. Secondly, the method is useful in fabricating MIM capacitors.

Description

Notice: More than one reissue application has been filed for the reissue of U.S. Pat. No. 6,645,851. The reissue applications are application Ser. No. 11/235,648 (the current application) and divisional patent application Ser. No. 12/099,683.
FIELD OF THE INVENTION
The invention relates to the field of fabricating semiconductor devices and other electronic devices and in particular to a planarization method used for the formation of semiconductor devices.
BACKGROUND OF THE INVENTION
The manufacture of integrated circuits in a semiconductor device involves the sequential deposition of layers in which patterns are formed. A pattern is first formed by a lithography process in a photoresist layer and is subsequently transferred into one or more layers in a substrate by an etching method. Alternately, the photoresist pattern can serve as a mask for an ion implant step. In either case, an important requirement of the photoresist layer is forming a planar surface in order to afford a large process latitude for the patterning step.
Often the substrate upon which the photoresist is spin coated is not planar because it may be comprised of a pattern containing features such as lines that protrude above the surface of the substrate. Other substrates may have a largely level surface except for contact holes or trenches that are etched below the surface. The topography of non-planar substrates can involve thickness variations as large as 1 micron or more. However, even substrate thickness differences of only 0.1 to 0.2 microns can be significant when considering that photoresist film thickness is becoming thinner as feature size decreases. For advanced technology nodes where the critical dimension of a line width or space width is less than 200 nm, most photoresist layers are in the range of about 2000 to 8000 Angstroms (0.2 to 0.8 micron) thick. A photoresist composition normally includes an organic solvent, a photosensitive compound, and a polymer that has a low molecular weight which flows easily and tends to planarize readily on relatively smooth surfaces. However, when the topography includes steps with a height that is more than about 10 to 20% of the photoresist film thickness, then planarization of the photoresist film is difficult.
The photoresist film is exposed with radiation from an exposure source such as an excimer laser or a broadband Hg/Xe lamp that passes through a mask containing the device pattern to be reproduced on the substrate. The mask has a patterned opaque coating such as chrome on a transparent substrate like quartz. A good lithography process is defined as one that has a manufacturable process window in which there is a wide dose latitude and focus latitude for printing the pattern in the photoresist film. Generally, a depth of focus (DOF) of about 0.4 to 1 micron and a dose latitude of at least 10 to 20% is desirable for maintaining a printed feature size within ±10% of a targeted value. One can appreciate that if the photoresist layer has a thickness variation of 0.1 micron or more, then a significant portion of the DOF budget has been consumed by material aspects and not by the exposure process itself. Typically, the spin coating process is optimized so that the photoresist thickness variation is minimized to a value of less than 10 Angstroms across the wafer. This is accomplished on planar substrates by varying the spin speed during the coating process and by wetting the substrate with a solvent prior to applying the photoresist solution.
The relationship of photoresist thickness to the radiation dose or energy required to print a pattern in the film is provided in FIG. 1. The plot of thickness vs. dose forms a sinusoidal curve 5 that has minima 1, 3 and maxima 2, 4. This “swing” curve has an amplitude A between a minimum and a maximum energy and a periodicity B defined as the distance (thickness) between two adjacent minimum points or two adjacent maximum points on the curve 5. The magnitude of periodicity B is related to the wavelength of the exposing radiation. The amplitude A is calculated by dividing the difference between the energy for maximum point 2 (E2) and the energy for minimum point 1 (E1) by the average of E1 and E2 which is (E2−E1)/(E1+E2/2) and this value can be as large as 0.3 which is a swing of 30% in dose.
The swing effect is caused because radiation that passes through the photoresist is partially reflected off the underlying layer and can either constructively or destructively interfere with radiation making a first pass through the photoresist. The extent of constructive or destructive interference depends upon the thickness of the film and the wavelength of the radiation. The swing amplitude has a detrimental effect on the patterning process, especially if it is more than a few % of the average dose. Consider the condition in FIG. 1 where a swing amplitude of 30% is realized as determined previously for E1 and E2 and the patterned feature is a contact hole. If a dose E1 is used to form a contact hole in a photoresist that has a region with a thickness T1 and a region with a thickness T2, then the size of the hole with thickness T1 will be much larger than the hole size with thickness T2 since the latter requires a much higher energy to form a hole to a predetermined size. The size difference in space width of the hole is likely to be much greater than the ±10% specification described earlier for a manufacturing process.
In some situations, an anti-reflective coating (ARC) is applied to the substrate prior to the photoresist coating in order to control reflectivity during the photoresist exposure step and enable a larger process latitude by reducing the swing effect. The ARC which can be an organic or inorganic material is normally much thinner than the photoresist and is most effective on relatively flat substrates. While some organic ARCs have been developed for spin coating over features such as contact holes, there are none available that can completely planarize a surface with topography variations of about 0.1 microns or larger.
Planarization methods have been proposed for different applications in prior art. In U.S. Pat. No. 5,077,234, a process is provided for filling STI trenches of varying widths. The method requires three photoresist layers. A first photoresist is patterned to fill only large trenches of greater than 30 microns in width. This photoresist plug is then hardened by a combination of heating to 200° C. and UV exposure. A second photoresist is coated and baked to >150° C. and then etched back until the layer is removed over active regions. Then a third photoresist layer is coated and etched back to form a planar layer.
In U.S. Pat. No. 6,008,105, a process is described for planarizing a depression formed in an insulating layer that is deposited over interconnect lines. A mask pattern is used to selectively leave photoresist that fills the depression. The photoresist is baked at 150° C. to remove solvent and then cured by UV radiation. A second photoresist is coated on the substrate and etched back to form a planar surface. This technique requires a new mask to be built for each pattern of interconnect lines and can be expensive since several metal layers are present in a device.
U.S. Pat. No. 5,618,751 describes a method of forming a trench capacitor that requires a photoresist to be coated over a trench that is <0.5 microns wide. Since the opening is small, the photoresist does not fill the trench and must be heated above its softening point so that it flows into the trench. The photoresist is preferably exposed with an electron beam source to avoid diffraction effects and formation of standing waves on the sidewalls of the trench. The photoresist is developed to form a recessed layer within the trench that serves as an etch stop for etching an adjacent diffusion source layer to a prescribed depth. A point is made that the electron beam exposure yields a more planar photoresist surface within the trench than photolithography with Deep UV (248 nm), i-line (365 nm) or mid UV (435 nm) radiation sources. However, this patent does not mention a solution for forming a planar photoresist over a substrate that has both isolated and dense trench patterns.
Other background art found in U.S. Pat. No. 6,218,196 deals with a problem of etching a pattern that contains both dense and isolated lines. The space between dense lines etches slower than the region along isolated lines and creates a reactive ion etch (RIE) lag. An apparatus and etching method are provided that includes a deposition gas such as CHF3 that forms a protective layer on the photoresist sidewalls to prevent notching and an etching gas mixture of Cl2 and BCl3. The reactive products from CHF3 and Clexcessively react at isolated lines to produce a higher deposition rate that decreases the etch rate difference between isolated and dense lines.
Besides the planarization requirement cited previously for dielectric layers on interconnect lines, for filling STI trenches, and for forming trench capacitors, another application shown in FIG. 2 that needs a planar photoresist layer is a dual damascene process in which a trench is patterned above a substrate 10 and etch stop layer 11 that includes both isolated 13a and dense via holes 13b-13e in dielectric layer 12. In this case, the photoresist 14 thickness over the dense via hole region is thinner than over the isolated hole 13a because a considerable amount of photoresist is used to fill the dense holes 13b-13e. The difference in photoresist thickness is represented by the distance D1 and can be over 2000 Angstroms. This is a large variation that can reduce DOF for the patterning process and result in a large difference in trench opening sizes that are formed above the holes. One current solution to the problem that is practiced by the inventors is to etch back the photoresist 14 and repeat the photoresist coating and etch back process several times in order to form a planar photoresist. However, this is costly in terms of slow throughput as well as material and equipment usage. An improved method is needed that has faster throughput and has a minimal cost impact on the manufacturing scheme.
SUMMARY OF THE INVENTION
An object of the present invention is to provide a photoresist planarization process that is low cost and can be readily implemented in a manufacturing environment.
A further objective of the present invention is to provide a photoresist planarization method that can be used in a dual damascene process where trenches are patterned above both isolated and dense via holes in the same pattern.
A still further objective of the present invention is to provide a planarization method that can be applied to fabricating metal-insulator-metal capacitors in which contact holes having regions of low and high duty ratios exist in the same pattern.
According to one embodiment, these objectives are accomplished by providing a substrate that has a patterned dielectric layer comprised of both isolated and dense via holes formed thereon. A first photoresist layer is spin coated on the dielectric layer and baked at a high enough temperature so that the photoresist reflows into the holes and thereby forms an uneven thickness above the dielectric layer. The photoresist is blanket exposed without a mask and is developed to remove all photoresist above the dielectric layer and form a recessed layer of photoresist within the holes. A high temperature bake of 250° C. is performed to remove any remaining solvent in the photoresist and to harden the film. Preferably, the photoresist is comprised of a Novolac resin and a diazonaphthoquionone photoactive compound which form a crosslinked network that becomes impervious to organic materials or solvents that are coated on it. Then a second photoresist is spin coated on the dielectric layer having holes containing the recessed hardened photoresist to form a planar layer that can be controllably patterned with trenches that are aligned above the contact holes. Conventional processing is then followed to form metal interconnects.
In a second embodiment that relates to metal-insulator-metal (MIM) capacitor technology, a substrate is provided with a dielectric layer having contact hole regions with different duty ratios in which a bottom electrode such as TiN has been deposited. A first photoresist layer is spin coated and baked at a high enough temperature so that the photoresist reflows into the holes and thereby forms an uneven thickness above the metal layer. The photoresist is blanket exposed without a mask and developed to remove all photoresist above the metal layer except for a recessed layer of photoresist within the holes. A high temperature bake of 250° C. is performed to remove any remaining solvent and to harden the film. Preferably, the photoresist includes a Novolac resin and a diazonaphthoquionone photoactive compound which form a crosslinked network that becomes impervious to organic materials or solvents that are coated on it. Then a second photoresist is spin coated on the metal layer and covers the holes containing the recessed hardened photoresist to form a planar layer. The photoresist is then etched back until it forms a recessed layer within the holes. A second etch is then performed to etch back the TiN layer until it is about coplanar with the recessed photoresist layer. The remaining photoresist is then removed by a plasma ashing process and conventional processing is followed to complete the MIM capacitor.
BRIEF DESCRIPTION OF THE DRAWINGS
FIG. 1 is a drawing illustrating a swing curve in which the energy required to pattern a photoresist layer varies with the photoresist thickness.
FIG. 2 is a cross-sectional view showing an uneven photoresist layer that is formed after reflowing the resist into a pattern that contains isolated and dense via holes.
FIG. 3 is a cross-sectional view of the structure shown in FIG. 2 after the photoresist layer is blanket exposed and developed.
FIG. 4 is a cross-sectional view of the structure in FIG. 3 after a hardening step.
FIG. 5 is a cross-sectional view of the structure in FIG. 4 after a second photoresist layer is spin coated to form a planar layer.
FIG. 6 is a cross-sectional view showing trench pattern formation in the second photoresist layer.
FIG. 7 is a cross-sectional view showing completion of a dual damascene structure.
FIG. 8 is a cross-sectional view showing a metal-insulator-metal (MIM) device after a photoresist application on a substrate containing contact holes that are lined with a layer of metal.
FIG. 9 is a cross-sectional view after the photoresist layer in FIG. 8 is blanket exposed and developed to form a recessed layer within the holes.
FIG. 10 is a cross-sectional view after the photoresist layer in FIG. 9 is thermally hardened.
FIG. 11 is a cross-sectional view after a second photoresist is spin coated on the structure in FIG. 10 to form a planar layer.
FIG. 12 is a cross-sectional view after the photoresist in FIG. 11 is etched back to form a recessed layer within the holes.
FIG. 13 is a cross-sectional view after the metal liner is etched to a level that is about coplanar with the photoresist layer in the contact holes.
FIG. 14 is a cross-sectional drawing of a MIM capacitor after an insulating layer and the top electrode are deposited.
DETAILED DESCRIPTION OF THE INVENTION
Preferred embodiments of the present invention will be described with reference to the accompanying drawings. The description of the fabrication of a dual damascene structure and a MIM capacitor are provided as an example and not as a limitation as to the scope of the present invention. For example, the embodiments refer to a method of planarizing a photoresist over contact hole patterns but the invention is equally effective in planarizing patterns containing other features such as trenches.
The first embodiment is illustrated in FIGS. 2-7. Referring to FIG. 2, a substrate 10 is provided that typically contains a substructure (not shown) comprising conducting and insulating layers. The details of these layers have been omitted in order to simplify the drawing and to focus attention on the key features of the present invention. An etch stop layer 11 is formed on substrate 10 and is normally a material such as silicon nitride, silicon oxynitride, or silicon carbide that is deposited by a technique such as chemical vapor deposition (CVD).
A dielectric layer 12 is deposited on etch stop 11 and is patterned by conventional means to generate via holes that include an isolated hole 13a and dense holes 13b-13e. Dielectric layer 12 is selected from a group including SiO2, carbon doped SiO2, fluorosilicate glass, polysilsesquioxanes, polyarylethers, polyimides, and other low k dielectric materials, and has a thickness in the range of about 2000 to 20000 Angstroms. Via holes 13a-13e can be formed with various duty ratios depending upon the device pattern. A duty ratio is defined as the space occupied by the via holes divided by the total area of the pattern. The duty ratio approaches 0 for patterns containing only isolated holes and approaches 0.5 for a densely populated hole pattern.
The present invention is most effective for patterns having both low duty ratio and high duty ratio regions. FIG. 2 is not necessarily drawn to scale and the distance between hole 13a and its nearest neighboring hole 13b may be more than 10 times the width of hole 13a. It is understood that the pattern is more complex than represented by the drawing and from a top-down view, the isolated and dense holes can form many designs in an (x, y) coordinate grid that is bounded by the edge of the substrate.
A photoresist solution in an organic solvent is spin coated on dielectric layer 12 and partially dries while spinning but may not completely fill holes 13a-13e. When the substrate 10 is baked at about 90° C. to 130° C. for up to 2 minutes, the partially dried photoresist layer 14 reflows such that it completely fills via holes 13a-13e. Although photoresist layer 14 has a relatively thick film in the range of 5000 to 35000 Angstroms, the thickness in a region over holes 13b-13e is less than the thickness in a region over isolated hole 13a by a distance D1 shown in FIG. 2. A thickness variation D1 occurs because a considerably larger amount of photoresist 14 is needed to fill dense holes than an isolated hole. The magnitude of D1 can be as high as 2000 Angstroms which is much larger than the desirable target of about 10 Angstroms that is observed when forming a photoresist layer on a flat surface. If photoresist layer 14 in FIG. 2 is patterned, then D1 will cause swing effects as described previously during an explanation of the swing curve in FIG. 1. In the case of trenches formed above via holes in a dual damascene scheme, the variation in the size of the resulting trenches will be unacceptable if no planarization of the photoresist layer is achieved before the patterning process.
Photoresist 14 is preferably a positive tone composition in which the solubility of exposed regions changes. When the exposed pattern is treated with a developer that is usually an aqueous base solution, then the soluble exposed regions are washed away while any unexposed regions remain insoluble and are not removed. Different types of positive tone compositions are available and have been developed for a particular exposure wavelength such as Deep UV (248 nm), i-line (365 nm), or Mid UV (435 nm).
Preferably, the photoresist 14 is comprised of a Novolac resin and a diazonaphthoquinone (DNQ) photoactive compound which is useful for exposing wavelengths between about 300 and 500 nm. The Novolac resin that comprises a majority of photoresist layer 14 generally has a glass transition temperature (Tg) between about 90° C. and 130° C. that enables the photoresist to reflow into holes 13a-13e following spin coating and baking at or slightly above the Tg. The DNQ compound and traces of organic solvent in the resin matrix tend to lower the melt temperature of layer 14 below the glass transition temperature of the Novolac resin.
Referring to FIG. 3, the photoresist layer 14 in FIG. 2 is blanket exposed without a patterned mask and is then developed in an aqueous base solution to remove all photoresist 14 above dielectric layer 12 and to form a recessed photoresist layer 14a within the via holes 13a-13e. Note that the level of photoresist 14a in isolated hole 13a is higher than in holes 13b-13e since a thicker photoresist film 14 covered 13a during the exposure and therefore a smaller dose of radiation reached via hole 13a than penetrated holes 13b-13e. Those skilled in the art recognize that the radiation dose varies as a function of depth into an absorbing film. Regions near the top of a photosensitive layer receive a higher dose than regions near the bottom of the layer. In this example, the blanket exposure dose for photoresist 14 is adjusted so that the region near the top of via holes 13a-13e in FIG. 2 receives a low dose while the lower part of holes 13a-13e receives little or no dose. The dose that reaches the lower part of holes 13a-13e is below a threshold value that is needed to convert enough of the DNQ compound to a base soluble material that makes layer 14 soluble. Therefore, regions 14a are insoluble in developer and remain in holes 13a-13e.
The blanket exposure dose for layer 14 can be delivered by a scanner or stepper exposure system or by a lower cost method involving a flood exposure tool that is available from suppliers like Fusion Systems. A broadband Hg/Xe lamp exposes a substrate on a rotating stage during flood exposure with a range of wavelengths from about 300 nm to about 500 nm. A filter may be added to narrow the wavelength range that exposes the substrate. Alignment capability is not necessary for this step.
Photoresist 14a is then thermally hardened by heating the substrate 10 on a hot plate at about 250° C. for about 2 minutes. A transformed layer 14b results as shown in FIG. 4 which consists of a crosslinked matrix comprised Novolac polymer and a thermal product of DNQ. The thermal treatment has removed any traces of organic solvent and water from layer 14b. As a result, layer 14b is impervious to organic solvent and photoresist that is coated on it.
Layer 14b is likely to have a lower thickness in holes 13a-13e than layer 14a since the hardening step compacts the matrix and removes any solvents or water. The depth to which hardened layer 14b is recessed in holes 13a-13e can vary. For a minimum depth, the hardened layer 14b can be coplanar with the top of hole 13a. A maximum depth in holes 13b-13e as indicated by H in FIG. 4 is limited by the ability to form a planar layer on dielectric layer 12 in a subsequent photoresist coating step. Clearly, if H is too large, then an unacceptable thickness variation will also be realized in a second photoresist coating. Generally, a value of H which is from 0% to 30% of the depth of holes 13a-13e is necessary to form a planar layer in the next step of this method.
A second photoresist is then spin coated on dielectric layer 12 and baked in a range from about 90° C. to 150° C. to form a photoresist layer 15 having a thickness between about 5000 and 35000 Angstroms as shown in FIG. 5. Typically, a solvent like propylene glycol monomethylether acetate (PGMEA) or ethyl lactate is applied as the first step in the photoresist coating process to enable a more uniform layer 15 to be produced. This solvent does not interact with layer 14b because of the previous hardening step. Layer 15 also fills holes 13a-13e. A key feature is that layer 15 is essentially planarized because of the process outlined in FIGS. 2-4. For example, starting with a D1 of 2060 Angstroms in a 3.4 micron thick photoresist layer 14, the method described in the first embodiment is followed to provide a photoresist layer 15 with only a 50 Angstrom thickness variation.
Photoresist layer 15 is preferably a positive tone photoresist and is patternwise exposed through a mask and developed to form trench openings 16a, 16b, 16c shown in FIG. 6. The exposure wavelength is selected based on the width of trench openings 16a-16c. If the width is larger than about 300 nm, then an i-line exposure is generally preferred. For a width in the range of about 130 nm to about 300 nm, then a Deep UV exposure is typically employed. For sub-130 nm openings, a sub-200 nm exposure wavelength such as a 193 nm or 157 nm wavelength from an excimer laser source is preferred. Each of these wavelengths requires a photoresist composition that has been tuned for that wavelength. It should also be noted that a thinner photoresist 15 thickness is needed as the width of trench openings decreases in order to maintain an adequate process window for the patterning step.
The unexposed portions of photoresist layer 15 serve as an etch mask during a plasma etch to transfer the trench pattern partially through dielectric layer 12. The trenches 16a-16c are aligned above via holes 13a-13e. The alignment is not limited to the example shown in FIG. 6 where one trench connects two via holes. In some designs, one trench is formed above each via hole and the present invention is equally effective in either case. The details of the etch process are not given here since they are well known to those skilled in the art.
Photoresist layers 15 and 14b are then removed by a plasma ash process that normally involves oxygen. An additional cleaning step may be necessary to remove any traces of photoresist residue before proceeding to fill the trenches and via holes with a conductive material. A barrier metal liner 17 as shown in FIG. 7 is deposited by a CVD technique on the sidewalls and bottom of trenches 16a-16c and of via holes 13a-13e. The liner 17 is typically comprised of a material such as Ti, Ta, W, TiN, TaN, TiW, or WN. Then a metal 18 is deposited by an electroplating, sputtering, or evaporating process to a level that is above the top of dielectric layer 12. Metal 18 is preferably copper or a copper alloy, aluminum or an aluminum alloy, or tungsten or a tungsten alloy. A planarizing step such as chemical mechanical polishing is employed to lower the level of metal 18 so that it is coplanar with dielectric layer 12 to complete the dual damascene structure pictured in FIG. 7.
The method shown in FIGS. 2-7 is an advantage over prior art in that a planar photoresist 15 for the trench patterning step can be achieved with a minimum amount of process time and materials. Existing tools and materials are utilized. The method is independent of trench and via hole design and is effective for patterns containing via hole arrays with different duty ratios. The coating, exposing, and developing of photoresist 14 can all be performed in one flow or job sequence and is especially low cost if the blanket exposure is done with a relatively inexpensive flood exposure tool rather than a more expensive scanner or stepper. An additional benefit is provided by the first photoresist layer 14 that fills most of via holes 13a-13e in that the second photoresist layer 15 for patterning trenches does not require a high dose to reach the bottom of via holes 13a-13e. This allows a faster throughput during the exposure step that results in a lower cost manufacturing process. Furthermore, photoresist residues that are often formed in the bottom of via holes after the exposed photoresist is developed are avoided by this method.
A second embodiment of the present invention is set forth in FIGS. 8-13 with regard to fabrication of a metal-insulator-metal (MIM) capacitor. Referring to FIG. 8, a substrate 20 is provided that typically contains a substructure (not shown) comprising conducting and insulating layers. The details of these layers have been omitted in order to simplify the drawing and to focus attention on the key features of the present invention. A dielectric layer 21 is deposited on substrate 20 and is patterned by conventional means to generate contact holes that include a low duty ratio region containing holes 22a and a high duty ratio region containing dense holes 22b-22e. Dielectric layer 21 is selected from a group including SiO2, carbon doped SiO2, fluorosilicate glass, polysilsesquioxanes, polyarylethers, polyimides, and other low k dielectric materials, and has thickness in the range of about 2000 to 20000 Angstroms. Contact holes 22a-22e can be formed with various duty ratios depending upon the device pattern. A duty ratio is defined as the space occupied by the contact holes divided by the total area of the pattern. The duty ratio approaches 0 for patterns containing only isolated holes and approaches 0.5 for a densely populated hole pattern. The present invention is most effective for patterns having contact holes with both low duty and high duty ratios. FIG. 8 is not necessarily drawn to scale and the distance between hole 22a and its nearest neighboring hole 22b may be more than 10 times the width of hole 22a. Moreover, the low duty ratio region represented by hole 22a may consist of two or more holes grouped together. Only one hole 22a is shown for a low duty ratio region to simplify the drawings. It is understood that the pattern is more complex than represented by the drawing and from a top-down view, the low duty ratio and high duty ratio regions can form many designs in an (x, y) coordinate grid that is bounded by the edge of the substrate.
A conducting material that is preferably TiN or TIN/W is then deposited by a CVD technique and forms a conformal layer 23 on the surface of oxide 21 and within the contact holes 22a-22e. The thickness of metal layer 23 which forms the bottom electrode of the MIM capacitor is between 100 and 500 Angstroms. Other suitable conducting materials such as TaN and WN can also be used to form metal layer 23.
A photoresist solution in an organic solvent is spin coated on metal layer 23 and partially dries while spinning but may not completely fill holes 22a-22e. When the substrate 20 is baked at about 90° C. to 130° C. for up to 2 minutes, the partially dried photoresist layer 24 reflows such that it completely fills via holes 22a-22e. Although photoresist layer 24 is a relatively thick film in the range of about 5000 to 35000 Angstroms, the thickness in a region over holes 22b-22e is less than the thickness in a region over hole 22a by a distance D2 shown in FIG. 8. A thickness variation D2 occurs because a considerably larger amount of photoresist 24 is needed to fill holes in high duty ratio regions than in low duty ratio regions. The magnitude of D2 can be as high as 2000 Angstroms which is much larger than the desirable target of about 10 Angstroms that is observed when forming a photoresist layer on a flat surface. A D 2 of less than about 200 Angstroms is desired so that in a subsequent etch back step, the recessed depth of hardened photoresist 24a in hole 22a will be approximately the same as the recessed depth of layer 24a within holes 22b-22e. This requirement will become clearer during a description of FIGS. 11-12.
Photoresist 24 is preferably a positive tone composition in which the exposed regions become soluble in a developer. When the exposed pattern is treated with a developer that is generally an aqueous base solution, then the soluble exposed regions are washed away while any unexposed regions remain insoluble and are not removed. Different types of positive tone compositions are available and have been developed for a particular exposure wavelength such as Deep UV (248 nm), i-line (365 nm), or Mid UV (435 nm).
Preferably, the photoresist 24 is comprised of a Novolac resin and a diazonaphthoquinone (DNQ) photoactive compound which is useful for exposing wavelengths between about 300 and 500 nm. The Novolac resin that comprises a majority of photoresist layer 24 generally has a glass transition temperature (Tg) between about 90° C. and 130° C. that enables the photoresist to reflow into holes 22a-22e following spin coating and baking at or slightly above the Tg. The DNQ compound and traces of organic solvent tend to lower the melt temperature of layer 24 below the glass transition temperature of the Novolac resin.
Referring to FIG. 9, the photoresist layer 24 in FIG. 8 is blanket exposed without a patterned mask and is then developed in an aqueous base solution to remove all photoresist 24 above metal layer 23 except for a recessed photoresist layer 24a within the contact holes 22a-22e. Note that the level of photoresist 24a in hole 22a is higher than in holes 22b-22e since a thicker photoresist film 24 covered 22a during the exposure and therefore a smaller dose of radiation reached contact hole 22a than penetrated holes 22b-22e. Those skilled in the art recognize that the radiation dose varies as a function of depth into an absorbing film. Regions near the top of a photosensitive layer receive a higher dose than regions near the bottom of the layer. In this example, the blanket exposure dose for photoresist 24 is adjusted so that the region near the top of via holes 22a-22e in FIG. 8 receives a low dose while the lower part of holes 22a-22e receives little or no dose. The dose that reaches the lower part of holes 22a-22e is below a threshold value that is needed to convert enough of the DNQ compound to a base soluble material that makes layer 24 soluble. Therefore, regions 24a are insoluble in developer and remain in holes 22a-22e.
The blanket exposure dose for layer 24 can be delivered by a scanner or stepper exposure system or by a lower cost method involving a flood exposure tool that is available from suppliers like Fusion Systems. A broadband Hg/Xe lamp exposes a substrate on a rotating stage during flood exposure with a range of wavelengths from about 300 nm to about 500 nm. A filter may be added to narrow the wavelength range that exposes the substrate. Alignment capability is not necessary for this step.
Photoresist 24a is then thermally hardened by heating the substrate 20 on a hot plate at about 250° C. for about 2 minutes. A transformed layer 24b results as shown in FIG. 4 which consists of a crosslinked matrix comprised of Novolac polymer and a thermal product of DNQ. The thermal treatment has removed any traces of organic solvent and water from hardened layer 24b. As a result, hardened layer 24b is impervious to organic solvent and photoresist that is coated on it.
Layer 24b is likely to have a lower thickness in holes 22a-22e than layer 24a since the hardening step compacts the layer and removes any solvents or water. The depth to which hardened layer 24b is recessed in holes 22a-22e can vary. For a minimum depth, the layer 24b can be coplanar with the top of hole 22a. A maximum depth in holes 22b-22e as indicated by H2 in FIG. 9 is limited by the ability to form a planar layer on metal layer 23 in a subsequent photoresist coating step. Clearly, if H2 is too large, then an unacceptable thickness variation will also be realized in a second photoresist coating. Generally, a value of H2 which is from 0% to 30% of the depth of holes 22a-22e is necessary to form a planar layer in the next step of this method.
A second photoresist is then spin coated on conducting layer 23 and baked in a range from about 90° C. to 150° C. to form a photoresist layer 25 having a thickness between about 5000 and 35000 Angstroms as shown in FIG. 10. Normally, a solvent like propylene glycol monomethylether acetate (PGMEA) or ethyl lactate is applied as the first step in the photoresist coating process to enable a more uniform layer 25 to be produced. This solvent does not interact with hardened layer 24b because of the previous hardening step. Layer 25 also fills the holes 22a-22e. A key feature is that layer 25 is essentially planarized because of the process outlined in FIGS. 8-10. For example, starting with a D2 of about 2000 Angstroms in a 3 micron thick photoresist layer 24, the method described in the second embodiment is followed to provide a photoresist layer 25 with about a 50 Angstrom thickness variation.
Photoresist layer 25 is not exposed in this process and can be any photoresist composition or even a polymer solution that is capable of forming uniform coatings of the required thickness mentioned previously. Photoresist 25 preferably has an etch rate similar to hardened layer 24. Photoresist 25 is subjected to an etch back step in which a plasma etch preferably involving an oxygen gas is performed to remove all of layer 25 above metal layer 23 and in contact holes 22a-22e. The etch also removes some of hardened layer 24b to give a recessed depth H3 in hole 22a and H4 in holes 22b-22e as shown in FIG. 11. Conditions for the etch are a O2 flow rate of about 90 standard cubic centimeters per minute (sccm), an argon flow rate of about 20 sccm, a chamber pressure of 8 mTorr, a RF power of about 1200 Watts for a period of 120 seconds.
The desired magnitude of H3 and H4 are in a range of about 500 to 3000 Angstroms. The benefit of the method of the second embodiment is apparent when comparing experimental results to a prior art method. For example, when photoresist 24 with a thickness variation D2 is etched back by the process similar to the one described in the previous paragraph, then a recess depth in holes in low duty regions is about 3690 Angstroms and the recessed depth in holes in high duty regions is about 5600 Angstroms. The 1910 Angstrom difference is unacceptably large for this device and will result in a MIM capacitor with a low performance. On the other hand, when the process illustrated by FIGS. 8-11 is followed, then an H3 of 2280 Angstroms and an H4 of 2670 Angstroms is provided in holes 22a-22e that have a total depth of 14140 Angstroms. The difference of 390 Angstroms is acceptable for this device and results in a MIM capacitor with a high performance. Therefore, the implementation of the second embodiment has significantly improved the fabrication method.
Optionally, prior art methods may involve several cycles of coating a photoresist layer 24 and etching it back before D2 is reduced to an acceptable level. However, this technique is time consuming and costly in terms of material and tool usage and increased substrate handling is likely to cause more defects. Therefore, the method described for FIGS. 8-11 is more desirable in terms of lower cost and fewer defects.
The metal layer 23 is then plasma typically etched by a process comprised of a 50 to 110 sccm flow rate of Cl2, a chamber pressure of 5 to 12 mTorr, and a RF power of 700 to 1500 Watts. This step lowers the metal layer 23 to a level that is about coplanar with the hardened layer 24b in holes 22a-22e. The importance of achieving a fairly even depth of H3 and H4 in FIG. 11 is that this condition enables the bottom electrode 23a to be recessed to a similar depth in holes 22a-22e as shown in FIG. 12.
The MIM capacitor is then completed by conventional steps of depositing an insulator layer 26 and a top electrode layer 27 as depicted in FIG. 14 for an isolated capacitor fabricated from hole 22a and then defining the top plate pattern (not shown).
The method of the second embodiment can be readily implemented in a manufacturing environment since existing tools and materials are utilized. The method is independent of contact hole design and is effective for patterns containing contact holes with different duty ratios. The coating, exposing, and developing of photoresist 24 can all be performed in one flow or job sequence and is especially low cost if the blanket exposure is done with a relatively inexpensive flood exposure tool rather than a more expensive scanner or stepper.
While this invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of this invention.

Claims (56)

1. A method for forming a planar photoresist layer on a substrate with regions having holes of different duty ratios comprising:
(a) providing a substrate with a layer comprised of a pattern containing holes in high duty ratio regions and in low duty ratio regions formed thereon,
(b) coating a first photoresist layer on said substrate,
(c) removing said photoresist from the surface of said substrate and forming a recessed layer of said photoresist in said holes,
(d) hardening said recessed photoresist layer, and
(e) coating a second photoresist layer on said substrate that forms a uniform thickness over holes in both high duty ratio regions and in low duty ratio regions.
2. The method of claim 1 wherein the low duty ratio regions are comprised of isolated holes and the high duty ratio regions are comprised of dense holes wherein the spacing between holes is approaching the space width within the holes.
3. The method of claim 1 wherein said first photoresist layer is a positive tone composition that includes a Novolac resin and a diazonaphthoquinone photoactive compound.
4. The method of claim 3 wherein said first photoresist layer is baked at a temperature slightly above the glass transition temperature of said first photoresist layer, preferably between about 90° c. and about 130° C.
5. The method of claim 4 wherein said photoresist is baked at a temperature such that said first photoresist reflows and completely fills said holes.
6. The method of claim 3 wherein a recessed photoresist layer is formed in said holes by exposing said first photoresist with an appropriate exposure dose and developing said photoresist.
7. The method of claim 6 wherein said first photoresist is exposed without a mask using one or more wavelengths in the range of about 300 nm to about 500 nm.
8. The method of claim 6 wherein the exposure is performed with a scanner or stepper tool that has alignment capability or with a flood exposure tool that does not have alignment capability.
9. The method of claim 1 wherein the depth of said recess in said holes is a distance that is from about 0% to 30% of the total depth of said hole.
10. The method of claim 1 wherein a thermal treatment is used to harden said first photoresist and comprises a baking step at about 250° C. for about 2 minutes.
11. The method of claim 1 wherein the second photoresist is a composition that is sensitive to one or more wavelengths in the range from about 10 nm to about 500 nm.
12. A method for forming a planar photoresist layer on a via hole pattern in a dual damascene process comprising:
(a) providing a substrate with a stack of layers formed thereon, said stack comprising an upper dielectric layer and a lower etch stop layer, said dielectric layer includes a via hole pattern having holes in high and low duty ratio regions,
(b) coating a first photoresist layer on said dielectric layer, said photoresist is baked at a temperature such that the photoresist reflows and fills said via holes,
(c) removing said photoresist from the surface of said dielectric layer and forming a recessed layer of said first photoresist in said holes,
(d) hardening said recessed photoresist layer, and
(e) coating a second photoresist layer on said substrate that forms a uniform thickness over holes in both high duty ratio regions and in low duty ratio regions.
13. The method of claim 12 further comprised of completing a dual damascene structure by exposing said second photoresist through a mask pattern to form trench openings that are aligned over said via holes, transferring said trench pattern into said dielectric layer with a plasma etch, removing first and second photoresists, forming a barrier metal liner in said trenches and via holes, depositing a metal layer to fill said trenches and via holes, and planarizing said metal layer.
14. The method of claim 12 wherein said etch stop layer is preferably comprised of silicon nitride, silicon oxynitride, or silicon carbide.
15. The method of claim 12 wherein said dielectric layer is selected from a group including SiO2, carbon doped SiO2, fluorosilicate glass, polysilsesquioxanes, polyarylethers, polyimides, and other low k dielectric materials.
16. The method of claim 12 wherein said first photoresist layer is a positive tone composition that includes a Novolac resin and a diazonaphthoquinone photoactive compound.
17. The method of claim 16 wherein said photoresist layer is baked at a temperature slightly above the glass transition temperature of the layer, preferably between about 90° C. and about 130° C.
18. The method of claim 12 wherein said recessed photoresist layer is formed in said holes by exposing said first photoresist with an appropriate exposure dose and developing said photoresist.
19. The method of claim 18 wherein said first photoresist is exposed without a mask using one or more wavelengths in the range of about 300 nm to about 500 nm.
20. The method of claim 18 wherein the exposure is performed with a scanner or stepper tool that has alignment capability or with a flood exposure tool that does not have alignment capability.
21. The method of claim 12 wherein the depth of said recess in said holes is a distance that is from 0% to 30% of the total depth of the hole.
22. The method of claim 12 wherein a thermal treatment is used to harden said photoresist and comprises a baking step at about 250° C. for about 2 minutes.
23. The method of claim 12 wherein the second photoresist is a composition that is sensitive to one or more wavelengths in the range from about 10 nm to about 500 nm.
24. The method of claim 12 wherein the thickness variation in said second photoresist coating is less than about 50 Angstroms between high duty ratio regions and low duty ratio regions.
25. A method for forming a planar photoresist layer on a contact hole pattern in fabricating a metal-insulator-metal (MIM) capacitor comprising:
(a) providing a substrate with a dielectric layer formed thereon, said dielectric layer contains a contact hole pattern having holes in high and low duty ratio regions,
(b) depositing a conformal metal layer on said dielectric layer and in said holes,
(c) coating a first photoresist layer on said metal layer, said photoresist is baked at a temperature such that the photoresist reflows and fills said contact holes,
(d) removing said photoresist from the surface of said metal layer and forming a recessed layer of said photoresist in said holes,
(e) hardening said recessed photoresist layer, and
(f) coating a second photoresist layer on said metal layer that forms a uniform thickness over holes in both high duty ratio regions and in low duty ratio regions.
26. The method of claim 25 further comprised of completing the MIM capacitor by etching back said second photoresist to form a recessed layer within said holes, etching back said metal layer to be about coplanar with said recessed first photoresist layer, removing said first photoresist layer, depositing an insulator layer, depositing a top electrode layer, and defining a top plate pattern.
27. The method of claim 25 wherein the dielectric layer is selected from a group including SiO2, carbon doped SiO2, fluorosilicate glass, polysilsesquioxanes, polyarylethers, polyimides, and other low k dielectric materials.
28. The method of claim 25 wherein the metal layer is preferably TiN or TiN/W.
29. The method of claim 25 wherein said first photoresist layer is a positive tone composition that includes a Novolac resin and a diazonaphthoquinone photoactive compound.
30. The method of claim 25 wherein said photoresist layer is baked at a temperature slightly above the glass transition temperature of the layer, preferably between about 90° C. and about 130° C.
31. The method of claim 25 wherein said recessed photoresist layer is formed in said holes by exposing said first photoresist with an appropriate exposure dose and developing said photoresist.
32. The method of claim 31 wherein said first photoresist is exposed without a mask using one or more wavelengths in the range of about 300 nm to about 500 nm.
33. The method of claim 31 wherein the exposure is performed with a scanner or stepper tool that has alignment capability or with a flood exposure tool that does not have alignment capability.
34. The method of claim 25 wherein the depth of said recess in said holes is a distance that is from about 0% to 30% of the total depth of the hole.
35. The method of claim 25 wherein said recessed photoresist is hardened by a thermal treatment comprises a baking step at about 250° C. for about 2 minutes.
36. The method of claim 25 wherein the second photoresist is a composition that has an etch rate similar to that of the hardened first photoresist layer.
37. The method of claim 25 wherein the thickness variation in said second photoresist coating is less than about 50 Angstroms between high duty ratio regions and low duty ratio regions.
38. The method of claim 25 wherein the second photoresist is a composition that is sensitive to one or more wavelengths in the range from about 10 nm to about 500 nm.
39. A method for forming a light-sensitive layer over a low-k dielectric layer having openings of different duty ratios, the method comprising:
providing a substrate with the low-k dielectric layer thereover, the low-k dielectric layer having the openings in a first region and a second region, the first region having a first duty ratio and the second region having a second duty ratio;
forming a first light-sensitive layer over the low-k dielectric layer;
removing a portion of the first light-sensitive layer; and
forming a second light-sensitive layer over the openings in the first region and the second region.
40. A method for forming a light-sensitive layer over a dielectric layer having openings of different duty ratios, the method comprising:
providing a substrate with the dielectric layer thereover, the dielectric layer having openings in a first region and a second region, the first region having a first duty ratio and the second region having a second duty ratio;
forming a first light-sensitive layer over the dielectric layer;
removing a portion of the first light-sensitive layer; and
forming a second light-sensitive layer over the openings in the first region and in the second region.
41. The method of claim 40, wherein the removing a portion of the first light-sensitive layer includes forming a recess in the first light-sensitive layer in the openings.
42. The method of claim 41, wherein the forming the recess is performed at least in part by exposing the first light-sensitive layer with an appropriate exposure dose and developing the first light-sensitive layer.
43. The method of claim 42, wherein the first light-sensitive layer is exposed without a mask using one or more wavelengths in a range from about 300 nm to about 500 nm.
44. The method of claim 42, wherein the exposing is performed with a scanner or stepper tool that has alignment capability or with a flood exposure tool that does not have alignment capability.
45. The method of claim 41, wherein a depth of the recess in the openings is a distance that is from about 0% to about 30 % of the total depth of each opening.
46. The method of claim 40, wherein the first region comprises isolated openings and the second region comprises dense openings.
47. The method of claim 40, wherein the first light-sensitive layer comprises a positive tone composition having a Novolac resin and a diazonaphthoquinone photoactive compound.
48. The method of claim 47, wherein the first light-sensitive layer has a glass transition temperature between about 90° C. to about 130° C.
49. The method of claim 40, further comprising hardening the first light-sensitive layer after the removing a portion of the first light-sensitive layer.
50. The method of claim 49, wherein the hardening is performed at least in part by a thermal treatment.
51. The method of claim 40, wherein the second light-sensitive layer is a photoresist layer having a composition that is sensitive to one or more wavelengths in a range from about 10 nm to about 500 nm.
52. The method of claim 40, wherein the dielectric layer comprises low-k material.
53. The method of claim 40, wherein the first region comprises isolated holes and the second region comprises dense holes wherein the spacing between holes is approaching the space width within the holes.
54. The method of claim 40, wherein the first duty ratio is less than about 0.05.
55. The method of claim 40, wherein the second duty ratio is from about 0.15 to 0.5.
56. The method of claim 40, wherein the dielectric layer has a thickness between about 2000 Å and 7000 Å.
US11/235,648 2002-09-17 2005-09-26 Method of forming planarized coatings on contact hole patterns of various duty ratios Expired - Lifetime USRE41697E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/235,648 USRE41697E1 (en) 2002-09-17 2005-09-26 Method of forming planarized coatings on contact hole patterns of various duty ratios

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/245,429 US6645851B1 (en) 2002-09-17 2002-09-17 Method of forming planarized coatings on contact hole patterns of various duty ratios
US11/235,648 USRE41697E1 (en) 2002-09-17 2005-09-26 Method of forming planarized coatings on contact hole patterns of various duty ratios

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/245,429 Reissue US6645851B1 (en) 2002-09-17 2002-09-17 Method of forming planarized coatings on contact hole patterns of various duty ratios

Publications (1)

Publication Number Publication Date
USRE41697E1 true USRE41697E1 (en) 2010-09-14

Family

ID=29401039

Family Applications (2)

Application Number Title Priority Date Filing Date
US10/245,429 Ceased US6645851B1 (en) 2002-09-17 2002-09-17 Method of forming planarized coatings on contact hole patterns of various duty ratios
US11/235,648 Expired - Lifetime USRE41697E1 (en) 2002-09-17 2005-09-26 Method of forming planarized coatings on contact hole patterns of various duty ratios

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US10/245,429 Ceased US6645851B1 (en) 2002-09-17 2002-09-17 Method of forming planarized coatings on contact hole patterns of various duty ratios

Country Status (1)

Country Link
US (2) US6645851B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20230062257A1 (en) * 2021-08-30 2023-03-02 Taiwan Semiconductor Manufacturing Company, Ltd. Fin field-effect transistor and method of forming the same

Families Citing this family (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7018878B2 (en) * 2001-11-07 2006-03-28 Matrix Semiconductor, Inc. Metal structures for integrated circuits and methods for making the same
US7344825B2 (en) 2002-04-04 2008-03-18 Semiconductor Energy Laboratory Co., Ltd. Method of fabricating semiconductor device, and developing apparatus using the method
DE10242629B4 (en) * 2002-09-13 2006-12-28 Infineon Technologies Ag Manufacturing method for a semiconductor structure with a partially filled trench
JP4376500B2 (en) * 2002-10-04 2009-12-02 株式会社ルネサステクノロジ Resist embedding method and semiconductor device manufacturing method
US7875419B2 (en) * 2002-10-29 2011-01-25 Semiconductor Energy Laboratory Co., Ltd. Method for removing resist pattern and method for manufacturing semiconductor device
US7030481B2 (en) * 2002-12-09 2006-04-18 Internation Business Machines Corporation High density chip carrier with integrated passive devices
KR100498716B1 (en) * 2002-12-13 2005-07-01 주식회사 하이닉스반도체 Method for forming a micro pattern
US7091133B2 (en) * 2003-01-27 2006-08-15 Asm Japan K.K. Two-step formation of etch stop layer
KR100515058B1 (en) * 2003-03-31 2005-09-14 삼성전자주식회사 Methods of forming semiconductor device having metal patterns
US20050084807A1 (en) * 2003-10-17 2005-04-21 Meagley Robert P. Reducing photoresist line edge roughness using chemically-assisted reflow
US7091085B2 (en) * 2003-11-14 2006-08-15 Micron Technology, Inc. Reduced cell-to-cell shorting for memory arrays
DE102004005082B4 (en) * 2004-02-02 2006-03-02 Infineon Technologies Ag A capacitor comprising a self-assembled monolayer organic compound dielectric and a method of making the same
US7435074B2 (en) * 2004-03-13 2008-10-14 International Business Machines Corporation Method for fabricating dual damascence structures using photo-imprint lithography, methods for fabricating imprint lithography molds for dual damascene structures, materials for imprintable dielectrics and equipment for photo-imprint lithography used in dual damascence patterning
US20050206007A1 (en) * 2004-03-18 2005-09-22 Lei Li Structure and method for contact pads having a recessed bondable metal plug over of copper-metallized integrated circuits
KR100680504B1 (en) * 2004-06-30 2007-02-08 동부일렉트로닉스 주식회사 Method of manufacturing capacitor of semiconudctor device
DE102004034572B4 (en) * 2004-07-17 2008-02-28 Infineon Technologies Ag Method for producing a structure on the surface of a substrate
US7226873B2 (en) * 2004-11-22 2007-06-05 Taiwan Semiconductor Manufacturing Co., Ltd. Method of improving via filling uniformity in isolated and dense via-pattern regions
KR100589078B1 (en) * 2004-11-29 2006-06-12 삼성전자주식회사 Method for manufacturing of capacitor and DRAM device having the same
US20060199111A1 (en) * 2005-03-01 2006-09-07 Taiwan Semiconductor Manufacturing Company, Ltd. Method for manufacturing semiconductor devices using a photo acid generator
KR100944336B1 (en) * 2006-01-13 2010-03-02 주식회사 하이닉스반도체 Method of Forming Fine Pattern of Semiconductor Device
US20070172965A1 (en) * 2006-01-23 2007-07-26 Kangguo Cheng Non-destructive trench volume determination and trench capacitance projection
WO2007134616A1 (en) * 2006-05-19 2007-11-29 Interuniversitair Microelektronica Centrum Vzw Method for the production of a layer of organic material
US7498232B2 (en) * 2006-07-24 2009-03-03 Infineon Technologies Ag Semiconductor devices and methods of manufacture thereof
US8530247B2 (en) * 2007-12-28 2013-09-10 Texas Instruments Incorporated Control of implant pattern critical dimensions using STI step height offset
US8409901B2 (en) * 2008-03-11 2013-04-02 The Royal Institution For The Advancement Of Learning/Mcgill University Low temperature wafer level processing for MEMS devices
US20100104770A1 (en) * 2008-10-27 2010-04-29 Asm Japan K.K. Two-step formation of hydrocarbon-based polymer film
US8124326B2 (en) 2009-03-03 2012-02-28 Micron Technology, Inc. Methods of patterning positive photoresist
US8441097B2 (en) * 2009-12-23 2013-05-14 Intel Corporation Methods to form memory devices having a capacitor with a recessed electrode
CN102376631B (en) * 2010-08-24 2013-08-14 中芯国际集成电路制造(北京)有限公司 Method for producing dual damascene structure
FR2972293A1 (en) * 2011-03-04 2012-09-07 St Microelectronics Crolles 2 METHOD FOR MANUFACTURING AN INTEGRATED CIRCUIT ON THE FORMATION OF LINES AND SLICES
KR20120102932A (en) * 2011-03-09 2012-09-19 에스케이하이닉스 주식회사 Method of fabricating a semiconductor device
US9112007B2 (en) 2012-09-14 2015-08-18 Taiwan Semiconductor Manufacturing Company, Ltd. Through via structure and method
CN105502277A (en) * 2014-09-24 2016-04-20 中芯国际集成电路制造(上海)有限公司 Micro electro mechanical system (MEMS) microphone, manufacturing method thereof and electronic device
TWI687987B (en) * 2015-02-17 2020-03-11 愛爾蘭商滿捷特科技公司 Process for filling etched holes
US10338466B2 (en) 2015-04-13 2019-07-02 Tokyo Electron Limited System and method for planarizing a substrate
CN105206511B (en) * 2015-08-31 2018-10-16 上海华力微电子有限公司 The photoresist fill method of high aspect ratio structure
US9711713B1 (en) * 2016-01-15 2017-07-18 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor structure, electrode structure and method of forming the same
US11022886B2 (en) * 2017-05-17 2021-06-01 Taiwan Semiconductor Manufacturing Co,, Ltd. Bottom-up material formation for planarization
US20200335434A1 (en) * 2019-04-19 2020-10-22 Intel Corporation Metal oxycarbide resists as leave behind plugs
US11776808B2 (en) 2020-03-17 2023-10-03 Tokyo Electron Limited Planarization of spin-on films

Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5077234A (en) 1990-06-29 1991-12-31 Digital Equipment Corporation Planarization process utilizing three resist layers
US5618751A (en) 1996-05-23 1997-04-08 International Business Machines Corporation Method of making single-step trenches using resist fill and recess
US5858620A (en) * 1996-07-05 1999-01-12 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and method for manufacturing the same
US5958800A (en) * 1996-10-07 1999-09-28 Taiwan Semiconductor Manufacturing Company, Ltd. Method for post planarization metal photolithography
US6008105A (en) 1995-07-04 1999-12-28 Matsushita Electric Industrial Co., Ltd. Method of planarizing an insulator film using multiple etching steps
US6121158A (en) * 1997-08-13 2000-09-19 Sony Corporation Method for hardening a photoresist material formed on a substrate
US6171876B1 (en) * 1998-06-18 2001-01-09 Industrial Technology Research Institute Self-aligned method for fabricating a ridge-waveguide semiconductor laser diode
US6218196B1 (en) 1998-05-06 2001-04-17 Mitsubishi Denki Kabushiki Kaisha Etching apparatus, etching method, manufacturing method of a semiconductor device, and semiconductor device
US20010002328A1 (en) * 1999-06-28 2001-05-31 Gary J. Beardsley Method for homogenizing device parameters through photoresist planarization
US6410356B1 (en) * 2000-03-07 2002-06-25 General Electric Company Silicon carbide large area device fabrication apparatus and method
US6627384B1 (en) * 1999-10-29 2003-09-30 Hyundai Electronics Industries Co., Ltd. Photoresist composition for resist flow process and process for forming a contact hole using the same
US6767833B2 (en) * 2002-07-02 2004-07-27 Taiwan Semiconductor Manufacturing Co., Ltd Method for damascene reworking
US6930038B2 (en) * 2001-05-23 2005-08-16 United Microelectronics Corp. Dual damascene partial gap fill polymer fabrication process
US7236328B2 (en) * 2001-01-10 2007-06-26 Hitachi Global Storage Netherlands, B.V. Method for producing a transducer slider with tapered edges

Patent Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5077234A (en) 1990-06-29 1991-12-31 Digital Equipment Corporation Planarization process utilizing three resist layers
US6008105A (en) 1995-07-04 1999-12-28 Matsushita Electric Industrial Co., Ltd. Method of planarizing an insulator film using multiple etching steps
US5618751A (en) 1996-05-23 1997-04-08 International Business Machines Corporation Method of making single-step trenches using resist fill and recess
US5858620A (en) * 1996-07-05 1999-01-12 Mitsubishi Denki Kabushiki Kaisha Semiconductor device and method for manufacturing the same
US5958800A (en) * 1996-10-07 1999-09-28 Taiwan Semiconductor Manufacturing Company, Ltd. Method for post planarization metal photolithography
US6121158A (en) * 1997-08-13 2000-09-19 Sony Corporation Method for hardening a photoresist material formed on a substrate
US6218196B1 (en) 1998-05-06 2001-04-17 Mitsubishi Denki Kabushiki Kaisha Etching apparatus, etching method, manufacturing method of a semiconductor device, and semiconductor device
US6171876B1 (en) * 1998-06-18 2001-01-09 Industrial Technology Research Institute Self-aligned method for fabricating a ridge-waveguide semiconductor laser diode
US20010002328A1 (en) * 1999-06-28 2001-05-31 Gary J. Beardsley Method for homogenizing device parameters through photoresist planarization
US6627384B1 (en) * 1999-10-29 2003-09-30 Hyundai Electronics Industries Co., Ltd. Photoresist composition for resist flow process and process for forming a contact hole using the same
US6410356B1 (en) * 2000-03-07 2002-06-25 General Electric Company Silicon carbide large area device fabrication apparatus and method
US7236328B2 (en) * 2001-01-10 2007-06-26 Hitachi Global Storage Netherlands, B.V. Method for producing a transducer slider with tapered edges
US6930038B2 (en) * 2001-05-23 2005-08-16 United Microelectronics Corp. Dual damascene partial gap fill polymer fabrication process
US6767833B2 (en) * 2002-07-02 2004-07-27 Taiwan Semiconductor Manufacturing Co., Ltd Method for damascene reworking

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20230062257A1 (en) * 2021-08-30 2023-03-02 Taiwan Semiconductor Manufacturing Company, Ltd. Fin field-effect transistor and method of forming the same
US11942532B2 (en) * 2021-08-30 2024-03-26 Taiwan Semiconductor Manufacturing Company, Ltd. Fin field-effect transistor and method of forming the same

Also Published As

Publication number Publication date
US6645851B1 (en) 2003-11-11

Similar Documents

Publication Publication Date Title
USRE41697E1 (en) Method of forming planarized coatings on contact hole patterns of various duty ratios
US6319821B1 (en) Dual damascene approach for small geometry dimension
US6524964B2 (en) Method for forming contact by using ArF lithography
US6136679A (en) Gate micro-patterning process
US5986344A (en) Anti-reflective coating layer for semiconductor device
US7109119B2 (en) Scum solution for chemically amplified resist patterning in cu/low k dual damascene
JP4852360B2 (en) Method for forming a base layer composition, lithographic structure, material layer or material element comprising a heterocyclic aromatic structure used in a multilayer lithography process on a substrate
US8501394B2 (en) Superfine-patterned mask, method for production thereof, and method employing the same for forming superfine-pattern
JP2643138B2 (en) Manufacturing of integrated circuits
US7175966B2 (en) Water and aqueous base soluble antireflective coating/hardmask materials
JPH065560A (en) Manufacture of semiconductor device
TW201923834A (en) Method of forming semiconductor structure
US6509261B2 (en) Wiring forming method
US6051369A (en) Lithography process using one or more anti-reflective coating films and fabrication process using the lithography process
US6861376B1 (en) Photoresist scum free process for via first dual damascene process
JP3918488B2 (en) Wiring formation method
US6162586A (en) Method for substantially preventing footings in chemically amplified deep ultra violet photoresist layers
US6551938B1 (en) N2/H2 chemistry for dry development in top surface imaging technology
JP4082812B2 (en) Semiconductor device manufacturing method and multilayer wiring structure forming method
JPH0794467A (en) Dry etching method
TWI358789B (en) Method for dual damascene process
US7485573B2 (en) Process of making a semiconductor device using multiple antireflective materials
US6613665B1 (en) Process for forming integrated circuit structure comprising layer of low k dielectric material having antireflective properties in an upper surface
KR20010005154A (en) Fine pattern forming method using resist flow process
US7842451B2 (en) Method of forming pattern

Legal Events

Date Code Title Description
REMI Maintenance fee reminder mailed
FPAY Fee payment

Year of fee payment: 8

SULP Surcharge for late payment

Year of fee payment: 7

FPAY Fee payment

Year of fee payment: 12