Recherche Images Maps Play YouTube Actualités Gmail Drive Plus »
Connexion
Les utilisateurs de lecteurs d'écran peuvent cliquer sur ce lien pour activer le mode d'accessibilité. Celui-ci propose les mêmes fonctionnalités principales, mais il est optimisé pour votre lecteur d'écran.

Brevets

  1. Recherche avancée dans les brevets
Numéro de publicationUSRE43112 E1
Type de publicationOctroi
Numéro de demandeUS 11/438,125
Date de publication17 janv. 2012
Date de dépôt18 mai 2006
Date de priorité4 mai 1998
État de paiement des fraisPayé
Numéro de publication11438125, 438125, US RE43112 E1, US RE43112E1, US-E1-RE43112, USRE43112 E1, USRE43112E1
InventeursDavid J. Corisis, Jerry M. Brooks, Walter L. Moden
Cessionnaire d'origineRound Rock Research, Llc
Exporter la citationBiBTeX, EndNote, RefMan
Liens externes: USPTO, Cession USPTO, Espacenet
Stackable ball grid array package
US RE43112 E1
Résumé
A stackable FBGA package is configured such that conductive elements are placed along the outside perimeter of an integrated circuit (IC) device mounted to the FBGA. The conductive elements also are of sufficient size so that they extend beyond the bottom or top surface of the IC device, including the wiring interconnect and encapsulate material, as the conductive elements make contact with the FBGA positioned below or above to form a stack. The IC device, such as a memory chip, is mounted upon a first surface of a printed circuit board substrate forming part of the FBGA. Lead wires are used to attach the IC device to the printed board substrate and encapsulant is used to contain the IC device and wires within and below the matrix and profile of the conductive elements.
Images(9)
Previous page
Next page
Revendications(26)
1. A computer system having an input device, an output device, a processor connected to said input device and said output device, and a memory connected to said processor, comprising:
said memory comprising a memory module connected to said processor, said memory module including:
a ball grid array, comprising:
a printed circuit board substrate having a first surface, a second surface, and an aperture, said first surface including a plurality of conductive element pads, at least one conductive element pad on said second surface and at least one terminal pad on said second surface;
a memory semiconductor device-mounted within a first perimeter of said first surface of said printed circuit board substrate and having at least one bond pad;
at least one wire bond connected to said at least one bond pad on said memory semiconductor device and said at least one terminal pad on said second surface of said printed circuit board substrate while passing through said aperture;
a material placed along said aperture, on said at least one bond pad, said at least one terminal pad, and said at least one wire bond, forming a first profile height; and
a plurality of conductive elements, mounted along a second perimeter of said second surface, said second perimeter being greater than said first perimeter, and coupled to said at least one conductive element pad on said second surface, said plurality of conductive elements having a second profile height greater than said first profile height.
2. The computer system according to claim 1, wherein a first part of each conductive element of said plurality of conductive elements aligns in a first parallel row having a first pitch spacing.
3. The computer system according to claim 2, wherein a second part of each conductive element of said plurality of conductive elements aligns in a second parallel row having a second pitch spacing.
4. The computer system according to claim 1, wherein said material has a second profile height less than said first profile height.
5. The computer system according to claim 1, wherein said at least one conductive element pad is connected to said at least one bond pad through said printed circuit board substrate.
6. The computer system according to claim 1, wherein at least one conductive element of said plurality of conductive elements is isolated.
7. A method of forming a stacked semiconductor assembly, comprising:
providing a plurality of semiconductor substrates each having a first surface, a second surface, at least one aperture, a plurality of terminal pads on the second surface adjacent the at least one aperture, the terminal pads coupled to conductive element pads on the second surface by conductive traces on the second surface, and a plurality of conductive element pads on the second surface;
mounting a respective semiconductor die having a perimeter on the first surface of each of the semiconductor substrates, the semiconductor dies having bond pads on a front surface disposed on the first surface of the respective substrates, the bond pads overlying the at least one aperture in the respective substrates;
connecting at least one bond pad of each of the semiconductor dies to at least one of the conductive element pads on the second surface of the respective substrate by connecting one end of a bond wire to a bond pad, extending the bond wire through the at least one aperture, and connecting the opposite end of the bond wire to one of the terminal pads on the second surface on the respective substrates;
covering the bond wires and the portion of the semiconductor dies overlying the at least one aperture of each substrate with an encapsulant material, the encapsulant material being disposed in the aperture and projecting beyond the second surface of the respective semiconductor substrate at a first profile height;
providing a plurality of conductive elements mounted on the conductive element pads on the second surface of each substrate, the conductive element pads forming a second perimeter on the substrate that is greater than a first perimeter, the conductive elements having a second profile height with respect to the second surface of the respective substrate that is greater than the first profile height, wherein the encapsulant material at the first profile height projects beyond the second surface of the semiconductor substrate such that the encapsulant material is substantially colinear with pairs of the conductive elements that are aligned with a central portion of the second perimeter; and
aligning each of the semiconductor substrates in the plurality and positioning the substrates one atop the other such that the conductive elements mounted on the second surface of a first semiconductor substrate of the plurality aligns with and couples to the conductive element pads on the first surface of a second semiconductor substrate of the plurality of substrates, to form a vertically stacked assembly.
8. The method of forming the stacked semiconductor assembly of claim 7, wherein providing a plurality of conductive elements further comprises providing solder balls.
9. The method of forming the stacked semiconductor assembly of claim 7, wherein mounting a semiconductor die further comprises forming a die attach pad on the first surface of each of the plurality of semiconductor substrates for receiving the respective semiconductor die.
10. The method of claim 9, wherein forming a die attach pad further comprises forming an epoxy layer that is a dielectric.
11. The method of claim 9, wherein forming a die attach pad further comprises forming a layer of adhesive and tape wherein the tape is a dielectric.
12. The method of claim 11, wherein providing the tape further comprises providing a tape with an aperture that aligns with the aperture in the substrate.
13. The method of claim 7, wherein mounting the semiconductor dies further comprises providing, for at least one of the semiconductor dies, a memory device.
14. The method of claim 13, wherein mounting the semiconductor dies comprises mounting at least one dynamic memory device.
15. The method of claim 13, wherein mounting a semiconductor die comprises mounting at least one EPROM device.
16. The method of claim 15, wherein mounting an EPROM device comprises mounting a FLASH device.
17. The method of claim 7, wherein mounting the semiconductor dies comprises providing a memory device for each of the semiconductor dies.
18. The method of claim 7, wherein mounting the semiconductor dies further comprises providing semiconductor dies having bond pads located in the center portion.
19. The method of claim 18, wherein providing the substrates with an aperture comprises providing a substrate with a centrally located aperture.
20. The method of claim 7, wherein providing the substrates with an aperture comprises providing a substrate with a centrally located aperture.
21. A method of forming a substrate for use in a stacked semiconductor ball grid array assembly, comprising:
providing a substrate having a first surface, a second surface, and an aperture, providing a plurality of conductive element pads on the first and second surfaces, providing terminal pads located adjacent the aperture on the second surface, providing conductive traces located on the second surface and electrically coupled to at least one of the terminal pads and to at least one of the conductive elements pads, and providing conductive vias extending through the substrate and coupling at least one of the conductive element pads on the first surface to at least one of the conductive element pads on the second surface;
disposing a semiconductor die on the first surface of the substrate, the semiconductor die having a perimeter that is less than the perimeter on the first surface, the semiconductor die having bond pads that are placed over the aperture;
disposing conductive elements on a perimeter on at least some of the conductive element pads on the second surface and electrically coupling these conductive elements to at least some of the conductive element pads on the first surface through the conductive vias, the conductive elements having a conductive element profile height with respect to the second surface;
connecting the bond pads of the semiconductor die to at least one of the terminal pads on the second surface of the substrate by connecting a first end of a bond wire to at least one of the bond pads, extending the bond wire through the aperture, and coupling a second end of the bond wire to at least one of the terminal pads; and
disposing encapsulant material over the second surface of the substrate and in the aperture such that the encapsulant material covers the bond wires and a portion of the semiconductor die exposed by the aperture, the encapsulant material projecting beyond the second surface of the substrate at an encapsulant profile height, wherein the encapsulant profile height is less than the conductive element profile height,
wherein the encapsulant material projects beyond the second surface such that the encapsulant material is substantially colinear with pairs of the conductive elements that are aligned with a central portion of the second perimeter.
22. The method of claim 21, and further comprising disposing conductive elements forming a perimeter on the conductive element pads on the second surface and electrically coupling to at least one of the terminal pads on the second surface via the conductive traces on the second surface, the conductive elements having a conductive element profile height.
23. The method of claim 21, and further comprising providing a die attach pad of dielectric material on the first surface of the substrate and located within the perimeter, the die attach pad for receiving a semiconductor device with bond pads to be placed over the aperture in the substrate, the die attach pad having an opening that aligns with the aperture in the substrate.
24. The method of claim 21, wherein disposing conductive elements further comprises forming solder balls on the conductive element pads.
25. The method of claim 21, and further comprising providing additional conductive element pads on the second surface which are coupled to conductive element pads on the first surface, by forming conductive traces on each surface and coupling the traces to conductive vias through the substrate, wherein at least some of these additional conductive element pads provide an electrically isolated path coupling a conductive element pad on the first surface to a conductive element pad on the second surface that is electrically isolated from any terminal pads on the substrate.
26. The method of claim 21, wherein disposing the die on the first surface of the substrate further comprises forming a die attach pad on the substrate for receiving the semiconductor die having a thickness and mounting a semiconductor die on the die attach, the semiconductor die having a thickness, the combined thicknesses of the semiconductor die and the die attach pad forming a height with respect to the first surface of the substrate that is less than the conductive element profile height.
Description
RELATED REISSUE APPLICATIONS

More than one reissue application has been filed for the reissue of U.S. Pat. No. 6,738,263. The reissue applications are U.S. application Ser. No. 09/944,512, filed Aug. 30, 2001, now U.S. Pat. No. 6,549,421, issued Apr. 15, 2003, which is a continuation of U.S. application Ser. No. 09/416,249, filed Oct. 12, 1999, now U.S. Pat. No. 6,331,939, issued Dec. 18, 2001, which is a divisional of U.S. application Ser. No. 09/072,101, filed May 4, 1998, now U.S. Pat. No. 6,072,233, issued Jun. 6, 2000.

CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation reissue application of U.S. application Ser. No. 10/222,243, filed Aug. 16, 2002, now U.S. Pat. No. 6,738,263, issued May 18, 2004, which is a continuation of U.S. application Ser. No. 09/944,512, filed Aug. 30, 2001, pending now U.S. Pat. No. 6,549,421, issued Apr. 15, 2003, which is a continuation of U.S. application Ser. No. 09/416,249, filed Oct. 12, 1999, now U.S. Pat. No. 6,331,939, issued Dec. 18, 2001, which is a divisional of U.S. application Ser. No. 09/072,101, filed May 4, 1998, now U.S. Pat. No. 6,072,233, issued Jun. 6, 2000.

BACKGROUND OF THE INVENTION

The present invention relates generally to packaging semiconductor devices and, more particularly, the present invention relates to fine ball grid array packages that can be stacked to form highly dense components.

Ball grid array (BGA) semiconductor packages are well known in the art. BGA packages typically comprise a substrate, such as a printed circuit board, with a semiconductor die mounted on the top side of the substrate. The semiconductor die has a multitude of bond pads electrically connected to a series of metal traces on the top side of the printed circuit board. The connection between the bond pads and the metal traces is provided by wire bonds electrically and mechanically connected between the two. This series of metal traces is connected to a second series of metal traces on the underside of the printed circuit board through a series of vias. The second series of metal traces each terminate with a connect contact pad where a conductive element is attached. The conductive elements can be solder balls or conductive filled epoxy. The conductive elements are arranged in an array pattern and the semiconductor die and wire bonds are encapsulated with a molding compound.

As chip and grid array densities increase, the desire in packaging semiconductor chips has been to reduce the overall height or profile of the semiconductor package. The use of BGAs has allowed for this reduction of profile as well as increased package density. Density reduction has been achieved by utilizing lead frames, such as lead-over chips, in order to increase the densities as well as to branch out into being able to stack units one on top another.

One example of a lead chip design in a BGA package is shown in U.S. Pat. No. 5,668,405, issued Sep. 16, 1997. This patent discloses a semiconductor device that has a lead frame attached to the semiconductor chip. Through holes are provided that allow for solder bumps to connect via the lead frame to the semiconductor device. This particular reference requires several steps of attaching the semiconductor device to the lead frame, then providing sealing resin, and then adding a base film and forming through holes in the base film. A cover resin is added before solder bumps are added in the through holes to connect to the lead frame. This particular structure lacks the ability to stack devices one on top another.

U.S. Pat. No. 5,677,566, issued Oct. 14, 1997, and commonly assigned to the assignee of the present invention, discloses a semiconductor chip package that includes discrete conductive leads with electrical contact bond pads on a semiconductor chip. The lead assembly is encapsulated with a typical encapsulating material and electrode bumps are formed through the encapsulating material to contact the conductive leads. The electrode bumps protrude from the encapsulating material for connection to an external circuit. The semiconductor chip has the bond leads located in the center of the die, thus allowing the conductive leads to be more readily protected once encapsulated in the encapsulating material. Unfortunately, this particular assembly taught in the '566 patent reference also lacks the ability to stack one semiconductor device on top another.

Attempts have been made to stack semiconductor devices in three dimensional integrated circuit packages. One such design is disclosed in U.S. Pat. No. 5,625,221, issued Apr. 29, 1997. This patent discloses a semiconductor package assembly that has recessed edge portions that extend along at least one edge portion of the assembly. An upper surface lead is exposed therefrom and a top recess portion is disposed on a top surface of the assembly. A bottom recess portion is disposed on the bottom surface of the assembly such that when the assembly is used in fabricating a three-dimensional integrated circuit module, the recessed edge portion accommodates leads belonging to an upper semiconductor assembly to provide electrical interconnection therebetween. Unfortunately, the assembly requires long lead wires from the semiconductor chip to the outer edges. These lead wires add harmful inductance and unnecessary signal delay and can form a weak link in the electrical interconnection between the semiconductor device and the outer edges. Further, the device profile is a sum of the height of the semiconductor die, the printed circuit board to which it is bonded, the conductive elements, such as the solder balls, and the encapsulant that must cover the die and any wire bonds used to connect the die to the printed circuit board. So, reducing the overall profile is difficult because of the geometries required in having the lead pads on the semiconductor chip along the outer periphery with extended lead wires reaching from the chip to the outer edges.

Another stacked arrangement of semiconductor devices on a substrate interconnected by pins is illustrated in U.S. Pat. Nos. 5,266,912 and 5,400,003. However, the height of the stacked package is limited by the length of the pin connections between the individual multi-chip modules or printed circuit boards.

Accordingly, what is needed is a ball grid array package that allows stacking of packages on one another. This stackable package would have a lower profile than otherwise provided in the prior art and would reduce the number of steps in the assembly of the package.

SUMMARY OF THE INVENTION

According to the present invention, a stackable fine ball grid array (FBGA) package is disclosed that allows the stacking of one array upon another. This stackable FBGA package is configured such that conductive elements are placed along the outside perimeter of a semiconductor device (integrated circuit (IC) device) mounted to the FBGA. The conductive elements also are of sufficient size so that they extend beyond the bottom or top surface of the IC device. Wire interconnect connects the IC device in a way that does not increase the overall profile of the package. Encapsulating material protects both the IC device and the wire interconnect as the conductive elements make contact with the FBGA positioned below or above to form a stack. The IC device, such as a memory chip, is mounted upon a first surface of a printed circuit board substrate forming part of the FBGA. Lead wires, or wire interconnect, are used to attach the IC device to the printed circuit board substrate and an encapsulant is used to contain the IC device and wires within and below the matrix and profile of the conductive elements.

Additionally, certain pins on the FBGA in the stack require an isolated connection to the PC board. An example of such a requirement is when an activation signal for a particular IC device within the stack must be sent solely to that device and not to any of the other devices within the stack. This isolated connection connects to an adjacent ball on a different FBGA stack above or below that particular isolated connection since in common pin layouts of the devices are stacked together, and each device requires an isolated connection to the PC board. This provides for a stair step connection from the bottom of the FBGA stacked array to the top that allows each device, from the bottom one to the top one, to have an isolated connection from each other. This allows IC devices to be stacked one upon the other while maintaining a unique pin out for each pin required in the stack.

Further, the FBGA of the present invention keeps the wire lengths between the IC device and the conductors of the PC board to a minimum for the control of the impedance of the conductors.

BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWING

FIG. 1 depicts a schematic cross-sectional representation of a stacked array of FBGAs according to the present invention;

FIG. 2 depicts a top plan view of a representative circuit board as used in the array of FIG. 1;

FIG. 3 depicts a perspective view of a printed circuit board having traces connected one to another with vias and contact through holes;

FIG. 4 depicts a perspective view of a pair of different printed circuit boards having an electrical connection extending from one location on one board to another location on the second board;

FIG. 5 depicts a perspective view of multiple PC boards interconnected in a manner according to the present invention;

FIG. 6 is an alternative embodiment of a stackable array according to the present invention;

FIG. 7 depicts another embodiment where the ball grid array matrix extends below the semiconductor device;

FIG. 8 depicts a bottom plan view of an FBGA device found in FIG. 1;

FIG. 9 is a schematic diagram of a view of a printed circuit board having a mounted IC with wire leads attaching the bond pads of the IC to the bond pads of the printed circuit board;

FIG. 10 is a cross-sectional view of a portion of a printed circuit board illustrating the pin and connection therebetween;

FIG. 11 is a cross-sectional view of portions of printed circuit boards illustrating the pins and connections therebetween; and

FIG. 12 is a block diagram of an electronic system incorporating the FBGA module of FIG. 1.

DETAILED DESCRIPTION OF THE INVENTION

Referring to drawing FIG. 1, illustrated in a cross-sectional view is a plurality of fine ball grid array (FBGA) packages 10 in a stacked arrangement. Each FBGA package 10 is stacked one upon another via a matrix of conductive elements or solder balls 28 having a first height. Each FBGA package 10 includes a substrate 12 that has conductive traces formed both on the top surface and the bottom surface. Substrate 12 may be formed from an organic epoxy-glass resin base material, such as bismaleimide-triazin (BT) resin or FR-4 board, but is not limited thereto. Other carrier substrate materials well known to those skilled in the art may also be utilized instead, such as, for example, either a ceramic or silicon substrate.

FBGA package 10 further comprises an integrated circuit or semiconductor die 14 attached to a die attach pad 16 formed on the upper surface of substrate 12. Semiconductor die 14 is attached to die attach pad 16 using a dielectric adhesive that is nonconductive and has a thermal coefficient of expansion (TCE) that closely matches that of the semiconductor die 14. The adhesive can be any type of epoxy resin or other polymer adhesives typically used for such purposes. Alternately, the die attach pad 16 may be formed of double sided, adhesively coated tape, such as an adhesively coated Kapton™ tape or the like. The semiconductor die 14 is formed having a plurality of bond pads 18 that is formed on the active surface thereof which mates with die attach pad 16 of the substrate 12. Each bond pad of the plurality of bond pads 18 aligns with a corresponding aperture 24 in substrate 12. Each bond pad of the plurality of bond pads 18 is electrically connected to terminal pads 20 that are on the surface of substrate 12. Wire bonds 22 are used to form the connections between the plurality of bond pads 18 on the semiconductor die 14 and the terminal pads 20 of the substrate 12 wherein the wire bonds 22 pass through an aperture 24 formed in the substrate 12. A portion of semiconductor die 14 where the bond pads 18 are located, along with the cavity formed by aperture 24, is covered by an encapsulating material 26. Encapsulating material 26 covers or seals bond pads 18, terminal pads 20, and wire bonds 22 to protect them from dust, moisture, and any incidental contact. The encapsulating material 26 has a second height, the second height being less than the first height of the conductive elements 28.

Conductive elements 28 are attached or bonded to conductive traces 30 (see FIG. 2) of substrate 12. Conductive elements 28 may be selected from acceptable bonding substances such as solder balls, conductive or conductor-filled epoxy, and other substances known to those skilled in the art. The conductive elements 28, which, for example, are solder balls, may be attached, as is known in the art, by coating the solder balls or bond areas or both with flux, placing the solder balls 28 on the conductive traces 30 with conventional ball placing equipment and reflowing the balls in place using an infrared or hot air reflow process. The excess flux is then removed with an appropriate cleaning agent. In this way, the solder balls 28 are electrically and mechanically connected to the conductive leads to form the external electrodes. Other processes may also be used to form external electrodes. For example, the electrodes may be “plated up” using conventional plating techniques rather than using solder balls as described above. The completed FBGA packages 10 can then be attached to a printed circuit board or the like using conventional surface mount processes and equipment. Likewise, each FBGA package 10 can be mounted one on top another, stacked, as is illustrated in drawing FIG. 1. Solder balls 28 may have a diameter of approximately 0.6 mm with a pitch P that is 0.80 mm. The profile for each FBGA package 10, as measured from the bottom of solder balls 28 to the top of the semiconductor die, may range from 1.0 mm to 1.22 mm.

Next, as illustrated in drawing FIG. 2, is a top plan view of the bottom surface of substrate 12. This bottom surface includes pass-through aperture 24 where the wire bonds (not shown) are attached to terminal pads 20. Each terminal pad 20 is connected to a metal conductive trace 30, which further connects to a conductive element pad 32. Conductive element pads 32 are placed on either side of substrate 12 and are located where the conductive elements 28 of drawing FIG. 1 are mounted. Additionally, as conductive element pads 32 are placed on the opposite side of substrate 12, they provide a pass-through connection for the stacking of FBGA packages 10 as shown in drawing FIG. 1. Conductive traces 30 are electrically connected to conductive traces on the opposite side (not shown) using vias 34. Conductive traces 30 may be comprised of electrically conductive material such as copper or copper plated with gold. While conductive traces 30 are illustrated in drawing FIG. 2 on the top and bottom of the substrate 12, other conductive traces 30 (not shown) may be located in the substrate 12 along with other vias 34 therein and conductive element pads 32 in addition to those illustrated. Depicted in drawing FIG. 3 is a perspective view of a three dimensional drawing of how conductive traces 30 may be laid out on both the top surface and bottom surface of substrate 12. Additionally, the conductive element pads 32 are also shown to provide connection on either side of substrate 12. Conductive traces 30 are on both sides connected using vias 34 as well as the conductive elements pads 32. The conductive traces 30 are also connected to terminal pads 20. The aperture 24 through substrate 12 may be any desired size in relation to the semiconductor die 14 as may be necessary. Also, the substrate 12 may have portions thereof removed after the mounting of the semiconductor die 14 thereon.

Depicted in drawing FIG. 4 is an expanded view of the three-dimensional arrangement of substrates 12 achieved using the pass-through holes or vias 34 in conjunction with conductive traces 30 of the substrates 12 to form a stacked arrangement. A first substrate 12 is provided to connect to a second substrate 42. The connection occurs at conductive element pad 32 on substrate 12 and a like conductive element pad 44 on second substrate 42. Next, conductive element pad 44 on second substrate 42 connects to a conductive trace 30 on the surface of second substrate 42, which then passes from one side of second substrate 42 using via 34 to connect to a bond pad on the opposite side of second substrate 42. Referring to drawing FIG. 5, depicted is the manner in which the stepping of conductive traces can continue to yet another level. Referring to drawing FIG. 5, depicted is a third conductive substrate 52 placed below substrate 12 having additional conductive element pads 32 on either side thereof that provide connection to the adjacent substrate 12, which then, in turn, provides connection to second substrate 42. The arrows represent the plane connection on semiconductor packages yet to be added.

Referring to drawing FIG. 6, depicted is an alternative embodiment of the invention where a semiconductor die 14 is mounted on the upper surface of substrate 12. Wire bonds 22 are then used to connect the bond pads 18 on the active surface of the semiconductor die 14 to the terminal pads 20 of substrate 12. Encapsulating material 26 is then provided to cover the semiconductor die 14, wire bonds 22, bond pads 18 and terminal pads 20. Next, conductive elements 28 are then mounted on the upper surface of substrate 12 around the perimeter of semiconductor die 14. As illustrated, this arrangement allows the stacking of multiple die packages 60. It is understood that the substrate 12 includes circuitry and vias (not shown) as described hereinbefore in drawing FIGS. 2 through 5.

A third embodiment of the present invention is depicted in drawing FIG. 7. Referring to drawing FIG. 7, shown in a cross-sectional diagram is the manner in which a semiconductor die 14 can extend near to the peripheral edges of substrate 12. In this case, conductive elements 28 are no longer outside the perimeter of semiconductor die 14. Again, wire bonds 22 interconnect bond pads 18 of the semiconductor die 14 to terminal pads 20 on substrate 12. Encapsulating material 26 is utilized to cover the aperture 24, the bond pads 18, terminal pads 20, and wire bonds 22. This particular arrangement of the substrate 12 and semiconductor die 14 may be used as either a bottom level or as a top level in a stacked array, typically, with the use of an interposer.

Referring to drawing FIG. 8, depicted is a bottom plan view of a semiconductor package 10 as illustrated in drawing FIG. 1. In this example, substrate 12 has a plurality of solder balls 28 mounted along the perimeter of semiconductor die 14, which is shown in outline form. The conductive elements 28 form a connective matrix for connecting to the top surface of another substrate 12 or to the top surface of a carrier substrate that provides external electrical connectivity for the module. Encapsulating material 26 covers the wire leads and bonding pads on either substrate 12 or semiconductor die 14.

Referring to drawing FIG. 9, illustrated is a schematic diagram of a sample pin and trace layout having isolated connection pads used to connect to the conductive elements 28. As shown, semiconductor die bond pads 18 are aligned in a row down the center of the semiconductor die 14. Wire bonds 22 interconnect bond pads 18 of the semiconductor die 14 to the terminal pads 20 of the substrate 12. From terminal pads 20, conductive traces 30 interconnect conductive elements 28. As can be seen, selected conductive elements 28 have no connection to any of the conductive traces 30 or terminal pads 20 on the substrate 12. These conductive element areas, grouped as 29 and 31, illustrate how certain connections are isolated from that particular semiconductor die 14 mounted on that particular substrate 12. These isolated conductive element areas 29 and 31 allow interconnection among other packages 10 (not shown) stacked one on top of the other within the stacked package arrangement of drawing FIG. 1. The use of selected isolated pins allows for each semiconductor die 14 within the stacked array of packages 10 to have a unique pin out for selected pins on each layer of packages 10. For example, in a memory package of like semiconductor dies 14 stacked in an array, each semiconductor die 14 requires a select pin that is separate from all other select pins of the other semiconductor dies 14 within the array and that connects to a unique pin in the final pin out configuration. The stackable BGA packages are useful in many types of electronic systems including SDRAM, EDO RAM, video RAM, cache memory, and Read-Only Memory (ROM), as well as microprocessors, application specific integrated circuits (ASIC), digital signal processors, flash memories, electrically erasable programmable read only memory (EEPROM), among others.

Referring to drawing FIG. 10, a connection terminal 100 is illustrated of substrate 12 having conductive traces 30 thereon and therein. The substrate 12 includes conductive traces 30 and an insulator material therebetween, thereby providing the ability of controlling the impedance of the conductive traces 30 having semiconductor die 14 connected thereto by wire bonds 22. The connection terminals 127 include a connection pin 141 which is connected to one of the conductive traces 30. Circuitry in intermediate layers of the substrate 12 extend through apertures 24 in order to permit all connections of the connection pins 141 to be effected through the top of the substrate 12. The terminals include a shield 143, which is separated from the connection pin 141 by an isolation spacer 145. The isolation spacer 145 may be of any material, preferably a dielectric, provided that the isolation spacer 145 permits impedance matched connection through the connection terminals 127. Impedance matching is commonly used for signal transfer applications in which the impedance between signal carrying conductors is a predetermined value per unit length. Changes in length will result in proportional (inverse) changes in impedance, but not changes in the impedance expressed per unit length. The consistent impedance per unit length, colloquially referred to as “impedance value,” results in signal matching. This is of interest as operating frequencies exceed those at which unmatched circuits are effective. The use of impedance matched conductors in the present invention of the conductive traces 30, wire bonds 22, and connection terminals 127 therefore facilitates the fabrication of circuits which are inherently impedance matched as desired. Matched impedance is thereby able to reduce spurious signals between semiconductor dies 14, reduce circuit discontinuities, and allow connection circuitry to be designed while controlling the establishment of critical timing paths between components, such as semiconductor dies 14.

Referring to drawing FIG. 11, the connection terminals 127 permit the stacking of the substrate 12 with connections formed by connection pins 141.

Referring to drawing FIG. 12, depicted is an electronic system 130 that includes an input device 132 and an output device 134 coupled to a processor device 136, which, in turn, is coupled to a memory module 138 incorporating the exemplary stackable FBGA package 10 and various embodiments thereof as illustrated in drawing FIGS. 1 through 9. Likewise, even processor device 136 may be embodied in a stackable array package 10 comprising a microprocessor, a first level cache memory, and additional ICs, such as a video processor, an audio processor, or a memory management processor, but not limited thereto.

There has been shown and described a novel semiconductor chip package that is stackable and has a lower profile over that of the prior art. The particular embodiments shown in the drawings and described herein are for purposes of example and are not to be construed to limit the invention as set forth in the pending claims. Those skilled in the art may know numerous uses and modifications of the specific embodiments described without departing from the scope of the invention. The process steps described may, in some instances, be formed in a different order or equivalent structures and processes may be substituted for various structures and processes described.

Citations de brevets
Brevet cité Date de dépôt Date de publication Déposant Titre
US36481317 nov. 19697 mars 1972IbmHourglass-shaped conductive connection through semiconductor structures
US41997772 févr. 197722 avr. 1980Hitachi, Ltd.Semiconductor device and a method of manufacturing the same
US43719121 oct. 19801 févr. 1983Motorola, Inc.Method of mounting interrelated components
US444647721 août 19811 mai 1984Sperry CorporationMultichip thin film module
US448306710 sept. 198220 nov. 1984U.S. Philips CorporationMethod of manufacturing an identification card and an identification manufactured, for example, by this method
US450579916 juil. 198419 mars 1985General Signal CorporationISFET sensor and method of manufacture
US46383488 août 198320 janv. 1987Brown David FSemiconductor chip carrier
US464941822 sept. 198310 mars 1987U.S. Philips CorporationData card and method of manufacturing same
US47259249 avr. 198616 févr. 1988Em Microelectronic-Marin SaElectronic unit especially for microcircuit cards and card comprising such a unit
US473164512 juin 198615 mars 1988U.S. Philips CorporationConnection of a semiconductor to elements of a support, especially of a portable card
US47616818 sept. 19822 août 1988Texas Instruments IncorporatedMethod for fabricating a semiconductor contact and interconnect structure using orientation dependent etching and thermomigration
US482966620 juil. 198416 mai 1989Gao Gesellschaft Fur Automation Und Organisation MbhMethod for producing a carrier element for an IC-chip
US484135510 févr. 198820 juin 1989Amdahl CorporationThree-dimensional microelectronic package for semiconductor chips
US486871227 oct. 198719 sept. 1989Woodman John KThree dimensional integrated circuit package
US489910730 sept. 19886 févr. 1990Micron Technology, Inc.Discrete die burn-in for nonpackaged die
US49318536 sept. 19895 juin 1990Kabushiki Kaisha ToshibaIC card and method of manufacturing the same
US49544584 avr. 19884 sept. 1990Texas Instruments IncorporatedMethod of forming a three dimensional integrated circuit structure
US49566944 nov. 198811 sept. 1990Dense-Pac Microsystems, Inc.Integrated circuit chip stacking
US49757657 juil. 19894 déc. 1990Contraves AgHighly integrated circuit and method for the production thereof
US499284915 févr. 198912 févr. 1991Micron Technology, Inc.Directly bonded board multiple integrated circuit module
US499285015 févr. 198912 févr. 1991Micron Technology, Inc.Directly bonded simm module
US499658723 mars 199026 févr. 1991International Business Machines CorporationIntegrated semiconductor chip package
US501232320 nov. 198930 avr. 1991Micron Technology, Inc.Double-die semiconductor package having a back-bonded die and a face-bonded die interconnected on a single leadframe
US502258016 mars 198911 juin 1991Plessey Overseas LimitedVernier structure for flip chip bonded devices
US504139617 sept. 199020 août 1991Vlsi Technology, Inc.Reusable package for holding a semiconductor chip and method for reusing the package
US504379424 sept. 199027 août 1991At&T Bell LaboratoriesIntegrated circuit package and compact assemblies thereof
US504817914 févr. 199017 sept. 1991Ricoh Company, Ltd.IC chip mounting method
US50631774 oct. 19905 nov. 1991ComsatMethod of packaging microwave semiconductor components and integrated circuits
US506820526 mai 198926 nov. 1991General Signal CorporationHeader mounted chemically sensitive ISFET and method of manufacture
US507525312 sept. 199024 déc. 1991Advanced Micro Devices, Inc.Method of coplanar integration of semiconductor IC devices
US50860182 mai 19914 févr. 1992International Business Machines CorporationMethod of making a planarized thin film covered wire bonded semiconductor package
US509930930 avr. 199024 mars 1992International Business Machines CorporationThree-dimensional memory card structure with internal direct chip attachment
US510732813 févr. 199121 avr. 1992Micron Technology, Inc.Packaging means for a semiconductor die having particular shelf structure
US510732927 févr. 198921 avr. 1992Hitachi, Ltd.Pin-grid array semiconductor device
US512883131 oct. 19917 juil. 1992Micron Technology, Inc.High-density electronic package comprising stacked sub-modules which are electrically interconnected by solder-filled vias
US513843422 janv. 199111 août 1992Micron Technology, Inc.Packaging for semiconductor logic devices
US515506726 mars 199113 oct. 1992Micron Technology, Inc.Packaging for a semiconductor die
US51889844 févr. 199123 févr. 1993Sumitomo Electric Industries, Ltd.Semiconductor device and production method thereof
US51915114 févr. 19922 mars 1993Kabushiki Kaisha ToshibaSemiconductor device including a package having a plurality of bumps arranged in a grid form as external terminals
US520036320 nov. 19916 avr. 1993Robert Bosch GmbhMethod for manufacturing a semiconductor package including a glass support
US52162782 mars 19921 juin 1993Motorola, Inc.Semiconductor device having a pad array carrier package
US521823423 déc. 19918 juin 1993Motorola, Inc.Semiconductor device with controlled spread polymeric underfill
US52220142 mars 199222 juin 1993Motorola, Inc.Three-dimensional multi-chip pad array carrier
US523130410 juil. 199227 juil. 1993Grumman Aerospace CorporationFramed chip hybrid stacked layer assembly
US52391982 juil. 199224 août 1993Motorola, Inc.Overmolded semiconductor device having solder ball and edge lead connective structure
US523944713 sept. 199124 août 1993International Business Machines CorporationStepped electronic device package
US525833017 févr. 19932 nov. 1993Tessera, Inc.Semiconductor chip assemblies with fan-in leads
US526691219 août 199230 nov. 1993Micron Technology, Inc.Inherently impedance matched multiple integrated circuit module
US528667918 mars 199315 févr. 1994Micron Technology, Inc.Method for attaching a semiconductor die to a leadframe using a patterned adhesive layer
US52910621 mars 19931 mars 1994Motorola, Inc.Area array semiconductor device having a lid with functional contacts
US529306813 oct. 19928 mars 1994Hitachi, Ltd.Semiconductor device
US529475016 sept. 199115 mars 1994Ngk Insulators, Ltd.Ceramic packages and ceramic wiring board
US529909222 mai 199229 mars 1994Hitachi, Ltd.Plastic sealed type semiconductor apparatus
US53114019 juil. 199110 mai 1994Hughes Aircraft CompanyStacked chip assembly and manufacturing method therefor
US531309629 juil. 199217 mai 1994Dense-Pac Microsystems, Inc.IC chip package having chip attached to and wire bonded within an overlying substrate
US53264283 sept. 19935 juil. 1994Micron Semiconductor, Inc.Method for testing semiconductor circuitry for operability and method of forming apparatus for testing semiconductor circuitry for operability
US534310618 mai 199230 août 1994Robert Bosch GmbhSmall size electric motor with housing provided with opening
US534685924 sept. 199313 sept. 1994Mitsubishi Denki Kabushiki KaishaMethod for fabricating a full press-pack type semiconductor device
US53468619 avr. 199213 sept. 1994Tessera, Inc.Semiconductor chip assemblies and methods of making same
US536094216 nov. 19931 nov. 1994Olin CorporationMulti-chip electronic package module utilizing an adhesive sheet
US537318930 juil. 199313 déc. 1994Commissariate A L'energie AtomiqueThree-dimensional multichip module
US538468920 déc. 199324 janv. 1995Shen; Ming-TungIntegrated circuit chip including superimposed upper and lower printed circuit boards
US539791726 avr. 199314 mars 1995Motorola, Inc.Semiconductor package capable of spreading heat
US53979213 sept. 199314 mars 1995Advanced Semiconductor Assembly TechnologyTab grid array
US540000312 août 199321 mars 1995Micron Technology, Inc.Inherently impedance matched integrated circuit module
US540986525 févr. 199425 avr. 1995Advanced Semiconductor Assembly TechnologyProcess for assembling a TAB grid array package for an integrated circuit
US54198076 avr. 199430 mai 1995Micron Technology, Inc.Method of providing electrical interconnect between two layers within a silicon substrate, semiconductor apparatus, and method of forming apparatus for testing semiconductor circuitry for operability
US54204605 août 199330 mai 1995Vlsi Technology, Inc.Thin cavity down ball grid array package based on wirebond technology
US542251411 mai 19936 juin 1995Micromodule Systems, Inc.Packaging and interconnect system for integrated circuits
US542607221 janv. 199320 juin 1995Hughes Aircraft CompanyProcess of manufacturing a three dimensional integrated circuit from stacked SOI wafers using a temporary silicon substrate
US543410616 févr. 199418 juil. 1995Texas Instruments IncorporatedIntegrated circuit device and method to prevent cracking during surface mount
US543445220 sept. 199418 juil. 1995Motorola, Inc.Z-axis compliant mechanical IC wiring substrate and method for making the same
US545416129 avr. 19933 oct. 1995Fujitsu LimitedThrough hole interconnect substrate fabrication process
US546899926 mai 199421 nov. 1995Motorola, Inc.Liquid encapsulated ball grid array semiconductor device with fine pitch wire bonding
US547351216 juin 19945 déc. 1995At&T Corp.Electronic device package having electronic device boonded, at a localized region thereof, to circuit board
US547495728 avr. 199512 déc. 1995Nec CorporationProcess of mounting tape automated bonded semiconductor chip on printed circuit board through bumps
US54867237 nov. 199423 janv. 1996Ma Laboratories, Inc.Packaged integrated circuit add-on card
US548980412 août 19936 févr. 1996Lsi Logic CorporationFlexible preformed planar structures for interposing between a chip and a substrate
US55085562 sept. 199416 avr. 1996Motorola, Inc.Leaded semiconductor device having accessible power supply pad terminals
US552808013 déc. 199418 juin 1996Goldstein; Edward F.Electrically conductive interconnection through a body of semiconductor material
US55366856 juin 199516 juil. 1996Sun Microsystems, Inc.Low heat loss and secure chip carrier for cryogenic cooling
US55414502 nov. 199430 juil. 1996Motorola, Inc.Low-profile ball-grid array semiconductor package
US554529117 déc. 199313 août 1996The Regents Of The University Of CaliforniaMethod for fabricating self-assembling microstructures
US5578525 *21 févr. 199626 nov. 1996Fujitsu LimitedSemiconductor device and a fabrication process thereof
US557886929 mars 199426 nov. 1996Olin CorporationComponents for housing an integrated circuit device
US56082659 mars 19944 mars 1997Hitachi, Ltd.Encapsulated semiconductor device package having holes for electrically conductive material
US561508924 juil. 199525 mars 1997Fujitsu LimitedBGA semiconductor device including a plurality of semiconductor chips located on upper and lower surfaces of a first substrate
US561695825 janv. 19951 avr. 1997International Business Machines CorporationElectronic package
US56252213 janv. 199529 avr. 1997Samsung Electronics Co., Ltd.Semiconductor assembly for a three-dimensional integrated circuit package
US562522718 janv. 199529 avr. 1997Dell Usa, L.P.Circuit board-mounted IC package cooling apparatus
US56361047 août 19953 juin 1997Samsung Electronics Co., Ltd.Printed circuit board having solder ball mounting groove pads and a ball grid array package using such a board
US56375365 août 199410 juin 1997Thomson-CsfMethod for interconnecting semiconductor chips in three dimensions, and component resulting therefrom
US563791513 août 199610 juin 1997Fujitsu Ltd.Semiconductor device affixed to an upper and a lower leadframe
US56396953 nov. 199517 juin 1997Motorola, Inc.Low-profile ball-grid array semiconductor package and method
US563969631 janv. 199617 juin 1997Lsi Logic CorporationMicroelectronic integrated circuit mounted on circuit board with solder column grid array interconnection, and method of fabricating the solder column grid array
US564226130 juin 199424 juin 1997Sgs-Thomson Microelectronics, Inc.Ball-grid-array integrated circuit package with solder-connected thermal conductor
US56486794 août 199515 juil. 1997National Semiconductor CorporationTape ball lead integrated circuit package
US566359317 oct. 19952 sept. 1997National Semiconductor CorporationBall grid array package with lead frame
US566840514 sept. 199516 sept. 1997Nec CorporationSemiconductor device with a film carrier tape
US567478527 nov. 19957 oct. 1997Micron Technology, Inc.Method of producing a single piece package for semiconductor die
US567518023 juin 19947 oct. 1997Cubic Memory, Inc.Vertical interconnect process for silicon segments
US56775668 mai 199514 oct. 1997Micron Technology, Inc.Semiconductor chip package
US56820615 juin 199528 oct. 1997Tessera, Inc.Component for connecting a semiconductor chip to a substrate
US568909119 sept. 199618 nov. 1997Vlsi Technology, Inc.Multi-layer substrate structure
US569603316 août 19959 déc. 1997Micron Technology, Inc.Method for packaging a semiconductor die
US571440526 sept. 19963 févr. 1998Hitachi, Ltd.Semiconductor device
US572390725 juin 19963 mars 1998Micron Technology, Inc.Loc simm
US572943218 janv. 199617 mars 1998Anam Industrial Col, Ltd.Ball grid array semiconductor package with improved heat dissipation and dehumidification effect
US57341984 mars 199731 mars 1998Micron Technology, Inc.Multi-layer lead frame for a semiconductor device
US573958529 juil. 199614 avr. 1998Micron Technology, Inc.Single piece package for semiconductor die
US573958815 août 199514 avr. 1998Citizen Watch Co., Ltd.Semiconductor device
US57416225 juin 199621 avr. 1998Taiyo Ink Manufacturing Co., Ltd.One-package photosolder resist composition developable with aqueous alkali solution and method for production of printed circuit board by use thereof
US574486220 nov. 199628 avr. 1998Mitsubishi Denki Kabushiki KaishaReduced thickness semiconductor device with IC packages mounted in openings on substrate
US576757517 oct. 199516 juin 1998Prolinx Labs CorporationBall grid array structure and method for packaging an integrated circuit chip
US57703479 nov. 199523 juin 1998Taiyo Ink Manufacturing Co., Ltd.Photocurable and thermosetting coating composition and method for formation of solder mask for printed circuit board
US578092310 juin 199714 juil. 1998Micron Technology, Inc.Modified bus bar with Kapton™ tape or insulative material on LOC packaged part
US578386617 mai 199621 juil. 1998National Semiconductor CorporationLow cost ball grid array device and method of manufacture thereof
US578387014 nov. 199521 juil. 1998National Semiconductor CorporationMethod for connecting packages of a stacked ball grid array structure
US578980315 avr. 19974 août 1998Micron Technology, Inc.Semiconductor package
US579658626 août 199618 août 1998National Semiconductor, Inc.Substrate board having an anti-adhesive solder mask
US58048744 mars 19978 sept. 1998Samsung Electronics Co., Ltd.Stacked chip package device employing a plurality of lead on chip type semiconductor chips
US58048804 nov. 19968 sept. 1998National Semiconductor CorporationSolder isolating lead frame
US581187920 nov. 199722 sept. 1998Micron Technology, Inc.Stacked leads-over-chip multi-chip module
US58148831 mai 199629 sept. 1998Mitsubishi Denki Kabushiki KaishaPackaged semiconductor chip
US581537225 mars 199729 sept. 1998Intel CorporationPackaging multiple dies on a ball grid array substrate
US581869812 oct. 19956 oct. 1998Micron Technology, Inc.Method and apparatus for a chip-on-board semiconductor module
US583494531 déc. 199610 nov. 1998Micron Technology, Inc.High speed temporary package and interconnect for testing semiconductor dice and method of fabrication
US583598824 oct. 199610 nov. 1998Mitsubishi Denki Kabushiki KaishaPacked semiconductor device with wrap around external leads
US584431526 mars 19961 déc. 1998Motorola CorporationLow-profile microelectronic package
US584846713 mai 199715 déc. 1998Tessera, Inc.Methods of making semiconductor chip assemblies
US58523266 juil. 199822 déc. 1998Tessera, Inc.Face-up semiconductor chip assembly
US588342618 avr. 199716 mars 1999Nec CorporationStack module
US589372615 déc. 199713 avr. 1999Micron Technology, Inc.Semiconductor package with pre-fabricated cover and method of fabrication
US59030496 mai 199811 mai 1999Mitsubishi Denki Kabushiki KaishaSemiconductor module comprising semiconductor packages
US591516923 déc. 199622 juin 1999Anam Industrial Co., Ltd.Semiconductor chip scale package and method of producing such
US591597724 août 199829 juin 1999Micron Technology, Inc.System and interconnect for making temporary electrical connections with bumped semiconductor components
US592011817 déc. 19976 juil. 1999Hyundai Electronics Industries Co., Ltd.Chip-size package semiconductor
US59316852 juin 19973 août 1999Micron Technology, Inc.Interconnect for making temporary electrical connections with bumped semiconductor components
US593371013 août 19973 août 1999Lsi Logic CorporationMethod of providing electrical connection between an integrated circuit die and a printed circuit board
US595030421 mai 199714 sept. 1999Tessera, Inc.Methods of making semiconductor chip assemblies
US595261119 déc. 199714 sept. 1999Texas Instruments IncorporatedFlexible pin location integrated circuit package
US596292131 mars 19975 oct. 1999Micron Technology, Inc.Interconnect having recessed contact members with penetrating blades for testing semiconductor dice and packages with contact bumps
US59634303 févr. 19985 oct. 1999International Business Machines CorporationMulti-electronic device package comprising at least two substrates and at least four layers of electrically conductive circuitry
US5990547 *2 mars 199823 nov. 1999Motorola, Inc.Semiconductor device having plated contacts and method thereof
US599416610 mars 199730 nov. 1999Micron Technology, Inc.Method of constructing stacked packages
US601394631 mars 199711 janv. 2000Samsung Electronics Co., Ltd.Wire bond packages for semiconductor chips and related methods and assemblies
US60139481 avr. 199811 janv. 2000Micron Technology, Inc.Stackable chip scale semiconductor package with mating contacts on opposed surfaces
US60206295 juin 19981 févr. 2000Micron Technology, Inc.Stacked semiconductor package and method of fabrication
US602836530 mars 199822 févr. 2000Micron Technology, Inc.Integrated circuit package and method of fabrication
US604607219 mars 19984 avr. 2000Hitachi Chemical Company, Ltd.Process for fabricating a crack resistant resin encapsulated semiconductor chip package
US604875512 nov. 199811 avr. 2000Micron Technology, Inc.Method for fabricating BGA package using substrate with patterned solder mask open in die attach area
US605759714 oct. 19982 mai 2000Micron Technology, Inc.Semiconductor package with pre-fabricated cover
US60722334 mai 19986 juin 2000Micron Technology, Inc.Stackable ball grid array package
US609114023 oct. 199818 juil. 2000Texas Instruments IncorporatedThin chip-size integrated circuit package
US609708526 août 19981 août 2000Kabushiki Kaisha ToshibaElectronic device and semiconductor package
US609708731 oct. 19971 août 2000Micron Technology, Inc.Semiconductor package including flex circuit, interconnects and dense array external contacts
US610710918 déc. 199722 août 2000Micron Technology, Inc.Method for fabricating a semiconductor interconnect with laser machined electrical paths through substrate
US61336273 déc. 199717 oct. 2000Tessera, Inc.Semiconductor chip package with center contacts
US620130410 oct. 199713 mars 2001Micron Technology, Inc.Flip chip adaptor package for bare die
US6235554 *24 mai 199922 mai 2001Micron Technology, Inc.Method for fabricating stackable chip scale semiconductor package
US626247719 mars 199317 juil. 2001Advanced Interconnect TechnologiesBall grid array electronic package
US626576614 janv. 200024 juil. 2001Micron Technology, Inc.Flip chip adaptor package for bare die
US626864929 mars 200031 juil. 2001Micron Technology, Inc.Stackable ball grid array package
US633193912 oct. 199918 déc. 2001Micron Technology, Inc.Stackable ball grid array package
US63725278 sept. 199916 avr. 2002Tessera, Inc.Methods of making semiconductor chip assemblies
US639230624 juil. 199821 mai 2002Tessera, Inc.Semiconductor chip assembly with anisotropic conductive adhesive connections
US643341920 janv. 200013 août 2002Tessera, Inc.Face-up semiconductor chip assemblies
US645592830 juil. 200124 sept. 2002Micron Technology, Inc.Stackable ball grid array package
US646589319 oct. 200015 oct. 2002Tessera, Inc.Stacked chip assembly
US68255691 mars 199930 nov. 2004Micron Technology, Inc.BGA package having substrate with patterned solder mask defining open die attach area
US686129030 oct. 20001 mars 2005Micron Technology, Inc.Flip-chip adaptor package for bare die
US6869827 *28 août 200222 mars 2005Micron Technology, Inc.Semiconductor/printed circuit board assembly, and computer system
US200100303706 avr. 200118 oct. 2001Khandros Igor Y.Microelectronic assembly having encapsulated wire bonding leads
US20020000652 *27 mai 19973 janv. 2002Jing S. GohBoard on chip ball grid array
US200201557285 juin 200224 oct. 2002Tessera, Inc.Semiconductor chip assemblies, methods of making same and components for same
US2003016825321 nov. 200211 sept. 2003Tessera, Inc.Microelectronic component and assembly having leads with offset portions
US2005008785516 nov. 200428 avr. 2005Tessera, Inc.Microelectronic component and assembly having leads with offset portions
Citations hors brevets
Référence
1"Chip Scale Review," vol. 1, No. 1, May 1997.
2Anthony, T.R., "Forming electrical interconnections through semiconductor wafers," J. Appl. Phys., vol. 52, No. 8, Aug. 1981, pp. 5340-5349.
3Random House Webster's College Dictionary, Random House, New York, 1997, p. 297.
4Roget's II, The New Thesaurus, 3rd Edition, Houghton Mifflin Company, 1995, p. 213.
Référencé par
Brevet citant Date de dépôt Date de publication Déposant Titre
US9385014 *7 déc. 20105 juil. 2016Cypress Semiconductor CorporationFlip-chip package covered with tape
US20110074029 *7 déc. 201031 mars 2011Naomi MasudaFlip-chip package covered with tape
Événements juridiques
DateCodeÉvénementDescription
3 avr. 2009ASAssignment
Owner name: MAGALDI POWER S.P.A., ITALY
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MAGALDI, MARIO;REEL/FRAME:022501/0181
Effective date: 20090316
4 janv. 2010ASAssignment
Owner name: ROUND ROCK RESEARCH, LLC, NEW YORK
Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:023786/0416
Effective date: 20091223
4 nov. 2015FPAYFee payment
Year of fee payment: 12