USRE43354E1 - Driving circuit electroluminescence cell - Google Patents

Driving circuit electroluminescence cell Download PDF

Info

Publication number
USRE43354E1
USRE43354E1 US10/835,579 US83557904A USRE43354E US RE43354 E1 USRE43354 E1 US RE43354E1 US 83557904 A US83557904 A US 83557904A US RE43354 E USRE43354 E US RE43354E
Authority
US
United States
Prior art keywords
transistor
driving circuit
gate
length ratio
channel width
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US10/835,579
Inventor
Sung Joon Bae
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
LG Display Co Ltd
Original Assignee
LG Display Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by LG Display Co Ltd filed Critical LG Display Co Ltd
Priority to US10/835,579 priority Critical patent/USRE43354E1/en
Assigned to LG DISPLAY CO., LTD. reassignment LG DISPLAY CO., LTD. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: LG.PHILIPS LCD CO., LTD.
Application granted granted Critical
Publication of USRE43354E1 publication Critical patent/USRE43354E1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/22Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
    • G09G3/30Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2300/00Aspects of the constitution of display devices
    • G09G2300/08Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
    • G09G2300/0809Several active elements per pixel in active matrix panels

Definitions

  • the EL panel has cell-driving circuits scanned sequentially line-by-line.
  • Each of the EL cell-driving circuits responds to a control signal at the gate line to sample a pixel signal at the data line and then holds the sampled pixel signal during the next frame interval, to thereby stably apply the pixel signal to the EL cell.
  • the first PMOS TFT MP 1 varies its channel width depending on a voltage level of the pixel signal to control a current amount applied to the EL cell ELC. Then, the EL cell ELC generates a light corresponding to the current amount applied from the first PMOS TFT MP 1 .
  • the second PMOS TET MP 2 responds to a gate signal GLS, as shown in FIG. 2 , applied from the gate line GL to selectively connect the second node N 2 to the EL cell ELC.
  • the conventional EL cell driving circuit further includes a third PMOS TFT MP 3 , connected between the data line DL and the first node N 1 , responding to a gate signal at the gate line GL, and a fourth PMOS TFT MP 4 , connected between the voltage supply line VDDL and the first node N 1 , responding to an inverted gate signal /GLS from a gate bar line /GL.
  • a third PMOS TFT MP 3 connected between the data line DL and the first node N 1 , responding to a gate signal at the gate line GL
  • a fourth PMOS TFT MP 4 connected between the voltage supply line VDDL and the first node N 1 , responding to an inverted gate signal /GLS from a gate bar line /GL.
  • the third PMOS TFT MP 3 is turned on during a time interval when a gate signal at the gate line GL remains at a low logic, thereby charging a pixel signal into the capacitor C 1 connected between the first and second nodes N 1 and N 2 .
  • the fourth PMOS TET MP 4 is turned on in a time interval when a low logic of inverted gate signal /GLS from the gate bar line /GL is applied to the gate electrode thereof, thereby connecting the first node N 1 , to which the capacitor C 1 and the source electrode of the first PMOS TFT MP 1 are connected, to the voltage supply line VDDL.
  • a supply voltage VDD at the voltage supply line VDDL is applied, via the first node N 1 and the first PMOS TFT MP 1 , to the EL cell ELC.
  • the EL cell ELC generates a light of a quantity according to a voltage level of the pixel signal.
  • a maximum current amount i.e., a current margin of a pixel signal
  • a current difference between gray scale levels of a video signal is approximately several ⁇ A.
  • a data driver integrated circuit (IC) chip must have the ability to control current at a range of several ⁇ A accurately.
  • IC data driver integrated circuit
  • the conventional EL cell driving circuit has problems with driving the conventional EL panel to accurately display a gray scale of a picture.
  • the present invention provides a driving circuit for an electro-luminescence cell that increases a current difference of a pixel signal for identifying gray scale levels.
  • the driving circuit for an electro-luminescence (EL) cell includes an EL cell; a supply is circuit selectively applying current to the EL cell based on a pixel signal from a data line; and a control circuit controlling current flow from the supplying circuit to the EL cell such that an amount of current for discriminating between gray scale levels is approximately tens of micro-amps.
  • FIG. 1 is a circuit diagram showing a configuration of a driving circuit for a conventional electro-luminescence cell
  • FIG. 2 is a waveform diagram of driving signals applied to the gate line and the gate bar line shown in FIG. 1 ;
  • FIG. 3 there is shown a driving circuit for an electro-luminescence (EL) cell according to an embodiment of the present invention.
  • the EL cell driving circuit includes an EL cell ELC connected to ground, and a first PMOS TFT MP 1 connected between the EL cell ELC and a voltage supply line VDDL.
  • a second PMOS TFT MP 2 is connected between a first node and the voltage supply line VDDL, and both of the gates of the first and second PMOS TFTs MP 1 and MP 2 are connected to a second node N 2 .
  • the first and second PMOS TFTs MP 1 and MP 2 form a current mirror between the first node N 1 and the voltage supply line VDDL.
  • a capacitor C is connected between the second node N 2 and the voltage supply line VDDL.
  • Third and fourth PMOS TFTs MP 3 and MP 4 are connected in series between a data line DL and the second node N 2 .
  • the gates of the third and fourth PMOS TFTs MP 3 and MP 4 are connected to a gate line GL.
  • the capacitor C charges to a difference voltage corresponding to a difference between a voltage of a pixel signal and a supply voltage VDD at the voltage supply line VDDL when the pixel signal is applied from a data line DL, and commonly applies the difference voltage to the gate electrodes of the first and second PMOS TFTs MP 1 and MP 2 .
  • the first PMOS TFT MP 1 is turned on by the difference voltage charged in the capacitor C and applies the supply voltage VDD at the voltage supply line VDDL to the EL cell ELC.
  • a channel width of the first PMOS TFT MP 1 is varied depending on a voltage level of the pixel signal to control an amount of current applied from the voltage supply line VDDL to the EL cell ELC.
  • the EL cell ELC generates light corresponding to the amount of current applied, via the first PMOS TFT MP 1 , from the voltage supply line VDDL.
  • the second PMOS TFT MP 2 controls a current amount flowing from the voltage supply line VDDL into the data line DL when a pixel signal is applied from the data line DL, thereby determining an amount of current applied to the EL cell ELC via the first PMOS TFT MP 1 .
  • a channel width of the second PMOS TFT MP 2 which determines a current amount flowing via the first PMOS TFT MP 1 as mentioned above, is formed to be equal to several to tens of times the channel width of the first PMOS TFT MP 1 .
  • a channel width ratio of the first PMOS TFT MP 1 to the second PMOS TFT MP 2 may be in a range of 1:3 through 1:20. To the contrary, if the channel width ratio is in a range of 3:1 through 10:1, then it has an advantage in power consumption.
  • Making the channel widths of the first and second PMOS TFTs MP 1 and MP 2 different from each other as described above, increases an amount of the current difference in the pixel signal for discriminating gray scale levels to approximately tens of ⁇ A.
  • an EL panel driving IC chip driving the data line DL can be made such that it generates a pixel signal corresponding to a gray scale of video signal or image signal. Furthermore, the EL panel can display a gray scale of a picture with the aid of such a data line driving IC chip.
  • the third and fourth PMOS TFTs MP 3 and MP 4 are turned on at a time interval when a gate signal at the gate line GL remains at a low logic, thereby charging the pixel signal into the capacitor C connected between the second node N 2 and the voltage supply line VDDL.
  • a channel width of a PMOS TFT is enlarged by several to tens of times the channel width of the other PMOS TFT in the current mirror that supplies current to the EL cell, thereby increasing an amount of the current difference in the pixel signal for discriminating gray scale levels.
  • the present EL cell driving circuit permits manufacturing a data line driving IC chip suitable for realizing a gray scale of a picture. Also, it permits an EL panel to accurately display a gray scale of a picture.
  • the present invention has been explained by the embodiments shown in the drawings described above, it should be understood to the ordinary skilled person in the art that the invention is not limited to the embodiments, but rather that various changes or modifications thereof are possible without departing from the spirit of the invention.
  • the PMOS transistors MP 1 through MP 4 included in the embodiment of the present invention shown in FIG. 3 can be replaced with NMOS transistors,
  • the gate signal to be applied to the gate line GL has a waveform the same as /GLS of FIG. 2 . Accordingly, the scope of the invention shall be determined only by the appended claims and their equivalents.

Abstract

A driving circuit for an electro-luminescence (EL) cell includes an EL cell, and a supply circuit selectively applying current to the EL cell based on a pixel signal from a data line. A control circuit controls current flow from the supplying circuit to the EL cell such that an amount of current for discriminating between gray scale levels is approximately tens of micro-amps.

Description

BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to an electro-luminescence display (ELD), and more particularly to a driving circuit for driving electro-luminescence cells arranged on an electro-luminescence panel in a matrix type.
2. Description of the Related Art
Generally, an electro-luminescence (EL) panel converts an electrical signal into light energy to thereby display a picture corresponding to video signals (or image signals). Such an EL panel includes EL cells arranged at intersections between gate lines and data lines. Each of the EL cells responds to a pixel signal from the data line to generate a light corresponding to a magnitude of the pixel signal.
In order to stably apply a pixel signal to each EL cell, the EL panel has cell-driving circuits scanned sequentially line-by-line. Each of the EL cell-driving circuits responds to a control signal at the gate line to sample a pixel signal at the data line and then holds the sampled pixel signal during the next frame interval, to thereby stably apply the pixel signal to the EL cell.
As shown in FIG. 1, a conventional EL cell-driving circuit for carrying out such sampling and holding operations of a pixel signal includes a first PMOS thin film transistor (TET) MP1 connected between an EL cell ELC and a first node Ni. A gate of the first PMOS TFT MP1 is connected to a second node N2, and the EL cell ELC is also connected to ground. A second PMOS TFT MP2 is connected between the second node N2 and the EL cell ELC, and is connected at its gate to a gate line GL. A capacitor C1 is connected between the first and second nodes N1 and N2.
The capacitor C1 charges a voltage of a pixel signal when the pixel signal is applied from a data line DL and applies the charged pixel voltage to gate electrodes of the first PMOS TFT MP1. The first PMOS TET MP1 is turned on by the pixel voltage charged in the capacitor C1, thereby allowing a supply voltage VDD applied, via the first node Ni, from a voltage supply line VDDL to be supplied to the EL cell ELC.
At this time, the first PMOS TFT MP1 varies its channel width depending on a voltage level of the pixel signal to control a current amount applied to the EL cell ELC. Then, the EL cell ELC generates a light corresponding to the current amount applied from the first PMOS TFT MP1. The second PMOS TET MP2 responds to a gate signal GLS, as shown in FIG. 2, applied from the gate line GL to selectively connect the second node N2 to the EL cell ELC.
More specifically, the second PMOS TFT MP2 connects the second node N2 to the EL cell ELC at a time interval when the gate signal GLS is enabled at a low logic, thereby allowing the pixel signal to be charged in the capacitor C1. In other words, the second PMOS TFT MP2 forms a current path of the capacitor C1 at a time interval when the gate signal GLS at the gate line GL is enabled. The capacitor C1 charges the pixel signal in the enabling interval of the gate signal GLS, thereby allowing the gate electrode of the first PMOS TFT MP1 to have a lower voltage than the drain electrode by a voltage level of the charged pixel signal. Accordingly, a channel width of the first PMOS TFT MP1 is controlled in accordance with a voltage level of the pixel signal to determine a current amount flowing from the first node N1 into the EL cell ELC.
The conventional EL cell driving circuit further includes a third PMOS TFT MP3, connected between the data line DL and the first node N1, responding to a gate signal at the gate line GL, and a fourth PMOS TFT MP4, connected between the voltage supply line VDDL and the first node N1, responding to an inverted gate signal /GLS from a gate bar line /GL.
The third PMOS TFT MP3 is turned on at a time interval when a low logic of gate signal is applied from the gate line GL, thereby connecting the capacitor C1, coupled to the first node N1 and the source electrode of the first PMOS TFT MP1, to the data line DL. In other words, the third PMOS TFT MP3 responds to a low logic of gate signal GLS to send a pixel signal at the data line DL to the first node N1. to the data line DL. In other words, the third PMOS TFT M3 responds to a low logic of gate signal GLS to send a pixel signal at the data line DL to the first node N1.
As a result, the third PMOS TFT MP3 is turned on during a time interval when a gate signal at the gate line GL remains at a low logic, thereby charging a pixel signal into the capacitor C1 connected between the first and second nodes N1 and N2. The fourth PMOS TET MP4 is turned on in a time interval when a low logic of inverted gate signal /GLS from the gate bar line /GL is applied to the gate electrode thereof, thereby connecting the first node N1, to which the capacitor C1 and the source electrode of the first PMOS TFT MP1 are connected, to the voltage supply line VDDL.
At a time interval when the fourth PMOS TET MP4 has been turned on, a supply voltage VDD at the voltage supply line VDDL is applied, via the first node N1 and the first PMOS TFT MP1, to the EL cell ELC. Thus, the EL cell ELC generates a light of a quantity according to a voltage level of the pixel signal.
In the conventional EL cell driving circuit, a maximum current amount (i.e., a current margin of a pixel signal) required for obtaining a maximum brightness is small. For this reason, a current difference between gray scale levels of a video signal is approximately several μA. if a current difference between gray scale levels is set to several μA, a data driver integrated circuit (IC) chip must have the ability to control current at a range of several μA accurately. However, it is very difficult to manufacture a data driver IC chip capable of controlling a current at a range of several μA accurately. As a result, the conventional EL cell driving circuit has problems with driving the conventional EL panel to accurately display a gray scale of a picture.
SUMMARY OF THE INVENTION
The present invention provides a driving circuit for an electro-luminescence cell that increases a current difference of a pixel signal for identifying gray scale levels.
The present invention also provides an electro-luminescence panel that more accurately displays a gray scale of a picture.
In the electro-luminescence (EL) panel according to the present invention, the driving circuit for an electro-luminescence (EL) cell includes an EL cell; a supply is circuit selectively applying current to the EL cell based on a pixel signal from a data line; and a control circuit controlling current flow from the supplying circuit to the EL cell such that an amount of current for discriminating between gray scale levels is approximately tens of micro-amps.
According to an embodiment of the present invention, the supplying circuit includes a first transistor connected between the EL cell and a voltage supply line, and the control circuit includes a second transistor connected between the data line and the voltage supply line such that the first and second transistors form a current mirror. In a preferred embodiment, the second transistor has a channel width of 3 to 20 times greater than a channel width of the first transistor.
BRIEF DESCRIPTION OF THE DRAWINGS
These and other objects of the invention will be apparent from the following detailed description of the embodiments of the present invention with reference to the accompanying drawings, in which:
FIG. 1 is a circuit diagram showing a configuration of a driving circuit for a conventional electro-luminescence cell;
FIG. 2 is a waveform diagram of driving signals applied to the gate line and the gate bar line shown in FIG. 1; and
FIG. 3 is a circuit diagram showing a configuration of a driving circuit for an electro-luminescence cell according to an embodiment of the present invention.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
Referring to FIG. 3, there is shown a driving circuit for an electro-luminescence (EL) cell according to an embodiment of the present invention.
The EL cell driving circuit includes an EL cell ELC connected to ground, and a first PMOS TFT MP1 connected between the EL cell ELC and a voltage supply line VDDL. A second PMOS TFT MP2 is connected between a first node and the voltage supply line VDDL, and both of the gates of the first and second PMOS TFTs MP1 and MP2 are connected to a second node N2. The first and second PMOS TFTs MP1 and MP2 form a current mirror between the first node N1 and the voltage supply line VDDL. A capacitor C is connected between the second node N2 and the voltage supply line VDDL. Third and fourth PMOS TFTs MP3 and MP4 are connected in series between a data line DL and the second node N2. The gates of the third and fourth PMOS TFTs MP3 and MP4 are connected to a gate line GL.
The operation of the driving circuit in FIG. 3 will be described assuming the third and fourth PMOS TFTs MP3 and MP4 are on. Then, the operation of the third and fourth PMOS TFTs MP3 and MP4 will be described.
The capacitor C charges to a difference voltage corresponding to a difference between a voltage of a pixel signal and a supply voltage VDD at the voltage supply line VDDL when the pixel signal is applied from a data line DL, and commonly applies the difference voltage to the gate electrodes of the first and second PMOS TFTs MP1 and MP2. The first PMOS TFT MP1 is turned on by the difference voltage charged in the capacitor C and applies the supply voltage VDD at the voltage supply line VDDL to the EL cell ELC. At this time, a channel width of the first PMOS TFT MP1 is varied depending on a voltage level of the pixel signal to control an amount of current applied from the voltage supply line VDDL to the EL cell ELC. Then, the EL cell ELC generates light corresponding to the amount of current applied, via the first PMOS TFT MP1, from the voltage supply line VDDL. Meanwhile, the second PMOS TFT MP2 controls a current amount flowing from the voltage supply line VDDL into the data line DL when a pixel signal is applied from the data line DL, thereby determining an amount of current applied to the EL cell ELC via the first PMOS TFT MP1.
A channel width of the second PMOS TFT MP2, which determines a current amount flowing via the first PMOS TFT MP1 as mentioned above, is formed to be equal to several to tens of times the channel width of the first PMOS TFT MP1. For instance, a channel width ratio of the first PMOS TFT MP1 to the second PMOS TFT MP2 may be in a range of 1:3 through 1:20. To the contrary, if the channel width ratio is in a range of 3:1 through 10:1, then it has an advantage in power consumption. Making the channel widths of the first and second PMOS TFTs MP1 and MP2 different from each other as described above, increases an amount of the current difference in the pixel signal for discriminating gray scale levels to approximately tens of μA. Even though a current amount flowing via the second PMOS TFT MP2 is varied at a difference of tens of μA by such a pixel signal, a current amount applied, via the first PMOS TFT MP1 having a channel width as small as several to tens of times the channel width of the second PMOS TFT MP2, to the EL cell ELC is varied at a difference of several μA. Accordingly, an EL panel driving IC chip driving the data line DL can be made such that it generates a pixel signal corresponding to a gray scale of video signal or image signal. Furthermore, the EL panel can display a gray scale of a picture with the aid of such a data line driving IC chip.
The third PMOS TFT MP3 is turned on at a time interval when a low logic of gate signal is applied from the gate line GL, thereby connecting the drain electrode of the third PMOS TFT MP3 connected to the first node N1 to the data line DL. In other words, the third PMOS TFT MP3 plays a role to send a pixel signal at the data line DL in response to a tow logic of the gate signal. The fourth PMOS TFT MP4 also is turned on at a time interval when a low logic gate signal is applied from the gate line GL to the gate electrode thereof, thereby connecting the second node N2 via the first node N1 to the data line DL. In other words, the third and fourth PMOS TFTs MP3 and MP4 are turned on at a time interval when a gate signal at the gate line GL remains at a low logic, thereby charging the pixel signal into the capacitor C connected between the second node N2 and the voltage supply line VDDL.
As described above, according to the present invention, a channel width of a PMOS TFT, forming part of a current mirror and responding to a pixel signal, is enlarged by several to tens of times the channel width of the other PMOS TFT in the current mirror that supplies current to the EL cell, thereby increasing an amount of the current difference in the pixel signal for discriminating gray scale levels. Accordingly, the present EL cell driving circuit permits manufacturing a data line driving IC chip suitable for realizing a gray scale of a picture. Also, it permits an EL panel to accurately display a gray scale of a picture.
Although the present invention has been explained by the embodiments shown in the drawings described above, it should be understood to the ordinary skilled person in the art that the invention is not limited to the embodiments, but rather that various changes or modifications thereof are possible without departing from the spirit of the invention. For example, the PMOS transistors MP1 through MP4 included in the embodiment of the present invention shown in FIG. 3 can be replaced with NMOS transistors, In this case, the gate signal to be applied to the gate line GL has a waveform the same as /GLS of FIG. 2. Accordingly, the scope of the invention shall be determined only by the appended claims and their equivalents.

Claims (40)

1. A driving circuit for an electro-luminescence (EL) cell, comprising:
an EL cell;
a supply circuit selectively applying current to the EL cell based on a pixel signal from a data line, the supply circuit including a first transistor connected between the EL cell and a voltage supply line and a charge storage device storing a charge based on the pixel signal; and
a control circuit controlling current flow from the supply circuit to the EL cell, the control circuit including a second transistor connected between the data line and the voltage supply line such that the first and second transistors form a current mirror, the first and second transistors having gates connected to the charge storage device.device;
a third transistor connected between a data supply line and the second transistor, and a gate of the third transistor connected to a gate signal supply line;
a first node connected between the third transistor and the second transistor; and
a fourth transistor connected between the first node and the gate of the first transistor and between the first node and the gate of the second transistor, and a gate of the fourth transistor connected to the gate signal supply line.
2. The driving circuit of claim 1, wherein the second transistor has a channel widthof-to-length ratio that is 3 to 20 times greater than a channel width-to-length ratio of the first transistor.
3. The driving circuit of claim 2 1, wherein the first transistor has a channel widthof-to-length ratio that is 3 to 10 times greater than a channel width-to-length ratio of the second transistor.
4. The driving circuit of claim 1, further comprising:
a third transistor connected between a data supply line and the second transistor, and a gate of the third transistor connected to a gate signal supply line; and
a fourth transistor connected between the third transistor and the gates of the first and second transistors, and a gate of the fourth transistor connected to the gate signal supply line.
5. The driving circuit of claim 1, further comprising:
an enable circuit selectively connecting the supply and control circuits to the data line based on a gate signal.
6. An electrode luminescence panel comprising the driving circuit for the electro-luminescence cell as described in claim 1.
7. The driving circuit of claim 1, wherein an amount of current for discriminating between gray scale levels is approximately tens of micro-amps.
8. A driving circuit for an electro-luminescence (EL) cell, comprising:
an EL cell;
a supply circuit selectively applying current to the EL cell based on a pixel signal from a data line, the supply circuit including a first transistor connected between the EL cell and a voltage supply line and receiving a voltage dependent on the pixel signal at a gate thereof;
a control circuit controlling current flow from the supplying circuit to the EL cell, the control circuit including a second transistor connected between the data line and the voltage supply line and a gate of the second transistor being connected to the gate of the first transistor; and
a third transistor connected between a data supply line and the second transistor, and a gate of the third transistor connected to a gate signal supply line;
a first node connected between the third transistor and the second transistor;
a fourth transistor connected between the first node and the gate of the first transistor and between the first node and the gate of the second transistor, and a gate of the fourth transistor connected to the gate signal supply line; and
a charge storage device connected between the gates of the first and second transistors and the voltage supply line.
9. The driving circuit of claim 8, wherein the second transistor has a channel widthof-to-length ratio that is 3 to 20 times greater than a channel width-to-length ratio of the first transistor.
10. The driving circuit of claim 9 8, wherein the first transistor has a channel widthof-to-length ratio that is 3 to 10 times greater than a channel width-to-length ratio of the second transistor.
11. The driving circuit of claim 8, further comprising:
a third transistor connected between a data supply line and the second transistor, a gate of the third transistor connected to a gate signal supply line; and
a fourth transistor connected between the third transistor and the gates of the first and second transistors, a gate of the fourth transistor connected to a gate signal supply line.
12. A driving circuit for an electro-luminescence (EL) cell, comprising:
an EL cell;
a current mirror including a first and a second transistor, the first transistor supplying current to the EL cell based on a pixel signal, and the second transistor controlling the supply of current through the first transistor, the first and second transistors having gates connected to a charge storage device.device;
a third transistor connected between a data supply line and the second transistor, and a gate of the third transistor connected to a gate signal supply line;
a first node connected between the third transistor and the second transistor; and
a fourth transistor connected between the first node and the gate of the first transistor and between the first node and the gate of the second transistor, and a gate of the fourth transistor connected to the gate signal supply line.
13. The driving circuit of claim 12, wherein the a channel width-to-length ratio of the first transistor is 3 to 10 times greater than the a channel width-to-length ratio of the second transistor.
14. The driving circuit of claim 12, further comprising:
an enabling circuit selectively enabling operation of the current mirror based on a gate signal.
15. A The driving circuit of claim 12, wherein the second transistor has a channel width-to-length ratio that is 2 to 20 times greater than a channel width-to-length ratio of the first transistor.
16. A driving circuit for an electro-luminescence (EL) cell, comprising:
an EL cell; and
a current mirror including a first transistor and a second transistor, the first transistor supplying current to the EL cell based on a pixel signal, and the second transistor controlling the supply of current through the first transistor, a channel width-to-length ratio of the second transistor formed to be a ratio of a channel width-to-length ratio of the first transistor.transistor;
a third transistor connected between a data supply line and the second transistor, and a gate of the third transistor connected to a gate signal supply line;
a first node connected between the third transistor and the second transistor; and
a fourth transistor connected between the first node and the gate of the first transistor and between the first node and the gate of the second transistor, and a gate of the fourth transistor connected to the gate signal supply line.
17. The driving circuit of claim 1, wherein the second transistor has a current capacity greater than a current capacity of the first transistor.
18. The driving circuit of claim 1, wherein the first transistor has a current capacity greater than a current capacity of the second transistor.
19. The driving circuit of claim 1, wherein the second transistor has a channel dimension greater than a channel dimension of the first transistor.
20. The driving circuit of claim 1, wherein the first transistor has a channel dimension greater than a channel dimension of the second transistor.
21. The driving circuit of claim 1, wherein the second transistor has a channel width-to-length ratio that is greater than a channel width-to-length ratio of the first transistor.
22. The driving circuit of claim 1, wherein the first transistor has a channel width-to-length ratio that is greater than a channel width-to-length ratio of the second transistor.
23. The driving circuit of claim 8, wherein the second transistor has a current capacity greater than a current capacity of the first transistor.
24. The driving circuit of claim 8, wherein the first transistor has a current capacity greater than a current capacity of the second transistor.
25. The driving circuit of claim 8, wherein the second transistor has a channel dimension greater than a channel dimension of the first transistor.
26. The driving circuit of claim 8, wherein the first transistor has a channel dimension greater than a channel dimension of the second transistor.
27. The driving circuit of claim 8, wherein the second transistor has a channel width-to-length ratio that is greater than a channel width-to-length ratio of the first transistor.
28. The driving circuit of claim 8, wherein the first transistor has a channel width-to-length ratio that is greater than a channel width-to-length ratio of the second transistor.
29. The driving circuit of claim 12, wherein the second transistor has a current capacity greater than a current capacity of the first transistor.
30. The driving circuit of claim 12, wherein the first transistor has a current capacity greater than a current capacity of the second transistor.
31. The driving circuit of claim 12, wherein the second transistor has a channel dimension greater than a channel dimension of the first transistor.
32. The driving circuit of claim 12, wherein the first transistor has a channel dimension greater than a channel dimension of the second transistor.
33. The driving circuit of claim 12, wherein the second transistor has a channel width-to-length ratio that is greater than a channel width-to-length ratio of the first transistor.
34. The driving circuit of claim 12, wherein the first transistor has a channel width-to-length ratio that is greater than a channel width-to-length ratio of the second transistor.
35. The driving circuit of claim 16, wherein the second transistor has a current capacity greater than a current capacity of the first transistor.
36. The driving circuit of claim 16, wherein the first transistor has a current capacity greater than a current capacity of the second transistor.
37. The driving circuit of claim 16, wherein the second transistor has a channel dimension greater than a channel dimension of the first transistor.
38. The driving circuit of claim 16, wherein the first transistor has a channel dimension greater than a channel dimension of the second transistor.
39. The driving circuit of claim 16, wherein the second transistor has a channel width-to-length ratio that is greater than a channel width-to-length ratio of the first transistor.
40. The driving circuit of claim 16, wherein the first transistor has a channel width-to-length ratio that is greater than a channel width-to-length ratio of the second transistor.
US10/835,579 2000-02-03 2004-04-30 Driving circuit electroluminescence cell Expired - Lifetime USRE43354E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/835,579 USRE43354E1 (en) 2000-02-03 2004-04-30 Driving circuit electroluminescence cell

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
KR1020000005453A KR100566813B1 (en) 2000-02-03 2000-02-03 Circuit for Electro Luminescence Cell
US09/918,827 US6570338B2 (en) 2000-02-03 2001-08-01 Driving circuit for electro-luminescence cell
US10/835,579 USRE43354E1 (en) 2000-02-03 2004-04-30 Driving circuit electroluminescence cell

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/918,827 Reissue US6570338B2 (en) 2000-02-03 2001-08-01 Driving circuit for electro-luminescence cell

Publications (1)

Publication Number Publication Date
USRE43354E1 true USRE43354E1 (en) 2012-05-08

Family

ID=19644205

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/918,827 Ceased US6570338B2 (en) 2000-02-03 2001-08-01 Driving circuit for electro-luminescence cell
US10/835,579 Expired - Lifetime USRE43354E1 (en) 2000-02-03 2004-04-30 Driving circuit electroluminescence cell

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/918,827 Ceased US6570338B2 (en) 2000-02-03 2001-08-01 Driving circuit for electro-luminescence cell

Country Status (2)

Country Link
US (2) US6570338B2 (en)
KR (1) KR100566813B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110193836A1 (en) * 2010-02-05 2011-08-11 Semiconductor Energy Laboratory Co., Ltd. Display device

Families Citing this family (27)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7030847B2 (en) * 2000-11-07 2006-04-18 Semiconductor Energy Laboratory Co., Ltd. Light emitting device and electronic device
US7061451B2 (en) 2001-02-21 2006-06-13 Semiconductor Energy Laboratory Co., Ltd, Light emitting device and electronic device
JP2003005710A (en) * 2001-06-25 2003-01-08 Nec Corp Current driving circuit and image display device
US6876350B2 (en) * 2001-08-10 2005-04-05 Semiconductor Energy Laboratory Co., Ltd. Display device and electronic equipment using the same
KR100819138B1 (en) 2001-08-25 2008-04-21 엘지.필립스 엘시디 주식회사 Apparatus and method driving of electro luminescence panel
SG120075A1 (en) * 2001-09-21 2006-03-28 Semiconductor Energy Lab Semiconductor device
US7365713B2 (en) 2001-10-24 2008-04-29 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and driving method thereof
US7456810B2 (en) 2001-10-26 2008-11-25 Semiconductor Energy Laboratory Co., Ltd. Light-emitting device and driving method thereof
KR100433216B1 (en) * 2001-11-06 2004-05-27 엘지.필립스 엘시디 주식회사 Apparatus and method of driving electro luminescence panel
JP2003150107A (en) * 2001-11-09 2003-05-23 Sharp Corp Display device and its driving method
JP3800404B2 (en) * 2001-12-19 2006-07-26 株式会社日立製作所 Image display device
JP2003195810A (en) * 2001-12-28 2003-07-09 Casio Comput Co Ltd Driving circuit, driving device and driving method for optical method
KR100643563B1 (en) * 2002-03-26 2006-11-10 엘지.필립스 엘시디 주식회사 active matrix organic elctroluminescence display device
JP3918642B2 (en) * 2002-06-07 2007-05-23 カシオ計算機株式会社 Display device and driving method thereof
JP4610843B2 (en) * 2002-06-20 2011-01-12 カシオ計算機株式会社 Display device and driving method of display device
KR100511787B1 (en) * 2002-07-22 2005-09-02 엘지.필립스 엘시디 주식회사 Apparatus and method for driving electro-luminescence display panel
JP4103500B2 (en) * 2002-08-26 2008-06-18 カシオ計算機株式会社 Display device and display panel driving method
KR100511788B1 (en) * 2002-08-28 2005-09-02 엘지.필립스 엘시디 주식회사 Apparatus for driving data of electro-luminescence display panel
JP2004109991A (en) * 2002-08-30 2004-04-08 Sanyo Electric Co Ltd Display driving circuit
JP2004254190A (en) * 2003-02-21 2004-09-09 Seiko Epson Corp Electronic circuit, electronic apparatus, electro-optical apparatus and electronic equipment
JP3952965B2 (en) * 2003-02-25 2007-08-01 カシオ計算機株式会社 Display device and driving method of display device
KR100607513B1 (en) 2003-11-25 2006-08-02 엘지.필립스 엘시디 주식회사 Electro-Luminescence Display Apparatus and Driving Method thereof
JP4203656B2 (en) * 2004-01-16 2009-01-07 カシオ計算機株式会社 Display device and display panel driving method
JP4665419B2 (en) * 2004-03-30 2011-04-06 カシオ計算機株式会社 Pixel circuit board inspection method and inspection apparatus
JP4311340B2 (en) * 2004-11-10 2009-08-12 ソニー株式会社 Constant current drive
KR100907391B1 (en) * 2008-03-31 2009-07-10 삼성모바일디스플레이주식회사 Pixel and organic light emitting display using the same
TWI613639B (en) * 2016-09-06 2018-02-01 友達光電股份有限公司 Switchable pixel circuit and driving method thereof

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5235253A (en) * 1990-11-27 1993-08-10 Fuji Xerox Co., Ltd. Thin-film electroluminescent device drive circuit
US5302966A (en) * 1992-06-02 1994-04-12 David Sarnoff Research Center, Inc. Active matrix electroluminescent display and method of operation
US5386179A (en) * 1990-06-20 1995-01-31 Fuji Xerox Co., Ltd. AC power driven electroluminescent device
US5559402A (en) * 1994-08-24 1996-09-24 Hewlett-Packard Company Power circuit with energy recovery for driving an electroluminescent device
US5684365A (en) * 1994-12-14 1997-11-04 Eastman Kodak Company TFT-el display panel using organic electroluminescent media
US5748026A (en) 1992-11-25 1998-05-05 Sony Corporation Circuit for converting level of low-amplitude input
US5786796A (en) * 1995-03-03 1998-07-28 Tdk Corporation Image desplay device
US6229506B1 (en) 1997-04-23 2001-05-08 Sarnoff Corporation Active matrix light emitting diode pixel structure and concomitant method
US20020011799A1 (en) * 2000-04-06 2002-01-31 Semiconductor Energy Laboratory Co., Ltd. Electronic device and driving method
US6359605B1 (en) * 1998-06-12 2002-03-19 U.S. Philips Corporation Active matrix electroluminescent display devices
US6380688B1 (en) * 1999-08-16 2002-04-30 Lg Philips Lcd Co., Ltd. Electro-luminescence display with divided power supply lines

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH11272235A (en) * 1998-03-26 1999-10-08 Sanyo Electric Co Ltd Drive circuit of electroluminescent display device
JP3252897B2 (en) * 1998-03-31 2002-02-04 日本電気株式会社 Element driving device and method, image display device
KR100679097B1 (en) * 2000-02-03 2007-02-05 엘지.필립스 엘시디 주식회사 Circuit for Electro Luminescence Cell And Electro Luminescence Pannel Using The Same

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5386179A (en) * 1990-06-20 1995-01-31 Fuji Xerox Co., Ltd. AC power driven electroluminescent device
US5235253A (en) * 1990-11-27 1993-08-10 Fuji Xerox Co., Ltd. Thin-film electroluminescent device drive circuit
US5302966A (en) * 1992-06-02 1994-04-12 David Sarnoff Research Center, Inc. Active matrix electroluminescent display and method of operation
US5748026A (en) 1992-11-25 1998-05-05 Sony Corporation Circuit for converting level of low-amplitude input
US5559402A (en) * 1994-08-24 1996-09-24 Hewlett-Packard Company Power circuit with energy recovery for driving an electroluminescent device
US5684365A (en) * 1994-12-14 1997-11-04 Eastman Kodak Company TFT-el display panel using organic electroluminescent media
US5786796A (en) * 1995-03-03 1998-07-28 Tdk Corporation Image desplay device
US6229506B1 (en) 1997-04-23 2001-05-08 Sarnoff Corporation Active matrix light emitting diode pixel structure and concomitant method
US6359605B1 (en) * 1998-06-12 2002-03-19 U.S. Philips Corporation Active matrix electroluminescent display devices
US6380688B1 (en) * 1999-08-16 2002-04-30 Lg Philips Lcd Co., Ltd. Electro-luminescence display with divided power supply lines
US20020011799A1 (en) * 2000-04-06 2002-01-31 Semiconductor Energy Laboratory Co., Ltd. Electronic device and driving method

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110193836A1 (en) * 2010-02-05 2011-08-11 Semiconductor Energy Laboratory Co., Ltd. Display device
US8638322B2 (en) * 2010-02-05 2014-01-28 Semiconductor Energy Laboratory Co., Ltd. Display device
US9007351B2 (en) 2010-02-05 2015-04-14 Semiconductor Energy Laboratory Co., Ltd. Display device

Also Published As

Publication number Publication date
KR20010077572A (en) 2001-08-20
US20020014852A1 (en) 2002-02-07
US6570338B2 (en) 2003-05-27
KR100566813B1 (en) 2006-04-03

Similar Documents

Publication Publication Date Title
USRE43354E1 (en) Driving circuit electroluminescence cell
US6956547B2 (en) Driving circuit and method of driving an organic electroluminescence device
US6744414B2 (en) Electro-luminescence panel
JP4197647B2 (en) Display device and semiconductor device
US6535185B2 (en) Active driving circuit for display panel
US7576718B2 (en) Display apparatus and method of driving the same
US7236149B2 (en) Pixel circuit, display device, and driving method of pixel circuit
US7345685B2 (en) Electronic circuit, optoelectronic device, method for driving optoelectronic device, and electronic apparatus
US8497826B2 (en) Display panel device and control method thereof
US20060082528A1 (en) Organic light emitting diode circuit having voltage compensation function and method for compensating
EP2033177B1 (en) Active matrix display compensation
EP2033178B1 (en) Active matrix display compensating apparatus
US20090206770A1 (en) Light emitting display device and driving method thereof
TW200300922A (en) Pixel circuit for light emitting element
JP2003043993A (en) Active matrix type display
US20100118059A1 (en) Current-driven display device
JP4210830B2 (en) Current drive circuit and image display device
TW200523844A (en) Method of driving pixel circuit, pixel circuit and electronic apparatus
KR20130136554A (en) Image display device and method for powering same
KR100608743B1 (en) Driving apparatus in a liquid crystal display
US7050033B2 (en) Low power source driver for liquid crystal display
CN100479018C (en) Driving circuit and driving method for display device
KR100679097B1 (en) Circuit for Electro Luminescence Cell And Electro Luminescence Pannel Using The Same
JP5035179B2 (en) Display device and driving method of display device
KR20020052134A (en) Electro Luminescence Panel

Legal Events

Date Code Title Description
AS Assignment

Owner name: LG DISPLAY CO., LTD., KOREA, REPUBLIC OF

Free format text: CHANGE OF NAME;ASSIGNOR:LG.PHILIPS LCD CO., LTD.;REEL/FRAME:020985/0675

Effective date: 20080304

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 12