USRE45356E1 - Phase-change memory device using Sb-Se metal alloy and method of fabricating the same - Google Patents

Phase-change memory device using Sb-Se metal alloy and method of fabricating the same Download PDF

Info

Publication number
USRE45356E1
USRE45356E1 US13/161,932 US200613161932A USRE45356E US RE45356 E1 USRE45356 E1 US RE45356E1 US 200613161932 A US200613161932 A US 200613161932A US RE45356 E USRE45356 E US RE45356E
Authority
US
United States
Prior art keywords
phase
memory device
change material
heat
change
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
US13/161,932
Inventor
Sung Min Yoon
Nam Yeal Lee
Sang Ouk Ryu
Seung Yun Lee
Young Sam Park
Kyu Jeong Choi
Byoung Gon Yu
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Electronics and Telecommunications Research Institute ETRI
Original Assignee
Electronics and Telecommunications Research Institute ETRI
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Electronics and Telecommunications Research Institute ETRI filed Critical Electronics and Telecommunications Research Institute ETRI
Priority to US13/161,932 priority Critical patent/USRE45356E1/en
Application granted granted Critical
Publication of USRE45356E1 publication Critical patent/USRE45356E1/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • H10N70/231Multistable switching devices, e.g. memristors based on solid-state phase change, e.g. between amorphous and crystalline phases, Ovshinsky effect
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/021Formation of the switching material, e.g. layer deposition
    • H10N70/026Formation of the switching material, e.g. layer deposition by physical vapor deposition, e.g. sputtering
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/061Patterning of the switching material
    • H10N70/063Patterning of the switching material by etching of pre-deposited switching material layers, e.g. lithography
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/061Patterning of the switching material
    • H10N70/066Patterning of the switching material by filling of openings, e.g. damascene method
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/826Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/841Electrodes
    • H10N70/8413Electrodes adapted for resistive heating
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/882Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
    • H10N70/8825Selenides, e.g. GeSe

Definitions

  • the present invention relates to a phase change nonvolatile memory device and a method of fabricating the same, and more particularly, to a phase-change memory device using a chalcogenide metal alloy composed of antimony (Sb) and selenium (Se), and a method of fabricating the same.
  • DRAM dynamic random access memory
  • the DRAM needs a periodic refresh process to retain data.
  • the integration density of a memory device is low, the power consumption of the refresh process is insignificant.
  • the power consumption also increases greatly.
  • the DRAM consumes a great quantity of energy.
  • the refresh process of a 1 Gbit DRAM is responsible for most of the device's total power consumption.
  • DRAM memory modules are widely used, because their high power consumption is offset by high speed and competitive price.
  • Non-volatile memory that has been most advanced in technologies and most widely used is flash memory.
  • flash memory is slow and uses a relatively high voltage.
  • These problems limit the use of flash memory to mobile devices such as digital cameras and mobile phones.
  • One of the important performances required for memory devices is reliability in re-writing operation.
  • flash memory has low reliability in re-writing performance, the number of re-writing operations can be set to be smaller when flash memory is used in a mobile device such as a personal digital assistant.
  • a reliability of flash memory in re-writing in a mobile device does not ensure stable operation in a general-purpose PC.
  • a method of properly combining the DRAM/SRAM/flash memory is used to satisfy the various requirements of recent memory devices.
  • this method is expensive and greatly increases the size of the memory chip.
  • an integrated memory device that can be stably installed into various devices or can be used in various applications is required. It is required that the integrated memory device should have characteristics such as non-volatility, high speed, low power consumption, and highly reliable re-writing.
  • a semiconductor memory device having all of these characteristics has not yet been commercially produced. Therefore, various non-volatile memory device technologies are being vigorously developed, and it has been tried to find the possibility of development and commercial usage of those technologies in various aspects.
  • phase-change RAM phase-change RAM
  • PRAM devices use a phase-change material which changes resistance according to its crystal structure.
  • PRAM devices store information by controlling a current to change the crystal structure of the phase-change material, and read the stored information using the change of resistance, thereby realizing its memory operation.
  • PRAM devices can use a chalcogenide metal alloy phase-change material that has been mainly used in optical information storage media, such as CD-RW or DVD. Also, since fabrication processes of the PRAM device closely match those of conventional silicon-substrate devices, the PRAM device can reach or exceed the integration density of the DRAM. Magneto-resistive RAM (MRAM) devices and ferroelectric RAM (FRAM) device are competition to PRAM devices, but have the problems of difficult manufacturing process and miniaturization. Thus, the PRAM device is attracting attention as an leading next generation non-volatile memory device which can replace current flash memory devices.
  • MRAM Magneto-resistive RAM
  • FRAM ferroelectric RAM
  • the power consumption of the PRAM device must be greatly reduced to make the PRAM device practical.
  • the PRAM device is driven by applying a current to a resistor and using the joule heat to change the crystal structure of a phase-change material, power consumption is likely to be high. Due to the power consumption problem, the PRAM device has just started receiving a great attention in recent years, even though it has favorable merits compared to other non-volatile memory devices.
  • heat generation In addition to the benefit of low power consumption, another important benefit obtainable with the low-power device is reduced heat generation.
  • information stored in a memory device should not be destructed or changed by heat generated as a particular adjacent memory device operates.
  • the heat generated by the operation of a particular memory cell may act as noise and interrupt the memory operation of an adjacent cell.
  • a first method is an approach in a material aspect. Modifying the phase-change material to lower the temperature required for phase change, by using a material having a relatively low melting point, thereby reducing the necessary current. This method reduces the power consumption of the whole PRAM device by changing the phase-change material itself regardless of the device structure.
  • a second method is to reduce a required current level by minimizing the phase change region that is an essential part involved in the operation of the PRAM device.
  • the PRAM device changes phase due to heat generated in a contact portion between a phase-change material and an electrode.
  • the total power consumption of the PRAM device is reduced by minimizing the contact portion.
  • this method is most widely used.
  • a third method is to optimize the structure of the PRAM device so as to sufficiently utilize the thermal energy of the phase-change material in the device.
  • the heat generated in the contact portion can be reduced by minimizing the phase change region as in the second method described above, if the generated heat energy cannot be efficiently utilized, a relatively large amount of current has to be applied.
  • a suitable device structure is provided so that the heat applied to the phase change region can be fully utilized to change the phase of the phase-change material without leakage, thereby minimizing the total power consumption of the phase-change memory.
  • phase-change memory device When a phase-change memory device is manufactured in a combination of the above-described three methods, the power consumed when operating the phase-change memory device can be reduced the most.
  • the phase-change material is a chalcogenide metal alloy composed of germanium (Ge)—antimony (Sb)—tellurium (Te).
  • germanium (Ge)—antimony (Sb)—tellurium (Te) The most common composition is Ge 2 Sb 2 Te 5 (GST), where the composition of germanium-antimony-tellurium is at a ratio of 2:2:5. Since this GST composition has been widely used in optical storage media using phase change by laser beam, its physical characteristics are well known. Thus, GST can easily be applied to the PRAM device. At present, most PRAM devices use GST.
  • the integration density of a semiconductor memory device using a GST phase-change material (hereinafter, referred to as a GST memory device) can be increased to give a capacity of 256 Mb, and the operation characteristics of the GST memory device are very satisfactory (see S. J. Ahn et al., Tech. Dig. Symp, VLSI Tech 2005, pp 18-19).
  • a GST memory device In the search for a next generation non-volatile memory device, much improved process and technology are required to exceed this integration density.
  • FRAM or MRAM devices can reach only 16 ⁇ 32 Mb, because of the difficulty in fabrication processes. Thus, the PRAM has excellent scaling characteristics, and is an important replacement for the flash memory of today.
  • Non-volatile PRAM devices must operate more reliably in a high-density memory module in order to replace conventional flash memory.
  • a gigabit non-volatile PRAM device needs an improved phase-change material. Because the conventional GST phase-change material has a high melting point (about 620° C.), reduction of the operation current is limited. Also, to increase the operation speed of the DRAM, it is necessary to develop a phase-change material having a higher phase change speed, particularly a higher crystallization speed.
  • Reduction of the power consumption and improvement of the operation speed can be partially realized by improving the device structure or the architecture of a driving circuit.
  • this increases the manufacturing complexity and reduces the uniformity of the device characteristics, it is desirable to improve the characteristics of the PRAM device while maintaining the conventional PRAM device structure, fabricating process, and driving circuit architecture.
  • a new phase-change material having a lower melting point and higher crystallization speed than GST would allow a high-speed, low power consumption non-volatile PRAM device to be fabricated cheaply and easily.
  • the present invention provides a phase change nonvolatile memory device that can operate at a high speed with a low power consumption and is fabricated using a phase-change material having a low melting point and a high crystallization speed.
  • the present invention also provides a method of fabricating a phase change nonvolatile memory device that can operate at a high speed with a low power consumption and is fabricated using a phase-change material having a low melting point and a high crystallization speed.
  • a phase-change memory device comprising a heat-generating electrode layer, and a first insulating layer partially covering the heat-generating electrode layer, exposing a portion of one side of the heat-generating electrode layer, and having a pore therein.
  • the phase-change memory device comprises an antimony (Sb)-selenium (Se) chalcogenide Sb x Se 100-x phase-change material layer contacting the heat-generating electrode layer exposed by the pore, and filling the pore.
  • the content ‘x’ of antimony (Sb) in the Sb x Se 100-x phase-change material layer may be in the range of 40 to 70.
  • the melting point of the Sb x Se 100-x phase-change material layer may be in the range of 540 to 570° C.
  • the melting point of the Sb x Se 100-x phase-change material layer may be 50 to 80° C. lower than the melting point of a Ge 2 Sb 2 Te 5 phase-change material layer.
  • a time required for crystallization of the Sb x Se 100-x phase-change material layer may be decreased as the content (x) of antimony is increased.
  • the crystallization temperature of the Sb x Se 100-x phase-change material layer may be at least higher than 122° C.
  • a method of fabricating a phase-change memory device comprising preparing a substrate. Then, a heat-generating electrode layer is formed on the substrate. A first insulating layer having a pore therein is formed to partially cover the heat-generating electrode layer and to expose a portion of the heat-generating electrode layer. An antimony (Sb)-selenium (Se) chalcogenide Sb x Se 100-x phase-change material layer is formed to contact the portion of the heat-generating electrode layer exposed through the pore, and to fill the pore.
  • the content ‘x’ of antimony (Sb) in the Sb x Se 100-x phase-change material layer may be in the range of 40 to 70.
  • the Sb x Se 100-x phase-change material layer may be formed by dry etching so as to remain only in a phase change region around the pore.
  • the pressure of a chamber for etching the Sb x Se 100-x phase-change material layer may be in the range of 3 to 5 mTorr.
  • An etch gas for etching the Sb x Se 100-x phase-change material layer may be a mixture of argon (Ar) and chlorine (Cl 2 ).
  • the method may further comprise forming a second insulating layer covering the phase-change material layer after forming the Sb x Se 100-x phase-change material layer.
  • the second insulating layer may be formed by electron cyclotron resonance (ECR) plasma chemical vapor deposition.
  • ECR electron cyclotron resonance
  • the second insulating layer may be formed at room temperature.
  • the present invention provides a method of fabricating a phase-change memory device using a phase-change material having a low melting point and a high crystallization speed, giving the phase-change memory device a high speed and a low power consumption.
  • the present invention provides a method of fabricating a phase-change memory device using a metal alloy of antimony and selenium as a phase-change material.
  • the phase-change material composed of the metal alloy ensures the phase-change memory device to more reliably operate than a conventional GST material.
  • FIG. 1 is a sectional view illustrating the structure of a phase-change memory device according to an embodiment of the present invention
  • FIG. 2 is a flow chart illustrating a method of fabricating a Sb x Se 100-x memory device according to an embodiment of the present invention
  • FIG. 4B is a graph of SET and RESET operation characteristics when a voltage is applied to a GST memory device fabricated for comparison with the memory device according to the present invention
  • FIG. 5B is a graph of SET programming operation characteristics when a current is applied to a GST memory device fabricated for comparison with the memory device according to the present invention
  • FIG. 6B is a graph of RESET programming operation characteristics when a current is applied to a GST memory device fabricated for comparison with the memory device according to the present invention.
  • FIG. 1 is a sectional view illustrating the structure of a phase-change memory device according to an embodiment of the present invention.
  • a substrate 10 employs, for example, a silicon substrate or a silicon oxide layer prepared by thermally oxidizing the surface of silicon.
  • a phase change semiconductor memory device using a Sb x Se 100-x phase-change material according to an embodiment of the present invention (hereinafter, referred to as a Sb x Se 100-x memory device) may be structured as an array.
  • the Sb x Se 100-x memory device will be integrally formed with circuit modules such as an XY decoder for driving a memory array, a sense amp, and the like, the memory device may be formed on a substrate having CMOS transistors to form such circuits aligned thereon.
  • a stack 30 of the phase-change memory device is located on a substrate 10 .
  • the stack 30 of the memory device has a structure in which a lower electrode layer 14 , a heat-generating electrode layer 16 , a first insulating layer 18 , such as a silicon oxide layer, a phase-change material layer 22 , a second insulating layer 24 , and an upper electrode layer 28 are sequentially stacked.
  • the stack 30 of the Sb x Se 100-x memory device according to an embodiment of the present invention is not necessarily formed on the substrate 10 , which is composed of a silicon substrate or a silicon oxide layer.
  • the stack 30 of the Sb x Se 100-x memory device may be formed on a predetermined substrate in which a transistor that is to be connected to the array of the Sb x Se 100-x memory device is formed.
  • the lower electrode layer 14 functions as a lower terminal of the phase-change memory device, and is formed of a low-resistance metal electrode.
  • the metal electrode may be formed of, for example, platinum (Pt), tungsten (W), or titanium tungsten alloy (TiW), using a typical metal electrode formation method.
  • the heat-generating electrode layer 16 generates sufficient heat to change the crystal structure of a phase-change material in a region contacting the phase-change material layer 22 .
  • the heat is generated due to a current supplied through the lower electrode layer 14 , and the resistance of the heat-generating electrode layer 16 is higher than that of the lower electrode layer 14 .
  • the material of the heat-generating electrode layer 16 is an important factor in determining the operation characteristics of the phase-change memory device. Further, the method of forming the material for the heat-generating electrode layer 16 determines the characteristics of the material, and must be determined carefully.
  • the heat-generating electrode layer 16 may be composed of at least one material selected from, for example, titanium nitride (TiN), titanium oxynitride (TiON), titanium aluminum nitride (TiAlN), tantalum aluminum nitride (TaAlN), and tantalum silicon nitride (TaSiN).
  • TiN titanium nitride
  • TiON titanium oxynitride
  • TiAlN titanium aluminum nitride
  • TaAlN tantalum aluminum nitride
  • TaSiN tantalum silicon nitride
  • the first insulating layer 18 electrically insulates the overlaying phase-change material layer 22 and the underlying heat-generating electrode layer 16 and lower electrode layer 14 from another stack.
  • the second insulating layer 24 electrically insulates the phase-change material layer 22 and the upper electrode layer 28 from another stack.
  • the first insulating layer 18 thermally insulates the phase-change material layer 22 and the heat-generating electrode layer 16 by allowing only a portion of the phase-change material layer 22 and a portion of the heat-generating electrode layer 16 to contact each other.
  • the first insulating layer 18 may be formed at a low temperature. This is because the heat-generating electrode layer 16 , which is commonly formed, must not be oxidized during a process of forming the first insulating layer 18 .
  • the second insulating layer 24 may be formed at a low temperature. This is for preventing oxidation of the phase-change material layer 22 and change of the crystal structure of the phase-change material layer 22 . Further, since the heat transfer characteristics of the first insulating layer 18 and the second insulating layer 24 significantly influence the operation of the phase-change memory device, it is necessary to carefully select the material of the first and second insulating layers 18 and 14 .
  • the first insulating layer 18 and the second insulating layer 24 may be composed of at least one selected from among a silicon oxide layer, a silicon nitride layer (SiN), a silicon group insulating layer, and an organic insulating layer which can be formed at a low temperature.
  • the phase-change material layer 22 is the most essential material for forming the phase-change memory device, and is normally composed of a chalcogenide metal alloy.
  • the phase-change material layer 22 may have various phase change characteristics according to the kinds of elements and the composition of the metal alloy.
  • the chalcogenide metal elements constituting the phase-change material for the phase-change memory device include, for example, Ge, Se, Sb, Te, Sn, As, etc., which are used in proper combinations.
  • the combinations of chalcogenide metal elements by using a mixture of elements, such as Ag, In, Bi, Pb, etc., the characteristics of the phase-change material can be improved.
  • Ge 2 Sb 2 Te 5 which is a combination of Ge, Sb, and Te in a ratio of 2:2:5 and is most widely used in optical storage devices, can be used for a phase-change memory device.
  • the phase-change material layer 22 may be formed by sputtering, electron beam deposition, or the like.
  • the upper electrode layer 28 functions as an upper terminal of the phase-change memory device, and is formed of a low-resistance metal electrode, like the lower electrode layer 14 .
  • Sb x Se 100-x is used as a material of the phase-change material layer 22 .
  • the present invention is limited to a phase-change memory including using the phase-change material layer 22 formed of Sb x Se 100-x .
  • the Sb x Se 100-x used in the Sb x Se 100-x memory device according to an embodiment of the present invention has been used as a phase-change material for an optical storage device (refer to R. Barton at al., Appl. Phys. Lett., Vol. 48, pp. 1255-1257, 1986; V. I. Milka et al., Mat. Sci. Eng. B, Vol. 48, pp. 74-78, 2001).
  • Sb x Se 100-x is known as having a relatively low melting point and a low heat conductivity, and thus is very useful for products requiring these characteristics.
  • Sb x Se 100-x has a low absorption coefficient in the wavelength range of 750 nm to 830 nm, it has a problem that noise may be significantly increased as repeated programming operations are performed on an optical disk. Therefore, Sb x Se 100-x has seldom been used as a phase-change material of an optical storage device.
  • Sb x Se 100-x has a melting point of 540° C. to 570° C. in a composition where 40 ⁇ x ⁇ 70, which is 50° C. to 80° C. lower than the melting point of GST used in a conventional phase-change memory device.
  • a low power consumption phase-change memory device can be easily realized even using the material having such a low melting point.
  • the composition of Sb x Se 100x is very important in the fabrication of a phase-change memory device.
  • the basic characteristics of a Sb x Se 100-x phase-change material are already known (see M. J. Kang et al., J. Appl. Phys. Vol. 98, pp. 014904, 2005).
  • This article discloses the characteristics of Sb x Se 100-x having a composition where 60 ⁇ x ⁇ 70.
  • the crystallization temperature of Sb x Se 100-x is lowered from 161° C. to 122° C. when the content (x) of antimony (Sb) is increased from 60% to 70%.
  • the minimum time required for crystallization is reduced when the content (x) of antimony (Sb) is increased.
  • the phase-change material is required to have a high crystallization speed in order to achieve a high-speed phase-change memory device.
  • the crystallization speed is increased as the content ‘x’ of Sb x Se 100-x is increased.
  • the operation speed of the phase-change memory device can be improved.
  • the crystallization temperature of the Sb 65 Se 35 material is 152° C. This crystallization temperature is high enough not to cause recrystallization of the phase-change material during the operation of the memory device.
  • the crystallization speed of Sb 65 Se 35 is much higher than that of the GST, which has been typically used for conventional phase-change memory devices.
  • the content ‘x’ for the most stable composition of Sb x Se 100-x is 40, that is, Sb 2 Se 3 .
  • the material characteristics of the Sb x Se 100-x become very unstable, and may be greatly changed depending on the content ‘x’.
  • a high-speed, low-power consumption phase-change memory device is fabricated using Sb x Se 100-x . Further, the phase change memory device can operate at a higher speed and has a lower power consumption than a conventional GST memory device fabricated by the same method.
  • FIG. 2 is a flowchart illustrating a method of fabricating a Sb x Se 100-x memory device according to an embodiment of the present invention.
  • the method of fabricating a phase-change memory device shown in FIG. 2 is focused on a process of forming a stack 30 of the phase-change memory device.
  • phase-change memory device in FIG. 2 is only for illustrative purpose and can be modified in various ways within the scope of the invention.
  • a phase-change memory device fabricated according to the method will be described with reference to FIG. 1 .
  • a lower electrode layer 14 is formed on a substrate 10 .
  • the lower electrode layer 14 functions as a lower terminal of a Sb x Se 100-x memory device and is formed of a low-resistance metal in the method according to an embodiment of the present invention.
  • the lower electrode layer 14 may be formed of, for example, platinum (Pt), tungsten (W), titanium tungsten alloy (TiW), etc., using a general method, for example, sputtering, electron beam metal deposition, etc.
  • a heat-generating electrode layer 16 is formed on the lower electrode layer 14 .
  • the heat-generating electrode layer 16 generates sufficient heat to change the crystal structure of a phase-change material in a contact portion with a phase-change material layer 22 .
  • the resistance of the heat-generating electrode layer 16 may be higher than the resistance of the lower electrode layer 14 .
  • the heat-generating electrode layer 14 may be composed of a material, such as titanium nitride (TiN), titanium oxynitride (TiON), titanium aluminum nitride (TiAlN), tantalum aluminum nitride (TaAlN), tantalum silicon nitride (TaSiN), etc.
  • the lower electrode layer 14 is formed of titanium tungsten (TiW) using a sputtering method so as to have a thickness of about 500 ⁇ .
  • the heat-generating electrode layer 16 is composed of titanium nitride (TiN) using a sputtering method so as to have a thickness of about 500 ⁇ (operation 100 ).
  • a first insulating layer 18 is formed using a typical method.
  • the first insulating layer 18 electrically or thermally insulates individual memory devices in an array structure of the phase-change memory device.
  • the first insulating layer 18 may be formed of a silicon oxide layer or a silicon nitride layer, but is not limited thereto, and may be formed of other insulating material layers having similar characteristics.
  • the silicon oxide layer may be formed by chemical vapor deposition at a low temperature. This is for preventing oxidation of the heat-generating electrode layer 16 during the process of forming the first insulating layer 18 .
  • appropriate device isolation can be achieved through the formation of the first insulating layer 18 . That is, when the first insulating layer 18 is formed of a silicon oxide layer, separate portions to be phase-change memory device regions are defined through a dry or wet etch process.
  • a silicon oxide (SiO 2 ) layer having a thickness of about 2000 ⁇ is formed as the first insulating layer using plasma enhanced chemical vapor deposition (PECVD).
  • PECVD plasma enhanced chemical vapor deposition
  • the silicon oxide layer is formed at a temperature of about 400° C. (operation 102 ).
  • the first insulating layer 18 is etched to form a fine hole through which the phase-change material layer 22 and the heat-generating electrode layer 16 contact.
  • the fine hole is a portion where the phase-change memory device actually operates, and is formed as a hole or a pore.
  • the pore portion is referred to as an active pore 20 .
  • the size of the active pore 20 directly affects the operation characteristics of the phase-change memory device, and a reduction of the pore size may decrease the current required for operation. In the meantime, the size of the active pore 20 may be varied according to a photolithography process used and the conditions of an etch process.
  • the active pore 20 is formed using an i-line lithography equipment, and the size of the pore 20 is about 500 nm.
  • the active pore 20 is formed by dry etching the silicon oxide layer.
  • the size of the active pore 20 is about 500 nm, which is large enough to satisfy the conditions required for the operation of a commercially available phase-change memory device.
  • the method of fabricating a Sb x Se 100-x memory device according to the present invention described above provide exemplary process conditions for fabricating a phase-change memory device with a higher speed and lower power consumption than conventional devices. Therefore, when actually fabricating a Sb x Se 100-x memory device according to the present invention, the active pore 20 may be formed to be smaller than as described above. In this case, patterning equipment using KrF, ArF, electron beam lithography, etc., which have a higher patterning resolution than the i-line lithography patterning equipment, may be used (operation 104 ).
  • the phase-change material layer 22 is formed in the active pore 20 .
  • the phase-change material layer 22 has various phase change characteristics according to the components and composition of a metal alloy, and is very important in the operation of the phase-change memory device.
  • Ge 2 Sb 2 Te 5 which is composed of Ge, Sb, and Te in a ratio of 2:2:5, has been widely used.
  • an As—Sb—Te chalcogenide alloy material see K. Nakayama et al., Jpn, J. Appl. Phys., Vol. 39, pp. 6157-6161, 2000
  • a Se—Sb—Te chalcogenide alloy material see K.
  • phase-change material layer may be formed using sputtering, electron beam deposition, or the like.
  • a target source material may be prepared as a multi-component material or a single-component material.
  • the phase-change material layer 22 is patterned using an etch process so that the phase-change material layer 22 remains only in a predetermined region where a phase-change memory device will be fabricated.
  • a chalcogenide phase-change material has been used mainly as a material of a recording medium of an optical data storage disc.
  • semiconductor process characteristics of the chalcogenide phase-change material such as etching characteristics, are mostly not known, and thus, it is necessary to set up efficient etching conditions for fabricating a phase-change memory device using a phase-change material having a predetermined composition of elements. Dry etching equipment using plasma may be used in the etching process. In this case, an appropriate etching gas has to be used.
  • Sb x Se 100-x is prepared using an ultrahigh vacuum, multi-component deposition method.
  • a Knudsen Cell (K-Cell) equipment is used to deposit a source material, and the degree of vacuum during the deposition is about 5 ⁇ 10 ⁇ 8 mbar.
  • K-Cell Knudsen Cell
  • Sb x Se 100-x can be synthesized using a general multi-component or single-component sputtering, instead of the ultrahigh vacuum multi-component deposition method using the K-Cell.
  • etch characteristics of Sb x Se 100-x are utilized.
  • a high-density helicon plasma apparatus using helicon plasma is used as a dry etching apparatus, and a mixture of argon (Ar) and chlorine (Cl 2 ) is used as an etching gas.
  • Ar argon
  • Cl 2 chlorine
  • an RF source power of about 600 W is applied, and an RF bias power of about 150 W is applied to improve the anisotropic property of plasma.
  • a chamber pressure of 3 to 5 mTorr is maintained during the etch process.
  • the composition of Ar/Cl 2 used in the etch process is about 90/10, and the etch rate of the Sb x Se 100-x is about 200 nm/min.
  • the first insulating layer 18 should have a sufficient etch selectivity with respect to the Sb x Se 100-x .
  • the etch rate of the silicon oxide first insulating layer 18 is about 40 nm/min, and the etch selectivity is about 5. Since the etch selectivity is sufficiently high, the Sb x Se 100-x is patterned using the etch apparatus and the etch conditions described above.
  • an optimized phase-change memory device is fabricated using Sb 65 Se 35 where the content ‘x’ of antimony is 65 (operation 106 ).
  • the content ‘x’ of antimony in Sb x Se 100-x may be in the range of 40 to 70.
  • the composition of Sb 65 Se 35 where the content ‘x’ of antimony is 65 is as an exemplary composition, and thus the present invention is not limited thereto.
  • a second insulating layer 24 is formed on the phase-change material layer 22 .
  • the second insulating layer 24 electrically insulates the phase-change material layer 22 and an upper electrode layer 28 that is to be formed on the phase-change material layer 22 from another stack.
  • the second insulating layer 24 may be formed at a low temperature in order to prevent oxidation of the phase-change material layer 22 and diffusion of the component elements of the phase-change material layer 22 . Further, the crystal structure of the phase-change material layer 22 should not be changed during the process of forming the second insulating layer 24 .
  • a silicon oxide layer having a thickness of about 2000 ⁇ is formed as the second insulating layer 24 using ECR plasma chemical vapor deposition (ECRCVD).
  • ECRCVD ECR plasma chemical vapor deposition
  • the silicon oxide layer is formed at room temperature. That is, the silicon oxide layer may be formed using ECRCVD at room temperature.
  • the process of forming the silicon oxide layer at room temperature is a feature of the method of fabricating a phase-change memory device according to the present invention (operation 108 ).
  • a via hole 26 for forming the upper electrode layer 28 is formed in the second insulating layer 24 .
  • the second insulating layer 24 may be removed using a wet or dry etching process in order to form the via hole 26 .
  • the upper electrode layer 28 is formed on the second insulating layer 24 in which the via hole 26 is formed.
  • the upper electrode layer 28 functions as an upper terminal of the phase-change memory device, and is formed of a low-resistance metal electrode, like the lower electrode layer 14 .
  • An additional metal layer (not shown) may be further provided in order to improve the contact between the upper electrode layer 28 and the phase-change material layer 22 , and prevent unnecessary reaction or movement of elements at the interface.
  • the upper electrode layer 28 is formed of tungsten (W) to a thickness of about 1000 ⁇ by sputtering (operation 110 ).
  • the Sb x Se 100-x memory device according to the present invention has a high speed and low power consumption.
  • a conventional GST memory device was fabricated as a comparative example using the same method as illustrated in FIG. 2 .
  • RF sputtering using a single-component target is used to form a GST phase-change material layer.
  • the structure of the Sb x Se 100-x memory device according to the present invention, the composition of the component materials, and the method of fabricating the device described above can be partially modified in order to improve the characteristics of the phase-change memory device.
  • the structure of the Sb x Se 100-x memory device according to the present invention is not limited to the structure illustrated in FIG. 1 , and may be fabricated in various forms. That is, the structure of the phase-change memory device and the method of fabricating the same described above should be construed as a typical structure and fabrication method provided for effectively describing the Sb x Se 100-x memory device according to the present invention. Therefore, the present invention is not limited to the embodiments described above, and it will be apparent to those skilled in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention.
  • the current was changed from 0 mA to 1 mA, and the voltage in the memory device was continuously measured.
  • the content ‘x’ of antimony in the Sb x Se 100-x memory device according to the present invention may be 40 to 70.
  • the negative resistance characteristics indicate that nonvolatile operation is possible in the phase-change memory device according to the present invention through the phase change phenomenon. This is because a crystal structure is changed due to the joule heat generated when the voltage exceeds a threshold voltage, so that the phase-change material undergoes a rapid change of resistance.
  • the negative resistance characteristics and threshold voltage are essential to identify the operation characteristics of a phase-change memory device according to the phase change of the phase-change material.
  • FIG. 4B is a graph of SET and RESET operation characteristics when a voltage is applied to a GST memory device fabricated for comparison according to an embodiment of the present invention.
  • the voltage applied for the SET and RESET operations was 5 V, and the operation times required for the SET and RESET operations were measured while changing the pulse width of the voltage.
  • the resistance of the phase-change memory device was measured at 1 V.
  • a Sb x Se 100-x memory device according to the present invention and a GST memory device were simultaneously fabricated using the same method to have the same device structure.
  • SET and RESET operations of the two memory devices when a voltage was applied thereto were compared in order to check the operation speeds and low-power consumption characteristics of the two devices.
  • the Sb x Se 100-x memory device was compared with the conventional GST memory device for the following reason.
  • the pulse widths of the signals required for SET and RESET operations in the conventional GST memory device are respectively 1 ⁇ is and 50 ns.
  • FIG. 5B is a graph of SET programming operation characteristics when a current is applied to a GST memory device fabricated for comparison according to an embodiment of the present invention. The resistance of each device was measured while changing the current applied to record data. The pulse width of the applied current was 1 ⁇ s.
  • the current required for the SET operation in the conventional GST memory device was about 50 ⁇ A.
  • the melting point of the material is reduced, its crystallization temperature is also reduced, and the programming current required for the SET operation is reduced.
  • the effect of reducing the programming current by lowering the melting point of the phase-change material is more significant in the RESET operation than in the SET operation. After the phase-change material is melted, it must be quenched to change it from a low resistance crystallization structure to a high resistance amorphous structure.
  • FIG. 6B is a graph of RESET programming operation characteristics when a current is applied to a GST memory device fabricated for comparison according to an embodiment of the present invention. The operation characteristics were checked by measuring the resistance of each material while changing the current applied to record data. The pulse width of the applied current was 100 ns.
  • phase-change memory device depends entirely on the current for the RESET operation to change from a low resistance crystal structure to a high resistance amorphous structure by melting and quenching the material. Therefore, the programming current of the RESET operation must be reduced to achieve a low power consumption phase-change memory device. Obviously, it is preferable to use a phase-change material having a low melting point.
  • a high speed and low power consumption memory device can be fabricated by employing a Sb x Se 100-x phase-change material layer instead of the conventional GST memory device.
  • the speed and power consumption can be improved by controlling the content ‘x’ of antimony in the Sb x Se 100-x , to provide a high crystallization speed and a low melting point.

Abstract

Provided are a phase-change memory device using a phase-change material having a low melting point and a high crystallization speed, and a method of fabricating the same. The phase-change memory device includes an antimony (Sb)-selenium (Se) chalcogenide SbxSe100-x phase-change material layer contacting a heat-generating electrode layer exposed through a pore and filling the pore. Due to the use of SbxSe100-x in the phase-change material layer, a higher-speed, lower-power consumption phase-change memory device than a GST memory device can be manufactured.

Description

CROSS-REFERENCE TO RELATED PATENT APPLICATION APPLICATIONS
This applicationThe present patent application is a Reissue of U.S. Pat. No. 7,547,913, issued on Jun. 16, 2009, which is the National Stage of International Application No. PCT/KR2006/003416, filed Aug. 30, 2006, which claims the benefit of Korean Patent Application No. 10-2005-0083420, filed on Sep. 7, 2005, in the Korean Intellectual Property Office, the disclosuredisclosures of which isare incorporated herein in itstheir entirety by reference.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a phase change nonvolatile memory device and a method of fabricating the same, and more particularly, to a phase-change memory device using a chalcogenide metal alloy composed of antimony (Sb) and selenium (Se), and a method of fabricating the same.
2. Description of the Related Art
Semiconductor memory devices are generally classified as either volatile or non-volatile. A DRAM (dynamic random access memory) is a typical volatile memory device. The DRAM needs a periodic refresh process to retain data. When the integration density of a memory device is low, the power consumption of the refresh process is insignificant. However, as the integration density becomes higher, the power consumption also increases greatly. For example, at a refresh rate of 1˜10 ms/Mbit, the DRAM consumes a great quantity of energy. The refresh process of a 1 Gbit DRAM is responsible for most of the device's total power consumption. However, DRAM memory modules are widely used, because their high power consumption is offset by high speed and competitive price.
If a volatile DRAM can be substituted with a non-volatile memory device, reductions in power consumption and operation initiation period are expected. Thus, various non-volatile memory technologies have been developed. Non-volatile memory that has been most advanced in technologies and most widely used is flash memory. However, flash memory is slow and uses a relatively high voltage. These problems limit the use of flash memory to mobile devices such as digital cameras and mobile phones. One of the important performances required for memory devices is reliability in re-writing operation. Although flash memory has low reliability in re-writing performance, the number of re-writing operations can be set to be smaller when flash memory is used in a mobile device such as a personal digital assistant. However, such a reliability of flash memory in re-writing in a mobile device does not ensure stable operation in a general-purpose PC.
A method of properly combining the DRAM/SRAM/flash memory is used to satisfy the various requirements of recent memory devices. However, this method is expensive and greatly increases the size of the memory chip. Thus, an integrated memory device that can be stably installed into various devices or can be used in various applications is required. It is required that the integrated memory device should have characteristics such as non-volatility, high speed, low power consumption, and highly reliable re-writing. However, a semiconductor memory device having all of these characteristics has not yet been commercially produced. Therefore, various non-volatile memory device technologies are being vigorously developed, and it has been tried to find the possibility of development and commercial usage of those technologies in various aspects.
Meanwhile, non-volatile memory devices, which are referred to as phase-change RAM (PRAM), use a phase-change material which changes resistance according to its crystal structure. PRAM devices store information by controlling a current to change the crystal structure of the phase-change material, and read the stored information using the change of resistance, thereby realizing its memory operation.
PRAM devices can use a chalcogenide metal alloy phase-change material that has been mainly used in optical information storage media, such as CD-RW or DVD. Also, since fabrication processes of the PRAM device closely match those of conventional silicon-substrate devices, the PRAM device can reach or exceed the integration density of the DRAM. Magneto-resistive RAM (MRAM) devices and ferroelectric RAM (FRAM) device are competition to PRAM devices, but have the problems of difficult manufacturing process and miniaturization. Thus, the PRAM device is attracting attention as an leading next generation non-volatile memory device which can replace current flash memory devices.
However, the power consumption of the PRAM device must be greatly reduced to make the PRAM device practical. As described above, since the PRAM device is driven by applying a current to a resistor and using the joule heat to change the crystal structure of a phase-change material, power consumption is likely to be high. Due to the power consumption problem, the PRAM device has just started receiving a great attention in recent years, even though it has favorable merits compared to other non-volatile memory devices.
That is, when a PRAM device is fabricated using a conventional larger-semiconductor device manufacturing process, excessive power and heat that the entire system cannot withstand are generated, thereby making it impossible to realize a practical memory device. However, due to the continuous reduction in design rule and device size, when a PRAM device is fabricated according to a currently common design rule, the power consumption required to operate the PRAM device can be markedly reduced. Reducing the current required to operate the PRAM device is closely related with the high-density integration of the PRAM device. Development of a low power device is necessary in order to secure reliable memory operation of a high-density PRAM device. In the low power device, the power consumption of a phase-change memory array is low.
In addition to the benefit of low power consumption, another important benefit obtainable with the low-power device is reduced heat generation. In particular, information stored in a memory device should not be destructed or changed by heat generated as a particular adjacent memory device operates. Especially, in a highly-integrated memory array where cells are very closed spaced, the heat generated by the operation of a particular memory cell may act as noise and interrupt the memory operation of an adjacent cell.
The following methods are applied to reduce the current required for the operation of the PRAM device.
(1) A first method is an approach in a material aspect. Modifying the phase-change material to lower the temperature required for phase change, by using a material having a relatively low melting point, thereby reducing the necessary current. This method reduces the power consumption of the whole PRAM device by changing the phase-change material itself regardless of the device structure.
(2) A second method is to reduce a required current level by minimizing the phase change region that is an essential part involved in the operation of the PRAM device. The PRAM device changes phase due to heat generated in a contact portion between a phase-change material and an electrode. Thus, the total power consumption of the PRAM device is reduced by minimizing the contact portion. At present, this method is most widely used.
(3) A third method is to optimize the structure of the PRAM device so as to sufficiently utilize the thermal energy of the phase-change material in the device. However, even though the heat generated in the contact portion can be reduced by minimizing the phase change region as in the second method described above, if the generated heat energy cannot be efficiently utilized, a relatively large amount of current has to be applied. Thus, in this method, a suitable device structure is provided so that the heat applied to the phase change region can be fully utilized to change the phase of the phase-change material without leakage, thereby minimizing the total power consumption of the phase-change memory.
When a phase-change memory device is manufactured in a combination of the above-described three methods, the power consumed when operating the phase-change memory device can be reduced the most.
The phase-change material is a chalcogenide metal alloy composed of germanium (Ge)—antimony (Sb)—tellurium (Te). The most common composition is Ge2Sb2Te5(GST), where the composition of germanium-antimony-tellurium is at a ratio of 2:2:5. Since this GST composition has been widely used in optical storage media using phase change by laser beam, its physical characteristics are well known. Thus, GST can easily be applied to the PRAM device. At present, most PRAM devices use GST.
The integration density of a semiconductor memory device using a GST phase-change material (hereinafter, referred to as a GST memory device) can be increased to give a capacity of 256 Mb, and the operation characteristics of the GST memory device are very satisfactory (see S. J. Ahn et al., Tech. Dig. Symp, VLSI Tech 2005, pp 18-19). In the search for a next generation non-volatile memory device, much improved process and technology are required to exceed this integration density. FRAM or MRAM devices can reach only 16˜32 Mb, because of the difficulty in fabrication processes. Thus, the PRAM has excellent scaling characteristics, and is an important replacement for the flash memory of today.
Non-volatile PRAM devices must operate more reliably in a high-density memory module in order to replace conventional flash memory. A gigabit non-volatile PRAM device needs an improved phase-change material. Because the conventional GST phase-change material has a high melting point (about 620° C.), reduction of the operation current is limited. Also, to increase the operation speed of the DRAM, it is necessary to develop a phase-change material having a higher phase change speed, particularly a higher crystallization speed.
Reduction of the power consumption and improvement of the operation speed can be partially realized by improving the device structure or the architecture of a driving circuit. However, since this increases the manufacturing complexity and reduces the uniformity of the device characteristics, it is desirable to improve the characteristics of the PRAM device while maintaining the conventional PRAM device structure, fabricating process, and driving circuit architecture.
A new phase-change material having a lower melting point and higher crystallization speed than GST would allow a high-speed, low power consumption non-volatile PRAM device to be fabricated cheaply and easily.
SUMMARY OF THE INVENTION
The present invention provides a phase change nonvolatile memory device that can operate at a high speed with a low power consumption and is fabricated using a phase-change material having a low melting point and a high crystallization speed.
The present invention also provides a method of fabricating a phase change nonvolatile memory device that can operate at a high speed with a low power consumption and is fabricated using a phase-change material having a low melting point and a high crystallization speed.
According to an aspect of the present invention, there is provided a phase-change memory device comprising a heat-generating electrode layer, and a first insulating layer partially covering the heat-generating electrode layer, exposing a portion of one side of the heat-generating electrode layer, and having a pore therein. The phase-change memory device comprises an antimony (Sb)-selenium (Se) chalcogenide SbxSe100-x phase-change material layer contacting the heat-generating electrode layer exposed by the pore, and filling the pore.
The content ‘x’ of antimony (Sb) in the SbxSe100-x phase-change material layer may be in the range of 40 to 70.
The melting point of the SbxSe100-x phase-change material layer may be in the range of 540 to 570° C. The melting point of the SbxSe100-x phase-change material layer may be 50 to 80° C. lower than the melting point of a Ge2Sb2Te5 phase-change material layer.
A time required for crystallization of the SbxSe100-x phase-change material layer may be decreased as the content (x) of antimony is increased. The crystallization temperature of the SbxSe100-x phase-change material layer may be at least higher than 122° C.
According to another aspect of the present invention, there is provided a method of fabricating a phase-change memory device comprising preparing a substrate. Then, a heat-generating electrode layer is formed on the substrate. A first insulating layer having a pore therein is formed to partially cover the heat-generating electrode layer and to expose a portion of the heat-generating electrode layer. An antimony (Sb)-selenium (Se) chalcogenide SbxSe100-x phase-change material layer is formed to contact the portion of the heat-generating electrode layer exposed through the pore, and to fill the pore.
The content ‘x’ of antimony (Sb) in the SbxSe100-x phase-change material layer may be in the range of 40 to 70.
The SbxSe100-x phase-change material layer may be formed by dry etching so as to remain only in a phase change region around the pore. The pressure of a chamber for etching the SbxSe100-x phase-change material layer may be in the range of 3 to 5 mTorr. An etch gas for etching the SbxSe100-x phase-change material layer may be a mixture of argon (Ar) and chlorine (Cl2).
The method may further comprise forming a second insulating layer covering the phase-change material layer after forming the SbxSe100-x phase-change material layer. The second insulating layer may be formed by electron cyclotron resonance (ECR) plasma chemical vapor deposition. The second insulating layer may be formed at room temperature.
The present invention provides a method of fabricating a phase-change memory device using a phase-change material having a low melting point and a high crystallization speed, giving the phase-change memory device a high speed and a low power consumption. The present invention provides a method of fabricating a phase-change memory device using a metal alloy of antimony and selenium as a phase-change material. The phase-change material composed of the metal alloy ensures the phase-change memory device to more reliably operate than a conventional GST material.
BRIEF DESCRIPTION OF THE DRAWINGS
The above and other features and advantages of the present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the attached drawings in which:
FIG. 1 is a sectional view illustrating the structure of a phase-change memory device according to an embodiment of the present invention;
FIG. 2 is a flow chart illustrating a method of fabricating a SbxSe100-x memory device according to an embodiment of the present invention;
FIG. 3 is a graph of the current-voltage characteristics of a SbxSe100-x (x=65) memory device according to an embodiment of the present invention;
FIG. 4A is a graph of SET and RESET operation characteristics when a voltage is applied to a SbxSe100-x (x=65) memory device according to an embodiment of the present invention;
FIG. 4B is a graph of SET and RESET operation characteristics when a voltage is applied to a GST memory device fabricated for comparison with the memory device according to the present invention;
FIG. 5A is a graph of SET programming operation characteristics when a current is applied to a SbxSe100-x (x=65) memory device according to an embodiment of the present invention;
FIG. 5B is a graph of SET programming operation characteristics when a current is applied to a GST memory device fabricated for comparison with the memory device according to the present invention;
FIG. 6A is a graph of RESET programming operation characteristics when a current is applied to a SbxSe100-x (x=65) memory device according to an embodiment of the present invention; and
FIG. 6B is a graph of RESET programming operation characteristics when a current is applied to a GST memory device fabricated for comparison with the memory device according to the present invention.
DETAILED DESCRIPTION OF THE INVENTION
The present invention will now be described more fully with reference to the accompanying drawings, in which preferred embodiments of the invention are shown. This invention may, however, be embodied in many different forms, and should not be construed as being limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. In the drawings, the thicknesses of layers and regions are exaggerated for clarity. In addition, when it is described that one layer is positioned ‘on’ another layer or substrate, the layer can be formed directly on the other layer or substrate, or further unspecified intervening layers may be present. Like numbers refer to like elements throughout the specification.
FIG. 1 is a sectional view illustrating the structure of a phase-change memory device according to an embodiment of the present invention.
Referring to FIG. 1, a substrate 10 employs, for example, a silicon substrate or a silicon oxide layer prepared by thermally oxidizing the surface of silicon. In the meantime, a phase change semiconductor memory device using a SbxSe100-x phase-change material according to an embodiment of the present invention (hereinafter, referred to as a SbxSe100-x memory device) may be structured as an array. When the SbxSe100-x memory device will be integrally formed with circuit modules such as an XY decoder for driving a memory array, a sense amp, and the like, the memory device may be formed on a substrate having CMOS transistors to form such circuits aligned thereon.
A stack 30 of the phase-change memory device is located on a substrate 10.
The stack 30 of the memory device has a structure in which a lower electrode layer 14, a heat-generating electrode layer 16, a first insulating layer 18, such as a silicon oxide layer, a phase-change material layer 22, a second insulating layer 24, and an upper electrode layer 28 are sequentially stacked. In the meantime, the stack 30 of the SbxSe100-x memory device according to an embodiment of the present invention is not necessarily formed on the substrate 10, which is composed of a silicon substrate or a silicon oxide layer. For example, the stack 30 of the SbxSe100-x memory device may be formed on a predetermined substrate in which a transistor that is to be connected to the array of the SbxSe100-x memory device is formed.
The lower electrode layer 14 functions as a lower terminal of the phase-change memory device, and is formed of a low-resistance metal electrode. The metal electrode may be formed of, for example, platinum (Pt), tungsten (W), or titanium tungsten alloy (TiW), using a typical metal electrode formation method.
The heat-generating electrode layer 16 generates sufficient heat to change the crystal structure of a phase-change material in a region contacting the phase-change material layer 22. The heat is generated due to a current supplied through the lower electrode layer 14, and the resistance of the heat-generating electrode layer 16 is higher than that of the lower electrode layer 14. The material of the heat-generating electrode layer 16 is an important factor in determining the operation characteristics of the phase-change memory device. Further, the method of forming the material for the heat-generating electrode layer 16 determines the characteristics of the material, and must be determined carefully. The heat-generating electrode layer 16 may be composed of at least one material selected from, for example, titanium nitride (TiN), titanium oxynitride (TiON), titanium aluminum nitride (TiAlN), tantalum aluminum nitride (TaAlN), and tantalum silicon nitride (TaSiN).
The first insulating layer 18 electrically insulates the overlaying phase-change material layer 22 and the underlying heat-generating electrode layer 16 and lower electrode layer 14 from another stack. The second insulating layer 24 electrically insulates the phase-change material layer 22 and the upper electrode layer 28 from another stack. Concurrently, the first insulating layer 18 thermally insulates the phase-change material layer 22 and the heat-generating electrode layer 16 by allowing only a portion of the phase-change material layer 22 and a portion of the heat-generating electrode layer 16 to contact each other. The first insulating layer 18 may be formed at a low temperature. This is because the heat-generating electrode layer 16, which is commonly formed, must not be oxidized during a process of forming the first insulating layer 18. The second insulating layer 24 may be formed at a low temperature. This is for preventing oxidation of the phase-change material layer 22 and change of the crystal structure of the phase-change material layer 22. Further, since the heat transfer characteristics of the first insulating layer 18 and the second insulating layer 24 significantly influence the operation of the phase-change memory device, it is necessary to carefully select the material of the first and second insulating layers 18 and 14. The first insulating layer 18 and the second insulating layer 24 may be composed of at least one selected from among a silicon oxide layer, a silicon nitride layer (SiN), a silicon group insulating layer, and an organic insulating layer which can be formed at a low temperature.
The phase-change material layer 22 is the most essential material for forming the phase-change memory device, and is normally composed of a chalcogenide metal alloy. The phase-change material layer 22 may have various phase change characteristics according to the kinds of elements and the composition of the metal alloy. Examples of the chalcogenide metal elements constituting the phase-change material for the phase-change memory device include, for example, Ge, Se, Sb, Te, Sn, As, etc., which are used in proper combinations. Furthermore, in addition to the use of the combinations of chalcogenide metal elements, by using a mixture of elements, such as Ag, In, Bi, Pb, etc., the characteristics of the phase-change material can be improved. Ge2Sb2Te5, which is a combination of Ge, Sb, and Te in a ratio of 2:2:5 and is most widely used in optical storage devices, can be used for a phase-change memory device. The phase-change material layer 22 may be formed by sputtering, electron beam deposition, or the like. The upper electrode layer 28 functions as an upper terminal of the phase-change memory device, and is formed of a low-resistance metal electrode, like the lower electrode layer 14.
In the SbxSe100-x memory device according to an embodiment of the present invention, SbxSe100-x is used as a material of the phase-change material layer 22. The present invention is limited to a phase-change memory including using the phase-change material layer 22 formed of SbxSe100-x.
The SbxSe100-x used in the SbxSe100-x memory device according to an embodiment of the present invention has been used as a phase-change material for an optical storage device (refer to R. Barton at al., Appl. Phys. Lett., Vol. 48, pp. 1255-1257, 1986; V. I. Milka et al., Mat. Sci. Eng. B, Vol. 48, pp. 74-78, 2001). In particularly, SbxSe100-x is known as having a relatively low melting point and a low heat conductivity, and thus is very useful for products requiring these characteristics. However, since SbxSe100-x has a low absorption coefficient in the wavelength range of 750 nm to 830 nm, it has a problem that noise may be significantly increased as repeated programming operations are performed on an optical disk. Therefore, SbxSe100-x has seldom been used as a phase-change material of an optical storage device.
However, considering a phase equilibrium diagram of SbxSe100-x, SbxSe100-x has a melting point of 540° C. to 570° C. in a composition where 40≦x≦70, which is 50° C. to 80° C. lower than the melting point of GST used in a conventional phase-change memory device. However, since the absorption coefficient characteristics of optical signals are not required in a phase-change memory device, a low power consumption phase-change memory device can be easily realized even using the material having such a low melting point.
The composition of SbxSe100x according to an embodiment of the present invention is very important in the fabrication of a phase-change memory device. The basic characteristics of a SbxSe100-x phase-change material are already known (see M. J. Kang et al., J. Appl. Phys. Vol. 98, pp. 014904, 2005). This article discloses the characteristics of SbxSe100-x having a composition where 60≦x≦70. In the article, it is acknowledged that the crystallization temperature of SbxSe100-x is lowered from 161° C. to 122° C. when the content (x) of antimony (Sb) is increased from 60% to 70%. Further, it is also acknowledged that the minimum time required for crystallization is reduced when the content (x) of antimony (Sb) is increased.
The crystallization temperature of Sb70Se30 (x=70) is 122° C., which is so low that it is not appropriate for a phase-change memory device according to an embodiment of the present invention. This is because while data is continuously stored in the phase-change memory device, the stored data must not be changed due to the heat generated by the memory during operation. Programmed data using the amorphous structure of a phase-change material may be made unreadable due to undesired recrystallization of the phase-change material during operation processes. Further, data stored in a memory cell must not be changed during the operation of a neighboring memory cell. However, the crystallization temperature of 122° C. is too low to satisfy these requirements. Therefore, in the fabrication of the phase-change memory device according to an embodiment of the present invention, the content ‘x’ of SbxSe100-x must be set to 70 or less.
Further, the phase-change material is required to have a high crystallization speed in order to achieve a high-speed phase-change memory device. According to the above article, the crystallization speed is increased as the content ‘x’ of SbxSe100-x is increased. When the content ‘x’ is increased within the range which does not decrease the crystallization temperature too much, the operation speed of the phase-change memory device can be improved. For example, when the content ‘x’ of the SbxSe100-x is 65, the crystallization temperature of the Sb65Se35 material is 152° C. This crystallization temperature is high enough not to cause recrystallization of the phase-change material during the operation of the memory device. Further, according to the article, the crystallization speed of Sb65Se35 is much higher than that of the GST, which has been typically used for conventional phase-change memory devices. Further, considering a phase equilibrium diagram of SbxSe100-x, it is acknowledged that the content ‘x’ for the most stable composition of SbxSe100-x is 40, that is, Sb2Se3. When the content ‘x’ is 40 or less, the material characteristics of the SbxSe100-x become very unstable, and may be greatly changed depending on the content ‘x’.
Therefore, when a phase-change memory device is fabricated using a material having a content ‘x’ of SbxSe100-x in the range of 40 to 70, the phase-change memory device can be provided with a higher speed and a lower power consumption than the conventional GST memory device.
The change of electrical conductivity and the electrical switching phenomenon in accordance with the content ‘x’ of SbxSe100-x have been reported (see H. A. Zayed et al., J. Phys. D, Vol. 28, pp. 770-773, 1995; V. I. Mikla et al., J. Mat. Sci. Vol. 35, pp. 4907-4912, 2000; E. H. Aly at al., J. Phys. D, Vol. 33, pp. 2549-2522, 2000), but a phase-change memory device using SbxSe100-x has not been fabricated. Therefore, according to an embodiment of the present invention, a high-speed, low-power consumption phase-change memory device is fabricated using SbxSe100-x. Further, the phase change memory device can operate at a higher speed and has a lower power consumption than a conventional GST memory device fabricated by the same method.
FIG. 2 is a flowchart illustrating a method of fabricating a SbxSe100-x memory device according to an embodiment of the present invention. The method of fabricating a phase-change memory device shown in FIG. 2 is focused on a process of forming a stack 30 of the phase-change memory device.
Further, the method of fabricating a phase-change memory device in FIG. 2 is only for illustrative purpose and can be modified in various ways within the scope of the invention. A phase-change memory device fabricated according to the method will be described with reference to FIG. 1.
Referring to FIG. 2, a lower electrode layer 14 is formed on a substrate 10. The lower electrode layer 14 functions as a lower terminal of a SbxSe100-x memory device and is formed of a low-resistance metal in the method according to an embodiment of the present invention. The lower electrode layer 14 may be formed of, for example, platinum (Pt), tungsten (W), titanium tungsten alloy (TiW), etc., using a general method, for example, sputtering, electron beam metal deposition, etc. Then, a heat-generating electrode layer 16 is formed on the lower electrode layer 14. The heat-generating electrode layer 16 generates sufficient heat to change the crystal structure of a phase-change material in a contact portion with a phase-change material layer 22. The resistance of the heat-generating electrode layer 16 may be higher than the resistance of the lower electrode layer 14. The heat-generating electrode layer 14 may be composed of a material, such as titanium nitride (TiN), titanium oxynitride (TiON), titanium aluminum nitride (TiAlN), tantalum aluminum nitride (TaAlN), tantalum silicon nitride (TaSiN), etc.
In the embodiment of the present invention, the lower electrode layer 14 is formed of titanium tungsten (TiW) using a sputtering method so as to have a thickness of about 500 Å. Further, the heat-generating electrode layer 16 is composed of titanium nitride (TiN) using a sputtering method so as to have a thickness of about 500 Å (operation 100).
Then, a first insulating layer 18 is formed using a typical method. The first insulating layer 18 electrically or thermally insulates individual memory devices in an array structure of the phase-change memory device. The first insulating layer 18 may be formed of a silicon oxide layer or a silicon nitride layer, but is not limited thereto, and may be formed of other insulating material layers having similar characteristics. For example, when the first insulating layer 18 is formed of a silicon oxide layer, the silicon oxide layer may be formed by chemical vapor deposition at a low temperature. This is for preventing oxidation of the heat-generating electrode layer 16 during the process of forming the first insulating layer 18. Further, appropriate device isolation can be achieved through the formation of the first insulating layer 18. That is, when the first insulating layer 18 is formed of a silicon oxide layer, separate portions to be phase-change memory device regions are defined through a dry or wet etch process.
In the embodiment of the present invention, a silicon oxide (SiO2) layer having a thickness of about 2000 Å is formed as the first insulating layer using plasma enhanced chemical vapor deposition (PECVD). The silicon oxide layer is formed at a temperature of about 400° C. (operation 102).
Then, the first insulating layer 18 is etched to form a fine hole through which the phase-change material layer 22 and the heat-generating electrode layer 16 contact. The fine hole is a portion where the phase-change memory device actually operates, and is formed as a hole or a pore. Hereinafter, the pore portion is referred to as an active pore 20. The size of the active pore 20 directly affects the operation characteristics of the phase-change memory device, and a reduction of the pore size may decrease the current required for operation. In the meantime, the size of the active pore 20 may be varied according to a photolithography process used and the conditions of an etch process.
In an embodiment of the present invention, the active pore 20 is formed using an i-line lithography equipment, and the size of the pore 20 is about 500 nm. The active pore 20 is formed by dry etching the silicon oxide layer.
The size of the active pore 20 is about 500 nm, which is large enough to satisfy the conditions required for the operation of a commercially available phase-change memory device. The method of fabricating a SbxSe100-x memory device according to the present invention described above provide exemplary process conditions for fabricating a phase-change memory device with a higher speed and lower power consumption than conventional devices. Therefore, when actually fabricating a SbxSe100-x memory device according to the present invention, the active pore 20 may be formed to be smaller than as described above. In this case, patterning equipment using KrF, ArF, electron beam lithography, etc., which have a higher patterning resolution than the i-line lithography patterning equipment, may be used (operation 104).
Next, the phase-change material layer 22 is formed in the active pore 20. The phase-change material layer 22 has various phase change characteristics according to the components and composition of a metal alloy, and is very important in the operation of the phase-change memory device. Conventionally, Ge2Sb2Te5, which is composed of Ge, Sb, and Te in a ratio of 2:2:5, has been widely used. In addition to the GST material, an As—Sb—Te chalcogenide alloy material (see K. Nakayama et al., Jpn, J. Appl. Phys., Vol. 39, pp. 6157-6161, 2000) or a Se—Sb—Te chalcogenide alloy material (see K. Nakayama et al., Jpn, J. Appl. Phys., Vol. 32, pp. 404-408, 2003) has been experimentally synthesized. The phase-change material layer may be formed using sputtering, electron beam deposition, or the like. A target source material may be prepared as a multi-component material or a single-component material.
The phase-change material layer 22 is patterned using an etch process so that the phase-change material layer 22 remains only in a predetermined region where a phase-change memory device will be fabricated. A chalcogenide phase-change material has been used mainly as a material of a recording medium of an optical data storage disc. However, semiconductor process characteristics of the chalcogenide phase-change material, such as etching characteristics, are mostly not known, and thus, it is necessary to set up efficient etching conditions for fabricating a phase-change memory device using a phase-change material having a predetermined composition of elements. Dry etching equipment using plasma may be used in the etching process. In this case, an appropriate etching gas has to be used.
In order to fabricate a SbxSe100-x memory device according to an embodiment of the present invention, SbxSe100-x is prepared using an ultrahigh vacuum, multi-component deposition method. At this time, a Knudsen Cell (K-Cell) equipment is used to deposit a source material, and the degree of vacuum during the deposition is about 5×10−8 mbar. However, SbxSe100-x can be synthesized using a general multi-component or single-component sputtering, instead of the ultrahigh vacuum multi-component deposition method using the K-Cell.
Further, in order to fabricate a SbxSe100-x memory device according to an embodiment of the present invention, dry etch characteristics of SbxSe100-x are utilized. In this embodiment, a high-density helicon plasma apparatus using helicon plasma is used as a dry etching apparatus, and a mixture of argon (Ar) and chlorine (Cl2) is used as an etching gas. In an etch process, an RF source power of about 600 W is applied, and an RF bias power of about 150 W is applied to improve the anisotropic property of plasma. Meanwhile, a chamber pressure of 3 to 5 mTorr is maintained during the etch process. The composition of Ar/Cl2 used in the etch process is about 90/10, and the etch rate of the SbxSe100-x is about 200 nm/min.
To prevent the first insulating layer 18 from being over-etched in the etching process, the first insulating layer 18 should have a sufficient etch selectivity with respect to the SbxSe100-x. The etch rate of the silicon oxide first insulating layer 18 is about 40 nm/min, and the etch selectivity is about 5. Since the etch selectivity is sufficiently high, the SbxSe100-x is patterned using the etch apparatus and the etch conditions described above. In the embodiment, an optimized phase-change memory device is fabricated using Sb65Se35 where the content ‘x’ of antimony is 65 (operation 106). However, according to the present invention the content ‘x’ of antimony in SbxSe100-x may be in the range of 40 to 70. The composition of Sb65Se35 where the content ‘x’ of antimony is 65 is as an exemplary composition, and thus the present invention is not limited thereto.
Then, a second insulating layer 24 is formed on the phase-change material layer 22. The second insulating layer 24 electrically insulates the phase-change material layer 22 and an upper electrode layer 28 that is to be formed on the phase-change material layer 22 from another stack. The second insulating layer 24 may be formed at a low temperature in order to prevent oxidation of the phase-change material layer 22 and diffusion of the component elements of the phase-change material layer 22. Further, the crystal structure of the phase-change material layer 22 should not be changed during the process of forming the second insulating layer 24.
In an embodiment of the present invention, a silicon oxide layer having a thickness of about 2000 Å is formed as the second insulating layer 24 using ECR plasma chemical vapor deposition (ECRCVD). At this time, the silicon oxide layer is formed at room temperature. That is, the silicon oxide layer may be formed using ECRCVD at room temperature. The process of forming the silicon oxide layer at room temperature is a feature of the method of fabricating a phase-change memory device according to the present invention (operation 108).
Then, a via hole 26 for forming the upper electrode layer 28 is formed in the second insulating layer 24. The second insulating layer 24 may be removed using a wet or dry etching process in order to form the via hole 26. The upper electrode layer 28 is formed on the second insulating layer 24 in which the via hole 26 is formed. The upper electrode layer 28 functions as an upper terminal of the phase-change memory device, and is formed of a low-resistance metal electrode, like the lower electrode layer 14. An additional metal layer (not shown) may be further provided in order to improve the contact between the upper electrode layer 28 and the phase-change material layer 22, and prevent unnecessary reaction or movement of elements at the interface. In the embodiment of the present invention, the upper electrode layer 28 is formed of tungsten (W) to a thickness of about 1000 Å by sputtering (operation 110).
The SbxSe100-x memory device according to the present invention has a high speed and low power consumption. To prove this, a conventional GST memory device was fabricated as a comparative example using the same method as illustrated in FIG. 2. In this embodiment, RF sputtering using a single-component target is used to form a GST phase-change material layer.
The structure of the SbxSe100-x memory device according to the present invention, the composition of the component materials, and the method of fabricating the device described above can be partially modified in order to improve the characteristics of the phase-change memory device. The structure of the SbxSe100-x memory device according to the present invention is not limited to the structure illustrated in FIG. 1, and may be fabricated in various forms. That is, the structure of the phase-change memory device and the method of fabricating the same described above should be construed as a typical structure and fabrication method provided for effectively describing the SbxSe100-x memory device according to the present invention. Therefore, the present invention is not limited to the embodiments described above, and it will be apparent to those skilled in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention.
FIG. 3 is a graph of current-voltage characteristics of a SbxSe100-x (x=65) memory device according to an embodiment of the present invention. The current was changed from 0 mA to 1 mA, and the voltage in the memory device was continuously measured. The content ‘x’ of antimony in the SbxSe100-x memory device according to the present invention may be 40 to 70. The composition of SbxSe100-x memory device where x=65 disclosed herein must be understood as an example of the present invention.
Referring to FIG. 3, in the SbxSe100-x memory device according to the present invention, during a SET operation by an amorphous structure having a high resistance changes to a crystal structure having a low resistance, negative resistance characteristics appear. The negative resistance characteristics indicate that nonvolatile operation is possible in the phase-change memory device according to the present invention through the phase change phenomenon. This is because a crystal structure is changed due to the joule heat generated when the voltage exceeds a threshold voltage, so that the phase-change material undergoes a rapid change of resistance. The negative resistance characteristics and threshold voltage are essential to identify the operation characteristics of a phase-change memory device according to the phase change of the phase-change material.
The SbxSe100-x (x=65) memory device according to an embodiment of the present invention shows apparent negative resistance characteristics during the SET operation, and has a threshold voltage of about 1.65 V. Therefore, a nonvolatile memory programming operation is possible due to the phase change of the SbxSe100-x (x=65) memory device according to the embodiment of the present invention.
FIG. 4A is a graph of SET and RESET operation characteristics when a voltage is applied to a SbxSe100-x (x=65) memory device according to an embodiment of the present invention. FIG. 4B is a graph of SET and RESET operation characteristics when a voltage is applied to a GST memory device fabricated for comparison according to an embodiment of the present invention. The voltage applied for the SET and RESET operations was 5 V, and the operation times required for the SET and RESET operations were measured while changing the pulse width of the voltage. The resistance of the phase-change memory device was measured at 1 V.
A SbxSe100-x memory device according to the present invention and a GST memory device were simultaneously fabricated using the same method to have the same device structure. SET and RESET operations of the two memory devices when a voltage was applied thereto were compared in order to check the operation speeds and low-power consumption characteristics of the two devices. In the current embodiment, the SbxSe100-x memory device was compared with the conventional GST memory device for the following reason. When the size of the active pore 20 of the SbxSe100-x (x=65) memory device of the present invention is about 500 nm as in the current embodiment, it is difficult to satisfy the operating conditions of a commercially available phase-change memory device. Therefore, in order to demonstrate the high speed and low-power consumption characteristics of the SbxSe100-x (x=65) memory device, the operation characteristics of the SbxSe100-x (x=65) memory device was compared with the operation characteristics of the conventional GST memory device.
Referring to FIGS. 4A and 4B, the pulse widths of the signals required for SET and RESET operations in the conventional GST memory device are respectively 1 μis and 50 ns. The pulse widths of signals required for SET and RESET operations in the SbxSe100-x (x=65) memory device according to the present invention are respectively 250 ns and 35 ns. The time required for the SET operation is much shorter in the SbxSe100-x (x=65) memory device according to the present invention. This means that the SbxSe100-x (x=65) memory device according to the present invention has a higher crystallization speed than the conventional GST memory device. The operation speed of the phase-change memory device depends entirely on the speed of a SET programming to change a high resistance amorphous structure to a low resistance crystal structure. This is because the change from a low resistance crystal structure to a high resistance amorphous structure in the RESET operation is relatively very fast. Therefore, it is necessary to improve the SET operation speed to allow high speed operation of the phase-change memory device, and for that purpose, a phase-change material having a high crystallization speed is preferably employed. Therefore, the SbxSe100-x (x=65) memory device according to the present invention can operate faster than the conventional GST memory device.
FIG. 5A is a graph of SET programming operation characteristics when a current is applied to a SbxSe100-x (x=65) memory device according to an embodiment of the present invention. FIG. 5B is a graph of SET programming operation characteristics when a current is applied to a GST memory device fabricated for comparison according to an embodiment of the present invention. The resistance of each device was measured while changing the current applied to record data. The pulse width of the applied current was 1 μs.
Referring to FIGS. 5A and 5B, the current required for the SET operation in the conventional GST memory device was about 50 μA. The current required for the SET operation in the SbxSe100-x (x=65) memory device according to an embodiment of the present invention was 30 μA. That is, the programming current required for the SET operation is reduced by employing the SbxSe100-x (x=65) memory device according to an embodiment of the present invention. The reduction of the current results from the fact that the SbxSe100-x (x=65) memory device according to an embodiment of the present invention has a lower melting point than the conventional GST memory device.
If the melting point of the material is reduced, its crystallization temperature is also reduced, and the programming current required for the SET operation is reduced. The effect of reducing the programming current by lowering the melting point of the phase-change material is more significant in the RESET operation than in the SET operation. After the phase-change material is melted, it must be quenched to change it from a low resistance crystallization structure to a high resistance amorphous structure.
FIG. 6A is a graph of RESET programming operation characteristics when a current is applied to a SbxSe100-x (x=65) memory device according to an embodiment of the present invention. FIG. 6B is a graph of RESET programming operation characteristics when a current is applied to a GST memory device fabricated for comparison according to an embodiment of the present invention. The operation characteristics were checked by measuring the resistance of each material while changing the current applied to record data. The pulse width of the applied current was 100 ns.
Referring to FIGS. 6A and 6B, the current required for the RESET operation in the conventional GST memory device was about 15 mA, and the current required for the RESET operation in the SbxSe100-x (x=65) memory device according to an embodiment of the present invention was about 1.6 mA. The programming current required for the RESET operation is reduced to about 1/10 by employing the SbxSe100-x (x=65) memory device according to an embodiment of the present invention. The reduction of the recording current results from the fact that the SbxSe100-x (x=65) according to an embodiment of the present invention has a lower melting point than the conventional GST material. The power consumption of the phase-change memory device depends entirely on the current for the RESET operation to change from a low resistance crystal structure to a high resistance amorphous structure by melting and quenching the material. Therefore, the programming current of the RESET operation must be reduced to achieve a low power consumption phase-change memory device. Obviously, it is preferable to use a phase-change material having a low melting point.
According to the structure of the SbxSe100-x memory device of the present invention and the method of fabricating the same as described above, a high speed and low power consumption memory device can be fabricated by employing a SbxSe100-x phase-change material layer instead of the conventional GST memory device.
The speed and power consumption can be improved by controlling the content ‘x’ of antimony in the SbxSe100-x, to provide a high crystallization speed and a low melting point.
The SbxSe100-x (x=65) memory device according to the present invention has a lower power consumption than the conventional GST memory device. Further, by changing the phase-change material while keeping the same device structure and fabrication method as those of the present invention, the programming current required for the RESET operation can be reduced to 1/10 its original value.
While the present invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the present invention as defined by the following claims.

Claims (16)

What is claimed is:
1. A phase-change memory device comprising:
a heat-generating electrode layer; and
a first insulating layer partially covering the heat-generating electrode layer, exposing a portion of the heat-generating electrode layer, and having a pore therein; and
an antimony (Sb)-selenium (Se) chalcogenide SbxSe100-x phase-change material layer contacting the portion of the heat-generating electrode layer exposed through the pore, and filling the pore, wherein the content (x) of antimony (Sb) in the SbxSe100-x phase-change material layer is in the range of 40 to 59.
2. The phase-change memory device of claim 1, wherein the further comprising:
a first insulating layer partially covering the heat-generating electrode layer, exposing a portion of the heat-generating electrode layer, and having a pore with a width of the pore is less than 500 nm therein.
3. The phase-change memory device of claim 1, wherein the content (x) of antimony (Sb) in the SbxSe100-x phase-change material layer is in the range of 40 to 70.
4. The phase-change memory device of claim 1, wherein the melting point of the SbxSe100-x phase-change material layer is in the range of 540 to 570° C.
5. The phase-change memory device of claim 1, wherein the melting point of the SbxSe100-x phase-change material layer is 50 to 80° C. lower than the melting point of a Ge2Sb2Te5 phase-change material layer.
6. The phase-change memory device of claim 1, wherein a time required for crystallization of the SbxSe100-x phase-change material layer is decreased as the content (x) of antimony in the SbxSe100-x phase-change material layer is increased.
7. The phase-change memory device of claim 1, wherein the crystallization temperature of the SbxSe100-x chalcogenide phase-change material layer is at least higher than 122° C.
8. A method of fabricating a phase-change memory device, the method comprising:
preparing a substrate;
forming a heat-generating electrode layer on the substrate; and
forming a first insulating layer that partially covers the heat-generating electrode layer, exposes a portion of one side of the heat-generating electrode layer, and has a pore therein; and
forming an antimony (Sb)-selenium (Se) chalcogenide SbxSe100-x phase-change material layer that contacts the portion of the h heat-generating electrode layer exposed through the pore and fills the pore,
wherein the content (x) of antimony (Sb) in the SbxSe100-x phase-change material layer is in the range of 40 to 59.
9. The method of claim 8, wherein the content (x) of antimony (Sb) in the SbxSe100-x phase-change material layer is in the range of 40 to 70 further comprising:
forming a first insulating layer that partially covers the heat-generating electrode layer, exposes a portion of one side of the heat-generating electrode layer, and has a pore therein.
10. The method of claim 8 9, wherein the SbxSe100-x phase-change material layer is formed by dry etching so as to remain only in a phase-change portion around the pore.
11. The method of claim 10, A method of fabricating a phase-change memory device, the method comprising:
preparing a substrate;
forming a heat-generating electrode layer on the substrate;
forming a first insulating layer that partially covers the heat-generating electrode layer, exposes a portion of one side of the heat-generating electrode layer, and has a pore therein; and
forming an antimony (Sb)-selenium (Se) chalcogenide SbxSe100-x phase-change material layer that contacts the portion of the heat-generating electrode layer exposed through the pore and fills the pore,
wherein the SbxSe100-x phase-change material layer is formed by dry etching so as to remain only in a phase-change portion around the pore, and
wherein a pressure of a chamber for etching the SbxSe100-x phase-change material layer is in the range of 3 to 5 mTorr.
12. The method of claim 10, A method of fabricating a phase-change memory device, the method comprising:
preparing a substrate;
forming a heat-generating electrode layer on the substrate;
forming a first insulating layer that partially covers the heat-generating electrode layer, exposes a portion of one side of the heat-generating electrode layer, and has a pore therein; and
forming an antimony (Sb)-selenium (Se) chalcogenide SbxSe100-x phase-change material layer that contacts the portion of the heat-generating electrode layer exposed through the pore and fills the pore,
wherein the SbxSe100-x phase-change material layer is formed by dry etching so as to remain only in a phase-change portion around the pore, and
wherein an etch gas for etching the SbxSe100-x phase-change material layer is a mixture of argon (Ar) and chlorine (Cl2).
13. The method of claim 8 9, further comprising forming a second insulating layer covering the phase-change material layer after forming the SbxSe100-x phase-change material layer.
14. The method of claim 13, wherein the second insulating layer is formed using electron cyclotron resonance (ECR) plasma chemical vapor deposition.
15. The method of claim 13, wherein the second insulating layer is formed at room temperature.
16. A phase-change memory device comprising:
a heat-generating electrode layer;
a first insulating layer partially covering the heat-generating electrode layer, exposing a portion of the heat-generating electrode layer, and having a pore therein; and
an antimony (Sb)-selenium (Se) chalcogenide SbxSe100-x phase-change material layer contacting the portion of the heat-generating electrode layer exposed through the pore, and wherein the content (x) of antimony (Sb) in the SbxSe100-x phase-change material layer is in the range of 40 to 59.
US13/161,932 2005-09-07 2006-08-30 Phase-change memory device using Sb-Se metal alloy and method of fabricating the same Active USRE45356E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/161,932 USRE45356E1 (en) 2005-09-07 2006-08-30 Phase-change memory device using Sb-Se metal alloy and method of fabricating the same

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
KR1020050083420A KR100687750B1 (en) 2005-09-07 2005-09-07 Phase change type memory device using sb-se metal alloy and method of manufacturing the same
KR10-2005-0083420 2005-09-07
US13/161,932 USRE45356E1 (en) 2005-09-07 2006-08-30 Phase-change memory device using Sb-Se metal alloy and method of fabricating the same
US12/063,991 US7547913B2 (en) 2005-09-07 2006-08-30 Phase-change memory device using Sb-Se metal alloy and method of fabricating the same
PCT/KR2006/003416 WO2007029938A1 (en) 2005-09-07 2006-08-30 PHASE-CHANGE MEMORY DEVICE USING Sb-Se METAL ALLOY AND METHOD OF FABRICATING THE SAME

Publications (1)

Publication Number Publication Date
USRE45356E1 true USRE45356E1 (en) 2015-02-03

Family

ID=37836026

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/063,991 Ceased US7547913B2 (en) 2005-09-07 2006-08-30 Phase-change memory device using Sb-Se metal alloy and method of fabricating the same
US13/161,932 Active USRE45356E1 (en) 2005-09-07 2006-08-30 Phase-change memory device using Sb-Se metal alloy and method of fabricating the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US12/063,991 Ceased US7547913B2 (en) 2005-09-07 2006-08-30 Phase-change memory device using Sb-Se metal alloy and method of fabricating the same

Country Status (5)

Country Link
US (2) US7547913B2 (en)
JP (1) JP2009507390A (en)
KR (1) KR100687750B1 (en)
CN (1) CN101258598A (en)
WO (1) WO2007029938A1 (en)

Families Citing this family (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080128675A1 (en) * 2006-11-30 2008-06-05 Michele Magistretti Phase change memory cell having a tapered microtrench
KR100857466B1 (en) * 2007-05-16 2008-09-08 한국전자통신연구원 Phase change nonvolatile memory device using sb-zn alloy and method for preparing the same
KR100814901B1 (en) * 2007-05-22 2008-03-19 한국전자통신연구원 Method for preparing oxide thin film transistor using dry etching process
US20080314738A1 (en) * 2007-06-19 2008-12-25 International Business Machines Corporation Electrolytic Device Based on a Solution-Processed Electrolyte
KR100875165B1 (en) * 2007-07-04 2008-12-22 주식회사 동부하이텍 Semi-conductor device, and method for fabricating thereof
US7772582B2 (en) * 2007-07-11 2010-08-10 International Business Machines Corporation Four-terminal reconfigurable devices
CN100530739C (en) * 2007-07-17 2009-08-19 中国科学院上海微系统与信息技术研究所 Phase change memory unit with loop phase change material and its making method
KR101370275B1 (en) 2007-08-21 2014-03-05 삼성전자주식회사 Phase Change Random Access Memory and Manufacturing Method for the Same
US7967994B2 (en) * 2007-10-25 2011-06-28 Ovonyx, Inc. Method and apparatus for chalcogenide device formation
US7989793B2 (en) 2007-12-10 2011-08-02 Electronics And Telecommunications Research Institute Electrical device using phase change material, phase change memory device using solid state reaction and method for fabricating the same
JP4929228B2 (en) * 2008-01-23 2012-05-09 韓國電子通信研究院 Phase change memory device and manufacturing method thereof
US7491573B1 (en) 2008-03-13 2009-02-17 International Business Machines Corporation Phase change materials for applications that require fast switching and high endurance
KR20090107320A (en) * 2008-04-08 2009-10-13 삼성전자주식회사 Phase change memory device
KR101009334B1 (en) 2008-07-24 2011-01-19 주식회사 하이닉스반도체 Resistive memory device and method for manufacturing the same
US7888165B2 (en) 2008-08-14 2011-02-15 Micron Technology, Inc. Methods of forming a phase change material
US7834342B2 (en) 2008-09-04 2010-11-16 Micron Technology, Inc. Phase change material and methods of forming the phase change material
KR101213225B1 (en) * 2008-12-03 2012-12-17 한국전자통신연구원 The non-volatile programable switch device using phase-change memory device and the manufacturing method thereof
KR101030016B1 (en) 2008-12-15 2011-04-20 한국전자통신연구원 Nonvolatile programmable switch device and fabricating method thereof
KR101108193B1 (en) * 2008-12-16 2012-01-31 한국전자통신연구원 Non-volatile programmable device including phase change layer and fabricating method thereof
US8012790B2 (en) * 2009-08-28 2011-09-06 International Business Machines Corporation Chemical mechanical polishing stop layer for fully amorphous phase change memory pore cell
US8283202B2 (en) 2009-08-28 2012-10-09 International Business Machines Corporation Single mask adder phase change memory element
US8283650B2 (en) 2009-08-28 2012-10-09 International Business Machines Corporation Flat lower bottom electrode for phase change memory cell
US20110057161A1 (en) * 2009-09-10 2011-03-10 Gurtej Sandhu Thermally shielded resistive memory element for low programming current
US20110108792A1 (en) * 2009-11-11 2011-05-12 International Business Machines Corporation Single Crystal Phase Change Material
US8233317B2 (en) * 2009-11-16 2012-07-31 International Business Machines Corporation Phase change memory device suitable for high temperature operation
US8129268B2 (en) 2009-11-16 2012-03-06 International Business Machines Corporation Self-aligned lower bottom electrode
US7943420B1 (en) * 2009-11-25 2011-05-17 International Business Machines Corporation Single mask adder phase change memory element
KR20130062211A (en) 2011-12-03 2013-06-12 에스케이하이닉스 주식회사 Variable resistive memory device and method of fabricating the same
KR20140033545A (en) * 2012-08-27 2014-03-19 삼성전자주식회사 Method for protecting and managing a digital contents and device thereof
CN102832341B (en) * 2012-09-12 2014-11-05 同济大学 Al-Sb-Se nano-phase change thin film material and preparation method and application thereof
CN104518084B (en) * 2013-09-29 2017-11-03 中芯国际集成电路制造(上海)有限公司 Phase transition storage and forming method thereof
KR101566263B1 (en) 2014-02-28 2015-11-05 연세대학교 산학협력단 super resolution film and lithography method using thereof
KR102237826B1 (en) 2014-07-18 2021-04-08 삼성전자주식회사 Graphene device, methods of manufacturing and operating the same, and electronic apparatus including graphene device
CN104328326B (en) * 2014-09-17 2016-11-30 宁波大学 Zn-Sb-Se phase transiting storing thin-film material for phase transition storage
CN108630806A (en) * 2017-03-17 2018-10-09 中芯国际集成电路制造(上海)有限公司 Phase transition storage and forming method thereof
US10141503B1 (en) * 2017-11-03 2018-11-27 International Business Machines Corporation Selective phase change material growth in high aspect ratio dielectric pores for semiconductor device fabrication
CN109904311B (en) * 2017-12-08 2022-12-23 江苏理工学院 Sb-Se-Ti series nano composite phase change film for phase change memory and preparation method thereof
CN110176536B (en) * 2019-04-18 2023-04-18 宁波大学 Vanadium dioxide-Sb thin film material and preparation method thereof
US11177436B2 (en) * 2019-04-25 2021-11-16 International Business Machines Corporation Resistive memory with embedded metal oxide fin for gradual switching
CN112909160B (en) * 2021-01-05 2022-04-08 华中科技大学 Phase change memory cell with low operation power consumption and preparation method thereof
CN115101666A (en) * 2022-01-30 2022-09-23 华为技术有限公司 Phase change material, phase change memory chip, memory device and electronic device

Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3675090A (en) * 1968-11-04 1972-07-04 Energy Conversion Devices Inc Film deposited semiconductor devices
US4633273A (en) 1984-01-26 1986-12-30 Sony Corporation Information recording medium including antimony-selenium compounds
US5534712A (en) 1991-01-18 1996-07-09 Energy Conversion Devices, Inc. Electrically erasable memory elements characterized by reduced current and improved thermal stability
US5825046A (en) * 1996-10-28 1998-10-20 Energy Conversion Devices, Inc. Composite memory material comprising a mixture of phase-change memory material and dielectric material
US5952671A (en) * 1997-05-09 1999-09-14 Micron Technology, Inc. Small electrode for a chalcogenide switching device and method for fabricating same
JP2000260060A (en) 1999-03-09 2000-09-22 Sony Corp Optical information recording medium
USRE37259E1 (en) 1996-04-19 2001-07-03 Energy Conversion Devices, Inc. Multibit single cell memory element having tapered contact
US20030049912A1 (en) 2001-08-29 2003-03-13 Campbell Kristy A. Method of forming chalcogenide comprsing devices and method of forming a programmable memory cell of memory circuitry
KR20040054250A (en) 2002-12-18 2004-06-25 삼성전자주식회사 Phase changeable memory cell and method for forming the same
KR20040076040A (en) 2003-02-24 2004-08-31 삼성전자주식회사 Phase-change memory device having self-heater structure
US20060091374A1 (en) * 2004-11-04 2006-05-04 Yoon Sung M Multibit phase change memory device and method of driving the same
US20070020799A1 (en) * 2005-07-25 2007-01-25 Samsung Electronics Co., Ltd. Method of manufacturing a variable resistance structure and method of manufacturing a phase-change memory device using the same
US7254059B2 (en) * 2004-10-08 2007-08-07 Industrial Technology Research Institut Multilevel phase-change memory element and operating method
US7326950B2 (en) * 2004-07-19 2008-02-05 Micron Technology, Inc. Memory device with switching glass layer
US7361925B2 (en) * 2005-02-10 2008-04-22 Infineon Technologies Ag Integrated circuit having a memory including a low-k dielectric material for thermal isolation

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2002211128A (en) * 2001-01-12 2002-07-31 Ricoh Co Ltd Optical data recording medium
US7049623B2 (en) * 2002-12-13 2006-05-23 Ovonyx, Inc. Vertical elevated pore phase change memory
JP4221660B2 (en) * 2003-10-16 2009-02-12 ソニー株式会社 Pore structure and manufacturing method thereof, memory device and manufacturing method thereof, adsorption amount analyzing apparatus, and magnetic recording medium
KR100568109B1 (en) * 2003-11-24 2006-04-05 삼성전자주식회사 Phase change memory devices and methods of forming the same

Patent Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3675090A (en) * 1968-11-04 1972-07-04 Energy Conversion Devices Inc Film deposited semiconductor devices
US4633273A (en) 1984-01-26 1986-12-30 Sony Corporation Information recording medium including antimony-selenium compounds
US5534712A (en) 1991-01-18 1996-07-09 Energy Conversion Devices, Inc. Electrically erasable memory elements characterized by reduced current and improved thermal stability
USRE37259E1 (en) 1996-04-19 2001-07-03 Energy Conversion Devices, Inc. Multibit single cell memory element having tapered contact
US5825046A (en) * 1996-10-28 1998-10-20 Energy Conversion Devices, Inc. Composite memory material comprising a mixture of phase-change memory material and dielectric material
US5952671A (en) * 1997-05-09 1999-09-14 Micron Technology, Inc. Small electrode for a chalcogenide switching device and method for fabricating same
JP2000260060A (en) 1999-03-09 2000-09-22 Sony Corp Optical information recording medium
US20030049912A1 (en) 2001-08-29 2003-03-13 Campbell Kristy A. Method of forming chalcogenide comprsing devices and method of forming a programmable memory cell of memory circuitry
KR20040054250A (en) 2002-12-18 2004-06-25 삼성전자주식회사 Phase changeable memory cell and method for forming the same
KR20040076040A (en) 2003-02-24 2004-08-31 삼성전자주식회사 Phase-change memory device having self-heater structure
US7326950B2 (en) * 2004-07-19 2008-02-05 Micron Technology, Inc. Memory device with switching glass layer
US7254059B2 (en) * 2004-10-08 2007-08-07 Industrial Technology Research Institut Multilevel phase-change memory element and operating method
US20060091374A1 (en) * 2004-11-04 2006-05-04 Yoon Sung M Multibit phase change memory device and method of driving the same
US7361925B2 (en) * 2005-02-10 2008-04-22 Infineon Technologies Ag Integrated circuit having a memory including a low-k dielectric material for thermal isolation
US20070020799A1 (en) * 2005-07-25 2007-01-25 Samsung Electronics Co., Ltd. Method of manufacturing a variable resistance structure and method of manufacturing a phase-change memory device using the same

Non-Patent Citations (3)

* Cited by examiner, † Cited by third party
Title
Kang et al., "Structural transformation of SbxSe100-x thin films for phase change nonvolatile memory applications", Journal of Applied Physics, vol. 98, pp. 014904-1 to 014904-6, Jul. 2005. *
R. Barton et al., "New phase change material for optical recording with short erase time", Applied Physics Letters, vol. 48, Issue 19, May 12, 1986, pp. 1255-1257.
Sb-Se-Based Phase-Change Memory Device With Lower Power and Higher Speed Operations, IEEE Electron Device Letters, vol. 27, No. 6, pp. 445-447, by Yoon et al., Jun. 2006. *

Also Published As

Publication number Publication date
US20080237564A1 (en) 2008-10-02
JP2009507390A (en) 2009-02-19
KR100687750B1 (en) 2007-02-27
CN101258598A (en) 2008-09-03
US7547913B2 (en) 2009-06-16
WO2007029938A1 (en) 2007-03-15

Similar Documents

Publication Publication Date Title
USRE45356E1 (en) Phase-change memory device using Sb-Se metal alloy and method of fabricating the same
US7718989B2 (en) Resistor random access memory cell device
US7569844B2 (en) Memory cell sidewall contacting side electrode
US7972895B2 (en) Memory cell device with coplanar electrode surface and method
US7875493B2 (en) Memory structure with reduced-size memory element between memory material portions
US8158965B2 (en) Heating center PCRAM structure and methods for making
KR100655082B1 (en) Phase-change memory cell and method of fabricating the same
US7402851B2 (en) Phase changeable memory devices including nitrogen and/or silicon and methods for fabricating the same
US7682868B2 (en) Method for making a keyhole opening during the manufacture of a memory cell
US7816661B2 (en) Air cell thermal isolation for a memory array formed of a programmable resistive material
US7977674B2 (en) Phase change memory device and method of fabricating the same
US7879645B2 (en) Fill-in etching free pore device
US7879643B2 (en) Memory cell with memory element contacting an inverted T-shaped bottom electrode
US7884347B2 (en) Phase-change memory device and method of fabricating the same
US8445887B2 (en) Nonvolatile programmable switch device using phase-change memory device and method of manufacturing the same
US7956344B2 (en) Memory cell with memory element contacting ring-shaped upper end of bottom electrode
US7884342B2 (en) Phase change memory bridge cell
US7952086B2 (en) Phase-change nonvolatile memory device using Sb-Zn alloy
US20090101885A1 (en) Method of producing phase change memory device
US7985693B2 (en) Method of producing phase change memory device
KR20090081302A (en) Phase change type memory device and fabricating method thereof
KR100536599B1 (en) Phase-Changeable Memory Device Structure

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

FPAY Fee payment

Year of fee payment: 8

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2553); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY

Year of fee payment: 12