WO1991001597A1 - Method and circuit for decoding a manchester code signal - Google Patents

Method and circuit for decoding a manchester code signal Download PDF

Info

Publication number
WO1991001597A1
WO1991001597A1 PCT/US1990/003629 US9003629W WO9101597A1 WO 1991001597 A1 WO1991001597 A1 WO 1991001597A1 US 9003629 W US9003629 W US 9003629W WO 9101597 A1 WO9101597 A1 WO 9101597A1
Authority
WO
WIPO (PCT)
Prior art keywords
signal
data
state
data output
manchester code
Prior art date
Application number
PCT/US1990/003629
Other languages
French (fr)
Inventor
Hoke Stephens Johnson, Iii
Original Assignee
Sf2 Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sf2 Corporation filed Critical Sf2 Corporation
Priority to JP90510986A priority Critical patent/JPH05505496A/en
Publication of WO1991001597A1 publication Critical patent/WO1991001597A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M5/00Conversion of the form of the representation of individual digits
    • H03M5/02Conversion to or from representation by pulses
    • H03M5/04Conversion to or from representation by pulses the pulses having two levels
    • H03M5/06Code representation, e.g. transition, for a given bit cell depending only on the information in that bit cell
    • H03M5/12Biphase level code, e.g. split phase code, Manchester code; Biphase space or mark code, e.g. double frequency code

Definitions

  • the present invention relates to a circuit for extracting separate data and clock signals from a Manchest encoded digital communication signal.
  • Manchester encoding is commonly used in bit-seri digital communications, and numerous types of Manchester decoder circuits exist in the prior art. Many of these circuits are incapable of accurately decoding a Manchester signal at high speed, typically because signal propagation delays in the components of the circuits are either too lo (i.e., the circuit is slow) or not sufficiently controllable.
  • Such circuits include those having one-shot logic circuits and those implemented using TTL logic.
  • Such circuits include phase- locked loop circuits and fast-sampling state machines.
  • the present invention is a reliable method and circuit for decoding a Manchester encoded signal.
  • the circuit includes a pair of latch circuits which are used to detect transitions or edges in the encoded signal for providing respectively set and reset pulses to a third latch circuit, an output of which comprises the decoded data of the Manchester signal.
  • the circuit also includes two delay elements, input and delay matching buffers, and one or more logic gates. Logical combination of the decoded data with a delayed encoded signal provides a decoded clock.
  • the circuit can be implemented using fast ECL devices in a single integrated circuit.
  • the latch circuit pair comprise flip-flop logic circuits matched on an integrated circuit to equalize signal propagation delays through the flip-flops.
  • FIG. 1 is a signal diagram illustrating the method of the present invention.
  • FIG. 2 is a schematic of an embodiment of the Manchester decoder circuit of the present invention
  • FIG. 3 is a timing diagram of the circuit of FIG. 2.
  • Manchester encoding is a method of combining a serial data stream and a synchronized clock signal into a single signal. It can be accomplished, for example, by combining a serial data stream of NRZ data with a synchronized 50% duty cycle clock signal in an exclusive-NO logical operation.
  • a logical "1 is represented as a data bit cell in which the signal is at a high level for the first half of the data bit cell and at a low level for the second half.
  • a logical "1” is encoded as a two-bit code 1,0, each code bit cell being one- half the data bit cell.
  • a logical M 0" is represented as a data bit cell in which the signal is at a low level for the first half of the data bit cell and at a high level for the second half.
  • a logical M 0" is encoded as a two-bit code 0,1.
  • Each clock period 102 defines a data bit cell including two code bit cells (e.g., high state code bit cell 104 and low state code bit cell 106) .
  • Waveform 100 has falling edge transitions A,C,E,G,I,K,M and 0 and rising edge transitions B,D,F,H,J,L and N. Transitions A,B,C,E,F,H,J,L,M and 0 each occurs in the center of a clock period, and thus each conveys information: the falling edge transitions represent logical "l' ⁇ ", and the rising edge transitions represent logical "O's". Transitions D,G,I,K and N each occur at an edge of a clock period, and thus do not convey data.
  • each transition in the waveform is detected, although, as will be apparent, it is only necessary to detect the transitions occurring in the middles of clock periods 10 .
  • the state (high or low) of the waveform 100 between one-half and one clock period preceding the detected transition is determined.
  • the state (low) of waveform 100 at point 101 is determined.
  • An output signal 103 is then generated having a first and a second state, preferably comprising a low state to represent a logical M 0" in the encoded data and a high 1 state to represent a logical H 1 H , although an inverse
  • FIG. 2 An embodiment 200 of the Manchester decoder circuit of the present invention is shown in FIG. 2. For purposes of illustration, a timing diagram of the circuit 200 of FIG. 2 is shown in FIG. 3, with corresponding signal points indicated in each figure.
  • a Manchester encoded signal 300 is coupled through buffer circuit 202 to the clocking input of flip-flop FF2 and to the input of delay element circuit 204.
  • Buffer circuit 202 also inverts the encoded signal 300 and provides inverted signal 302 to the clocking input of flip-flop FF1.
  • Delay element circuit 204 generates delayed encoded signals 304 and 306. Signal 304 is delayed by 1/2 of a clock period of the original clock encoded in signal 300, and signal 306 is delayed by 3/4 of a clock period. The length of the delay depends on the speed at which data is transferred to circuit 200.
  • delay element circuit 204 would be implemented to delay signal 304 by 5.0 nanoseconds(ns) , and signal 306 by 7.5 ns.
  • Delay element circuit 204 may be implemented using a fixed or programmable delay line circuit. Alternately, if it is desired that circuit 200 be implemented in a fully integrated circuit, delay element circuit 204 may be implemented as a high-speed clock circuit and a multiple-output shift register circuit to generate the delayed signals 304 and 306. Delayed encoded signal 306 is provided to the dat input D of each flip-flop FFl, FF2.
  • Flip-flops FFl and FF2 are rising edge triggered flip-flop circuits.
  • FFl samples delayed encoded signal 306 when the inverted encoded signal 302 at its clocking input transitions from a low level to a high level (i.e., on a rising edge of inverted signal 302) .
  • FFl is clocked once for each falling edge of encoded signal 300.
  • FF2 samples delayed encoded signal 306 when the original encoded signal 300 at its clocking input transitions from a low level to a high level (i.e., on a rising edge of encoded signal 300) .
  • it is a property of a Manchester encoded signal that a transition occurs in the midpoint of every data cell due to the encoded clock signal.
  • the encoded data is represented by the direction of that transistion.
  • FFl or FF2 will be clocked by an edge or transition at the midpoint of each data cell.
  • edges are also present at the boundaries of the data cells, these transitions do not cause the latched data output of either flip-flop FFl or FF2 to change because the data at the input of the flip-flop will be the same as the data previously latched.
  • the data signal at the D input of FFl (delayed signal 306) represents the original encoded signal 300 ⁇ delayed by 3/4 of a data cell, which is equivalent to 1-1/2
  • flip-flop FFl If, on the other hand, the data at the D input of 9 flip-flop FFl is a 0 when sampled, it is known that origina 0 encoded signal 300 has not been a 1 for two consecutive cod 1 bit cells, indicating that the encoded data has not changed 2 from a logical "O" to a logical l". Therefore flip-flop 3 FFl remains in the 0 state (i.e., the signal at Q output of 4 FFl remains 0) and FF3 is not set. This is the result, for 5 example, whenever flip-flop FFl is clocked by an edge at th 6 boundary of a data cell.
  • Flip-flop FF2 operates in a similar manner to reset FF3 whenever the data at its D input (delayed signal 306) is a 0 when flip-flop FF2 is clocked by a rising edge in signal 300.
  • the data signal at the D input of FF2 represents the original encoded signal 300 delayed by 3/4 of a data cell, which is equivalent to 1-1/2 code bit cells. If, when a rising edge transition in non-inverted signal 300 causes FF to sample the data at its D input, the sampled data is a 0, then it is known that original encoded signal 300 has been 0 for two consecutive code bit cells and that the decoded data should change from a logical "l" to a logical "0".
  • Flip-flop FF2 accordingly outputs a 1 on its inverted Q output which is coupled to the reset control input of SR flip-flop FF3.
  • This transition shown for example by point 314 on signal 316, causes the Q output of FF3 to be set to "0".
  • the signal at the inverted Q output of flip-flop FF3 is coupled back to the set control input of FF2 to cause signal 316 at the inverted Q output of FF2 to return to 0 after FF3 has been successfully reset. This coupling back prevents flip-flop FF2 from trying to reset flip-flop FF3 a the same time flip-flop FFl may be trying to set flip-flop FF3.
  • flip-flop FF2 if, on the other hand, the data at the D input of flip-flop FF2 is a 1 when sampled, it is known that origina encoded signal 300 has not been a 0 for two consecutive cod bit cells, indicating that the encoded data has not changed from a logical "1" to a logical "0". Therefore flip-flop FF2 remains in the 1 state (i.e., the signal at inverted Q output of FF2 remains 0) and FF3 is not reset. This is always the result when flip-flop FF2 is clocked by an edge at a boundary of a data cell.
  • the Q output of flip-flop FF3 is coupled to an input of each of exclusive-OR logic gates 206 and 208.
  • a second input of logic gate 206 is coupled to to the 1/2 clock period delay line of delay element circuit 204 by a plurality of delay matching buffer circuits 210.
  • the Manchester encoded data signal delayed by 1/2 clock period (signal 304) is combined with the decoded data at the Q output of FF3 (signal 312) to recover the clock from the encoded signal.
  • There is additional delay in the decoded data due to signal propagation delays through flip-flops FF1/FF2 and FF3.
  • Delay matching buffer circuits 210 compensate for this delay (see signal 317).
  • flip-flops FFl, FF2 and FF3, and delay matching buffers 210 are implemented in a single integrated circuit to minimize variations in the signal propagation delays of the different component circuits that might be caused by variations in t semiconductor processes used to manufacture the circuits. ECL devices are preferred because of their speed, although other technologies also may be used.
  • Delay matching buffe 210 can be implemented as desired to emulate the signal propagation delays of the flip-flops during operation. If the circuit is implemented using discrete components, dela matching buffers can be implemented using conventional fixe or programmable delay elements.
  • the clock signal at the output of exclusive-OR gate 206 (signal 318) is inverted with respect to original clock signal 320.
  • This arrangement is useful for subsequen circuitry because the rising edge of the inverted clock occurs in the center of each data cell of the decoded data (signal 312) , thus giving equal set up and hold times for clocking the decoded data into additional circuits.
  • the decoded data signal 312 is coupled through exclusive-OR gate 206 to generate the recovered clock 318, the recovered clock will be delayed from the center of the data cells of the decoded data by the propagation delay of exclusive-OR gate 206. If it is desired that the propagation delay of exclusive-OR gate 206 be cancelled, the decoded data signal 312 can be coupled through an optional delay element, such as exclusive-OR gate 208 shown in FIG.
  • flip-flops FFl and FF2 can be replaced by falling edge triggered flip-flops if the clocking inputs provided to the two flip-flops are reversed, Further, each flip-flop can be replaced by other latch circuits having cross-coupled logic gates, and alternate circuitry may be used to condition the control signals provided to set and reset flip-flop FF3 to avoid conflict.
  • the described embodiments are presented for purposes of illustration and not of limitation, and the present invention is limited only by the claims which follow.

Abstract

A circuit for decoding a high speed Manchester encoded digital communication signal is provided. The circuit includes a pair of latch circuits which are used to detect clock edges in the encoded signal for providing respectively set and reset pulses to a third latch circuit, an output of which comprises the decoded data of the Manchester code signal. Additional logic is provided to extract a clock signal from the Manchester code signal.

Description

METHOD AND CIRCUIT FOR DECODING
A MANCHESTER CODE SIGNAL
Background of the Invention The present invention relates to a circuit for extracting separate data and clock signals from a Manchest encoded digital communication signal. Manchester encoding is commonly used in bit-seri digital communications, and numerous types of Manchester decoder circuits exist in the prior art. Many of these circuits are incapable of accurately decoding a Manchester signal at high speed, typically because signal propagation delays in the components of the circuits are either too lo (i.e., the circuit is slow) or not sufficiently controllable. Such circuits include those having one-shot logic circuits and those implemented using TTL logic. Further, of the prior art Manchester decoder circuits that are capable of reliable operation at high speed, many are complicated and expensive. Such circuits include phase- locked loop circuits and fast-sampling state machines. Summary Of The Invention The present invention is a reliable method and circuit for decoding a Manchester encoded signal. The circuit includes a pair of latch circuits which are used to detect transitions or edges in the encoded signal for providing respectively set and reset pulses to a third latch circuit, an output of which comprises the decoded data of the Manchester signal. The circuit also includes two delay elements, input and delay matching buffers, and one or more logic gates. Logical combination of the decoded data with a delayed encoded signal provides a decoded clock. The circuit can be implemented using fast ECL devices in a single integrated circuit. In a preferred embodiment, the latch circuit pair comprise flip-flop logic circuits matched on an integrated circuit to equalize signal propagation delays through the flip-flops. Brief Description Of The Drawinσs The above and other advantages of the present invention will be apparent upon consideration of the following detailed description, taken in conjunction with the accompanying drawings, in which: FIG. 1 is a signal diagram illustrating the method of the present invention. ; FIG. 2 is a schematic of an embodiment of the Manchester decoder circuit of the present invention; and FIG. 3 is a timing diagram of the circuit of FIG. 2. Detailed Description Of The Invention Manchester encoding is a method of combining a serial data stream and a synchronized clock signal into a single signal. It can be accomplished, for example, by combining a serial data stream of NRZ data with a synchronized 50% duty cycle clock signal in an exclusive-NO logical operation. As a result of this operation, the data becomes encoded as a series of two-bit codes. A logical "1 is represented as a data bit cell in which the signal is at a high level for the first half of the data bit cell and at a low level for the second half. Thus a logical "1" is encoded as a two-bit code 1,0, each code bit cell being one- half the data bit cell. A logical M0" is represented as a data bit cell in which the signal is at a low level for the first half of the data bit cell and at a high level for the second half. Thus a logical M0" is encoded as a two-bit code 0,1. By examining examples of typical Manchester encoded data streams, it can be seen that a transition in the original data from a logical "0" to a logical "1" causes the Manchester encoded data stream to contain a sequence of two code bits equal to 1. Likewise when the original data transitions from a logical M1M to a logical M0", the Manchester encoded data stream contains a sequence of two code bits equal to 0. At all other times, i.e., when the original data is a stream of consecutive logical "^'s or "O'-s, the Manchester encoded data stream consists of alternating 1 and 0 code bits. Referring to FIG. 1, an exemplary Manchester encoded waveform 100 having clock periods 102 is shown. Each clock period 102 defines a data bit cell including two code bit cells (e.g., high state code bit cell 104 and low state code bit cell 106) . Waveform 100 has falling edge transitions A,C,E,G,I,K,M and 0 and rising edge transitions B,D,F,H,J,L and N. Transitions A,B,C,E,F,H,J,L,M and 0 each occurs in the center of a clock period, and thus each conveys information: the falling edge transitions represent logical "l'ε", and the rising edge transitions represent logical "O's". Transitions D,G,I,K and N each occur at an edge of a clock period, and thus do not convey data. The preferred method of the present invention for extracting a data signal from a Manchester encoded waveform is described below with reference to the exemplary waveform of FIG. 1. As a first step in the preferred method, each transition in the waveform is detected, although, as will be apparent, it is only necessary to detect the transitions occurring in the middles of clock periods 10 . For each detected transition, the state (high or low) of the waveform 100 between one-half and one clock period preceding the detected transition is determined. Thus, for example, assuming transition B to have been detected, the state (low) of waveform 100 at point 101 is determined. An output signal 103 is then generated having a first and a second state, preferably comprising a low state to represent a logical M0" in the encoded data and a high 1 state to represent a logical H1H, although an inverse
2 relationship may also be used if desired to represent the
3 original data. The output signal, the clock periods of
* which may be delayed with respect to the clock periods of
•5 waveform 100, is characterized by the following rules based
6 on the direction of the detected transitions and the
7 correspondingly determined state of waveform 100: a. if a detected transition is a rising transition and the determined state of the waveform is a low state (e.g., the conditions shown by arrow 108) , the output signal (whic in the example is assumed to begin as a logical "1") changes from a high state to a low state; b. if a detected transition is a rising transition and the determined state of the waveform is a high state (e.g. , the conditions shown by arrow 110) , the output signal remains in its previous state; c. if a detected transition is a falling transition and the determined state of the waveform is a low state (e.g. , the conditions shown by arrow 112) , the output signal again remains in its previous state; and d. if a detected transition is a falling transition and the determined state of the waveform is a high state (e.g. , the conditions shown by arrow 114) , the output signal. changes from a low state to a high state. As can be seen, transitions which occur at an edge of the clock period (e.g., 116 and 118) are governed by rules (b) and (c) above, and thus produce no change in output signal 103. An embodiment 200 of the Manchester decoder circuit of the present invention is shown in FIG. 2. For purposes of illustration, a timing diagram of the circuit 200 of FIG. 2 is shown in FIG. 3, with corresponding signal points indicated in each figure. Referring to FIGS. 2 and 3, a Manchester encoded signal 300 is coupled through buffer circuit 202 to the clocking input of flip-flop FF2 and to the input of delay element circuit 204. Buffer circuit 202 also inverts the encoded signal 300 and provides inverted signal 302 to the clocking input of flip-flop FF1. Delay element circuit 204 generates delayed encoded signals 304 and 306. Signal 304 is delayed by 1/2 of a clock period of the original clock encoded in signal 300, and signal 306 is delayed by 3/4 of a clock period. The length of the delay depends on the speed at which data is transferred to circuit 200. For example, at a data transfer rate of 100 Megabits per second, delay element circuit 204 would be implemented to delay signal 304 by 5.0 nanoseconds(ns) , and signal 306 by 7.5 ns. Delay element circuit 204 may be implemented using a fixed or programmable delay line circuit. Alternately, if it is desired that circuit 200 be implemented in a fully integrated circuit, delay element circuit 204 may be implemented as a high-speed clock circuit and a multiple-output shift register circuit to generate the delayed signals 304 and 306. Delayed encoded signal 306 is provided to the dat input D of each flip-flop FFl, FF2. Flip-flops FFl and FF2 are rising edge triggered flip-flop circuits. FFl samples delayed encoded signal 306 when the inverted encoded signal 302 at its clocking input transitions from a low level to a high level (i.e., on a rising edge of inverted signal 302) . Thus in effect FFl is clocked once for each falling edge of encoded signal 300. FF2 samples delayed encoded signal 306 when the original encoded signal 300 at its clocking input transitions from a low level to a high level (i.e., on a rising edge of encoded signal 300) . As described above, it is a property of a Manchester encoded signal that a transition occurs in the midpoint of every data cell due to the encoded clock signal. The encoded data is represented by the direction of that transistion. Thus, depending on the data represented in each data cell of the encoded signal, either FFl or FF2 will be clocked by an edge or transition at the midpoint of each data cell. Although edges are also present at the boundaries of the data cells, these transitions do not cause the latched data output of either flip-flop FFl or FF2 to change because the data at the input of the flip-flop will be the same as the data previously latched. The data signal at the D input of FFl (delayed signal 306) represents the original encoded signal 300 \ delayed by 3/4 of a data cell, which is equivalent to 1-1/2
2 code bit cells. ' If, when a rising edge transition in
3 inverted signal 302 causes FFl to sample the data at its D
4 input, the sampled data is a 1, then it is known that
5 original encoded signal 300 has been a 1 for two consecutiv (_ code bit cells and that the decoded data should change from
7 a logical "0" to a logical M1M. Flip-flop FFl accordingly
8 outputs a 1 on its output which is coupled to the set
9 control input of an SR flip-flop FF3. This transition, 0 shown for example by point 308 on signal 310, causes the Q 1 output of FF3 to be set to a "1". The signal 312 at the Q 2 output of flip-flop FF3 is coupled back to the reset contro 3 input of FFl to cause signal 310 at the Q output of FFl to return to 0 after FF3 has been successfully set. This 5 prevents flip-flop FFl from trying to set flip-flop FF3 at 6 the same time flip-flop FF2, the operation of which is 7 described below, may try to reset flip-flop FF3. 8 If, on the other hand, the data at the D input of 9 flip-flop FFl is a 0 when sampled, it is known that origina 0 encoded signal 300 has not been a 1 for two consecutive cod 1 bit cells, indicating that the encoded data has not changed 2 from a logical "O" to a logical l". Therefore flip-flop 3 FFl remains in the 0 state (i.e., the signal at Q output of 4 FFl remains 0) and FF3 is not set. This is the result, for 5 example, whenever flip-flop FFl is clocked by an edge at th 6 boundary of a data cell. 7 8 Flip-flop FF2 operates in a similar manner to reset FF3 whenever the data at its D input (delayed signal 306) is a 0 when flip-flop FF2 is clocked by a rising edge in signal 300. As in the case of FFl, the data signal at the D input of FF2 (delayed signal 306) represents the original encoded signal 300 delayed by 3/4 of a data cell, which is equivalent to 1-1/2 code bit cells. If, when a rising edge transition in non-inverted signal 300 causes FF to sample the data at its D input, the sampled data is a 0, then it is known that original encoded signal 300 has been 0 for two consecutive code bit cells and that the decoded data should change from a logical "l" to a logical "0". Flip-flop FF2 accordingly outputs a 1 on its inverted Q output which is coupled to the reset control input of SR flip-flop FF3. This transition, shown for example by point 314 on signal 316, causes the Q output of FF3 to be set to "0". The signal at the inverted Q output of flip-flop FF3 is coupled back to the set control input of FF2 to cause signal 316 at the inverted Q output of FF2 to return to 0 after FF3 has been successfully reset. This coupling back prevents flip-flop FF2 from trying to reset flip-flop FF3 a the same time flip-flop FFl may be trying to set flip-flop FF3. if, on the other hand, the data at the D input of flip-flop FF2 is a 1 when sampled, it is known that origina encoded signal 300 has not been a 0 for two consecutive cod bit cells, indicating that the encoded data has not changed from a logical "1" to a logical "0". Therefore flip-flop FF2 remains in the 1 state (i.e., the signal at inverted Q output of FF2 remains 0) and FF3 is not reset. This is always the result when flip-flop FF2 is clocked by an edge at a boundary of a data cell. The Q output of flip-flop FF3 is coupled to an input of each of exclusive-OR logic gates 206 and 208. A second input of logic gate 206 is coupled to to the 1/2 clock period delay line of delay element circuit 204 by a plurality of delay matching buffer circuits 210. The Manchester encoded data signal delayed by 1/2 clock period (signal 304) is combined with the decoded data at the Q output of FF3 (signal 312) to recover the clock from the encoded signal. There is a delay in the decoded data of signal 312 relative to the original data encoded in signal 300. This delay includes a 1/2 data cell delay which, in recovering the clock signal, is compensated for by the delay of 1/2 clock period in signal 304. There is additional delay in the decoded data due to signal propagation delays through flip-flops FF1/FF2 and FF3. Delay matching buffer circuits 210 compensate for this delay (see signal 317). Preferably, flip-flops FFl, FF2 and FF3, and delay matching buffers 210 are implemented in a single integrated circuit to minimize variations in the signal propagation delays of the different component circuits that might be caused by variations in t semiconductor processes used to manufacture the circuits. ECL devices are preferred because of their speed, although other technologies also may be used. Delay matching buffe 210 can be implemented as desired to emulate the signal propagation delays of the flip-flops during operation. If the circuit is implemented using discrete components, dela matching buffers can be implemented using conventional fixe or programmable delay elements. The clock signal at the output of exclusive-OR gate 206 (signal 318) is inverted with respect to original clock signal 320. This arrangement is useful for subsequen circuitry because the rising edge of the inverted clock occurs in the center of each data cell of the decoded data (signal 312) , thus giving equal set up and hold times for clocking the decoded data into additional circuits. Becaus the decoded data signal 312 is coupled through exclusive-OR gate 206 to generate the recovered clock 318, the recovered clock will be delayed from the center of the data cells of the decoded data by the propagation delay of exclusive-OR gate 206. If it is desired that the propagation delay of exclusive-OR gate 206 be cancelled, the decoded data signal 312 can be coupled through an optional delay element, such as exclusive-OR gate 208 shown in FIG. 2, preferably in the same integrated circuit, to provide a data signal output having a matching delay. Thus a novel circuit for decoding a Manchester encoded digital communication signal has been described. One skilled in the art will appreciate that the present invention can be practiced by other than the described embodiments. For example, flip-flops FFl and FF2 can be replaced by falling edge triggered flip-flops if the clocking inputs provided to the two flip-flops are reversed, Further, each flip-flop can be replaced by other latch circuits having cross-coupled logic gates, and alternate circuitry may be used to condition the control signals provided to set and reset flip-flop FF3 to avoid conflict. The described embodiments are presented for purposes of illustration and not of limitation, and the present invention is limited only by the claims which follow.

Claims

What Is Claimed Is:
1. A method for extracting a data signal from Manchester code signal, the Manchester code signal having low and high states, rising and falling transitions betwee the low and high states, and a clock period defining data cells, the method comprising the steps of: detecting the transitions in the Manchester code signal; for each detected transition, determining the state o the Manchester code signal at a point in the Manchester co signal between one-half and one clock period preceding the detected transition; and generating an output signal having first and second states, the output signal being characterized with respect to each detected transition and correspondingly determined state of the Manchester code signal in that: a. if a detected transition is a rising transition and the determined state of the Manchester code signal is low state, the output signal changes from the second state to the first state; b. if a detected transition is a rising transition and the determined state of the Manchester code signal is high state, the output signal remains in its previous stat c. if a detected transition is a falling transition and the determined state of the Manchester code signal is a low state, the output signal remains in its previous state; and d. if a detected transition is a falling transition and the determined state of the Manchester code signal is a high state, the output signal changes from the first state state to the second state.
2. The method of claim 1 further comprising a method for extracting a clock signal from the Manchester code signal, the clock signal extracting method comprising the steps of: delaying the Manchester code signal; and combining the generated output signal in an exclusive- OR logic operation with the delayed Manchester code signal.
3. An apparatus for extracting a data signal from a Manchester code signal, the Manchester code signal having low and high states, rising and falling transitions between the low and high states, and a clock period defining data cells, the apparatus comprising: means for detecting the transitions in the Manchester code signal; means for determining for each detected transition the state of the Manchester code signal at a point in the Manchester code signal between one-half and one clock period preceding the detected transition; and means for generating an output signal having first an second states, the output signal being characterized with respect to each detected transition and correspondingly determined state of the Manchester code signal in that: a. if a detected transition is a rising transition and the determined state of the Manchester code signal is low state, the output signal changes from the second state to the first state; b. if a detected transition is a rising transition and the determined state of the Manchester code signal is a high state, the output signal remains in its previous state c. if a detected transition is a falling transition and the determined state of the Manchester code signal is a low state, the output signal remains in its previous state; and d. if a detected transition is a falling transition and the determined state of the Manchester code signal is a high state, the output signal changes from the first state state to the second state.
4. The apparatus of claim 3 further comprising means for extracting a clock signal from the Manchester cod signal, the clock signal extracting means comprising: means for delaying the Manchester code signal; and means for combining the generated output signal in an exclusive-OR logic operation with the delayed Manchester code signal. 16
5. An apparatus for decoding a Manchester code signal having data cells each defined by a pair of high state and low state code bit cells and a rising or falling state transition between the code bit cells, the apparatus comprising: first and second means each having a data input, a clocking input, and a data output, for latching a data signal from the data input to the data output when a clocking edge is present at the clocking input; means for delaying the Manchester code signal between one and two code bit cells and for supplying the delayed code signal to each of the data inputs of the first and second latch means; means for clocking the first latch means by providing a clocking edge to the clocking input of the first latch means in accordance with each falling transition of the Manchester code signal; means for clocking the second latch means by providing a clocking edge to the clocking input of the second latch means in accordance with each rising transition of the Manchester code signal; means for generating a data output signal at a data output, the data output signal generating means having first and second output states and first and second control inputs ; first circuit means coupled to the first latch means and the data output signal generating means for supplying first control signal to the first control input of the dat output signal generating means when the delayed Manchester code signal supplied to the data input of the first latch means is in a high state when latched by the first latch means, the first control signal causing the data output signal generating means to operate in a first output state; and second circuit means coupled to the second latch means and the data output signal generating means for supplying a second control signal to the second control input of the data output signal generating means when the delayed Manchester code signal supplied to the data input of the second latch means is in a low state when latched by the second latch means, the second control signal causing the data output signal generating means to operate in a second output state, whereby the data output signal generating means generates a data output signal representative of data encoded in the Manchester code signal.
6. The apparatus of claim 5, further comprising means for decoding a clock signal from the encoded data signal.
7. The apparatus of claim 5, wherein the first and second latch means respectively comprise first and second edge triggered flip-flop circuits.
8. The apparatus of claim 7, wherein: the first and second flip-flop circuits each has a control input; the data output signal generating means includes means for generating an inverted data output signal; the first circuit means includes means for supplying one of the data output signal and the inverted data output signal to the control input of the first flip-flop circuit; and the second circuit means includes means for supplying the other of the data output signal and the inverted data output signal to the control input of the second flip-flop circuit.
9. The apparatus of claim 5, wherein the delaying means delays the encoded data signal for 1-1/2 code bit cells.
10. The apparatus of claim 6, wherein the clock signal decoding means comprises: second means for delaying the Manchester code signal by at least one code bit cell; and means for coupling the at least one code bit delayed code signal to one input of an exclusive-OR logic gate, another input of which is coupled to the data output of the third latch means.
11. The apparatus of claim 7, wherein the first and second flip-flop circuits are components of a single integrated circuit.
12. A decoder circuit for generating at a data output an output signal representative of data encoded in a Manchester code signal having a clock period, the circuit comprising: an input buffer circuit having a data input for receiving a Manchester code signal, an inverting data output and a non-inverting data output; a delay element having an input coupled to the non- inverting data output of the input buffer circuit, and having an output, the delay element having a delay of three- quarters of a clock period; a first flip-flop circuit having a data input coupled to the output of the delay element, a clocking input coupled to the inverting data output of the input buffer circuit, a non-inverting data output and a reset input; a second flip-flop circuit having a data input coupled to the output of the delay element, a clocking input coupled to the non-inverting data output of the input buffer circuit, an inverting data output and a set input; and a third flip-flop circuit having a set input coupled to the non-inverting data output of the first flip-flop circuit, a non-inverting data output coupled to the reset input of the first flip-flop circuit and to the data output of the decoder circuit, a reset input coupled to the inverting data output of the second flip-flop circuit, and an inverting data output coupled to the set input of the second flip-flop circuit.
13. The decoder circuit of claim 12 , further comprising means for generating at a clock output of the decoder circuit a clock signal representative of the clock encoded in the Manchester code signal, and for generating at the data output of the decoder circuit a synchronized data signal, the means comprising: an exclusive-OR logic gate having a first data input coupled to the non-inverting data output of the third flip- flop circuit, a second data input and a data output coupled to the clock output of the decoder circuit; a second delay element having an input coupled to the non-inverting data output of the input buffer circuit, a data output and a delay of one-half of a clock period; at least one delay matching buffer circuit coupled in series between the data output of the second delay elemen and the second data input of the exclusive-OR logic gate; and a third delay element coupled between the non-inverti data output of the third flip-flop circuit and the data output of the decoder circuit.
PCT/US1990/003629 1989-07-25 1990-06-26 Method and circuit for decoding a manchester code signal WO1991001597A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP90510986A JPH05505496A (en) 1989-07-25 1990-06-26 Manchester code signal decoding method and decoding circuit

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US385,534 1989-07-25
US07/385,534 US5023891A (en) 1989-07-25 1989-07-25 Method and circuit for decoding a Manchester code signal

Publications (1)

Publication Number Publication Date
WO1991001597A1 true WO1991001597A1 (en) 1991-02-07

Family

ID=23521809

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1990/003629 WO1991001597A1 (en) 1989-07-25 1990-06-26 Method and circuit for decoding a manchester code signal

Country Status (6)

Country Link
US (1) US5023891A (en)
EP (1) EP0484419A1 (en)
JP (1) JPH05505496A (en)
AU (1) AU634124B2 (en)
CA (1) CA2064240A1 (en)
WO (1) WO1991001597A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2259632A (en) * 1991-09-13 1993-03-17 Al Sammak Abdul Imam Jassim An encoder/decoder for Manchester code
US6008746A (en) * 1995-11-13 1999-12-28 Texas Instruments Incorporated Method and apparatus for decoding noisy, intermittent data, such as manchester encoded data or the like

Families Citing this family (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5414818A (en) * 1990-04-06 1995-05-09 Mti Technology Corporation Method and apparatus for controlling reselection of a bus by overriding a prioritization protocol
US5349685A (en) * 1992-05-05 1994-09-20 The United States Of America As Represented By The Secretary Of The Navy Multipurpose bus interface utilizing a digital signal processor
US5412697A (en) * 1993-01-14 1995-05-02 Apple Computer, Inc. Delay line separator for data bus
US5742239A (en) * 1993-08-24 1998-04-21 Mti Technology Corporation Background arbitration monitoring to improve access on lightly consumed network
US6154850A (en) * 1993-11-01 2000-11-28 Beaufort River, Inc. Data storage system and method
US5471462A (en) * 1994-03-28 1995-11-28 The United States Of America As Represented By The United States National Aeronautics And Space Administration Biphase bus monitor
US5636248A (en) * 1994-10-04 1997-06-03 The United States Of America As Represented By The Secretary Of The Navy Method and system for regenerating amplitude and timing characteristics of an analog signal
US5696800A (en) * 1995-03-22 1997-12-09 Intel Corporation Dual tracking differential manchester decoder and clock recovery circuit
US5566212A (en) * 1995-04-24 1996-10-15 Delco Electronics Corporation Phase-locked loop circuit for Manchester-data decoding
US5726650A (en) * 1995-06-07 1998-03-10 Silicon Systems, Inc. Adaptive manchester decoding with adjustable delay and power saving mode
US5748123A (en) * 1995-12-20 1998-05-05 Lg Semicon Co., Ltd. Decoding apparatus for Manchester code
KR100478888B1 (en) * 1997-12-13 2005-08-05 서창전기통신 주식회사 Manchester cordless asynchronous wireless communication
JP3527183B2 (en) * 1999-10-28 2004-05-17 シャープ株式会社 Signal generation circuit and display device using the same
US6810024B1 (en) 2000-06-21 2004-10-26 Agere Systems Inc. Auto-detection system and method for a network transceiver
US6987824B1 (en) 2000-09-21 2006-01-17 International Business Machines Corporation Method and system for clock/data recovery for self-clocked high speed interconnects
US6628212B1 (en) 2000-11-21 2003-09-30 Nortel Networks Limited State-driven over-sampling manchester decoder
US7469023B2 (en) * 2003-06-04 2008-12-23 Susan Vasana Manchester code delta detector
JP4749030B2 (en) * 2005-05-13 2011-08-17 アルプス電気株式会社 Receiver and tire pressure monitoring system
KR101125018B1 (en) * 2005-12-12 2012-03-28 삼성전자주식회사 Digital Delay cell and Delay line circuit having the same
WO2007139424A1 (en) * 2006-05-30 2007-12-06 Federalnoe Gosudarstvennoe Unitarnoe Predpriyatie 'rosysky Federalny Yaderny Tstentr - Vserossysky Nauchno-Issledovatelsky Institut Tekhnicheskoi Fiziki Akademika E.I. Zababakhina' Method for demodulating a signal in a manchester code
DE102010040772A1 (en) * 2010-09-14 2012-03-15 Endress + Hauser Flowtec Ag Decoding unit for conversion of differential Manchester signal into binary signal, has logic unit that detects whether flanks are provided in Manchester signal or not, where decoding unit sets level in binary signal during absence of flanks
US8864027B2 (en) 2011-08-10 2014-10-21 University of Pittsburgh—of the Commonwealth System of Higher Education Low-power pulse width encoding scheme and counter-less shift register that may be employed therewith
FR2999837B1 (en) * 2012-12-14 2014-12-05 Sagem Defense Securite METHOD OF DEMODULATING AT LEAST ONE FRAME CONSISTING OF A SUCCESSION OF BITS CODED ACCORDING TO A MANCHESTER CODE.
CN113645007B (en) * 2021-10-15 2022-04-29 苏州纳芯微电子股份有限公司 Single channel communication encoding method, decoding method, encoding circuit and decoding circuit
CN115333672A (en) * 2022-07-18 2022-11-11 国仪石油技术(无锡)有限公司 MCU-based 1553 bus decoding method

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3594738A (en) * 1968-03-22 1971-07-20 I E R Impression Enregistremen Delaying read signal as a function of informational content
US3659286A (en) * 1970-02-02 1972-04-25 Hughes Aircraft Co Data converting and clock pulse generating system
DE2234203A1 (en) * 1972-07-12 1974-01-31 Licentia Gmbh METHOD AND DEVICE FOR RECEIVING SERIAL INCOMING DIGITAL, PHASE-CODED SIGNALS
EP0168770A2 (en) * 1984-07-19 1986-01-22 Siemens Aktiengesellschaft Optical data bus using a statistical access method
GB2171277A (en) * 1985-02-06 1986-08-20 Plessey Co Plc Decoding method and apparatus for biphase coded signals
EP0194385A2 (en) * 1985-03-08 1986-09-17 International Computers Limited Decoder for Manchester encoded data

Family Cites Families (142)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3008124A (en) * 1956-02-23 1961-11-07 Philco Corp System for transmission and reception of binary digital information
US3026482A (en) * 1957-12-09 1962-03-20 Westinghouse Electric Corp Detector for recognizing either of two signals, each consisting of individual cyclicfrequency deviation of a carrier
US3108261A (en) * 1960-04-11 1963-10-22 Ampex Recording and/or reproducing system
US3244986A (en) * 1962-10-08 1966-04-05 Ibm Detection of bi-phase digital signals
FR1512597A (en) * 1966-12-30 1968-02-09 Csf Dual-sampling system for the identification of a sequence of bi-phased signals
US3493868A (en) * 1967-03-07 1970-02-03 Gen Electric Carrier restoration means for binary signals
US3859634A (en) * 1971-04-09 1975-01-07 Little Inc A Digital lock system having electronic key card
US3804982A (en) * 1972-08-10 1974-04-16 Texas Instruments Inc Data communication system for serially transferring data between a first and a second location
US3836956A (en) * 1972-12-12 1974-09-17 Robertshaw Controls Co Method and apparatus for decoding biphase signals
NL158671B (en) * 1972-12-14 1978-11-15 Philips Nv SPLIT PHASE SIGNAL DETECTOR.
NL158669B (en) * 1973-02-12 1978-11-15 Philips Nv SCHEME FOR THE TRANSMISSION OF SPLIT-PHASE MANCHESTER CODED TWO-VALUE INFORMATION SIGNALS.
US3885089A (en) * 1973-02-16 1975-05-20 Hughes Aircraft Co Television scrambling system
US3924068A (en) * 1973-12-27 1975-12-02 Nasa Low distortion receiver for bi-level baseband PCM waveforms
US3886302A (en) * 1974-01-28 1975-05-27 Hughes Aircraft Co Closed circuit television modem sharing system
US3896262A (en) * 1974-03-21 1975-07-22 Hughes Aircraft Co Subscription television jamming system
US3866175A (en) * 1974-04-24 1975-02-11 Ncr Co Data communication system between a central computer and a plurality of data terminals
FR2281675A1 (en) * 1974-08-06 1976-03-05 Dassault Electronique DEVICE FOR RECOGNIZING DIGITAL INFORMATION FROM A PHASE MODULE BINARY MESSAGE
US3962647A (en) * 1974-09-27 1976-06-08 The Bendix Corporation Biphase waveform generator using shift registers
US3967062A (en) * 1975-03-05 1976-06-29 Ncr Corporation Method and apparatus for encoding data and clock information in a self-clocking data stream
US3967061A (en) * 1975-03-05 1976-06-29 Ncr Corporation Method and apparatus for recovering data and clock information in a self-clocking data stream
US3979746A (en) * 1975-04-28 1976-09-07 The United States Of America As Represented By The Secretary Of The Navy High-speed Manchester code demodulator
US4029900A (en) * 1976-01-26 1977-06-14 Bell Telephone Laboratories, Incorporated Digital synchronizing signal recovery circuits for a data receiver
US4027335A (en) * 1976-03-19 1977-05-31 Ampex Corporation DC free encoding for data transmission system
US4088832A (en) * 1976-10-12 1978-05-09 Motorola, Inc. Split phase code synchronizer and demodulator
US4080572A (en) * 1976-11-24 1978-03-21 Westinghouse Electric Corporation Receiver and method for synchronizing and detecting coded waveforms
FR2377729A1 (en) * 1977-01-14 1978-08-11 Thomson Csf DEVICE FOR DECODING DIGITAL SIGNALS, AND SYSTEM INCLUDING SUCH A DEVICE
JPS543479A (en) 1977-06-09 1979-01-11 Toshiba Corp Semiconductor device and its manufacture
US4185273A (en) * 1977-07-27 1980-01-22 The United States Of America As Represented By The Secretary Of The Navy Data rate adaptive control device for Manchester code decoders
US4136400A (en) * 1977-08-08 1979-01-23 Rockwell International Corporation Micro-programmable data terminal
US4156798A (en) * 1977-08-29 1979-05-29 Doelz Melvin L Small packet communication network
US4160131A (en) * 1977-10-07 1979-07-03 Nippon Electric Company, Ltd. Electronic key telephone system
US4167760A (en) * 1978-03-28 1979-09-11 Ampex Corporation Bi-phase decoder apparatus and method
IT1158893B (en) * 1978-07-28 1987-02-25 Sits Soc It Telecom Siemens CIRCUIT PROVISION FOR THE GENERATION OF SAMPLING PULSES OF PARTICULAR APPLICATION IN THE RECEIVING STATION OF A SYSTEM FOR DATA TRANSMISSION
US4346452A (en) * 1978-09-05 1982-08-24 Motorola, Inc. NRZ/Biphase microcomputer serial communication logic
US4222116A (en) * 1978-09-05 1980-09-09 Motorola, Inc. Digital logic for separating data and clock in Manchester-encoded data
IT1174392B (en) * 1978-09-08 1987-07-01 Italiana Telecumunicazioni Sie CIRCUITIVE PROVISION FOR THE GENERATION OF THE SAMPLES PULSES, ENTITY OF A DATA TRANSMISSION SYSTEM
US4241398A (en) * 1978-09-29 1980-12-23 United Technologies Corporation Computer network, line protocol system
US4234897A (en) * 1978-10-05 1980-11-18 Ampex Corporation DC Free encoding for data transmission
GB2035554B (en) * 1978-10-10 1983-08-17 Dresser Ind Well logging system and method
US4276656A (en) * 1979-03-19 1981-06-30 Honeywell Information Systems Inc. Apparatus and method for replacement of a parallel, computer-to-peripheral wire link with a serial optical link
JPS6016145B2 (en) * 1979-03-20 1985-04-24 株式会社日立製作所 Clock signal extraction method
US4254501A (en) * 1979-03-26 1981-03-03 Sperry Corporation High impedance, Manchester (3 state) to TTL (2 wire, 2 state) transceiver for tapped bus transmission systems
US4257125A (en) * 1979-05-01 1981-03-17 The Singer Company Receiver for unipolar Manchester fiber optics signals
US4292626A (en) * 1979-08-23 1981-09-29 Her Majesty The Queen In Right Of Canada, As Represented By The Minister Of National Defence Manchester decoder
US4313206A (en) * 1979-10-19 1982-01-26 Burroughs Corporation Clock derivation circuit for double frequency encoded serial digital data
US4287596A (en) * 1979-11-26 1981-09-01 Ncr Corporation Data recovery system for use with a high speed serial link between two subsystems in a data processing system
US4355423A (en) * 1979-12-20 1982-10-19 The Singer Company Translator system for converting unipolar fiber optic signals to bipolar signals utilizing Manchester coding
FR2473823A1 (en) * 1980-01-14 1981-07-17 Dassault Electronique INSTALLATION FOR THE TRANSMISSION OF INFORMATION BY OMNIBUS OPTIC LINE
US4257126A (en) * 1980-01-28 1981-03-17 The Singer Company Logarithmic receiver for fiber optic signals
JPS56106457A (en) * 1980-01-29 1981-08-24 Hitachi Ltd Extracting system of clock signal
US4302845A (en) * 1980-02-07 1981-11-24 Motorola, Inc. Phase-encoded data signal demodulator
ZA81769B (en) * 1980-02-18 1982-02-24 Sangamo Weston Receivers suitable for use in remotely-operable switching devices and data transmission systems
US4344038A (en) * 1980-05-27 1982-08-10 The Magnavox Company Low frequency tone detector
US4317211A (en) * 1980-06-02 1982-02-23 The United States Of America As Represented By The Secretary Of The Navy Manchester code decoding apparatus
US4361895A (en) * 1980-07-28 1982-11-30 Ontel Corporation Manchester decoder
US4337465A (en) * 1980-09-25 1982-06-29 Burroughs Corporation Line driver circuit for a local area contention network
US4363002A (en) * 1980-11-13 1982-12-07 Fuller Robert M Clock recovery apparatus for phase shift keyed encoded data
US4355378A (en) * 1980-12-02 1982-10-19 Mobil Oil Corporation Logging system depth recorder
DE3261985D1 (en) * 1981-02-27 1985-03-07 Bbc Brown Boveri & Cie Arrangement for decoding a biphase coded signal, as well as utilisation of the arrangement
US4493021A (en) * 1981-04-03 1985-01-08 The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration Multicomputer communication system
US4441162A (en) * 1981-04-22 1984-04-03 Pitney Bowes Inc. Local network interface with control processor & DMA controller for coupling data processing stations to common serial communications medium
US4389721A (en) * 1981-06-30 1983-06-21 Harris Corporation Time-division multiplex serial loop
JPS586637A (en) * 1981-07-06 1983-01-14 Hitachi Ltd Circuit controlling method of loop type data way system
DE3265361D1 (en) * 1981-07-10 1985-09-19 Siemens Ag Albis Bus system
US4430651A (en) * 1981-08-27 1984-02-07 Burroughs Corporation Expandable and contractible local area network system
US4410889A (en) * 1981-08-27 1983-10-18 Burroughs Corporation System and method for synchronizing variable-length messages in a local area network data communication system
US4423414A (en) * 1981-08-27 1983-12-27 Burroughs Corporation System and method for name-lookup in a local area network data communication system
US4475212A (en) * 1981-09-11 1984-10-02 Digital Equipment Corporation Frequency-independent, self-clocking encoding technique and apparatus for digital communications
US4332027A (en) * 1981-10-01 1982-05-25 Burroughs Corporation Local area contention network data communication system
US4449202A (en) * 1981-12-04 1984-05-15 Ncr Corporation Full duplex integrated circuit communication controller
US4449119A (en) * 1981-12-14 1984-05-15 International Business Machines Corporation Self-clocking serial decoder
US4453229A (en) * 1982-03-11 1984-06-05 Grumman Aerospace Corporation Bus interface unit
US4450572A (en) * 1982-05-07 1984-05-22 Digital Equipment Corporation Interface for serial data communications link
US4592072B1 (en) * 1982-05-07 1994-02-15 Digital Equipment Corporation Decoder for self-clocking serial data communications
US4581725A (en) * 1982-07-21 1986-04-08 Mobil Oil Corporation Method and system for gain selection
JPS5923945A (en) * 1982-07-30 1984-02-07 Toshiba Corp Detecting system of radio line signal
DE3230836A1 (en) * 1982-08-19 1984-02-23 Standard Elektrik Lorenz Ag, 7000 Stuttgart BI-PHASE DECODER
US4513427A (en) * 1982-08-30 1985-04-23 Xerox Corporation Data and clock recovery system for data communication controller
US4603322A (en) * 1982-09-27 1986-07-29 Cubic Corporation High-speed sequential serial Manchester decoder
US4663706A (en) 1982-10-28 1987-05-05 Tandem Computers Incorporated Multiprocessor multisystem communications network
US4718011A (en) 1982-11-01 1988-01-05 Western Atlas International, Inc. Well logging data acquisition, telemetry and control method and system
NL8204856A (en) * 1982-12-16 1983-03-01 Philips Nv TRANSMISSION SYSTEM FOR THE TRANSFER OF TWO-VALUE DATA SYMBOLS.
US4562582A (en) * 1983-04-18 1985-12-31 Nippon Telegraph & Telephone Public Corporation Burst signal receiving apparatus
US4592033A (en) * 1983-05-02 1986-05-27 Mobil Oil Corporation Apparatus for improving the data transmission rate in a telemetry system
US4507794A (en) * 1983-05-04 1985-03-26 Jones Stephen K Filtered Manchester Coded PSK transmission system
US4525848A (en) * 1983-06-02 1985-06-25 Prutec Limited Manchester decoder
US4556869A (en) * 1983-06-08 1985-12-03 At&T Bell Laboratories Multi-function data signal processing method and apparatus
US4549290A (en) * 1983-06-10 1985-10-22 Bell David B Voice/data digital, duplex link
US4605921A (en) * 1983-06-20 1986-08-12 Riddle Herbert S Digital word-framing technique and system
US4651316A (en) 1983-07-11 1987-03-17 At&T Bell Laboratories Data link extension for data communication networks
US4545055A (en) * 1983-07-20 1985-10-01 Loral Corporation Error analyzer for data communicated by bus protocol
US4565976A (en) * 1983-08-05 1986-01-21 Advanced Micro Devices, Inc. Interruptable voltage-controlled oscillator and phase-locked loop using same
US4663743A (en) 1983-08-22 1987-05-05 Standard Oil Company Seismic data transcription system
US4567604A (en) * 1983-08-29 1986-01-28 At&T Teletype Corporation Biphase signal receiver
US4513329A (en) * 1983-09-01 1985-04-23 The United States Of America As Represented By The Secretary Of The Navy Manchester decoder clock multiplier
US4578799A (en) * 1983-10-05 1986-03-25 Codenoll Technology Corporation Method and apparatus for recovering data and clock information from a self-clocking data stream
US4535297A (en) * 1984-01-09 1985-08-13 General Electric Company Binary signal demodulator with comparative value decision circuitry
JPS60145745A (en) 1984-01-09 1985-08-01 Nec Corp System and circuit for extracting biphase code clock
US4542420A (en) * 1984-01-24 1985-09-17 Honeywell Inc. Manchester decoder
US4575712A (en) * 1984-02-27 1986-03-11 Pittway Corporation Communication system
US4672605A (en) 1984-03-20 1987-06-09 Applied Spectrum Technologies, Inc. Data and voice communications system
US4663748A (en) 1984-04-12 1987-05-05 Unisearch Limited Local area network
US4631586A (en) 1984-06-04 1986-12-23 United States Of America As Represented By The Secretary Of The Navy Digital raster timing encoder/decoder
US4789961A (en) 1984-06-25 1988-12-06 Kirsch Technologies, Inc. Computer memory back-up with automatic tape positioning
US4652944A (en) 1984-06-25 1987-03-24 Kirsch Technologies, Inc. Computer memory back-up
CA1246677A (en) 1984-07-25 1988-12-13 Akihiro Okada Optical communication system
US4695952A (en) 1984-07-30 1987-09-22 United Technologies Corporation Dual redundant bus interface circuit architecture
JPS6162263A (en) 1984-09-04 1986-03-31 Toshiba Corp Information transmitting system
US4641300A (en) 1984-09-21 1987-02-03 Itt Corporation Digital tie line
JPS6194429A (en) 1984-10-15 1986-05-13 Nec Corp Phase synchronizing circuit
US4680811A (en) 1984-12-13 1987-07-14 Veeco Integrated Automation Inc. Vehicle to fixed station infrared communications link
US4635254A (en) 1984-12-13 1987-01-06 United Technologies Corporation Coherent interface with wraparound receive memory
US4623997A (en) * 1984-12-13 1986-11-18 United Technologies Corporation Coherent interface with wraparound receive and transmit memories
US4625307A (en) * 1984-12-13 1986-11-25 United Technologies Corporation Apparatus for interfacing between at least one channel and at least one bus
US4631733A (en) 1984-12-17 1986-12-23 Honeywell Inc. Transceiver
US4608702A (en) * 1984-12-21 1986-08-26 Advanced Micro Devices, Inc. Method for digital clock recovery from Manchester-encoded signals
US4606052A (en) * 1984-12-21 1986-08-12 Advanced Micro Devices, Inc. Method for detection of line activity for Manchester-encoded signals
JPS61154321A (en) 1984-12-27 1986-07-14 Hitachi Ltd Decoding circuit
US4670872A (en) 1985-07-02 1987-06-02 Phillips Petroleum Company Communication link contention resolution system
US4730250A (en) 1985-09-03 1988-03-08 Ncr Corporation Local area network processing system
US4667323A (en) 1985-09-03 1987-05-19 Allen-Bradley Company, Inc. Industrialized token passing network
US4781427A (en) 1985-09-19 1988-11-01 The Mitre Corporation Active star centered fiber optic local area network
US4665519A (en) 1985-11-04 1987-05-12 Electronic Systems Technology, Inc. Wireless computer modem
US4679193A (en) 1985-11-14 1987-07-07 Hewlett Packard Company Runt packet filter
US4736368A (en) 1985-12-16 1988-04-05 Texas Instruments Incorporated Priority token protocol circuit for a token ring local area network adaptor
US4674086A (en) 1985-12-16 1987-06-16 Texas Instruments Incorporated Token ring access control protocol circuit
US4769723A (en) 1985-12-30 1988-09-06 Mcdonnel Douglas Helicopter Co. Multiplexed bus data encoder and decoder for facilitating data recording
US4759040A (en) 1986-02-01 1988-07-19 Iwatsu Electric Co., Ltd. Digital synchronizing circuit
US4792753A (en) 1986-02-21 1988-12-20 Nippon Board Computer Co., Ltd. Local area network protocol analyzer
GB8606028D0 (en) 1986-03-12 1986-04-16 Int Computers Ltd Decoder
US4720828A (en) 1986-03-31 1988-01-19 Wang Laboratories, Inc. I/o handler
US4740909A (en) 1986-04-28 1988-04-26 The United States Of America As Represented By The Secretary Of The Air Force Real time data reduction system standard interface unit
US4707823A (en) 1986-07-21 1987-11-17 Chrysler Motors Corporation Fiber optic multiplexed data acquisition system
US4747100A (en) 1986-08-11 1988-05-24 Allen-Bradley Company, Inc. Token passing network utilizing active node table
US4746898A (en) 1986-10-20 1988-05-24 Gould Inc. Bi-phase decoder
US4805197A (en) 1986-12-18 1989-02-14 Lecroy Corporation Method and apparatus for recovering clock information from a received digital signal and for synchronizing that signal
US4785448A (en) 1987-02-25 1988-11-15 Reichert Andrew R System for communicating digital data on a standard office telephone system
US4780869A (en) 1987-05-20 1988-10-25 Allen-Bradley Company, Inc. Local area network redundancy system
US4763338A (en) 1987-08-20 1988-08-09 Unisys Corporation Synchronous signal decoder
US4775983A (en) 1987-09-28 1988-10-04 Ncr Corporation High speed logic analyzer
US4807260A (en) 1987-10-05 1989-02-21 Northrop Corporation Non high frequency clock dependent Manchester biphasic decoder and comparator
US4809301A (en) 1987-11-25 1989-02-28 The United States Of America As Represented By The Secretary Of The Air Force Detection apparatus for bi-phase signals

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3594738A (en) * 1968-03-22 1971-07-20 I E R Impression Enregistremen Delaying read signal as a function of informational content
US3659286A (en) * 1970-02-02 1972-04-25 Hughes Aircraft Co Data converting and clock pulse generating system
DE2234203A1 (en) * 1972-07-12 1974-01-31 Licentia Gmbh METHOD AND DEVICE FOR RECEIVING SERIAL INCOMING DIGITAL, PHASE-CODED SIGNALS
EP0168770A2 (en) * 1984-07-19 1986-01-22 Siemens Aktiengesellschaft Optical data bus using a statistical access method
GB2171277A (en) * 1985-02-06 1986-08-20 Plessey Co Plc Decoding method and apparatus for biphase coded signals
EP0194385A2 (en) * 1985-03-08 1986-09-17 International Computers Limited Decoder for Manchester encoded data

Non-Patent Citations (3)

* Cited by examiner, † Cited by third party
Title
EDN ELECTRICAL DESIGN NEWS. vol. 17, no. 18, 15 September 1972, NEWTON, MASSACHUSETT page 48 P.ALFKE: "EXCLUSIVE-OR GATES SIMPLIFY MODEM DESIGNS" see the whole document *
INTERNATIONAL JOURNAL OF ELECTRONICS. vol. 49, no. 2, August 1980, LONDON GB pages 175 - 177; M.S.PRAKASH RAO ET AL.: "MANCHESTER DECODER USING SN-7474" *
PATENT ABSTRACTS OF JAPAN vol. 9, no. 23 (E-293)(1746) 30 January 1985, & JP-A-59 171242 (FUJITSU K.K.) 27 September 1984, see the whole document *

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2259632A (en) * 1991-09-13 1993-03-17 Al Sammak Abdul Imam Jassim An encoder/decoder for Manchester code
GB2259632B (en) * 1991-09-13 1995-03-22 Al Sammak Abdul Imam Jassim An encoder/decoder for manchester code
US6008746A (en) * 1995-11-13 1999-12-28 Texas Instruments Incorporated Method and apparatus for decoding noisy, intermittent data, such as manchester encoded data or the like

Also Published As

Publication number Publication date
AU634124B2 (en) 1993-02-11
JPH05505496A (en) 1993-08-12
AU6059690A (en) 1991-02-22
US5023891A (en) 1991-06-11
CA2064240A1 (en) 1991-01-26
EP0484419A1 (en) 1992-05-13

Similar Documents

Publication Publication Date Title
US5023891A (en) Method and circuit for decoding a Manchester code signal
US5805632A (en) Bit rate doubler for serial data transmission or storage
US5619541A (en) Delay line separator for data bus
US4415984A (en) Synchronous clock regenerator for binary serial data signals
US5050194A (en) High speed asynchronous data interface
JPH0661992A (en) Apparatus and method for restoration of serially transmitted data without using phase-locked loop oscillator
CA2122904C (en) Method and apparatus for decoding manchester encoded data
US8559530B2 (en) Transmitters providing cycle encoded signals
US6628212B1 (en) State-driven over-sampling manchester decoder
EP0237238B1 (en) Decoder
EP1897307B1 (en) Method and apparatus for increasing data transfer rates through a communication channel
US5748123A (en) Decoding apparatus for Manchester code
US8149928B2 (en) Receivers for cycle encoded signals
US20060098770A1 (en) Synchronizer for passing data from a first system to a second system
KR100214473B1 (en) Menchester decoder
KR0157923B1 (en) Menchester decoder
KR0149720B1 (en) Manchester decoder
KR100526937B1 (en) Differential Code Generator
WO2005109733A1 (en) Clock frequency reduction in communications receiver with coding
JPH0462625B2 (en)

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AT AU BB BG BR CA CH DE DK ES FI GB HU JP KP KR LK LU MC MG MW NL NO RO SD SE SU

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE BF BJ CF CG CH CM DE DK ES FR GA GB IT LU ML MR NL SE SN TD TG

WWE Wipo information: entry into national phase

Ref document number: 2064240

Country of ref document: CA

WWE Wipo information: entry into national phase

Ref document number: 1990911763

Country of ref document: EP

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

WWP Wipo information: published in national office

Ref document number: 1990911763

Country of ref document: EP

WWW Wipo information: withdrawn in national office

Ref document number: 1990911763

Country of ref document: EP