WO1991014311A1 - Zero if radio receiver for intermittent operation - Google Patents

Zero if radio receiver for intermittent operation Download PDF

Info

Publication number
WO1991014311A1
WO1991014311A1 PCT/US1991/001443 US9101443W WO9114311A1 WO 1991014311 A1 WO1991014311 A1 WO 1991014311A1 US 9101443 W US9101443 W US 9101443W WO 9114311 A1 WO9114311 A1 WO 9114311A1
Authority
WO
WIPO (PCT)
Prior art keywords
zero
receiver
amplifier
signal
coupled
Prior art date
Application number
PCT/US1991/001443
Other languages
French (fr)
Inventor
Lawrence H. Ragan
Original Assignee
At&E Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by At&E Corporation filed Critical At&E Corporation
Publication of WO1991014311A1 publication Critical patent/WO1991014311A1/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/16Circuits
    • H04B1/30Circuits for homodyne or synchrodyne receivers
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04WWIRELESS COMMUNICATION NETWORKS
    • H04W52/00Power management, e.g. TPC [Transmission Power Control], power saving or power classes
    • H04W52/02Power saving arrangements
    • H04W52/0209Power saving arrangements in terminal devices
    • H04W52/0212Power saving arrangements in terminal devices managed by the network, e.g. network or access point is master and terminal is slave
    • H04W52/0216Power saving arrangements in terminal devices managed by the network, e.g. network or access point is master and terminal is slave using a pre-established activity schedule, e.g. traffic indication frame
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04WWIRELESS COMMUNICATION NETWORKS
    • H04W52/00Power management, e.g. TPC [Transmission Power Control], power saving or power classes
    • H04W52/02Power saving arrangements
    • H04W52/0209Power saving arrangements in terminal devices
    • H04W52/0261Power saving arrangements in terminal devices managing power supply demand, e.g. depending on battery level
    • H04W52/0274Power saving arrangements in terminal devices managing power supply demand, e.g. depending on battery level by switching on or off the equipment or parts thereof
    • H04W52/028Power saving arrangements in terminal devices managing power supply demand, e.g. depending on battery level by switching on or off the equipment or parts thereof switching on or off only a part of the equipment circuit blocks
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02DCLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
    • Y02D30/00Reducing energy consumption in communication networks
    • Y02D30/70Reducing energy consumption in communication networks in wireless communication networks

Definitions

  • the following invention relates to radio receivers and more particularly to zero IF radio receivers for frequency modulated signals which are received on an intermittent basis.
  • Zero IF receivers for radio signals are well known in the art, and are amply described in publications such as Proc. IRE 44 (1956), pages 1703-1705, and U.S. Patent No. 2,928,055, both of which are incorporated herein by reference.
  • a received FM or AM signal is mixed with the output of a down conversion oscillator to translate the received signal to baseband.
  • Equal positive and negative frequency excursions about the carrier frequency result in the same deviation frequency; however, the polarity of the modulation can no longer be determined without some phase reference signal.
  • two substantially identical signal paths known as I + Q paths are provided in which the received signal is down converted to baseband, low pass filtered to remove the sum products of mixing as well as undesired adjacent channel signals, and up converted to an output frequency.
  • the down and up conversion oscillators for one path are in phase quadrature with their counterparts in the other path.
  • the side bands cancel in such a manner that the modulation polarity of the original received signal is retained, though translated to a new, predetermined output frequency.
  • the received signal is translated from an incoming frequency to baseband, filtered to remove interfering adjacent signals, and reconverted to an output frequency in which conventional FM demodulation can take place.
  • a superheterodyne receiver converts an incoming radio signal to one or more intermediate frequencies in which amplification and frequency selection are more easily performed than at the frequency of the received signal.
  • the carrier frequency of the signal is converted once or twice in successive stages for eventual demodulation.
  • the intermediate frequency typically a high frequency determined by the higher order spurious responses of the mixer, is selected at each stage through a band pass filter.
  • Zero IF receivers can be miniaturized because frequency selectivity is achieved through low pass filtering. Low pass filters are readily fabricated in monolithic form, especially when cutoff is at a low frequency, typically on the order of the bandwidth of the signal. Thus, zero IF receivers have the advantage of smaller size over conventional superheterodyne receivers.
  • zero IF receivers have a number of drawbacks that have heretofore limited their use.
  • Receivers of this type typically include several high gain amplifiers typically subject to automatic gain control (AGC) .
  • AGC automatic gain control
  • This controlled amplification preserves linearity in the zero IF amplifiers so that the modulated signal is accurately recovered when the two signals are recombined.
  • AGC automatic gain control
  • the problem is that DC offsets inherent in the amplifiers and other elements of the receiver circuit can cause the amplifiers to saturate.
  • One recognized method for overcoming this problem is to AC couple the receiver elements to block their DC offsets. The AC coupling creates a DC notch around zero frequency that dampens the lower frequencies.
  • the portion of the modulated signal centered around the carrier frequency is thus lost when the modulated signal is translated to the second IF frequency for detection.
  • signal modulation formats such as FM and single sideband (SSB) the DC notch causes distortion since the notch frequencies contain signal information.
  • the rest of the signal is overa plified to compensate for the lost signal within the notch. This additional amplification also distorts the received signal.
  • direct conversion receivers are primarily used for processing digital information such as with frequency shift keying (FSK) where loss of the modulated signal portion about zero frequency is not critical.
  • FSK frequency shift keying
  • a paging system which uses an FM radio receiver contained in a wrist watch is shown in Gaskill, et al., U.S. Patent No. 4,713,808.
  • the FM receiver circuitry disclosed in the Gaskill patent operates intermittently and at a very low duty cycle. The receiver is active for about 33 milliseconds and is then inactive for about two minutes.
  • a zero IF FM radio receiver for a radio pager which works on an intermittent basis.
  • a zero IF receiver built according to the present invention includes an RF receiving section for receiving frequency modulated signals and a pair of signal paths branching from the receiver. Each path includes at least one direct coupled AGC amplifier.
  • a zero adjustment circuit is coupled to each amplifier for removing DC offsets caused by drift. The use of such a circuit is made practical in the receivers of the present invention because, even though the receivers receive analog data, they do so only intermittently.
  • the zero adjustment circuit may, therefore, be controlled by a timer to remove DC voltage offsets from the automatic gain control amplifiers in each signal path only during the quiescent period between receptions of data.
  • the data is received in short packets with a fairly long period of time between packets, thereby creating a very low duty cycle.
  • the automatic zero adjustment circuits may be activated just prior to the receipt- of a data packet to remove DC offsets and other errors that have accumulated during the time since the last reception of a packet.
  • the receiver is similar to a conventional zero IF receiver having a pair of signal paths coupled to an oscillator for down converting the FM carrier signal to a baseband FM signal in each signal path.
  • the automatic gain control amplifiers amplify the FM baseband signal in each respective signal path before they are recombined at a summing junction.
  • Another object of the invention is to provide a zero IF radio receiver which may be constructed in monolithic form and which would be free from amplifier saturation caused by drift.
  • Yet a further object of this invention is the incorporation of automatic zeroing circuitry in the AGC amplifiers of a zero IF receiver to eliminate saturation.
  • FIG. 1 is a block schematic diagram of the zero IF FM receiver constructed according to the present invention.
  • FIG. 2 is a schematic diagram of a multi-stage automatic gain control amplifier utilizing the zero adjustment feature of the present invention.
  • FIG. 3 is a graphical representation of the effect of DC offset errors that can be generated in ulti stage automatic gain control amplifiers.
  • a zero IF radio receiver 10 includes an antenna 12 coupled to RF amplifier 14.
  • the output of the RF amplifier 14 branches into two signal paths 16a and 16b which are coupled to mixers 18a and 18b, respectively.
  • the other input to mixers 18a and 18b originates at an oscillator 20 which is a down conversion oscillator whose oscillator frequency is nearly equal to the carrier frequency of the RF signal amplified in amplifier 14.
  • the oscillator 20 is capable of being tuned or controlled over a desired band of frequencies by a conventional frequency synthesizer 21.
  • the oscillator frequency is supplied to path 16b at mixer 18b in quadrature to path 16a by using a phase shifter 23 to shift the phase of the output of oscillator 20 by 90°.
  • the outputs of mixers 18a and 18b are routed to the summing junctions of automatic gain control amplifiers 26a and 26b, respectively.
  • Automatic gain control for the amplifiers 26a and 26b is provided by an AGC detector 28 which is coupled to the input of an FM detector 44.
  • Low pass filters 32a and 32b are coupled to the outputs of amplifiers 26a and 26b, respectively. Although shown as a single amplifier-filter combination, typically these components are multistage amplifiers with filters distributed between stages.
  • the outputs of the low pass filters are connected to mixers 36a and 36b, which receive an up conversion frequency signal generated by a local oscillator 41.
  • Mixer 36b receives the up conversion frequency shifted 90" by phase shifter 40.
  • the outputs of the two mixers 36a and 36b are combined at a summing junction 42 which forms the input to the FM discriminator 44.
  • a pair of zero adjustment circuits 46 and 48 respectively are connected across AGC amplifiers 26a and 26b, respectively, through switches SI and S2.
  • a pair of timers 48 and 50 are connected to zero adjust circuits 46 and 48, respectively, and the dashed lines leading to switches SI and S2 are intended to indicate that the timers 48 and 50 are responsible for opening and closing switches SI and S2 at appropriate times.
  • the zero adjust circuits 46 and 48 may be of the type described in the May 11, 1989 issue of Electronic Design magazine in an article entitled, "Super Op Amp Flaunts Speed Precision Mix.”
  • the circuit described in this article utilizes a digital-to-analog converter to supply an auto zeroing input to an operational amplifier to maintain DC offset voltages at a very low level.
  • This type of circuit lends itself to construction in monolithic form and is thus well suited for the application of the receiver 10 which is intended to be used in a wrist watch sized pager.
  • the zero adjust circuits 46 and 48 do not operate continuously in the radio receiver 10 but are switched into the circuit at appropriate times through switches SI and S2 under the control of timers 48 and 50.
  • the timers 48 and 50 may be conventional clock circuits which send a signal to close switches SI and S2 for a brief period of time while the receiver 10 is in quiescent state.
  • the receiver 10 is in use intermittently because it is intended to be used with a paging system in which packets of data are transmitted from a central station at a very low duty cycle. The data may be transmitted in a burst lasting only several tens of milliseconds, and then the receiver may enter an quiescent mode for several minutes.
  • the timers 48 and 50 generate a signal that closes switches SI and S2 so that the automatic gain control amplifiers 26a and 26b can be zeroed.
  • the timers 48 and 50 are adjusted to provide the switch closure just prior to the receipt of a data packet by the receiver 10. In this way the errors that may accumulate in the circuit over the long quiescent period in between data packets may be removed as close as possible to the point in time where a new data packet is to be received.
  • the intermittent nature of the reception by receiver 10 makes this type of zero adjust circuit practical even with analog data because accumulated errors need only be removed just before the receipt of data, and the amplifiers do not have to be constantly adjusted to remove DC offset voltages.
  • FIG. 2 A variation of the automatic gain control amplifier circuitry is shown in FIG. 2. While the circuit of FIG. 1 shows only one automatic gain control amplifier in each path, typically these amplifiers are cascaded in stages. The effect of saturation of a single stage is shown in the graph in FIG. 3. These amplifiers are inverting linear amplifiers, but saturation causes their outputs to rise. In order to remove these errors, the zero adjustment feature is sequenced through each of the stages.
  • a zero adjust circuit 60 is coupled through a current source 62 to an amplifier 64.
  • the amplifier 64 also has a data path input 66 and has an output which is coupled to an amplifier 68.
  • the amplifier 68 is in turn coupled to an amplifier 70 whose output is connected to an amplifier 72.
  • the zero adjust circuit 60 is connected in sequence by switch S3 which is under the control of timer 74. Just before the receipt of a data packet, the timer 74 sequences through amplifiers 64, 68, 70 and 72 beginning with amplifier 64. In this way upstream errors are eliminated first so that their outputs do not introduce errors into the downstream amplifiers during the auto zeroing sequence.
  • the invention described herein is particularly adaptable for use with a miniaturized intermittent radio receiver such as that which might be used for a time slot paging system.
  • the circuits can be constructed in monolithic form, and complex frequency shifting techniques or elaborate filters are unnecessary due to the direct coupled nature of the zero IF receiver. Errors in saturation resulting from DC offsets are avoided by the timed zero adjustment circuits which automatically zero the automatic gain control amplifiers at times which are just prior to the receipt of data.
  • the zero IF circuit of the invention modifications may be made without departing from the spirit of invention.
  • the invention has been shown in the context of FM circuitry it is equally useful for other types of modulation such as AM.
  • the amplifiers shown in FIG. 1 are AGC amplifiers, the auto-zeroing technique of the invention is applicable to other amplifier designs that do not use automatic gain control.
  • the circuit of FIG. 1 may be modified by substituting an oscillator having twice the injection frequency and a divide-by-two divider in place of oscillator 20 and phase shifter 23.

Abstract

A radio receiver (10) for use with a time slot paging system which receives intermittent data includes a direct coupled zero IF receiver circuit (10) with at least one automatic gain control (AGC) amplifier stage (269). DC offset errors are removed from the AGC amplifier stages (64, 68, 70, 72) by a timed zero adjustment circuit (60) that is switched into the AGC circuit (28) just prior to the receipt of data. The resulting zero IF circuit (10) may be miniaturized in monolithic form making it ideal for use in a wristwatch sized pager.

Description

ZERO IF RADIO RECEIVER FOR INTERMITTENT OPERATION
Field of the Invention The following invention relates to radio receivers and more particularly to zero IF radio receivers for frequency modulated signals which are received on an intermittent basis.
Background of the Invention Zero IF receivers for radio signals are well known in the art, and are amply described in publications such as Proc. IRE 44 (1956), pages 1703-1705, and U.S. Patent No. 2,928,055, both of which are incorporated herein by reference. In a zero IF radio receiver, a received FM or AM signal is mixed with the output of a down conversion oscillator to translate the received signal to baseband. Equal positive and negative frequency excursions about the carrier frequency result in the same deviation frequency; however, the polarity of the modulation can no longer be determined without some phase reference signal. To provide that reference signal, two substantially identical signal paths known as I + Q paths are provided in which the received signal is down converted to baseband, low pass filtered to remove the sum products of mixing as well as undesired adjacent channel signals, and up converted to an output frequency. The down and up conversion oscillators for one path are in phase quadrature with their counterparts in the other path. When the outputs of the two paths are then summed the side bands cancel in such a manner that the modulation polarity of the original received signal is retained, though translated to a new, predetermined output frequency. In effect, the received signal is translated from an incoming frequency to baseband, filtered to remove interfering adjacent signals, and reconverted to an output frequency in which conventional FM demodulation can take place.
Receivers known as superheterodyne receivers use a different technique. A superheterodyne receiver converts an incoming radio signal to one or more intermediate frequencies in which amplification and frequency selection are more easily performed than at the frequency of the received signal. Typically, the carrier frequency of the signal is converted once or twice in successive stages for eventual demodulation. The intermediate frequency, typically a high frequency determined by the higher order spurious responses of the mixer, is selected at each stage through a band pass filter.
It is difficult to miniaturize superheterodyne receivers because high-Q crystal or ceramic band pass filters cannot be easily integrated in monolithic form. This is especially true for high frequency filters. Zero IF receivers, on the other hand, can be miniaturized because frequency selectivity is achieved through low pass filtering. Low pass filters are readily fabricated in monolithic form, especially when cutoff is at a low frequency, typically on the order of the bandwidth of the signal. Thus, zero IF receivers have the advantage of smaller size over conventional superheterodyne receivers.
Although they do have some advantages, zero IF receivers have a number of drawbacks that have heretofore limited their use. Receivers of this type typically include several high gain amplifiers typically subject to automatic gain control (AGC) . This controlled amplification preserves linearity in the zero IF amplifiers so that the modulated signal is accurately recovered when the two signals are recombined. The problem is that DC offsets inherent in the amplifiers and other elements of the receiver circuit can cause the amplifiers to saturate. One recognized method for overcoming this problem is to AC couple the receiver elements to block their DC offsets. The AC coupling creates a DC notch around zero frequency that dampens the lower frequencies. The portion of the modulated signal centered around the carrier frequency is thus lost when the modulated signal is translated to the second IF frequency for detection. For signal modulation formats such as FM and single sideband (SSB) the DC notch causes distortion since the notch frequencies contain signal information. Moreover, with automatic gain control, the rest of the signal is overa plified to compensate for the lost signal within the notch. This additional amplification also distorts the received signal. For these and other reasons, direct conversion receivers are primarily used for processing digital information such as with frequency shift keying (FSK) where loss of the modulated signal portion about zero frequency is not critical.
Several variations on the described zero IF receiver design have been tried for overcoming these drawbacks to analog use. For example, U.S. Patent No. 4,653,117 teaches placement of amplification and limiting functions outside the dual signal paths at a non-zero intermediate frequency. Gain within the signal paths is thus intentionally avoided to prevent the need for AC coupling and the resultant partial loss and distortion of the demodulated signal. DC offsets are also minimized by the use of differential circuits in the zero IF stage. The drawback to this approach, however, is the need for additional circuitry to provide the needed gain. The use of differential amplifiers and the addition of amplifiers and limiters beyond the summing junction of the signal paths makes the receiver circuit somewhat larger and more complex to design and fabricate. Copending patent application Serial No. 07/229,976 entitled "DIRECT CONVERSION FM RADIO RECEIVER WITH OFFSET" filed August 9, 1988 describes the use of an offset frequency to eliminate the notch problem. However, the use of an offset frequency imposes added requirements on the filters in the system and thus has associated disadvantages from a practical point of view.
Since an advantage of zero IF radio receivers is that they can be constructed in monolithic form, an area of practical application for such receivers is in devices which require a minimum of size and space. A paging system which uses an FM radio receiver contained in a wrist watch is shown in Gaskill, et al., U.S. Patent No. 4,713,808. The FM receiver circuitry disclosed in the Gaskill patent operates intermittently and at a very low duty cycle. The receiver is active for about 33 milliseconds and is then inactive for about two minutes.
As stated above, it has been necessary to provide AC couplings for automatic gain control amplifiers in each signal path of a zero IF receiver due to errors created by DC offsets in the amplifiers which can lead to saturation. For some time it has been known that amplifiers may be designed which automatically compensate for such errors which are caused by drift. Such amplifiers are generally known as auto zeroing amplifiers and an example of such an amplifier is described in the May 11, 1989 issue of Electronic Design magazine. In amplifiers of this type a zero adjustment is made during an adjustment cycle which may be then followed by an operating cycle.
Summary of the Present Invention The present invention provides a zero IF FM radio receiver for a radio pager which works on an intermittent basis. A zero IF receiver built according to the present invention includes an RF receiving section for receiving frequency modulated signals and a pair of signal paths branching from the receiver. Each path includes at least one direct coupled AGC amplifier. A zero adjustment circuit is coupled to each amplifier for removing DC offsets caused by drift. The use of such a circuit is made practical in the receivers of the present invention because, even though the receivers receive analog data, they do so only intermittently. The zero adjustment circuit may, therefore, be controlled by a timer to remove DC voltage offsets from the automatic gain control amplifiers in each signal path only during the quiescent period between receptions of data. The data is received in short packets with a fairly long period of time between packets, thereby creating a very low duty cycle. The automatic zero adjustment circuits may be activated just prior to the receipt- of a data packet to remove DC offsets and other errors that have accumulated during the time since the last reception of a packet. In all other respects, the receiver is similar to a conventional zero IF receiver having a pair of signal paths coupled to an oscillator for down converting the FM carrier signal to a baseband FM signal in each signal path. The automatic gain control amplifiers amplify the FM baseband signal in each respective signal path before they are recombined at a summing junction. Through the use of the zero adjustment circuitry, a zero IF receiver for a wrist watch sized paging system may be constructed in monolithic form without the disadvantages inherent in prior designs.
It is a principal object of this invention to provide a zero IF radio receiver for a time slot pager having miniaturized radio receiving circuitry.
Another object of the invention is to provide a zero IF radio receiver which may be constructed in monolithic form and which would be free from amplifier saturation caused by drift.
Yet a further object of this invention is the incorporation of automatic zeroing circuitry in the AGC amplifiers of a zero IF receiver to eliminate saturation.
The foregoing and other objectives, features, and advantages of the invention will be more readily understood upon consideration of the following detailed description of the invention, taken in conjunction with the accompanying drawings.
Brief Description of the Drawings FIG. 1 is a block schematic diagram of the zero IF FM receiver constructed according to the present invention.
FIG. 2 is a schematic diagram of a multi-stage automatic gain control amplifier utilizing the zero adjustment feature of the present invention.
FIG. 3 is a graphical representation of the effect of DC offset errors that can be generated in ulti stage automatic gain control amplifiers.
Detailed Description of the Invention A zero IF radio receiver 10 includes an antenna 12 coupled to RF amplifier 14. The output of the RF amplifier 14 branches into two signal paths 16a and 16b which are coupled to mixers 18a and 18b, respectively. The other input to mixers 18a and 18b originates at an oscillator 20 which is a down conversion oscillator whose oscillator frequency is nearly equal to the carrier frequency of the RF signal amplified in amplifier 14. The oscillator 20 is capable of being tuned or controlled over a desired band of frequencies by a conventional frequency synthesizer 21. The oscillator frequency is supplied to path 16b at mixer 18b in quadrature to path 16a by using a phase shifter 23 to shift the phase of the output of oscillator 20 by 90°. The outputs of mixers 18a and 18b are routed to the summing junctions of automatic gain control amplifiers 26a and 26b, respectively. Automatic gain control for the amplifiers 26a and 26b is provided by an AGC detector 28 which is coupled to the input of an FM detector 44.
Low pass filters 32a and 32b are coupled to the outputs of amplifiers 26a and 26b, respectively. Although shown as a single amplifier-filter combination, typically these components are multistage amplifiers with filters distributed between stages. The outputs of the low pass filters are connected to mixers 36a and 36b, which receive an up conversion frequency signal generated by a local oscillator 41. Mixer 36b receives the up conversion frequency shifted 90" by phase shifter 40. The outputs of the two mixers 36a and 36b are combined at a summing junction 42 which forms the input to the FM discriminator 44.
A pair of zero adjustment circuits 46 and 48 respectively are connected across AGC amplifiers 26a and 26b, respectively, through switches SI and S2. A pair of timers 48 and 50 are connected to zero adjust circuits 46 and 48, respectively, and the dashed lines leading to switches SI and S2 are intended to indicate that the timers 48 and 50 are responsible for opening and closing switches SI and S2 at appropriate times.
The zero adjust circuits 46 and 48 may be of the type described in the May 11, 1989 issue of Electronic Design magazine in an article entitled, "Super Op Amp Flaunts Speed Precision Mix." The circuit described in this article utilizes a digital-to-analog converter to supply an auto zeroing input to an operational amplifier to maintain DC offset voltages at a very low level. This type of circuit lends itself to construction in monolithic form and is thus well suited for the application of the receiver 10 which is intended to be used in a wrist watch sized pager.
The zero adjust circuits 46 and 48 do not operate continuously in the radio receiver 10 but are switched into the circuit at appropriate times through switches SI and S2 under the control of timers 48 and 50. The timers 48 and 50 may be conventional clock circuits which send a signal to close switches SI and S2 for a brief period of time while the receiver 10 is in quiescent state. The receiver 10 is in use intermittently because it is intended to be used with a paging system in which packets of data are transmitted from a central station at a very low duty cycle. The data may be transmitted in a burst lasting only several tens of milliseconds, and then the receiver may enter an quiescent mode for several minutes. During this quiescent period the timers 48 and 50 generate a signal that closes switches SI and S2 so that the automatic gain control amplifiers 26a and 26b can be zeroed. Preferably, the timers 48 and 50 are adjusted to provide the switch closure just prior to the receipt of a data packet by the receiver 10. In this way the errors that may accumulate in the circuit over the long quiescent period in between data packets may be removed as close as possible to the point in time where a new data packet is to be received. The intermittent nature of the reception by receiver 10 makes this type of zero adjust circuit practical even with analog data because accumulated errors need only be removed just before the receipt of data, and the amplifiers do not have to be constantly adjusted to remove DC offset voltages.
A variation of the automatic gain control amplifier circuitry is shown in FIG. 2. While the circuit of FIG. 1 shows only one automatic gain control amplifier in each path, typically these amplifiers are cascaded in stages. The effect of saturation of a single stage is shown in the graph in FIG. 3. These amplifiers are inverting linear amplifiers, but saturation causes their outputs to rise. In order to remove these errors, the zero adjustment feature is sequenced through each of the stages. A zero adjust circuit 60 is coupled through a current source 62 to an amplifier 64. The amplifier 64 also has a data path input 66 and has an output which is coupled to an amplifier 68. The amplifier 68 is in turn coupled to an amplifier 70 whose output is connected to an amplifier 72. The zero adjust circuit 60 is connected in sequence by switch S3 which is under the control of timer 74. Just before the receipt of a data packet, the timer 74 sequences through amplifiers 64, 68, 70 and 72 beginning with amplifier 64. In this way upstream errors are eliminated first so that their outputs do not introduce errors into the downstream amplifiers during the auto zeroing sequence.
The invention described herein is particularly adaptable for use with a miniaturized intermittent radio receiver such as that which might be used for a time slot paging system. The circuits can be constructed in monolithic form, and complex frequency shifting techniques or elaborate filters are unnecessary due to the direct coupled nature of the zero IF receiver. Errors in saturation resulting from DC offsets are avoided by the timed zero adjustment circuits which automatically zero the automatic gain control amplifiers at times which are just prior to the receipt of data.
In the zero IF circuit of the invention, modifications may be made without departing from the spirit of invention. For example, while the invention has been shown in the context of FM circuitry it is equally useful for other types of modulation such as AM. Also, while the amplifiers shown in FIG. 1 are AGC amplifiers, the auto-zeroing technique of the invention is applicable to other amplifier designs that do not use automatic gain control. Additionally, the circuit of FIG. 1 may be modified by substituting an oscillator having twice the injection frequency and a divide-by-two divider in place of oscillator 20 and phase shifter 23.
The terms and expressions which have been employed in the foregoing abstract and specification are used therein as terms of description and not of limitation, and there is no intention in the use of such terms and expressions of excluding equivalents of the features shown and described or portions thereof, it being recognized that the scope of the invention is defined and limited only by the claims which follow.

Claims

What is Claimed is;
1. A zero IF receiver for processing radio signals that are modulated on a carrier signal comprising:
(a) means for receiving the radio signals;
(b) a pair of signal paths branching from the receiving means, each path including at least one direct coupled amplifier; and
(c) zero adjustment means coupled to each said amplifier for removing DC offsets.
2. The zero IF receiver of claim 1 wherein said pair of signal paths are coupled to oscillator means for down converting said carrier signal to a substantially baseband FM signal in each signal path.
3. The zero IF receiver of claim 2 wherein said oscillator means provides an oscillator output signal in phase quadrature to each of said signal paths, respectively.
4. The zero IF receiver of claim 1 wherein said radio signals are transmitted in packets with quiescent periods between said packets, and wherein said zero adjustment means includes timing means to activate said zero adjustment means during said quiescent periods.
5. The zero IF receiver of claim 4 wherein said timing means is adjusted to activate said zero adjustment means just prior to the time that said receiving means receives a packet of said radio signals.
6. The zero IF receiver of claim 5 wherein said packets are transmitted at a very low duty cycle.
7. The zero IF receiver of claim 3 wherein said receiver is constructed in monolithic form.
8. A zero IF receiver for processing radio signals that are modulated on a carrier signal comprising:
(a) RF means for receiving the radio signals;
(b) zero IF down conversion means for converting said radio signals to near zero IF signals;
(c) direct coupled amplifier means coupled to said zero IF down conversion means for providing gain to said near zero IF signal; and (d) zero adjustment means coupled to said amplifier means for removing DC voltage offsets.
9. The zero IF receiver of claim 8 wherein said radio signals are received in packets with quiescent periods between the receipt of said packets, and further including timing means for activating said zero adjustment means during said quiescent periods.
10. The zero IF receiver of claim 9 wherein said timing means activates said zero adjustment means just prior to receipt of one of said packets.
11. The zero IF receiver of claim 8 wherein said direct coupled AGC amplifier means comprises a plurality of amplifier stages and further including switching means for sequentially coupling said zero adjustment means to each of said amplifier stages in turn.
12. The zero IF amplifier of claim 11 wherein said switching means couples said zero adjust means to each of said amplifiers in a predetermined sequence, said sequence starting with an amplifier stage coupled to said zero IF down conversion means and proceeding through each stage to a final stage.
13. The zero IF receiver of claim 8 wherein said direct coupled amplifier means comprises at least one AGC amplifier.
14. The zero IF receiver of claim 1 wherein said direct coupled amplifiers include automatic gain control.
15. The zero IF receiver of claim 1 or 8 wherein said receiver is an FM receiver.
PCT/US1991/001443 1990-03-07 1991-03-01 Zero if radio receiver for intermittent operation WO1991014311A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US489,579 1990-03-07
US07/489,579 US5263194A (en) 1990-03-07 1990-03-07 Zero if radio receiver for intermittent operation

Publications (1)

Publication Number Publication Date
WO1991014311A1 true WO1991014311A1 (en) 1991-09-19

Family

ID=23944423

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1991/001443 WO1991014311A1 (en) 1990-03-07 1991-03-01 Zero if radio receiver for intermittent operation

Country Status (3)

Country Link
US (1) US5263194A (en)
AU (1) AU7488191A (en)
WO (1) WO1991014311A1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5307517A (en) * 1991-10-17 1994-04-26 Rich David A Adaptive notch filter for FM interference cancellation
EP0594894A1 (en) * 1992-10-28 1994-05-04 ALCATEL BELL Naamloze Vennootschap DC offset correction for direct-conversion TDMA receiver
GB2344712A (en) * 1998-12-12 2000-06-14 Roke Manor Research Improvements in or relating to receivers
EP1085665A2 (en) * 1999-09-16 2001-03-21 Mitel Semiconductor Limited Digital receiver
EP1722484A3 (en) * 1999-11-15 2007-06-06 Renesas Technology Corp. Mobile communication apparatus

Families Citing this family (60)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5444865A (en) * 1991-04-01 1995-08-22 Motorola, Inc. Generating transmit injection from receiver first and second injections
GB9415120D0 (en) * 1994-07-27 1994-09-14 Philips Electronics Uk Ltd Improvements in or relating to zero IF receivers
JP3478313B2 (en) * 1995-01-25 2003-12-15 ソニー株式会社 Receiving machine
EP0729230B1 (en) * 1995-02-21 2002-10-02 Tait Electronics Limited Zero intermediate frequency receiver
US5828955A (en) * 1995-08-30 1998-10-27 Rockwell Semiconductor Systems, Inc. Near direct conversion receiver and method for equalizing amplitude and phase therein
JPH09224059A (en) * 1996-02-15 1997-08-26 General Res Of Electron Inc Direct conversion fsk receiver
JPH11506896A (en) * 1996-03-06 1999-06-15 コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ Wireless receiver improvements and improvements related to wireless receivers
FI961935A (en) * 1996-05-07 1997-11-08 Nokia Mobile Phones Ltd Elimination of block voltage and AM attenuation in a direct conversion receiver
US6633550B1 (en) * 1997-02-20 2003-10-14 Telefonaktiebolaget Lm Ericsson (Publ) Radio transceiver on a chip
US6049707A (en) * 1997-09-02 2000-04-11 Motorola, Inc. Broadband multicarrier amplifier system and method using envelope elimination and restoration
US6144845A (en) * 1997-12-31 2000-11-07 Motorola, Inc. Method and circuit for image rejection
US6694128B1 (en) 1998-08-18 2004-02-17 Parkervision, Inc. Frequency synthesizer using universal frequency translation technology
US6061551A (en) 1998-10-21 2000-05-09 Parkervision, Inc. Method and system for down-converting electromagnetic signals
US6091940A (en) 1998-10-21 2000-07-18 Parkervision, Inc. Method and system for frequency up-conversion
US7515896B1 (en) 1998-10-21 2009-04-07 Parkervision, Inc. Method and system for down-converting an electromagnetic signal, and transforms for same, and aperture relationships
US6049706A (en) 1998-10-21 2000-04-11 Parkervision, Inc. Integrated frequency translation and selectivity
US7039372B1 (en) 1998-10-21 2006-05-02 Parkervision, Inc. Method and system for frequency up-conversion with modulation embodiments
US6542722B1 (en) 1998-10-21 2003-04-01 Parkervision, Inc. Method and system for frequency up-conversion with variety of transmitter configurations
US6813485B2 (en) 1998-10-21 2004-11-02 Parkervision, Inc. Method and system for down-converting and up-converting an electromagnetic signal, and transforms for same
US6061555A (en) 1998-10-21 2000-05-09 Parkervision, Inc. Method and system for ensuring reception of a communications signal
US6560301B1 (en) 1998-10-21 2003-05-06 Parkervision, Inc. Integrated frequency translation and selectivity with a variety of filter embodiments
US6370371B1 (en) 1998-10-21 2002-04-09 Parkervision, Inc. Applications of universal frequency translation
US7236754B2 (en) 1999-08-23 2007-06-26 Parkervision, Inc. Method and system for frequency up-conversion
US6704558B1 (en) 1999-01-22 2004-03-09 Parkervision, Inc. Image-reject down-converter and embodiments thereof, such as the family radio service
US6704549B1 (en) 1999-03-03 2004-03-09 Parkvision, Inc. Multi-mode, multi-band communication system
US6853690B1 (en) 1999-04-16 2005-02-08 Parkervision, Inc. Method, system and apparatus for balanced frequency up-conversion of a baseband signal and 4-phase receiver and transceiver embodiments
US6879817B1 (en) 1999-04-16 2005-04-12 Parkervision, Inc. DC offset, re-radiation, and I/Q solutions using universal frequency translation technology
US7693230B2 (en) 1999-04-16 2010-04-06 Parkervision, Inc. Apparatus and method of differential IQ frequency up-conversion
US7065162B1 (en) 1999-04-16 2006-06-20 Parkervision, Inc. Method and system for down-converting an electromagnetic signal, and transforms for same
US7110444B1 (en) 1999-08-04 2006-09-19 Parkervision, Inc. Wireless local area network (WLAN) using universal frequency translation technology including multi-phase embodiments and circuit implementations
US8295406B1 (en) 1999-08-04 2012-10-23 Parkervision, Inc. Universal platform module for a plurality of communication protocols
US7010286B2 (en) 2000-04-14 2006-03-07 Parkervision, Inc. Apparatus, system, and method for down-converting and up-converting electromagnetic signals
US7454453B2 (en) 2000-11-14 2008-11-18 Parkervision, Inc. Methods, systems, and computer program products for parallel correlation and applications thereof
US6711397B1 (en) 2000-11-20 2004-03-23 Ami Semiconductor, Inc. Structures and methods for direct conversion from radio frequency modulated signals to baseband signals
US6907235B2 (en) * 2001-01-02 2005-06-14 Texas Instruments Incorporated Apparatus and method for canceling DC offset in communications signals
US7076225B2 (en) * 2001-02-16 2006-07-11 Qualcomm Incorporated Variable gain selection in direct conversion receiver
US7072427B2 (en) 2001-11-09 2006-07-04 Parkervision, Inc. Method and apparatus for reducing DC offsets in a communication system
US7460584B2 (en) 2002-07-18 2008-12-02 Parkervision, Inc. Networking methods and systems
US7379883B2 (en) 2002-07-18 2008-05-27 Parkervision, Inc. Networking methods and systems
US6972709B1 (en) * 2002-08-26 2005-12-06 Yazaki North America, Inc. Radio frequency transceiver
US6745020B2 (en) * 2002-08-29 2004-06-01 Eugene Rzyski Direct downconversion receiver
WO2004079924A2 (en) * 2003-02-28 2004-09-16 Silicon Laboratories Inc. Tuner for radio frequency receivers and associated method
US7358885B2 (en) 2003-02-28 2008-04-15 Silicon Laboratories, Inc. Mixing DAC architectures for a radio frequency receiver
US7447493B2 (en) * 2003-02-28 2008-11-04 Silicon Laboratories, Inc. Tuner suitable for integration and method for tuning a radio frequency signal
US7425995B2 (en) * 2003-02-28 2008-09-16 Silicon Laboratories, Inc. Tuner using a direct digital frequency synthesizer, television receiver using such a tuner, and method therefor
US7113760B1 (en) 2003-04-29 2006-09-26 Ami Semiconductor, Inc. Direct conversion receiver for amplitude modulated signals using linear/log filtering
US7139546B1 (en) 2003-04-29 2006-11-21 Ami Semiconductor, Inc. Up-conversion of a down-converted baseband signal in a direct conversion architecture without the baseband signal passing through active elements
US7006809B2 (en) * 2003-05-06 2006-02-28 Ami Semiconductor, Inc. Adaptive diversity receiver architecture
US7197091B1 (en) 2003-05-06 2007-03-27 Ami Semiconductor, Inc. Direct conversion receiver with direct current offset correction circuitry
US7676210B2 (en) * 2003-09-29 2010-03-09 Tod Paulus Method for performing dual mode image rejection calibration in a receiver
US20050191986A1 (en) * 2004-02-27 2005-09-01 Lin Hung C. FM detector for direct-conversion receiver
JP2006107584A (en) 2004-10-01 2006-04-20 Konica Minolta Opto Inc Optical element and light spot position adjustment method
US7773968B2 (en) * 2006-11-30 2010-08-10 Silicon Laboratories, Inc. Interface/synchronization circuits for radio frequency receivers with mixing DAC architectures
US7622987B1 (en) 2007-01-25 2009-11-24 Pmc-Sierra, Inc. Pattern-based DC offset correction
US7599676B2 (en) * 2007-01-31 2009-10-06 Silicon Laboratories, Inc. Power consumption reduction techniques for an RF receiver implementing a mixing DAC architecture
US20080181340A1 (en) * 2007-01-31 2008-07-31 Silicon Laboratories, Inc. Spur Rejection Techniques for an RF Receiver
US20080180579A1 (en) * 2007-01-31 2008-07-31 Silicon Laboratories, Inc. Techniques for Improving Harmonic and Image Rejection Performance of an RF Receiver Mixing DAC
US20080181337A1 (en) * 2007-01-31 2008-07-31 Silicon Laboratories, Inc. Spur and Distortion Management Techniques for an RF Receiver
WO2010093676A1 (en) * 2009-02-11 2010-08-19 Cardiac Pacemakers, Inc. Method and apparatus for intra-body ultrasound communication
RU2569578C1 (en) * 2014-08-01 2015-11-27 Федеральное государственное бюджетное образовательное учреждение высшего профессионального образования "Московский государственнный университет путей сообзщения" МГУПС (МИИТ) Phase-compensating image channel suppressor in radio signal receiver

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4476585A (en) * 1982-01-25 1984-10-09 International Telephone And Telegraph Corporation Baseband demodulator for FM signals
US4718113A (en) * 1985-05-08 1988-01-05 Alcatel Nv Zero-IF receiver wih feedback loop for suppressing interfering signals
US4885802A (en) * 1988-06-30 1989-12-05 At&E Corporation Wristwatch receiver architecture

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4476585A (en) * 1982-01-25 1984-10-09 International Telephone And Telegraph Corporation Baseband demodulator for FM signals
US4718113A (en) * 1985-05-08 1988-01-05 Alcatel Nv Zero-IF receiver wih feedback loop for suppressing interfering signals
US4885802A (en) * 1988-06-30 1989-12-05 At&E Corporation Wristwatch receiver architecture

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5307517A (en) * 1991-10-17 1994-04-26 Rich David A Adaptive notch filter for FM interference cancellation
EP0594894A1 (en) * 1992-10-28 1994-05-04 ALCATEL BELL Naamloze Vennootschap DC offset correction for direct-conversion TDMA receiver
US5422889A (en) * 1992-10-28 1995-06-06 Alcatel N.V. Offset correction circuit
GB2344712A (en) * 1998-12-12 2000-06-14 Roke Manor Research Improvements in or relating to receivers
GB2344712B (en) * 1998-12-12 2003-10-08 Roke Manor Research Improvements in or relating to receivers
US6658070B1 (en) 1998-12-12 2003-12-02 Roke Manor Research Limited Direct conversion receiver and method of compensating interference signals generated during processing
EP1085665A2 (en) * 1999-09-16 2001-03-21 Mitel Semiconductor Limited Digital receiver
EP1085665A3 (en) * 1999-09-16 2003-06-11 Zarlink Semiconductor Limited Digital receiver
EP1722484A3 (en) * 1999-11-15 2007-06-06 Renesas Technology Corp. Mobile communication apparatus
US7366489B2 (en) 1999-11-15 2008-04-29 Ttpcom Limited Mobile communication apparatus
US7885626B2 (en) 1999-11-15 2011-02-08 Renesas Technology Corp. Mobile communication apparatus
US8107912B2 (en) 1999-11-15 2012-01-31 Renesas Electronics Corporation Mobile communication apparatus

Also Published As

Publication number Publication date
AU7488191A (en) 1991-10-10
US5263194A (en) 1993-11-16

Similar Documents

Publication Publication Date Title
US5263194A (en) Zero if radio receiver for intermittent operation
US4944025A (en) Direct conversion FM receiver with offset
US7477886B1 (en) Cascading-synchronous mixer and method of operation
US5648985A (en) Universal radio architecture for low-tier personal communication system
US6539066B1 (en) Integrable radio receiver circuit for frequency-modulated digital signals
US6826388B1 (en) Mobile communication apparatus including dividers in transmitter and receiver
US6195400B1 (en) Two-mode demodulating apparatus
KR100687146B1 (en) Pll circuit and radio communication terminal using pll
US4885802A (en) Wristwatch receiver architecture
US5926750A (en) Receiver
US6104745A (en) Transceiver for performing time division full duplex spread spectrum communication
EP1260027B1 (en) Dc-offset correction circuit having a dc control loop and a dc blocking circuit
EP0568939B1 (en) FSK receiver
US7043221B2 (en) Mixer circuit with image frequency rejection, in particular for an RF receiver with zero or low intermediate frequency
US6959179B1 (en) Down/up-conversion mixer for direct conversion radios
KR970008927A (en) Carrier Frequency Error Correction Circuit of Satellite Broadcasting System
AU756727B2 (en) Radiotelephone transmitter/receiver
JP2004357025A (en) Receiver
US20020172298A1 (en) Radio frequency receiver
EP1150436B1 (en) Method and arrangement for receiving a frequency modulated signal
JP3134801B2 (en) Shared receiver
Coy et al. Use of DSP within a high performance HF band receiver
HU194662B (en) Coherent demodulator circuit arrangement
JPH0993293A (en) Radio receiver
JPS62298256A (en) Receiver for frequency shift modulation signal

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AU CA JP KR

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FR GB GR IT LU NL SE

NENP Non-entry into the national phase

Ref country code: CA