WO1998031100A1 - Input/output device having shared active area - Google Patents

Input/output device having shared active area Download PDF

Info

Publication number
WO1998031100A1
WO1998031100A1 PCT/US1997/022767 US9722767W WO9831100A1 WO 1998031100 A1 WO1998031100 A1 WO 1998031100A1 US 9722767 W US9722767 W US 9722767W WO 9831100 A1 WO9831100 A1 WO 9831100A1
Authority
WO
WIPO (PCT)
Prior art keywords
terminal
digitline
connection
transistors
transistor
Prior art date
Application number
PCT/US1997/022767
Other languages
French (fr)
Inventor
Steve Schicht
Original Assignee
Micron Technology, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology, Inc. filed Critical Micron Technology, Inc.
Priority to AU55223/98A priority Critical patent/AU5522398A/en
Publication of WO1998031100A1 publication Critical patent/WO1998031100A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/409Read-write [R-W] circuits 
    • G11C11/4091Sense or sense/refresh amplifiers, or associated sense circuitry, e.g. for coupled bit-line precharging, equalising or isolating

Definitions

  • the present invention is directed generally to solid state memory circuits and, more particularly, to the input/output devices used in such circuits.
  • Solid state memory circuits are comprised of a plurality of memory cells arranged in an array.
  • the memory cells of one row are connected to a common digitline while each cell in the row is connected to a unique wordline.
  • the memory cells of one column are connected to a common wordline while each cell in the column is connected to a unique digitline.
  • To address a cell for either a read or a write operation requires that both a digitline and a wordline be activated, with the cell at the intersection of that digitline and wordline being accessed.
  • peripheral devices To write information into the array or read information out of the array a number of peripheral devices must be used. Those devices generally include isolation transistors, equilibration and bias circuits, N-sense amplifiers, P-sense amplifiers, and switches for connecting selected digitlines of the array to input/output signal lines. Each of the aforementioned devices performs a specific function which is well known in the art. It is also well known that the aforementioned devices must be operated according to a precise timing sequence to ensure that the desired operation, a read or write operation, is properly performed.
  • the isolation transistors are placed between the digitlines of the memory array and the sense amplifier components.
  • the isolation transistors can, if properly positioned, electrically isolate a portion of the array to thereby lessen the capacitance of the digitline being driven by the sense amplifiers. Reducing the capacitance speeds read-write times, reduces power consumption, and extends refresh for the isolated array.
  • the isolation transistors also provide resistance between the sense amplifier and the digitlines. That resistance stabilizes the sense amplifiers and speeds up the sensing operation.
  • the equilibration and bias circuits ensure that digitlines, which form a column pair, are at the same voltage before the wordline is fired. Any offset voltage appearing between the pair directly reduces the effective signal produced during the access operation.
  • the bias circuit operates in conjunction with the equilibration circuit to ensure that the digitline pair remains at the prescribed voltage for sensing. Normally, digitlines that are at Vcc and ground equilibrate to Vcc/2 volts. Bias circuits ensure that this occurs and also guarantee that the digitlines remain at Vcc/2, despite leakage paths that would otherwise discharge them.
  • the N-sense amplifiers and P-sense amplifiers work together to detect the access signal voltage and to help drive the digitlines to Vcc and ground.
  • the layout and fabrication of the isolation transistors, circuitry for digitline equilibration and bias, N and P sense amplifiers, and digitline to I/O signal line switches is a complicated process. All of the circuits that interface physically with the memory array are called pitch cells.
  • the designation of pitch cell comes from the requirement that the physical layout of the pitch cell circuits be constrained by the digitline and wordline pitches of an array of m-bits.
  • the sense amplifiers for a specific digitline pair column are generally laid out within the space of four digitlines.
  • the ratio of one sense amplifier for every four digitlines is commonly referred to as quarter pitch or four pitch. Because of the space requirements imposed on this collection of components, the design engineer is faced with the challenge of providing physically small components which fit within the allotted space which at the same time operate properly within the parameters established for such circuitry. Thus, the need exists for improvements in such access circuitry.
  • the present invention is directed to a peripheral device for use with an array of memory cells having a digitline and a complement to the digitline running through the array.
  • the peripheral device is fabricated in a substrate having active areas formed therein.
  • the peripheral device includes sensing transistors having sources and drains fabricated in certain active areas. The sensing transistors are responsive to the digitline and the complement of the digitline for sensing signals thereon. Switching transistors having sources and drains fabricated in certain of the same active areas as the sources and drains of the sensing transistors are also provided. The switching transistors are responsive to the sensing transistors for selectively conducting the signals sensed by the sensing transistors.
  • each switching transistor By fabricating each switching transistor such that one of its terminals is fabricated in the same active area as one of the terminals of one of the sensing transistors, the layout of the peripheral device is more compact.
  • the switching transistors can be made larger thereby making write operations quicker.
  • FIG. 1 is an electrical schematic of a standard sense amplifier block
  • FIG. 2 illustrates a rearrangement of the sense amplifier and the switching transistors to physically place the devices sufficiently close together to enable those devices to share an active area in accordance with the teachings of the present invention
  • FIG. 3 is a top planar view of two sense amps and two pairs of I/O switches of the circuit of FIG. 2;
  • FIG. 4 is a cross-sectional view taken across certain points in FIG. 3;
  • FIG. 5 is a three-dimensional view of a portion of the components shown in FIG. 3;
  • FIG. 6 is a block diagram of a system using a memory device employing a sense amplifier block constructed according to the teachings of the present invention .
  • FIG. 1 is an electrical schematic of a standard sense amplifier block 10 positioned between a first (or left) array 12 and a second (or right) array 14.
  • a digitline extends through and between the first array 12 and the second array 14.
  • the digitline is actually a pair of lines 15, 15', referred to as a column, where the line 15' carries the complement of the signal carried on the line 15.
  • the digitline 15, 15' is divided into three portions: a left portion and a center portion are separated by a pair of isolation transistors 16, 16'; a right portion of the digitline is separated from the center portion of the digitline by a second pair of isolation transistors 18, 18'.
  • a sense amplifier 20 responsive to the signal ACTL in a conventional manner.
  • an equalization circuit 22 responsive to a signal EQL in a known manner.
  • the isolation transistors 16, 16' are responsive to an isolation signal ISOL* in a known manner.
  • the center portion of the digitline has connected thereacross a pair of input/output switches 24 and 24' which operate to connect the digitline 15 to an I/O line 26 while the transistor 24' operates to connect the complement of the digitline 15' to an I/O* line 26' which is the complement of the I/O line 26.
  • a sense amplifier 28 responsive to the signal NLAT* in a known manner.
  • the isolation transistors 18 and 18' are responsive to a signal ISOR* in a known manner.
  • the right portion of the digitline has connected thereacross another equilibration circuit 30 responsive to the signal EQR in a known manner and another sense amplifier 32 responsive to the signal ACTR also in a known manner.
  • FIG. 2 illustrates the sense amplifier 28 and the I/O switches 24, 24' rearranged so that the devices are physically closer together to enable those devices to be fabricated in a manner so as to share active areas in accordance with the teachings of the present invention.
  • a transistor 40 of the sense amplifier 28 has a drain terminal connected to the NLAT* control signal, a source terminal connected to the digitline BL and a gate terminal connected to the complement of the digitline
  • a transistor 40' has a drain terminal 42 connected to the control signal NLAT*, a gate terminal 44 connected to the digitline BL, and a source terminal 46 connected to the complement of the digitline BL* .
  • the transistor 24 has a drain terminal connected to the digitline BL, a gate terminal connected to the control signal CSEL, and a source terminal connected to the input/output line I/O.
  • the transistor 24' has a drain terminal 48 connected to the complement of the digitline BL*, gate terminal 50 connected to the control signal CSEL, and a source terminal 52 connected to the complement of the input/out line I/O*.
  • the source terminal of the transistor 40 and the drain terminal of the transistor 24 are fabricated in the same active area.
  • the source terminal 46 of the transistor 40' and the drain terminal 48 of the transistor 24' are fabricated in the same active area.
  • the shared active areas can be seen in the planar topological view of FIG. 3.
  • the fabrication of the sense amp 28 and I/O switching transistors 24, 24' so as to have shared active areas is described in greater detail hereinbelow in conjunction with FIGs . 3 and 4.
  • FIG. 3 is a top planar view showing two of the sense amplifiers 28 and two pairs of I/O switches 24, 24' of the circuit of FIG. 2. Two sense amps and two pairs of I/O switches are pictured in FIG. 3 to more easily show the regularity of the layout. Illustrated in FIG. 3 is a first active region 34 and a second active region 36 separated by a field region 38. The operation of the devices illustrated in FIG. 3 is more easily explained by reference to FIG. 4a.
  • FIG. 4 is a cross-sectional view taken across the terminals 42, 46/48, and 52 in FIG. 3.
  • Terminal 42 which is the drain terminal of transistor 40', is connected to a conductor carrying the control signal NLAT*.
  • the gate terminal 44 of the transistor 40' is shown in FIG. 3.
  • the physical structure which forms the gate of the transistor is represented by reference numeral 45 in FIGs. 3 and 4 and should be distinguished from the gate terminal 44.
  • the source terminal 46 of the transistor 40' is shown in FIG. 4 connected to the complement of the digitline BL* .
  • the contact which forms the source terminal 46 of the transistor 40' is the same contact which forms the drain terminal 48 of the transistor 24' as clearly seen in FIGs. 3 and 4.
  • the transistor 24' is seen in FIG. 4 as having its drain terminal 48 connected to the compliment of the digitline BL*.
  • the gate terminal 50 seen in FIG. 3, is connected to a gate region 51 which physically forms the gate of the transistor 24 ' .
  • the source terminal 52 of the transistor 24' is connected to the complement of the input/output signal I/O*.
  • a substrate 58 carries an active area 60 and an active area 62 which, together with gate region 45, form the transistor 40' while the active area 62 and another active area 64, together with gate region 51, form the transistor 24 ' .
  • the active area 62 becomes a shared active area for transistors 40' and 24' such that the source terminal 46 of the transistor 40' and the drain terminal 48 of the transistor 24' are fabricated with a single shared contact in electrical contact with the shared active area 62.
  • the circuit laid out in FIG. 3 is symmetrical with respect to the layout of the transistors 24 and 40 of FIG. 2 such that the drain terminal of transistor 24 is fabricated in the same active area as the source terminal of the transistor 40. Otherwise, the layout of the components is conventional.
  • FIG. 5 is a three-dimensional view of a portion of the components shown in FIG. 3.
  • FIG. 5 illustrates the depth dimension which is missing from FIG. 3.
  • the running of the various conductors at various depths is conventional and does not form a feature of the present invention .
  • MOS transistors are illustrated, other types of transistors may be used and still obtain the advantages of the disclosed circuit architecture.
  • the transistors may be either N-type or P- type.
  • the present invention is also directed to a method of laying out and fabricating a circuit having a sense amplifier with integral output transistors.
  • the method is performed on a substrate having active areas.
  • the method is comprised of the steps of fabricating a plurality of transistors.
  • the pluraltiy of transistors includes a first transistor having a first terminal for connection to a control signal, a second terminal for connection to a digitline, and a third terminal for connection to the complement of the digitline, and a second transistor having a first terminal for connection to the control signal, a second terminal for connection to the complement of the digitline, and a third terminal for connection to the digitline.
  • the plurality of transistors further includes a first output transistor having a first terminal for connection to the digitline, a second terminal for connection to an I/O line, and a control terminal for connection to a control signal, and a second output transistor having a first terminal for connection to the complement of the digitline, a second terminal for connection to a complement of the I/O line, and a control terminal for connection to the control signal.
  • the transistors are laid out and fabricated such that the second terminal of the first transistor and the first terminal of the first output transistor are fabricated in the same active area formed in the substrate and the second terminal of the second transistor and the first terminal of the second output transistor are fabricated in the same active area in the substrate .
  • FIG. 6 is a block diagram of a system using a memory device employing a sense amplifier block constructed according to the teachings of the present invention.
  • the system is comprised of a microprocessor 54 which controls one or more memory devices 56.
  • the memory devices 56 may include a memory array 66 and a support circuit 68 for reading information (data) into and out of the array 66.
  • the support circuits 68 may each have enhanced operational characteristics such as improved write operations as a result of employing the teachings of the present invention. While the present invention has been described in conjunction with preferred embodiments thereof, many modifications and variations will be apparent to those of ordinary skill in the art. The foregoing description and the following claims are intended to cover all such modifications and variations.

Abstract

An input/output device for use with an array of memory cells (12) having a digitline (BL) and a complement of the digitline (BL*) running through the array is fabricated on a substrate (58) having active areas formed therein. Sensing transistors (40, 40') have terminals fabricated in the active areas which are responsive to the digitline (BL) and the complement of the digitline (BL*) for sensing signals thereon in a read operation. Switching transistors (24, 24') have terminals fabricated in the active areas which are responsive to the sensing transistors for selectively conducting the signals sensed by the sensing transistors. Certain terminals of the sensing transistors (40, 40') and certain terminals of the switching transistors (24, 24') are fabricated in the same active area.

Description

INPUT/OUTPUT DEVICE HAVING SHARED ACTIVE AREA
BACKGROUND OF THE INVENTION Field of the Invention
The present invention is directed generally to solid state memory circuits and, more particularly, to the input/output devices used in such circuits.
Cross Reference To Related Application
This application is related to commonly assigned, co-pending U.S. Patent Application S.N. 08/690,124, filed July 31, 1996 entitled Static Memory Cell.
Description of the Background
Solid state memory circuits are comprised of a plurality of memory cells arranged in an array. The memory cells of one row are connected to a common digitline while each cell in the row is connected to a unique wordline. Conversely, the memory cells of one column are connected to a common wordline while each cell in the column is connected to a unique digitline. To address a cell for either a read or a write operation requires that both a digitline and a wordline be activated, with the cell at the intersection of that digitline and wordline being accessed.
To write information into the array or read information out of the array a number of peripheral devices must be used. Those devices generally include isolation transistors, equilibration and bias circuits, N-sense amplifiers, P-sense amplifiers, and switches for connecting selected digitlines of the array to input/output signal lines. Each of the aforementioned devices performs a specific function which is well known in the art. It is also well known that the aforementioned devices must be operated according to a precise timing sequence to ensure that the desired operation, a read or write operation, is properly performed.
The isolation transistors are placed between the digitlines of the memory array and the sense amplifier components. The isolation transistors can, if properly positioned, electrically isolate a portion of the array to thereby lessen the capacitance of the digitline being driven by the sense amplifiers. Reducing the capacitance speeds read-write times, reduces power consumption, and extends refresh for the isolated array. The isolation transistors also provide resistance between the sense amplifier and the digitlines. That resistance stabilizes the sense amplifiers and speeds up the sensing operation.
The equilibration and bias circuits ensure that digitlines, which form a column pair, are at the same voltage before the wordline is fired. Any offset voltage appearing between the pair directly reduces the effective signal produced during the access operation. The bias circuit operates in conjunction with the equilibration circuit to ensure that the digitline pair remains at the prescribed voltage for sensing. Normally, digitlines that are at Vcc and ground equilibrate to Vcc/2 volts. Bias circuits ensure that this occurs and also guarantee that the digitlines remain at Vcc/2, despite leakage paths that would otherwise discharge them.
The N-sense amplifiers and P-sense amplifiers work together to detect the access signal voltage and to help drive the digitlines to Vcc and ground. As might be expected, the layout and fabrication of the isolation transistors, circuitry for digitline equilibration and bias, N and P sense amplifiers, and digitline to I/O signal line switches is a complicated process. All of the circuits that interface physically with the memory array are called pitch cells. The designation of pitch cell comes from the requirement that the physical layout of the pitch cell circuits be constrained by the digitline and wordline pitches of an array of m-bits. For example, the sense amplifiers for a specific digitline pair column are generally laid out within the space of four digitlines. The ratio of one sense amplifier for every four digitlines is commonly referred to as quarter pitch or four pitch. Because of the space requirements imposed on this collection of components, the design engineer is faced with the challenge of providing physically small components which fit within the allotted space which at the same time operate properly within the parameters established for such circuitry. Thus, the need exists for improvements in such access circuitry.
SUMMARY OF THE INVENTION The present invention is directed to a peripheral device for use with an array of memory cells having a digitline and a complement to the digitline running through the array. The peripheral device is fabricated in a substrate having active areas formed therein. The peripheral device includes sensing transistors having sources and drains fabricated in certain active areas. The sensing transistors are responsive to the digitline and the complement of the digitline for sensing signals thereon. Switching transistors having sources and drains fabricated in certain of the same active areas as the sources and drains of the sensing transistors are also provided. The switching transistors are responsive to the sensing transistors for selectively conducting the signals sensed by the sensing transistors. By fabricating each switching transistor such that one of its terminals is fabricated in the same active area as one of the terminals of one of the sensing transistors, the layout of the peripheral device is more compact. The switching transistors can be made larger thereby making write operations quicker. Those advantages and benefits of the present invention, and others, will become apparent from the Description of the Preferred Embodiments hereinbelow.
BRIEF DESCRIPTION OF THE DRAWINGS For the present invention to be clearly understood and readily practiced, the present invention will be described in conjunction with the following figures wherein:
FIG. 1 is an electrical schematic of a standard sense amplifier block;
FIG. 2 illustrates a rearrangement of the sense amplifier and the switching transistors to physically place the devices sufficiently close together to enable those devices to share an active area in accordance with the teachings of the present invention;
FIG. 3 is a top planar view of two sense amps and two pairs of I/O switches of the circuit of FIG. 2;
FIG. 4 is a cross-sectional view taken across certain points in FIG. 3; FIG. 5 is a three-dimensional view of a portion of the components shown in FIG. 3; and
FIG. 6 is a block diagram of a system using a memory device employing a sense amplifier block constructed according to the teachings of the present invention .
DESCRIPTION OF THE PREFERRED EMBODIMENTS FIG. 1 is an electrical schematic of a standard sense amplifier block 10 positioned between a first (or left) array 12 and a second (or right) array 14. A digitline extends through and between the first array 12 and the second array 14. As is known in the art, the digitline is actually a pair of lines 15, 15', referred to as a column, where the line 15' carries the complement of the signal carried on the line 15. The digitline 15, 15' is divided into three portions: a left portion and a center portion are separated by a pair of isolation transistors 16, 16'; a right portion of the digitline is separated from the center portion of the digitline by a second pair of isolation transistors 18, 18'. Connected across the left portion of the digitline is a sense amplifier 20 responsive to the signal ACTL in a conventional manner. Also connected across the left portion of the digitline is an equalization circuit 22 responsive to a signal EQL in a known manner. The isolation transistors 16, 16' are responsive to an isolation signal ISOL* in a known manner.
The center portion of the digitline has connected thereacross a pair of input/output switches 24 and 24' which operate to connect the digitline 15 to an I/O line 26 while the transistor 24' operates to connect the complement of the digitline 15' to an I/O* line 26' which is the complement of the I/O line 26. Also connected across the digitline at the center portion thereof is a sense amplifier 28 responsive to the signal NLAT* in a known manner. The isolation transistors 18 and 18' are responsive to a signal ISOR* in a known manner. The right portion of the digitline has connected thereacross another equilibration circuit 30 responsive to the signal EQR in a known manner and another sense amplifier 32 responsive to the signal ACTR also in a known manner.
FIG. 2 illustrates the sense amplifier 28 and the I/O switches 24, 24' rearranged so that the devices are physically closer together to enable those devices to be fabricated in a manner so as to share active areas in accordance with the teachings of the present invention. A transistor 40 of the sense amplifier 28 has a drain terminal connected to the NLAT* control signal, a source terminal connected to the digitline BL and a gate terminal connected to the complement of the digitline
BL* . A transistor 40' has a drain terminal 42 connected to the control signal NLAT*, a gate terminal 44 connected to the digitline BL, and a source terminal 46 connected to the complement of the digitline BL* . The transistor 24 has a drain terminal connected to the digitline BL, a gate terminal connected to the control signal CSEL, and a source terminal connected to the input/output line I/O. The transistor 24' has a drain terminal 48 connected to the complement of the digitline BL*, gate terminal 50 connected to the control signal CSEL, and a source terminal 52 connected to the complement of the input/out line I/O*. According to the teachings of the present invention, the source terminal of the transistor 40 and the drain terminal of the transistor 24 are fabricated in the same active area. Similarly, the source terminal 46 of the transistor 40' and the drain terminal 48 of the transistor 24' are fabricated in the same active area. The shared active areas can be seen in the planar topological view of FIG. 3. The fabrication of the sense amp 28 and I/O switching transistors 24, 24' so as to have shared active areas is described in greater detail hereinbelow in conjunction with FIGs . 3 and 4. FIG. 3 is a top planar view showing two of the sense amplifiers 28 and two pairs of I/O switches 24, 24' of the circuit of FIG. 2. Two sense amps and two pairs of I/O switches are pictured in FIG. 3 to more easily show the regularity of the layout. Illustrated in FIG. 3 is a first active region 34 and a second active region 36 separated by a field region 38. The operation of the devices illustrated in FIG. 3 is more easily explained by reference to FIG. 4a.
FIG. 4 is a cross-sectional view taken across the terminals 42, 46/48, and 52 in FIG. 3. Terminal 42, which is the drain terminal of transistor 40', is connected to a conductor carrying the control signal NLAT*. The gate terminal 44 of the transistor 40' is shown in FIG. 3. However, the physical structure which forms the gate of the transistor is represented by reference numeral 45 in FIGs. 3 and 4 and should be distinguished from the gate terminal 44. The source terminal 46 of the transistor 40' is shown in FIG. 4 connected to the complement of the digitline BL* . The contact which forms the source terminal 46 of the transistor 40' is the same contact which forms the drain terminal 48 of the transistor 24' as clearly seen in FIGs. 3 and 4.
The transistor 24' is seen in FIG. 4 as having its drain terminal 48 connected to the compliment of the digitline BL*. The gate terminal 50, seen in FIG. 3, is connected to a gate region 51 which physically forms the gate of the transistor 24 ' . The source terminal 52 of the transistor 24' is connected to the complement of the input/output signal I/O*. Thus, it is seen in FIG. 4 that a substrate 58 carries an active area 60 and an active area 62 which, together with gate region 45, form the transistor 40' while the active area 62 and another active area 64, together with gate region 51, form the transistor 24 ' . In that manner, the active area 62 becomes a shared active area for transistors 40' and 24' such that the source terminal 46 of the transistor 40' and the drain terminal 48 of the transistor 24' are fabricated with a single shared contact in electrical contact with the shared active area 62.
The circuit laid out in FIG. 3 is symmetrical with respect to the layout of the transistors 24 and 40 of FIG. 2 such that the drain terminal of transistor 24 is fabricated in the same active area as the source terminal of the transistor 40. Otherwise, the layout of the components is conventional.
By fabricating each of the switching transistors so that one of its terminals is fabricated in the same active area as one of the terminals of one of the sense amplifier transistors, the layout of the peripheral device is more compact. The switching transistors can be made larger thereby making write operations quicker. Alternatively, if the size of the switching transistors is not increased, the possibility exists for a smaller layout area. The configuration of the present invention provides less active area resistance. The layout of the present invention also results in less leakage than separating the sense amplifiers with a large grounded gate structure. The layout of the present invention permits the use of various types of twists and is scalable for various fabrication processes. FIG. 5 is a three-dimensional view of a portion of the components shown in FIG. 3. FIG. 5 illustrates the depth dimension which is missing from FIG. 3. The running of the various conductors at various depths is conventional and does not form a feature of the present invention .
Those of ordinary skill in the art will recognize that although MOS transistors are illustrated, other types of transistors may be used and still obtain the advantages of the disclosed circuit architecture.
Additionally, the transistors may be either N-type or P- type.
The present invention is also directed to a method of laying out and fabricating a circuit having a sense amplifier with integral output transistors. The method is performed on a substrate having active areas. The method is comprised of the steps of fabricating a plurality of transistors. The pluraltiy of transistors includes a first transistor having a first terminal for connection to a control signal, a second terminal for connection to a digitline, and a third terminal for connection to the complement of the digitline, and a second transistor having a first terminal for connection to the control signal, a second terminal for connection to the complement of the digitline, and a third terminal for connection to the digitline. The plurality of transistors further includes a first output transistor having a first terminal for connection to the digitline, a second terminal for connection to an I/O line, and a control terminal for connection to a control signal, and a second output transistor having a first terminal for connection to the complement of the digitline, a second terminal for connection to a complement of the I/O line, and a control terminal for connection to the control signal. The transistors are laid out and fabricated such that the second terminal of the first transistor and the first terminal of the first output transistor are fabricated in the same active area formed in the substrate and the second terminal of the second transistor and the first terminal of the second output transistor are fabricated in the same active area in the substrate .
Finally, FIG. 6 is a block diagram of a system using a memory device employing a sense amplifier block constructed according to the teachings of the present invention. The system is comprised of a microprocessor 54 which controls one or more memory devices 56. The memory devices 56 may include a memory array 66 and a support circuit 68 for reading information (data) into and out of the array 66. The support circuits 68 may each have enhanced operational characteristics such as improved write operations as a result of employing the teachings of the present invention. While the present invention has been described in conjunction with preferred embodiments thereof, many modifications and variations will be apparent to those of ordinary skill in the art. The foregoing description and the following claims are intended to cover all such modifications and variations.

Claims

What is claimed is:
1. A circuit having a sense amplifier (28) and integral output transistors (24, 24') for use with a memory array (12), said circuit comprising: a semiconductor substrate (58) ; a first transistor (40) fabricated on said substrate (58) and having a first terminal for connection to a control signal (NLAT*), a second terminal for connection to a digitline (BL) , and a third terminal for connection to the complement of the digitline (BL*); a second transistor (40' ) fabricated on said substrate (58) and having a first terminal (42) for connection to the control signal (NLAT*), a second terminal (46) for connection to the complement of the digitline (BL*) , and a third terminal for connection to the digitline (BL) ; a first output transistor (24) fabricated on said substrate (58) and having a first terminal for connection to the digitline (BL) , a second terminal for connection to an I/O line (1/0), and a control terminal for connection to a control signal (SEL) ; and a second output transistor (24') fabricated on said substrate (58) and having a first terminal (48) for connection to the complement of the digitline (BL*), a second terminal (52) for connection to a complement of the I/O line (I/O*), and a control terminal (50) for connection to the control signal (CSEL) , the improvement comprising said second terminal of said first transistor (40) and said first terminal of said first output transistor (24) being located in the same active area formed in said substrate (58) and said second terminal (46) of said second transistor (40' ) and said first terminal (48) of said second output transistor (24') being located in the same active area (62) in said substrate (58) .
2. The circuit of claim 1 wherein said sensing transistors (40, 40') form an N-sense amplifier.
3. The circuit of claim 1 wherein said sensing transistors (40, 40') form a P-sense amplifier.
4. The circuit of claim 1 wherein said first (40) and second (40') transistors and said first (24) and second (24') output transistors include MOS transistors.
5. A peripheral device for use with an array (12) of memory cells having a digitline (BL) and a complement of the digitline (BL*) running through the array (12), said peripheral device comprising: a substrate (58) having active areas formed therein; sensing transistors (40, 40' ) having terminals fabricated in said active areas, said sensing transistors being responsive to the digitline (BL) and the complement of the digitline (BL*) for sensing signals thereon during a read operation; and switching transistors (24, 24') having terminals fabricated in said active areas, said switching transistors being responsive to said sensing transistors (40, 40') for selectively conducting the signals sensed by said sensing transistors, the improvement comprising certain of said terminals (46, 48) of said sensing transistors (40') and said switching transistors (24') being fabricated in the same active area (62).
6. The peripheral device of claim 5 additionally comprising an equilibration circuit (22) for equilibrating the digitline (BL) and the complement of the digitline (BL*) .
7. The peripheral device of claim 5 additionally comprising an isolation circuit (16, 16') for isolating a portion of said peripheral device from the array (12) .
8. The peripheral device of claim 5 wherein said sensing transistors (40, 40') form an N-sense amplifier.
9. The peripheral device of claim 5 wherein said sensing transistors (40, 40') form a P-sense amplifier.
10. A method of designing a peripheral circuit for a memory array (12) on a substrate (58) having active areas, said peripheral circuit having a sense amplifier (28) and integral output transistors (24, 24') , said method comprising the steps of: laying out a plurality of transistors including a first transistor (40) having a first terminal for connection to a control signal (NLAT*) , a second terminal for connection to a digitline (BL) , and a third terminal for connection to the complement of the digitline (BL*) , a second transistor (40') having a first terminal (42) for connection to the control signal (NLAT*), a second terminal (46) for connection to the complement of the digitline (BL*), and a third terminal for connection to the digitline (BL) , a first output transistor (24) having a first terminal for connection to the digitline (BL) , a second terminal for connection to an I/O line (I/O) , and a control terminal for connection to a control signal (SEL) , and including a second output transistor (24') having a first terminal (48) for connection to the complement of the digitline (BL*) a second terminal (52) for connection to a complement of the I/O line (I/O*), and a control terminal (50) for connection to the control signal (CSEL) ; the improvement comprising laying out said second terminal of said first transistor (40) and said first terminal of said first output transistor (24) in the same active area and said second terminal (46) of said second transistor (40' ) and said first terminal (48) of said second output transistor (24') in the same active area (62) .
11. A method of fabricating a peripheral circuit for a memory array (12) on a substrate (58) having active areas, said peripheral circuit having a sense amplifier (28) and integral output transistors (24, 24'), said method comprising the steps of: fabricating a plurality of transistors including a first transistor (40) , a second transistor (40' ) , a first output transistor (24), and a second output transistor (24' ) , the improvement comprising one terminal of the first transistor (40) and one terminal of the first output transistor (24) being fabricated in a shared active area and one terminal (46) of said second transistor (40') and one terminal (48) of said second output transistor (24' ) being fabricated in a shared active area (62); and interconnecting said first (40) and second (40') transistors to form a sense amplifier (28) and interconnecting said first (24) and second (24') output transistors so as to connect said sense amplifier (28) to an input/output line (BL) and the complement of the input/output line (BL*).
PCT/US1997/022767 1997-01-10 1997-12-16 Input/output device having shared active area WO1998031100A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
AU55223/98A AU5522398A (en) 1997-01-10 1997-12-16 Input/output device having shared active area

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/781,490 US5978287A (en) 1997-01-10 1997-01-10 Input/output device having shared active area
US08/781,490 1997-01-10

Publications (1)

Publication Number Publication Date
WO1998031100A1 true WO1998031100A1 (en) 1998-07-16

Family

ID=25122914

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1997/022767 WO1998031100A1 (en) 1997-01-10 1997-12-16 Input/output device having shared active area

Country Status (3)

Country Link
US (1) US5978287A (en)
AU (1) AU5522398A (en)
WO (1) WO1998031100A1 (en)

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE19529620A1 (en) * 1994-10-31 1996-05-02 Mitsubishi Electric Corp Semiconductor memory with static memory cells
US5616940A (en) * 1994-06-27 1997-04-01 Nec Corporation Semiconductor semicustom-made integrated circuit device having component transistors variable in gain for forming basic cell

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5196233A (en) * 1989-01-18 1993-03-23 Sgs-Thomson Microelectronics, Inc. Method for fabricating semiconductor circuits
US5309047A (en) * 1992-02-21 1994-05-03 Simtek Corporation Differential sense amplifier with cross connected reference circuits
US5330929A (en) * 1992-10-05 1994-07-19 Motorola, Inc. Method of making a six transistor static random access memory cell
JP3028913B2 (en) * 1994-11-10 2000-04-04 株式会社東芝 Semiconductor storage device
KR980011109A (en) * 1996-07-30 1998-04-30 김광호 The optical recording /
US5875127A (en) * 1996-10-24 1999-02-23 Yin; Ronald Loh-Hwa Non-volatile semiconductor memory device having a floating gate storage capacitor and method of operating thereof
US5825687A (en) * 1996-12-04 1998-10-20 Yin; Ronald Loh-Hwa Low voltage memory cell, circuit array formed thereby and method of operation therefor

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5616940A (en) * 1994-06-27 1997-04-01 Nec Corporation Semiconductor semicustom-made integrated circuit device having component transistors variable in gain for forming basic cell
DE19529620A1 (en) * 1994-10-31 1996-05-02 Mitsubishi Electric Corp Semiconductor memory with static memory cells

Also Published As

Publication number Publication date
US5978287A (en) 1999-11-02
AU5522398A (en) 1998-08-03

Similar Documents

Publication Publication Date Title
US6898102B2 (en) Digitline architecture for dynamic memory
US5815428A (en) Semiconductor memory device having hierarchical bit line structure
US5644525A (en) Dynamic semiconductor memory device having an improved sense amplifier layout arrangement
US6191990B1 (en) Semiconductor integrated circuit device having stabilizing capacitors connected between power lines of main amplifiers
US4715015A (en) Dynamic semiconductor memory with improved sense signal
EP1237160A2 (en) Sense amplifier control circuit of semiconductor memory device
KR19990078382A (en) Improved dynamic random access memory circuit and methods therefor
US5499205A (en) Bit line structure
US5831912A (en) Semiconductor memory having space-efficient layout
JPH0752757B2 (en) Semiconductor memory device
JPH08203267A (en) Semiconductor memory device
US5862072A (en) Memory array architecture and method for dynamic cell plate sensing
US6765833B2 (en) Integrated circuit devices including equalization/precharge circuits for improving signal transmission
US5905686A (en) Fast sense amplifier for small voltage differences
US5978287A (en) Input/output device having shared active area
JPH08250674A (en) Semiconductor memory device
US6222784B1 (en) Semiconductor memory
KR20020057356A (en) Arrangement of a bit line boosting capacitor in a semiconductor memory device
KR20010085740A (en) Read/write amplifier with vertical transistors for dram-memory
KR100268441B1 (en) A semiconductor device with shared data line contaact
US5875138A (en) Dynamic access memory equalizer circuits and methods therefor
US5216634A (en) Semiconductor memory device
EP0169460B1 (en) Dynamic memory array with segmented and quasi-folded bit lines
US6404019B1 (en) Sense amplifier
US4984199A (en) Semiconductor memory cells having common contact hole

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AL AM AT AU AZ BA BB BG BR BY CA CH CN CU CZ DE DK EE ES FI GB GE HU IL IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK TJ TM TR TT UA UG UZ VN AM AZ BY KG KZ MD RU TJ TM

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW SD SZ UG ZW AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

NENP Non-entry into the national phase

Ref country code: JP

Ref document number: 1998530873

Format of ref document f/p: F

122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: CA