WO1999008389A2 - A digital communication device and a mixer - Google Patents

A digital communication device and a mixer Download PDF

Info

Publication number
WO1999008389A2
WO1999008389A2 PCT/IB1998/001078 IB9801078W WO9908389A2 WO 1999008389 A2 WO1999008389 A2 WO 1999008389A2 IB 9801078 W IB9801078 W IB 9801078W WO 9908389 A2 WO9908389 A2 WO 9908389A2
Authority
WO
WIPO (PCT)
Prior art keywords
digital
signal
analog
communication device
mixer
Prior art date
Application number
PCT/IB1998/001078
Other languages
French (fr)
Other versions
WO1999008389A3 (en
Inventor
Martin Reber
Original Assignee
Koninklijke Philips Electronics N.V.
Philips Ab
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Koninklijke Philips Electronics N.V., Philips Ab filed Critical Koninklijke Philips Electronics N.V.
Priority to EP98929591A priority Critical patent/EP0935851B1/en
Priority to JP11511893A priority patent/JP2001502154A/en
Priority to DE69826829T priority patent/DE69826829T2/en
Publication of WO1999008389A2 publication Critical patent/WO1999008389A2/en
Publication of WO1999008389A3 publication Critical patent/WO1999008389A3/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M3/00Conversion of analogue values to or from differential modulation
    • H03M3/02Delta modulation, i.e. one-bit differential modulation
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D7/00Transference of modulation from one carrier to another, e.g. frequency-changing
    • H03D7/16Multiple-frequency-changing
    • H03D7/161Multiple-frequency-changing all the frequency changers being connected in cascade
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D7/00Transference of modulation from one carrier to another, e.g. frequency-changing
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D7/00Transference of modulation from one carrier to another, e.g. frequency-changing
    • H03D7/16Multiple-frequency-changing
    • H03D7/165Multiple-frequency-changing at least two frequency changers being located in different paths, e.g. in two paths with carriers in quadrature
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/16Circuits
    • H04B1/26Circuits for superheterodyne receivers

Definitions

  • the present invention relates to a digital communication device as claimed in the preamble of claim 1.
  • a digital communication device can be a cellular or cordless phone, a pager, or any other wireless communication device.
  • the present invention further relates to a mixer for use in such a communication device.
  • a digital communication device of the above kind is known from the Philips Data Handbook IC17, "Semiconductors for Wireless Communications", pp. 6-291 to 6-293, 6-303, and 6-305, Philips Semiconductors, 1997.
  • This data sheet was first published on June 12, 1996.
  • the known digital communication device can be a FD/TDMA (Frequency Division/Time Division Multiple Access) GSM (Global System for Mobile Communications) transceiver, or any other suitable dual conversion receiver or transceiver.
  • a low noise amplifier amplifies a received radio frequency signal.
  • An output signal of the low noise amplifier is fed to a first, radio frequency, mixing stage via a bandpass filter.
  • An output signal of the bandpass filter is filtered in a second bandpass filter, in the known device a SAW (Surface Acoustic Wave) filter operating at a relatively high intermediate frequency, for selecting a desired channel.
  • the filtered first intermediate frequency signal is fed to analog and digital conversion means for converting the first intermediate frequency signal to base band samples of a desired base band signal comprised in the radio frequency signal.
  • the analog and digital conversion means comprises an intermediate frequency amplifier of which an output is coupled to a pair of quadrature mixers, a pair of lowpass filters coupled to the mixers, and analog-to-digital converters (not shown in detail, but indicated with "to GSM baseband").
  • a severe drawback of this dual conversion architecture is that the channel selection filter has to be implemented using external passive components.
  • dual conversion receiver structures are known in which the first mixer stage mixes down the radio frequency signal to a relatively low intermediate frequency signal which is directly digitized by means of a bandpass sigma delta analog-to-digital converter.
  • the analog-to-digital converter passes the sampled first intermediate frequency signal to a DSP (Digital Signal Processor) which performs a digital mixing down of the samples to a desired base band signal comprised in the received radio frequency signal.
  • DSP Digital Signal Processor
  • the latter architecture has the drawback that a more sophisticated and thus more complex and more power consuming analog-to-digital converter is needed.
  • the DSP has to process higher frequency signal, increased power is consumed. In modern communication devices it is highly desired to consume as few power as possible so that longer standby and useful operating times are obtained. So, increased power consumption also is a serious drawback.
  • the digital communication device is characterised in that the analog and digital conversion means comprises a controllable inverter stage for multiplying the first intermediate frequency signal with a square wave, and a bit stream analog-to-digital converter coupled to an output of the controllable inverter stage.
  • the analog and digital conversion means comprises a controllable inverter stage for multiplying the first intermediate frequency signal with a square wave, and a bit stream analog-to-digital converter coupled to an output of the controllable inverter stage.
  • mixing and sampling is performed as a combined operation so that advantageously the complexity and thus the cost of the analog circuitry is greatly reduced.
  • an embodiment is claimed in claim 2.
  • the lowpass filtering characteristic of the filtering part of the sigma delta analog-to-digital converter is used for the required filtering.
  • the mixing and sampling is done as claimed in claim 5.
  • the full advantages of the mixer/analog-to- digital converter are achieved, namely implied image rejection of unwanted signals and no feed-through of local oscillator signals.
  • Fig. 1 schematically shows a block diagram of a digital communication device according to the present invention
  • Fig. 2 shows a block diagram of a mixer and sampler according to the present invention
  • Fig. 3 shows a frequency plot of the resulting output spectrum of the bitstream of the first order sigma delta bitstream mixer according to the present invention
  • Fig. 4 shows a detailed diagram of a first order sigma delta modulator modified according to the present invention
  • Fig. 5 shows circuitry to implement the modification
  • Fig. 6 shows an implied controllable input stage for complex input signals
  • Fig. 7 to 9 show circuitry to implement the complex modification
  • Fig. 10 shows a complex input spectrum at an input of the complex mixer
  • Fig. 11 shows a Fast Fourier Transform of a complex bitstream of down- converted complex input signals.
  • Fig. 1 schematically shows a block diagram of a digital communication device 1 according to the present invention. For simplicity, only real signals are shown, but as in the receiver disclosed in said Philips handbook, in an actual receiver I- and Q- quadrature signals are processed in the device 1.
  • the digital communication device 1 comprises a low noise amplifier 2 at input side being coupled to an antenna 3 via an antenna duplexer 4. At output side, the amplifier 2 is coupled to a bandpass filter 5 which is coupled to a first input 6 of a radio frequency mixer 7. A first local oscillator signal, e.g. having a frequency of 900 MHz, is fed to a second input 8 of the mixer 7.
  • the mixer 7 is coupled to a channel selective bandpass filter 9 which is further coupled to AGC (Automatic Gain Control) means 10.
  • AGC Automatic Gain Control
  • analog and digital conversion means 11 are provided in the device 1 , including a controllable inverter stage 12 and a bit stream analog-to-digital converter 13.
  • a second local oscillator signal e.g. 100 kHz, is fed to an input 14 of the controllable inverter stage 12.
  • samples of a base band signal comprised in the radio frequency signal are available, but in principle the samples can also be samples of a very low intermediate frequency signal resulting from the second mixing step.
  • the baseband samples are supplied to a digital signal processor 16 for further baseband processing, as usual.
  • the sample rate of the samples provided to the DSP is relatively low so that processing in the DSP requires less power.
  • a relatively high intermediate frequency such as in the architecture as disclosed in said Philips handbook
  • a relatively low intermediate frequency is applied. It becomes thus possible to implement the channel selective filter on-chip, i.e., a substantive reduction of external components is achieved.
  • the functionality of the second mixer stage and of analog- to-digital conversion is combined.
  • the combined circuit is a modified sigma delta bit stream analog-to-digital converter.
  • Fig. 2 shows a block diagram of the mixer and sampler 11 according to the present invention.
  • An output signal f s of the AGC means 10 the intermediate frequency signal from the RF-stage, is fed to a first input 20 of the controllable inverter stage 12 and a square wave signal f mod having a radian frequency ⁇ mod is fed to a second input 21 of the inverter stage 12.
  • the controllable inverter stage behaves like a parallel coupled pair of an amplifier 22 and an inverting amplifier 23 at output side being coupled to a controlled switch 24.
  • the switch 24 is controlled by the square wave signal f mod .
  • the bit stream analog-to-digital converter 13 comprises a sigma delta modulator 25 at input side being coupled to the switch 24 and at output side being coupled to an input 26 of a digital decimation filter 27.
  • the operation of such a bit stream analog-to-digital converter as such is known in the art.
  • base band samples are available to be further processed by the DSP 16.
  • the controllable inverter 12 multiplies the incoming analog signal f s by the square wave signal f mod .
  • an output signal f 0 becomes available. For the output signal f 0 , the following relationship holds.
  • f 0 f s .sign[f mod (t)], t being time and sign being the mathematical sign- function.
  • the signal f 0 (t) consists of the desired down converted baseband signal and a number of higher frequency components in g(t).
  • the signal components with frequencies higher than f min should be in the stopband of the filter 27. If the filter is dimensioned such that the latter is the case, these higher frequencies just contribute to a noise signal at the output 28.
  • the high frequency noise which is correlated with the analog input signal f 0 , is further attenuated by the low pass characteristic of the transfer characteristic of the sigma delta modulator 25.
  • the filter structure can be a running average filter succeeded by a FIR (Finite Impulse Response) filter.
  • the frequency f min represents a zero in the transfer function of the running average filter. Under given circumstances, it is desirable not to use the first zero in the transfer characteristic for attenuating the frequency components in g(t) but to take zeroes at higher frequencies. Then, advantage is taken from an increased attenuation by the running average filter.
  • Fig. 4 shows a detailed diagram of a first order sigma delta modulator modified according to the present invention. The embodiment shown is in the form of a switched capacitor circuit.
  • a modified input stage 12 of the mixer and sampler 11 embodied as a balanced modified conventional sigma delta analog-to-digital converter, i.e., has differential inputs 40A and 40B, comprises a series arrangement of a switch 41A, a capacitor 42A, and a switch 43A, coupled to the input 40A, and similarly, a switch 4 IB, a capacitor 42B, and a switch 43B.
  • the input 40A is coupled to a junction between the switch 4 IB and the capacitor 42B, via a switch 44
  • the input 40B is coupled to a junction between the switch 41 A and the capacitor 42 A, via a switch 45.
  • a junction between the capacitor 42A and the switch 43A is coupled to a junction between the capacitor 42B and the switch 43B, via switches 60A and 60B.
  • the sigma delta modulator and digital decimation filter as such have a conventional construction. Shown is a first order switched capacitor sigma delta modulator comprising an arrangement of switches and capacitors comprising switches 46A, 47A, 48A, 49A, 50A and a capacitor 51 A, and symmetrically switches 46B, 47B, 48B, 49B, 50B and a capacitor 5 IB. This arrangement is coupled to a balanced operational amplifier 52 having feedback capacitors 53A and 53B. The operational amplifier 52 is coupled to a comparator 54 at an output of which the desired data are available.
  • An output 55 of the comparator is further fed to a data input 56 of a timing generator 57 having a clock input 58.
  • the timing generator 57 supplies control signals to the switches of the switched capacitor input stage and modulator.
  • a control signal C (Charge) controls the switches 47 A and 47B.
  • a control signal P (Precharge) controls the switches 46 A and 46B.
  • a control signal PE Precharge Early controls the switches 48 A and 48B, and further the switches 60 A and 60B.
  • a control signal CE (Charge Early) controls the switches 43A and 43B.
  • control signals DP and DN are available for implementing the data independent feedback loop of the sigma delta modulator.
  • the switches 50A and 50B are controlled by the signal DP, and the switches 49 A and 49B are controlled by the signal DN.
  • a reference signal VREF is coupled to a junction between the switches 46B and 47A, and to a junction between the switches 48A and 48B.
  • Fig. 5 shows circuitry to implement the modification of the first order sigma delta modulator.
  • the control signals P and C of the conventional ⁇ -modulator are fed to inputs of respective XOR (exclusive OR-gates) 70 and 71.
  • the signal f mod is fed to other inputs of XORs, these inputs being connected to each other.
  • modified control signals IP and IC are available corresponding to the control signals P and C.
  • the signals IP and IC are only used for controlling the switches 41 A, 4 IB, 44 and 45, whereby the switches 41 A and 4 IB are controlled by the signal IP, and the switches 44 and 45 are controlled by the signal IC.
  • f mod is synchronous with the switched capacitor control signals C, CE, P and PE, which are used for controlling the remaining part of the modified switched capacitor sigma delta converter.
  • f mod commutes only if the input switches 43A and 43B are open so that local oscillator feed- through is avoided.
  • the control signals in the feedback stage are data dependent and therefore are also generated by the timing generator 57.
  • a mixer function is realized by modifying the control signals P and C into the control signals IP and IC as described.
  • the digital signal f mod determines the polarity of the sampled charge on the capacitors 42 A and 42B.
  • the input stage acts as a Gilbert cell whereby f mod is a binary signal (+ 1, -1).
  • Fig. 6 shows an implied controllable input stage for complex input signals. Components of a complex intermediate frequency signal are differentially available between terminals 61 A and 6 IB, and terminals 62 A and 62B, respectively.
  • the complex components are switched to capacitors 63A and 63B, and to capacitors 64A and 64B, respectively.
  • switches 65A and 65B, 66A and 66B, 67 A and 67B, and 68 A and 68B are comprised in modified input circuitry of a switched capacitor sigma delta modulator.
  • switches 69 A and 69B, and 70A and 70B are comprised in the input circuitry, controlled by the unmodified control signals PE and CE, respectively.
  • two of such modified switched capacitor sigma delta converters are needed for generating I- and Q- data output signals.
  • the complex mixer comprises circuitry similar to the circuit 13 shown in Fig. 4, albeit in two-fold.
  • Fig. 7 to 9 show circuitry to implement the complex modification.
  • Fig. 7 and 8 show circuits similar to the circuit of Fig. 5.
  • the circuit of Fig. 7 is comprised of two XORs 80 and 81
  • the circuit of Fig. 8 is comprised of two XORs 82 and 83.
  • quadrature local oscillator signals f modI and f mo Q are supplied.
  • the circuit of Fig. 7 generates in phase control signals IP and IC from the control signals P and C
  • the circuit of Fig. 8 generates quadrature control signals from the control signals P and C.
  • the signal IP controls the switches 65A and 65B
  • the signal IC controls the switches 66A and 66B
  • the signal QP controls the switches 67A and 67B
  • the signal QC controls the switches 68 A and 68B.
  • Fig. 9 shows switching of the quadrature oscillator signals f modI and f modQ to the complex mixer architecture.
  • the signals f modI and f modQ are directly fed to respective quadrature inputs for local oscillator signals as shown in Figs. 7 and 8.
  • the corresponding mixer/analog-to-digital converter generates in phase baseband samples at a data output.
  • the signal f modI is inverted by an inverter 84, and then the inverted f modI signal and the non-inverted signal f mo Q are fed to similar circuitry as of Figs. 7 and 8 in a cross-coupled way.
  • Fig. 10 shows a complex input spectrum at the inputs 61A and 61B, 62A and 62B of the quadrature part, and at corresponding inputs at the in phase part of the complex mixer.
  • the magnitude of the input spectrum is plotted as a function of frequency.
  • the complex input spectrum shows an wanted channel 90 and an adjacent or neighbouring channel 91.
  • the complex mixer should shift the wanted channel to the right and reject the adjacent channel. In the given example where the local oscillator frequency is 100 kHz, the wanted channel will be shifted from -120 kHz to -20 kHz.
  • Fig. 11 shows a Fast Fourier Transform of a complex bitstream of down- converted complex input signals. At the horizontal axis frequency is shown in Herz. Vertically, the magnitude of the FFT of the complex bitstream is shown. As can be seen in the spectrum, the wanted input signal as shown in Fig. 10 has been shifted to the right. Frequency peaks of the input signal are indicated with reference numerals 100 and 101.

Abstract

Known is a digital communication device having a dual conversion architecture. A first RF-mixing stage is provided followed by a second, quadrature, mixing stage of which output signals are sampled by means of an analog-to-digital converter and supplied to a DSP for further baseband processing. Proposed is a modified sigma delta analog-to-digital converter. A mixing function is added to the A/D-conversion function by modifying the input stage of a conventional sigma delta bitstream A/D converter. Herewith, a reduced number of IC-external components and a reduced power consumption are achieved.

Description

"A digital communication device and a mixer"
The present invention relates to a digital communication device as claimed in the preamble of claim 1. Such a digital communication device can be a cellular or cordless phone, a pager, or any other wireless communication device.
The present invention further relates to a mixer for use in such a communication device.
A digital communication device of the above kind is known from the Philips Data Handbook IC17, "Semiconductors for Wireless Communications", pp. 6-291 to 6-293, 6-303, and 6-305, Philips Semiconductors, 1997. On page 6-305, a block diagram of a receiver is shown comprised of IC types SA1620, a receiver front-end and SA1638, an intermediate frequency I/Q transceiver, and further receiver circuitry external to these ICs such as a duplexer, a frequency synthesizer, local oscillators, and filters. This data sheet was first published on June 12, 1996. The known digital communication device can be a FD/TDMA (Frequency Division/Time Division Multiple Access) GSM (Global System for Mobile Communications) transceiver, or any other suitable dual conversion receiver or transceiver. A low noise amplifier amplifies a received radio frequency signal. An output signal of the low noise amplifier is fed to a first, radio frequency, mixing stage via a bandpass filter. An output signal of the bandpass filter is filtered in a second bandpass filter, in the known device a SAW (Surface Acoustic Wave) filter operating at a relatively high intermediate frequency, for selecting a desired channel. The filtered first intermediate frequency signal is fed to analog and digital conversion means for converting the first intermediate frequency signal to base band samples of a desired base band signal comprised in the radio frequency signal. In the known communication device the analog and digital conversion means comprises an intermediate frequency amplifier of which an output is coupled to a pair of quadrature mixers, a pair of lowpass filters coupled to the mixers, and analog-to-digital converters (not shown in detail, but indicated with "to GSM baseband"). A severe drawback of this dual conversion architecture is that the channel selection filter has to be implemented using external passive components. Apart from the known communication device as described above, dual conversion receiver structures are known in which the first mixer stage mixes down the radio frequency signal to a relatively low intermediate frequency signal which is directly digitized by means of a bandpass sigma delta analog-to-digital converter. The analog-to-digital converter passes the sampled first intermediate frequency signal to a DSP (Digital Signal Processor) which performs a digital mixing down of the samples to a desired base band signal comprised in the received radio frequency signal. As compared to the architecture described in said Philips handbook, the latter architecture has the drawback that a more sophisticated and thus more complex and more power consuming analog-to-digital converter is needed. Furthermore, because the DSP has to process higher frequency signal, increased power is consumed. In modern communication devices it is highly desired to consume as few power as possible so that longer standby and useful operating times are obtained. So, increased power consumption also is a serious drawback.
It is an object of the present invention to provide a digital communication device not having the above drawbacks, i.e., a device with a reduced number of components external to ICs and with reduced power consumption. To this end the digital communication device is characterised in that the analog and digital conversion means comprises a controllable inverter stage for multiplying the first intermediate frequency signal with a square wave, and a bit stream analog-to-digital converter coupled to an output of the controllable inverter stage. Herewith, mixing and sampling is performed as a combined operation so that advantageously the complexity and thus the cost of the analog circuitry is greatly reduced.
An embodiment is claimed in claim 2. Advantageously, the lowpass filtering characteristic of the filtering part of the sigma delta analog-to-digital converter is used for the required filtering. Advantageously, so as to further reduce the complexity of the analog circuitry, the mixing and sampling is done as claimed in claim 5. In the embodiments claimed in claim 4 as referring back to claim 3, the full advantages of the mixer/analog-to- digital converter are achieved, namely implied image rejection of unwanted signals and no feed-through of local oscillator signals.
The present invention will now be described, by way of example, with reference to the accompanying drawings, wherein
Fig. 1 schematically shows a block diagram of a digital communication device according to the present invention,
Fig. 2 shows a block diagram of a mixer and sampler according to the present invention, Fig. 3 shows a frequency plot of the resulting output spectrum of the bitstream of the first order sigma delta bitstream mixer according to the present invention,
Fig. 4 shows a detailed diagram of a first order sigma delta modulator modified according to the present invention,
Fig. 5 shows circuitry to implement the modification,
Fig. 6 shows an implied controllable input stage for complex input signals,
Fig. 7 to 9 show circuitry to implement the complex modification, Fig. 10 shows a complex input spectrum at an input of the complex mixer, and
Fig. 11 shows a Fast Fourier Transform of a complex bitstream of down- converted complex input signals.
Throughout the figures the same reference numerals are used for the same features. Fig. 1 schematically shows a block diagram of a digital communication device 1 according to the present invention. For simplicity, only real signals are shown, but as in the receiver disclosed in said Philips handbook, in an actual receiver I- and Q- quadrature signals are processed in the device 1. In a receive path, the digital communication device 1 comprises a low noise amplifier 2 at input side being coupled to an antenna 3 via an antenna duplexer 4. At output side, the amplifier 2 is coupled to a bandpass filter 5 which is coupled to a first input 6 of a radio frequency mixer 7. A first local oscillator signal, e.g. having a frequency of 900 MHz, is fed to a second input 8 of the mixer 7. At output side, the mixer 7 is coupled to a channel selective bandpass filter 9 which is further coupled to AGC (Automatic Gain Control) means 10. According to the present invention, analog and digital conversion means 11 are provided in the device 1 , including a controllable inverter stage 12 and a bit stream analog-to-digital converter 13. A second local oscillator signal, e.g. 100 kHz, is fed to an input 14 of the controllable inverter stage 12. At an output 15 of the mixer and sampler 11 , preferably samples of a base band signal comprised in the radio frequency signal are available, but in principle the samples can also be samples of a very low intermediate frequency signal resulting from the second mixing step. The baseband samples are supplied to a digital signal processor 16 for further baseband processing, as usual. As compared to architectures with direct sampling of the intermediate frequency signal, in the architecture according to the present invention, the sample rate of the samples provided to the DSP is relatively low so that processing in the DSP requires less power. Contrary to applying a relatively high intermediate frequency such as in the architecture as disclosed in said Philips handbook, in the architecture according to the present invention, a relatively low intermediate frequency is applied. It becomes thus possible to implement the channel selective filter on-chip, i.e., a substantive reduction of external components is achieved. According to the present invention, the functionality of the second mixer stage and of analog- to-digital conversion is combined. Preferably, the combined circuit is a modified sigma delta bit stream analog-to-digital converter.
Fig. 2 shows a block diagram of the mixer and sampler 11 according to the present invention. An output signal fs of the AGC means 10, the intermediate frequency signal from the RF-stage, is fed to a first input 20 of the controllable inverter stage 12 and a square wave signal fmod having a radian frequency ωmod is fed to a second input 21 of the inverter stage 12. In principle, the controllable inverter stage behaves like a parallel coupled pair of an amplifier 22 and an inverting amplifier 23 at output side being coupled to a controlled switch 24. The switch 24 is controlled by the square wave signal fmod. The bit stream analog-to-digital converter 13 comprises a sigma delta modulator 25 at input side being coupled to the switch 24 and at output side being coupled to an input 26 of a digital decimation filter 27. The operation of such a bit stream analog-to-digital converter as such is known in the art. At an output 28 of the mixer and sampler 11 base band samples are available to be further processed by the DSP 16. The operation of the mixer and sampler 11 will now be described. The controllable inverter 12 multiplies the incoming analog signal fs by the square wave signal fmod. At an output 29 of the switch 24, an output signal f0 becomes available. For the output signal f0, the following relationship holds. f0 = fs.sign[fmod(t)], t being time and sign being the mathematical sign- function.
Assuming a single frequency input signal fs(t)=cos(ωst), f0 becomes. f0(t) = (2/x).sin((ωmod-ωs)t) + g(t), wherein g(t) = (2/τ).Σ((sin(2n + l) omodt-ωst)/(2n+ l)) + (2/x).Σ(sin((2n+ l)ωmodt+ωst)/(2n+ l)), the first summation Σ in g(t) being from n = l to ∞ , and the second summation Σ being from n=0 to α> , n being an integer.
It can easily be verified that the signal f0(t) consists of the desired down converted baseband signal and a number of higher frequency components in g(t). The lowest frequency component in g(t) is: fmin = min (3.ωmods, ωjmxj-r-ω.), min being a minimum function selecting the minimum value from two values.
The signal components with frequencies higher than fmin should be in the stopband of the filter 27. If the filter is dimensioned such that the latter is the case, these higher frequencies just contribute to a noise signal at the output 28. The high frequency noise, which is correlated with the analog input signal f0, is further attenuated by the low pass characteristic of the transfer characteristic of the sigma delta modulator 25.
Fig. 3 shows a frequency plot of the resulting output spectrum of the bitstream of the first order sigma delta bitstream mixer according to the present invention, for mod ==fs = ^^ k* z ^ a sample frequency of 13 MHz. The spectrum shows a base band spectrum fbase and rapidly decaying mixer products as fmin > = 270 kHz. The filter structure can be a running average filter succeeded by a FIR (Finite Impulse Response) filter. Preferably, the frequency fmin represents a zero in the transfer function of the running average filter. Under given circumstances, it is desirable not to use the first zero in the transfer characteristic for attenuating the frequency components in g(t) but to take zeroes at higher frequencies. Then, advantage is taken from an increased attenuation by the running average filter.
In practical systems, like a GSM system, the signal fs(t) not only comprises frequency components from the selected channel but also from neighbouring channels. Then, the assumption that fs(t) = cos (ωst) is no longer valid. Harmonics in the signal fmod shift higher undesired frequency components in fs(t) to the desired band. Such a shifting can be avoided by selecting ωmod > > ωs so that undesired frequency components are shift outside the band of interest, or by strictly band-limiting fs such that it holds that ω<ωs for all frequencies. Fig. 4 shows a detailed diagram of a first order sigma delta modulator modified according to the present invention. The embodiment shown is in the form of a switched capacitor circuit. The switches therein are shown schematically. In an IC embodiment such switches are controlled semiconductor switches. A modified input stage 12 of the mixer and sampler 11 embodied as a balanced modified conventional sigma delta analog-to-digital converter, i.e., has differential inputs 40A and 40B, comprises a series arrangement of a switch 41A, a capacitor 42A, and a switch 43A, coupled to the input 40A, and similarly, a switch 4 IB, a capacitor 42B, and a switch 43B. The input 40A is coupled to a junction between the switch 4 IB and the capacitor 42B, via a switch 44, and the input 40B is coupled to a junction between the switch 41 A and the capacitor 42 A, via a switch 45. A junction between the capacitor 42A and the switch 43A is coupled to a junction between the capacitor 42B and the switch 43B, via switches 60A and 60B. The sigma delta modulator and digital decimation filter as such have a conventional construction. Shown is a first order switched capacitor sigma delta modulator comprising an arrangement of switches and capacitors comprising switches 46A, 47A, 48A, 49A, 50A and a capacitor 51 A, and symmetrically switches 46B, 47B, 48B, 49B, 50B and a capacitor 5 IB. This arrangement is coupled to a balanced operational amplifier 52 having feedback capacitors 53A and 53B. The operational amplifier 52 is coupled to a comparator 54 at an output of which the desired data are available. An output 55 of the comparator is further fed to a data input 56 of a timing generator 57 having a clock input 58. The timing generator 57 supplies control signals to the switches of the switched capacitor input stage and modulator. A control signal C (Charge) controls the switches 47 A and 47B. A control signal P (Precharge) controls the switches 46 A and 46B. A control signal PE (Precharge Early) controls the switches 48 A and 48B, and further the switches 60 A and 60B. A control signal CE (Charge Early) controls the switches 43A and 43B. Furthermore, control signals DP and DN are available for implementing the data independent feedback loop of the sigma delta modulator. The switches 50A and 50B are controlled by the signal DP, and the switches 49 A and 49B are controlled by the signal DN. When feeding back a logic "0" signal, the signal DN=CE, and when feeding back a logic " 1 " signal, the signal DP=CE. A reference signal VREF is coupled to a junction between the switches 46B and 47A, and to a junction between the switches 48A and 48B.
Fig. 5 shows circuitry to implement the modification of the first order sigma delta modulator. The control signals P and C of the conventional ΣΔ-modulator are fed to inputs of respective XOR (exclusive OR-gates) 70 and 71. The signal fmod is fed to other inputs of XORs, these inputs being connected to each other. At respective outputs 72 and 73 of the XORs modified control signals IP and IC are available corresponding to the control signals P and C. The signals IP and IC are only used for controlling the switches 41 A, 4 IB, 44 and 45, whereby the switches 41 A and 4 IB are controlled by the signal IP, and the switches 44 and 45 are controlled by the signal IC. fmod is synchronous with the switched capacitor control signals C, CE, P and PE, which are used for controlling the remaining part of the modified switched capacitor sigma delta converter. Advantageously, fmod commutes only if the input switches 43A and 43B are open so that local oscillator feed- through is avoided.
The operation of such a switched capacitor sigma delta modulator as such is known and will only be described briefly. An input voltage between the inputs 40 A and 40B is sampled on the input sampling capacitors 42 A and 42B. The stored charge on the input capacitors is passed to the operational amplifier 54, which stores the charge on the input sampling capacitors 42A and 42B on the respective integration capacitors 53A and 53B. The charge on the integration capacitors 53A and 53B is finally processed with data dependent charge coming from the voltage VREF via the capacitors 5 IB and 51A in the feedback stage. Which data (a logic "0" or a logic "1") is to be processed is decided by the comparator 54. The data signal at the output 55 is passed to the timing generator 57 for generating the control signals PE, P, CE and C. The control signals in the feedback stage (DP=CE or DN=CE) are data dependent and therefore are also generated by the timing generator 57. In addition to this known analog-to-digital conversion function, a mixer function is realized by modifying the control signals P and C into the control signals IP and IC as described. The digital signal fmod determines the polarity of the sampled charge on the capacitors 42 A and 42B. In fact the input stage acts as a Gilbert cell whereby fmod is a binary signal (+ 1, -1). Fig. 6 shows an implied controllable input stage for complex input signals. Components of a complex intermediate frequency signal are differentially available between terminals 61 A and 6 IB, and terminals 62 A and 62B, respectively. The complex components, usually referred to as I- and Q-signals are switched to capacitors 63A and 63B, and to capacitors 64A and 64B, respectively. To this end, switches 65A and 65B, 66A and 66B, 67 A and 67B, and 68 A and 68B are comprised in modified input circuitry of a switched capacitor sigma delta modulator. Furthermore, switches 69 A and 69B, and 70A and 70B are comprised in the input circuitry, controlled by the unmodified control signals PE and CE, respectively. For the complex implementation two of such modified switched capacitor sigma delta converters are needed for generating I- and Q- data output signals. At the right of the dashed line the complex mixer comprises circuitry similar to the circuit 13 shown in Fig. 4, albeit in two-fold.
Fig. 7 to 9 show circuitry to implement the complex modification. Fig. 7 and 8 show circuits similar to the circuit of Fig. 5. The circuit of Fig. 7 is comprised of two XORs 80 and 81, and the circuit of Fig. 8 is comprised of two XORs 82 and 83. To the circuits of Figs. 7 and 8 quadrature local oscillator signals fmodI and fmo Q are supplied. The circuit of Fig. 7 generates in phase control signals IP and IC from the control signals P and C, and the circuit of Fig. 8 generates quadrature control signals from the control signals P and C. The signal IP controls the switches 65A and 65B, the signal IC controls the switches 66A and 66B. the signal QP controls the switches 67A and 67B, and the signal QC controls the switches 68 A and 68B.
Fig. 9 shows switching of the quadrature oscillator signals fmodI and fmodQ to the complex mixer architecture. The signals fmodI and fmodQ are directly fed to respective quadrature inputs for local oscillator signals as shown in Figs. 7 and 8. Herewith, the corresponding mixer/analog-to-digital converter generates in phase baseband samples at a data output. For controlling the quadrature part of the mixer, first the signal fmodI is inverted by an inverter 84, and then the inverted fmodI signal and the non-inverted signal fmo Q are fed to similar circuitry as of Figs. 7 and 8 in a cross-coupled way.
Fig. 10 shows a complex input spectrum at the inputs 61A and 61B, 62A and 62B of the quadrature part, and at corresponding inputs at the in phase part of the complex mixer. The magnitude of the input spectrum is plotted as a function of frequency. The complex input spectrum shows an wanted channel 90 and an adjacent or neighbouring channel 91. The complex mixer should shift the wanted channel to the right and reject the adjacent channel. In the given example where the local oscillator frequency is 100 kHz, the wanted channel will be shifted from -120 kHz to -20 kHz.
Fig. 11 shows a Fast Fourier Transform of a complex bitstream of down- converted complex input signals. At the horizontal axis frequency is shown in Herz. Vertically, the magnitude of the FFT of the complex bitstream is shown. As can be seen in the spectrum, the wanted input signal as shown in Fig. 10 has been shifted to the right. Frequency peaks of the input signal are indicated with reference numerals 100 and 101.
Distortion peaks due to mixing with a square wave are indicated with reference numerals 102 and 103. Thus, the complex mixer according to the present invention achieves an implied image rejection of unwanted signals generated in the mixing process. Because of the use of switched capacitor logic, no local oscillator signal feed-through occurs. In view of the foregoing it will be evident to a person skilled in the art that various modifications may be made within the spirit and the scope of the present invention as hereinafter defined by the appended claims and that the present invention is thus not limited to the examples provided.

Claims

CLAIMS:
1. A digital communication device comprising a receiver front-end for receiving a radio frequency signal, which receiver front-end has a first mixer stage for mixing down the radio frequency signal to a first intermediate frequency signal, the communication device further comprising analog and digital conversion means for converting the first intermediate frequency signal to base band signal samples of a desired base band signal comprised in the radio frequency signal, characterised in that the analog and digital conversion means comprises a controllable inverter stage for multiplying the first intermediate frequency signal with a square wave, and a bit stream analog-to-digital converter coupled to an output of the controllable inverter stage.
2. A digital communication device as claimed in claim 1, wherein the bit stream analog-to-digital converter is a switched capacitor sigma delta analog-to-digital converter comprising a switched capacitor sigma delta modulator coupled to a digital decimation filter, the filter filtering out undesired frequency components in an output spectrum of an output signal of the controllable inverter stage.
3. A digital communication device as claimed in claim 2, wherein the converter is a complex converter comprised of two sigma delta modulators having modified input stages and dedicated local oscillator signals.
4. A digital communication device as claimed in claims 2 or 3, wherein the controllable inverter stage is implemented by dedicated control signals for controlling the switched capacitor sigma delta modulators.
5. A digital communication device as claimed in claim 2, wherein the analog and digital conversion means is a modified conventional sigma delta converter of which an input stage is modified so as to include the controllable inverter stage, the modified conventional sigma delta converter functionally being a second mixer stage combined with a sampler for mixing down the first intermediate frequency signal to a base band or very low intermediate frequency signal and for sampling the mixed down signal.
6. A digital communication device as claimed in claim 2, wherein the digital decimation filter is running average filter succeeded by a finite impulse response filter so as to perform low pass filtering, having zeroes at unwanted harmonics due to mixing down with a square wave signal.
7. A mixer comprising analog and digital conversion means for converting a first intermediate frequency signal in a communication device to base band signal samples of a desired base band signal comprised in a radio frequency signal received by the communication device, characterised in that the analog and digital conversion means comprises a controllable inverter stage for multiplying the first intermediate frequency signal with a square wave, and a bit stream analog-to-digital converter coupled to an output of the controllable inverter stage.
8. A mixer according to claim 7, wherein the bit stream analog-to-digital converter is a sigma delta analog-to-digital converter comprising a sigma delta modulator coupled to a digital decimation filter, the filter filtering out undesired frequency components in an output spectrum of an output signal of the controllable inverter stage.
9. A mixer according to claims 7 or 8, wherein the mixer is a quadrature mixer.
PCT/IB1998/001078 1997-08-12 1998-07-16 A digital communication device and a mixer WO1999008389A2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
EP98929591A EP0935851B1 (en) 1997-08-12 1998-07-16 A digital communication device and a mixer
JP11511893A JP2001502154A (en) 1997-08-12 1998-07-16 Digital communication device and mixer
DE69826829T DE69826829T2 (en) 1997-08-12 1998-07-16 DIGITAL COMMUNICATION DEVICE

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
EP97202492 1997-08-12
EP97202492.1 1997-08-12

Publications (2)

Publication Number Publication Date
WO1999008389A2 true WO1999008389A2 (en) 1999-02-18
WO1999008389A3 WO1999008389A3 (en) 1999-04-29

Family

ID=8228638

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/IB1998/001078 WO1999008389A2 (en) 1997-08-12 1998-07-16 A digital communication device and a mixer

Country Status (7)

Country Link
US (1) US6393070B1 (en)
EP (1) EP0935851B1 (en)
JP (1) JP2001502154A (en)
KR (1) KR20000068743A (en)
CN (1) CN1123124C (en)
DE (1) DE69826829T2 (en)
WO (1) WO1999008389A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10212511B2 (en) 2009-01-20 2019-02-19 Nokia Technologies Oy Multi-membrane microphone for high-amplitude audio capture

Families Citing this family (39)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6061551A (en) 1998-10-21 2000-05-09 Parkervision, Inc. Method and system for down-converting electromagnetic signals
US7515896B1 (en) 1998-10-21 2009-04-07 Parkervision, Inc. Method and system for down-converting an electromagnetic signal, and transforms for same, and aperture relationships
US7236754B2 (en) 1999-08-23 2007-06-26 Parkervision, Inc. Method and system for frequency up-conversion
US6813485B2 (en) * 1998-10-21 2004-11-02 Parkervision, Inc. Method and system for down-converting and up-converting an electromagnetic signal, and transforms for same
US7039372B1 (en) 1998-10-21 2006-05-02 Parkervision, Inc. Method and system for frequency up-conversion with modulation embodiments
US6370371B1 (en) 1998-10-21 2002-04-09 Parkervision, Inc. Applications of universal frequency translation
US6748025B1 (en) * 1999-02-02 2004-06-08 Technoconcepts, Inc. Direct conversion delta-sigma receiver
US6853690B1 (en) 1999-04-16 2005-02-08 Parkervision, Inc. Method, system and apparatus for balanced frequency up-conversion of a baseband signal and 4-phase receiver and transceiver embodiments
US6879817B1 (en) 1999-04-16 2005-04-12 Parkervision, Inc. DC offset, re-radiation, and I/Q solutions using universal frequency translation technology
US7110444B1 (en) 1999-08-04 2006-09-19 Parkervision, Inc. Wireless local area network (WLAN) using universal frequency translation technology including multi-phase embodiments and circuit implementations
US7065162B1 (en) 1999-04-16 2006-06-20 Parkervision, Inc. Method and system for down-converting an electromagnetic signal, and transforms for same
US7693230B2 (en) 1999-04-16 2010-04-06 Parkervision, Inc. Apparatus and method of differential IQ frequency up-conversion
US8295406B1 (en) 1999-08-04 2012-10-23 Parkervision, Inc. Universal platform module for a plurality of communication protocols
FR2797725B1 (en) * 1999-08-16 2001-11-09 St Microelectronics Sa METHOD AND DEVICE FOR CONVERTING AN ANALOG SIGNAL INTO A DIGITAL SIGNAL WITH AUTOMATIC GAIN CONTROL
US6996200B2 (en) * 1999-12-23 2006-02-07 Analog Devices, Inc. Device for use in controlling a sample rate
US7010286B2 (en) 2000-04-14 2006-03-07 Parkervision, Inc. Apparatus, system, and method for down-converting and up-converting electromagnetic signals
US7010559B2 (en) * 2000-11-14 2006-03-07 Parkervision, Inc. Method and apparatus for a parallel correlator and applications thereof
US7454453B2 (en) 2000-11-14 2008-11-18 Parkervision, Inc. Methods, systems, and computer program products for parallel correlation and applications thereof
US6639946B2 (en) * 2000-12-01 2003-10-28 International Business Machines Corporation Sigma delta modulator with SAW filter
US7209528B2 (en) * 2001-06-01 2007-04-24 National Semiconductor, Inc. Over-sampling A/D converter with adjacent channel power detection
US7072427B2 (en) 2001-11-09 2006-07-04 Parkervision, Inc. Method and apparatus for reducing DC offsets in a communication system
US7321640B2 (en) * 2002-06-07 2008-01-22 Parkervision, Inc. Active polyphase inverter filter for quadrature signal generation
US7379883B2 (en) 2002-07-18 2008-05-27 Parkervision, Inc. Networking methods and systems
US7460584B2 (en) 2002-07-18 2008-12-02 Parkervision, Inc. Networking methods and systems
US20040131127A1 (en) * 2002-08-27 2004-07-08 Zivi Nadiri Rfic transceiver architecture and method for its use
US7173980B2 (en) * 2002-09-20 2007-02-06 Ditrans Ip, Inc. Complex-IF digital receiver
DE10342056B4 (en) * 2003-09-11 2005-11-10 Infineon Technologies Ag Addition circuit for sigma-delta modulator circuits
US6975156B2 (en) * 2003-09-30 2005-12-13 Mediatek Inc. Switched capacitor circuit capable of minimizing clock feedthrough effect in a voltage controlled oscillator circuit and method thereof
CN100338880C (en) * 2003-09-30 2007-09-19 联发科技股份有限公司 Switched capacitor circuit capable of minimizing clock feedthrough effect and having low phase noise and method thereof
US7312700B2 (en) * 2005-01-26 2007-12-25 Broadcom Corporation GPS enabled cell phone with common interest alerts
US7053807B1 (en) * 2005-03-03 2006-05-30 Analog Devices, Inc. Apparatus and method for controlling the state variable of an integrator stage in a modulator
US20070038560A1 (en) * 2005-08-12 2007-02-15 Carl Ansley Transaction payment system and processing
US20070115160A1 (en) * 2005-11-18 2007-05-24 Bendik Kleveland Self-referenced differential decoding of analog baseband signals
US7242333B1 (en) * 2005-12-30 2007-07-10 Medtronic, Inc. Alternate sampling integrator
US7570186B2 (en) * 2007-07-28 2009-08-04 Farokh Marvasti A/D converters based on sigma delta modulators and iterative methods
DE102008049666B4 (en) * 2008-09-30 2016-07-28 Intel Deutschland Gmbh Digital modulation
CN104283625A (en) * 2012-01-13 2015-01-14 上海创远仪器技术股份有限公司 Superheterodyne harmonic detector based on harmonic mixing
CN105659548B (en) 2014-07-29 2019-04-26 华为技术有限公司 Receiver and signal processing method
US9883309B2 (en) * 2014-09-25 2018-01-30 Dolby Laboratories Licensing Corporation Insertion of sound objects into a downmixed audio signal

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5331583A (en) * 1992-06-19 1994-07-19 Hitachi, Ltd. Running-average/decimation filter for an oversampling A/D converter
EP0643477A2 (en) * 1993-09-10 1995-03-15 Nokia Mobile Phones Ltd. Demodulation of an IF-signal by a sigma-delta converter
EP0658008A2 (en) * 1993-12-13 1995-06-14 Motorola, Inc. Sigma-delta analog-to-digital converter (ADC) with feedback compensation and method therefor

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5305004A (en) * 1992-09-29 1994-04-19 Texas Instruments Incorporated Digital to analog converter for sigma delta modulator
US5410498A (en) * 1994-04-05 1995-04-25 General Electric Company Decimation circuit and method for filtering quantized signals while providing a substantially uniform magnitude and a substantially linear phase response

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5331583A (en) * 1992-06-19 1994-07-19 Hitachi, Ltd. Running-average/decimation filter for an oversampling A/D converter
EP0643477A2 (en) * 1993-09-10 1995-03-15 Nokia Mobile Phones Ltd. Demodulation of an IF-signal by a sigma-delta converter
EP0658008A2 (en) * 1993-12-13 1995-06-14 Motorola, Inc. Sigma-delta analog-to-digital converter (ADC) with feedback compensation and method therefor

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10212511B2 (en) 2009-01-20 2019-02-19 Nokia Technologies Oy Multi-membrane microphone for high-amplitude audio capture

Also Published As

Publication number Publication date
DE69826829T2 (en) 2005-10-20
JP2001502154A (en) 2001-02-13
WO1999008389A3 (en) 1999-04-29
EP0935851A1 (en) 1999-08-18
CN1123124C (en) 2003-10-01
EP0935851B1 (en) 2004-10-06
CN1241326A (en) 2000-01-12
DE69826829D1 (en) 2004-11-11
KR20000068743A (en) 2000-11-25
US6393070B1 (en) 2002-05-21

Similar Documents

Publication Publication Date Title
EP0935851B1 (en) A digital communication device and a mixer
US6104764A (en) Radio receiving apparatus for receiving communication signals of different bandwidths
US7173980B2 (en) Complex-IF digital receiver
US6781424B2 (en) Single chip CMOS transmitter/receiver and method of using same
US5841388A (en) A/D converter apparatus with frequency conversion function and radio apparatus using the same
US5557642A (en) Direct conversion receiver for multiple protocols
KR100809258B1 (en) Radio receiver
US6061385A (en) Method and a circuit arrangement for signal processing in a telecommunication system
KR100736057B1 (en) Dual digital low IF complex receiver
KR100706700B1 (en) Radio receiver
EP1074093A1 (en) Direct conversion receiver
US20010040930A1 (en) Multi-band direct sampling receiver
US20040147238A1 (en) Analog demodulator in a low-if receiver
US7751303B2 (en) Demodulation circuit for use in receiver using if directing sampling scheme
WO2003073661A2 (en) 3g radio
KR20050073586A (en) Radio receiver and method for am suppression and dc-offset removal
JP3369396B2 (en) Wireless transmission / reception shared frequency converter
Maurer et al. A digital front-end supported frequency agile multi-standard wireless receiver
WO2003073636A1 (en) 3g radio
JPH10136045A (en) Demodulation device and communication terminal equipment

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 98801506.4

Country of ref document: CN

AK Designated states

Kind code of ref document: A2

Designated state(s): CN JP KR

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE

WWE Wipo information: entry into national phase

Ref document number: 1998929591

Country of ref document: EP

ENP Entry into the national phase

Ref document number: 1999 511893

Country of ref document: JP

Kind code of ref document: A

WWE Wipo information: entry into national phase

Ref document number: 1019997003081

Country of ref document: KR

AK Designated states

Kind code of ref document: A3

Designated state(s): CN JP KR

AL Designated countries for regional patents

Kind code of ref document: A3

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWP Wipo information: published in national office

Ref document number: 1998929591

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1019997003081

Country of ref document: KR

WWG Wipo information: grant in national office

Ref document number: 1998929591

Country of ref document: EP

WWG Wipo information: grant in national office

Ref document number: 1019997003081

Country of ref document: KR