WO1999020004A1 - Signal processing method and device - Google Patents

Signal processing method and device Download PDF

Info

Publication number
WO1999020004A1
WO1999020004A1 PCT/US1998/017743 US9817743W WO9920004A1 WO 1999020004 A1 WO1999020004 A1 WO 1999020004A1 US 9817743 W US9817743 W US 9817743W WO 9920004 A1 WO9920004 A1 WO 9920004A1
Authority
WO
WIPO (PCT)
Prior art keywords
signal
sigma
modulator
delta modulator
bit
Prior art date
Application number
PCT/US1998/017743
Other languages
French (fr)
Inventor
Lauri Lipasti
Arhippa Kovanen
Original Assignee
Atmel Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Atmel Corporation filed Critical Atmel Corporation
Priority to US09/319,232 priority Critical patent/US6600789B1/en
Priority to JP52178599A priority patent/JP2002510455A/en
Priority to CA002274637A priority patent/CA2274637A1/en
Priority to EP98942269A priority patent/EP1021876A4/en
Publication of WO1999020004A1 publication Critical patent/WO1999020004A1/en
Priority to NO992777A priority patent/NO992777L/en
Priority to HK00104859A priority patent/HK1025695A1/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M3/00Conversion of analogue values to or from differential modulation
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M3/00Conversion of analogue values to or from differential modulation
    • H03M3/30Delta-sigma modulation
    • H03M3/458Analogue/digital converters using delta-sigma modulation as an intermediate step
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M7/00Conversion of a code where information is represented by a given sequence or number of digits to a code where the same, similar or subset of information is represented by a different sequence or number of digits
    • H03M7/30Compression; Expansion; Suppression of unnecessary data, e.g. redundancy reduction
    • H03M7/3002Conversion to or from differential modulation
    • H03M7/3004Digital delta-sigma modulation
    • H03M7/3015Structural details of digital delta-sigma modulators
    • H03M7/302Structural details of digital delta-sigma modulators characterised by the number of quantisers and their type and resolution
    • H03M7/3024Structural details of digital delta-sigma modulators characterised by the number of quantisers and their type and resolution having one quantiser only
    • H03M7/3028Structural details of digital delta-sigma modulators characterised by the number of quantisers and their type and resolution having one quantiser only the quantiser being a single bit one
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M7/00Conversion of a code where information is represented by a given sequence or number of digits to a code where the same, similar or subset of information is represented by a different sequence or number of digits
    • H03M7/30Compression; Expansion; Suppression of unnecessary data, e.g. redundancy reduction
    • H03M7/3002Conversion to or from differential modulation
    • H03M7/3004Digital delta-sigma modulation
    • H03M7/3015Structural details of digital delta-sigma modulators
    • H03M7/3031Structural details of digital delta-sigma modulators characterised by the order of the loop filter, e.g. having a first order loop filter in the feedforward path
    • H03M7/3033Structural details of digital delta-sigma modulators characterised by the order of the loop filter, e.g. having a first order loop filter in the feedforward path the modulator having a higher order loop filter in the feedforward path, e.g. with distributed feedforward inputs
    • H03M7/304Structural details of digital delta-sigma modulators characterised by the order of the loop filter, e.g. having a first order loop filter in the feedforward path the modulator having a higher order loop filter in the feedforward path, e.g. with distributed feedforward inputs with distributed feedback, i.e. with feedback paths from the quantiser output to more than one filter stage

Definitions

  • the invention relates to digital signal processing and specifically to controlling the level of a pulse density modulation (PDM) signal generated by a sigma-delta modulator.
  • PDM pulse density modulation
  • the basic operations of signal processing, multiplication and addition can be implemented in a known manner by analog signal processing blocks, or an analog signal can be converted into a digital one by using an A/D converter and the desired signal processing operations can be performed digitally.
  • the results can be reconverted into analog signals by using a D/A converter.
  • the A/D and D/A conversions are performed at predetermined sample frequency and at a predetermined resolution.
  • A/D and D/A convertors based on sigma-delta modulators have become very common recently.
  • a sigma- delta A/D convertor a conversion of an analog signal into a baseband digital signal occurs at two stages. At the first stage, an input signal is converted by a sigma- delta modulator into an oversampled single-bit or multibit signal. At the second stage, this oversampled single-bit or multibit signal is decimated to the baseband by using digital filtering.
  • Sigma-delta technique and converters are described for instance in the following articles:
  • An oversampled output signal of a sigma-delta modulator is a pulse density modulated (PDM) representation of an input signal.
  • PDM pulse density modulated
  • the modulator converts an analog signal into a pulse density modulated (PDM) format.
  • the PDM signal consists of an oversampled single-bit or multibit (e.g.
  • the relative pulse density of the PDM signal determine represents the amplitude of the input signal.
  • the baseband part of the spectrum of the PDM signal is the useful signal band, and at higher frequencies of the spectrum, there is quantization noise produced by a noise processing function of the sigma-delta modulator. It has thus been possible to change the resolution at signal frequencies for over-sampling rate.
  • the noise processing performance of the sigma-delta modulator depends on the order of the modulator, and higher-order modulators remove quantization noise more efficiently from the signal band. By increasing the oversa ple ratio, the signal band can also be made narrower, in proportion, and the amount of the noise falling on the signal band smaller.
  • the amount of noise in the signal band in a sigma-delta modulator can be controlled by the transfer function of the modulator, e.g. by inserting zeroes at suitable frequencies in the transfer function of the modulator.
  • FIG. 1 of the above article [4] shows a sigma-delta attenuator, in which an oversampled 1-bit signal (PDM) is multiplied by a multibit coefficient al and the resulting multibit signal is applied to a digital sigma-delta modulator outputting a 1-bit PDM signal.
  • PDM oversampled 1-bit signal
  • the multiplier of the 1- bit PDM signal is implemented as a 2 -input multiplexor
  • the article also describes a digital sigma-delta filter suitable for this purpose.
  • the attenuator is possible to implement when said multibit coefficient is lower than one.
  • the feedback value of the sigma-delta modulator being b and said coefficient being a, an attenuation ratio a/b is obtained.
  • a problem with this known solution is that only an attenuation of a PDM signal has been possible, and therefore, it has been necessary to perform all multiplications by coefficients lower than one.
  • the sigma-delta modulator is a conditionally stable structure and the output signals of integrators escape upon the input exceeding a predetermined value.
  • the input value is allowed to be normally, depending on the order and the structure of the modulator, approximately 0.3 to 0.7 times the feedback value, cf . article [3] .
  • An amplification of the PDM signal in such a circuit would require an ingoing signal to be multiplied by a number higher than the feedback value.
  • An object of the invention is a signal process- ing method and device, enabling also a relative amplification of a PDM signal, without the noise level increasing remarkably .
  • the method is according to the invention characterized in that the M-bit signal is converted into the N-bit pulse density modulated signal by the digital sigma-delta modulator having a better signal-to-noise ratio performance than said first sigma- delta modulator.
  • means for controlling the level of the pulse density modulated signal comprising a) a multibit multiplier, the input of which is the N-bit pulse density modulated signal and the output an M-bit signal, where M>N, b) a digital sigma-delta modulator converting the M-bit signal into the N-bit pulse density modulated signal .
  • the system is according to the inven- tion characterized in that said digital sigma-delta modulator has a better signal-to-noise ratio performance than said first sigma-delta modulator.
  • a single-bit pulse density modulated PDM signal is generated by the first sigma-delta modulator being an analog modulator, for instance.
  • the level control is performed by multiplying the single-bit PDM signal by a multibit coefficient, so that a multibit stream of numbers is obtained.
  • the number stream is reconverted into a single-bit PDM signal by a second sigma-delta modulator, preferably being a digital modulator.
  • the signal-to-noise ratio performance of said second sigma-delta modulator is better than that of said first sigma-delta modulator. Accordingly, the most significant factor of the total signal-to-noise ratio (SNR) is the noise level of the first sigma-delta modulator, by which the PDM signal originally was generated.
  • the PDM signal can be attenuated within a range which is equal to the difference between the SNR performances of the modulators, without any decrease in the total signal-to-noise ratio.
  • the PDM signal can be attenuated in the second modulator by nearly 20 dB without any decrease in the signal-to-noise ratio. This is possible, because, in the latter modulator, besides the signal, naturally also the noise of the first modulator on the signal band is attenuated and approaches the noise floor set by the second modulator structure.
  • the PDM signal has thus been scaled to a slightly lower level without any decrease in the performance.
  • the attenuation may be less than said difference between the performances (20 dB in the above example) , whereby a relative amplification is achieved.
  • the PDM signal is attenuated less than said difference between the SNR performances of the two modulators, the same total signal-to-noise ratio is obtained as by the preceding analog modulator.
  • the nominal level of the signal can be fixed to a point where the first modulator gives an unattenuated signal and the second modulator attenuates the signal by 20 dB .
  • the second-order attenuation may be C.
  • the total signal-to-noise ratio will then be 90 dB, the signal being between +20 - 0 dB and 90 + 20 - (c) , c being between 20 and 110 dB, and the attenuation of the system thus between 0 and 90 dB .
  • FIG. 1 is a block diagram illustrating a PDM level controller according to the invention, connected after an analog sigma-delta A/D modulator;
  • Figure 2 is a graph showing noise and signal levels of an analog sigma-delta modulator and a digital sigma-delta modulator and a controlling area at disposal as a function of frequency;
  • Figure 3 is a block diagram showing a multichannel PDM level controller.
  • an analog sigma- delta modulator 2 performs an A/D conversion of an analog input signal at an input 1 into a 1-bit pulse density modulated (PDM) format.
  • the modulator 2 may be, for instance, any sigma-delta A/D modulator structure described in the article [1] . Let us assume that the modulator 2 is a third-order sigma-delta modulator having a signal-to-noise ratio of about lOOdB. A single-bit PDM signal, which may obtain the values +1 and -1, is applied to a PDM level controller 3.
  • the PDM level controller 3 comprises a digital modulator 4 and a preceding multiplier 300.
  • Level control is performed by multiplying the single-bit pulse density modulated (PDM) signal by a multibit coefficient a in the multiplier 300 in order to obtain a multibit number stream, which is reconverted into a single-bit PDM signal by means of a digital sigma-delta modulator 4.
  • the multiplier 300 can be implemented by a simple multiplexor or selector, generating an output +a or -a depending on whether the input value is +1 or -1.
  • the output of the multiplier 300 is thus a multibit number stream consist- ing of the numbers +a and -a.
  • the multiplier 300 may have a structure similar to the one disclosed in the article [4] .
  • the multiplier may have one fixed coefficient or the value of the coefficient may be adjustable.
  • a selection signal SELECT may choose one of several coefficients al...an, and accordingly, a desired attenuation or amplification can be set.
  • the coefficients may be in accordance with Table 1, for instance.
  • the Table indicates 32 values of the coefficient a, giving a level control range of +12 dB ...-34,5 dB by 1.5 dB steps .
  • the digital modulator 4 is a fourth-order modulator, comprising summers 400 to 403, integrators 404 to 407, a quantizer 408 and feedbacks 409 to 412, having the feedback coefficients rl to r4 , respectively. It is to be noted that a detailed implementation and structure of the modulator 4 is of no significance for the invention. Only the fact that the performance of the modulator 4 is better than that of the modulator 2 is of significance for the invention, as will be described below.
  • the input of the modulator 4 is said number stream consisting of the numbers +a and -a.
  • the output 5 of the modulator 4 is a 1-bit oversampled PDM signal. The level of the PDM signal is controlled in the level controller 3 at the ratio a/rl .
  • the input value of the modulator 4 cannot approach the internal reference voltage value of the modulator, which means that the coefficient a shall be lower than the feedback coefficient rl . Therefore, the PDM signal can only be attenuated in the multiplier 300.
  • the noise processing performance of the modulator 4 may be higher thanks to higher order, multibit quantization and feedback or higher oversampling ratio, or some combination of these, for instance.
  • the modulator 4 is a fourth- order modulator, while the modulator 2 is a third-order modulator.
  • the noise level of the lower-level modulator is most decisive for the total signal-to-noise ratio (SNR) of the system.
  • SNR signal-to-noise ratio
  • the signal-to-noise ratio at the output 5 is thus primarily determined on the basis of the signal-to-noise ratio of the modulator 2.
  • the performance of the modulator 4 shall be at least a desired need of amplification and preferably also a suitable stability margin better than the signal-to-noise ratio of the modulator 2 and the incoming PDM signal.
  • the level controller may lower the level of the whole PDM signal without practically any decrease in the signal-to- noise ratio at all. This is possible, because in addition to the noise of a payload signal, also the noise of the PDM signal is attenuated. The signal has thus been scaled to a slightly lower level without any decrease in the performance. Though the PDM signal is attenuated also in the modulator 4, it is possible to attenuate the signal in the level controller 3 less than said difference between the performances of the modulators 2 and 4 and to achieve a relative amplification. Let us examine the operation of the level controller according to the invention by way of example with reference to the graph of Figure 3.
  • the analog modulator 2 is a third-order modulator, the signal-to-noise ratio of which is about 100 dB .
  • the modulator 4 is a fourth-order digital modulator, the signal-to-noise ratio of which is about 120 dB, i.e. about 20 dB better than that of the modulator 2.
  • the desired control range is +12 dB...-34,5 dB by 1.5 dB steps.
  • the ratio a/rl is 0.5, i.e. -6 dB.
  • the value of the reference rl can be calculated as a function of the maximum attenuation (-34.5 dB) and the required accuracy ( ⁇ 0.3 dB) . Accordingly, the reference value is assumed to be
  • the signal-to-noise ratio remains approximately the same in the range +12... -1.5 dB as it is after the modulator 2.
  • the noise of the very input signal is attenuated below a noise floor 22 of the modulator 4, the attenuated payload signal 25 and the noise floor 22 determining the signal-to-noise ratio at the output 5.
  • the invention is described above in conjunction with a 1-bit PDM signal.
  • the invention can, however, be applied directly to a multibit, e.g. 2 -bit to 4 -bit, PDM signal as well .
  • FIG. 1 shows the analog modulator 2, the multiplier 300 and the digital modulator 4 sequentially connected. In practice, these units may be located apart from each other in the signal processing system in such a way that there are other signal processing stages between them. An example of such a signal processing system is shown in Figure 3.
  • Figure 3 shows three analog input signals 31,
  • the modulators 34, 35 and 36 generate PDM signals 37, 38 and 39, respectively, which are applied to multipliers 40, 41 and 42, respectively.
  • the multipliers 40, 41 and 42 generate multibit number streams 43, 44 and 45, respectively, which are summed in a summer 46 to a multibit number stream 47.
  • the signal 47 is converted into a PDM signal 49 by a digital sigma-delta modulator.
  • the modulators 34 to 36 may have a structure similar to that of the modulator 2 in Figure 1.
  • the structure of the multipliers 40 to 42 may be similar to that of the multiplier 300 in Figure 1.
  • the modulator 48 may have a structure similar to that of the modulator 4 in Figure 1.
  • An application of the signal processing apparatus of the type shown in Figure 3 is an audio mixing board.
  • the invention can be applied to the level control of a PDM signal in all sigma-delta structures.
  • Typical objects of application are, besides audio applications, also IIR and FIR filter structures.

Abstract

The invention relates to digital signal processing and specificly to level control of a pulse density modulated (PDM) signal generated by a sigma-delta modulator. A single-bit pulse density modulated PDM signal is generated by a first sigma-delta modulator (2) being an analog modulator, for instance. Level control is performed by multiplying the single-bit pulse density modulated PDM signal by a multibit multiplier (300) to obtain a multibit number stream, which is reconverted into a single-bit PDM signal by a second digital sigma-delta modulator (4). In accordance with the invention, the performance of the second sigma-delta modulator (4) is better than that of the first sigma-delta modulator (2), as to the signal-to-noise ratio. Thus, the most significant factor in the total signal-to-noise ratio (SNR) is the noise level of the first sigma-delta modulator (2), by which the PDM signal was originally generated. In the subsequent second sigma-delta modulator (4), the PDM signal can then be attenuated as much as is the difference between the SNR performances of the modulators without any decrease in the total signal-to-noise ratio. A relative amplification of the PDM signal is provided in this manner.

Description

Description
SIGNAL PROCESSING METHOD AND DEVICE
BACKGROUND OF THE INVENTION
The invention relates to digital signal processing and specifically to controlling the level of a pulse density modulation (PDM) signal generated by a sigma-delta modulator.
BACKGROUND OF THE INVENTION
The basic operations of signal processing, multiplication and addition, can be implemented in a known manner by analog signal processing blocks, or an analog signal can be converted into a digital one by using an A/D converter and the desired signal processing operations can be performed digitally. The results can be reconverted into analog signals by using a D/A converter. The A/D and D/A conversions are performed at predetermined sample frequency and at a predetermined resolution.
A/D and D/A convertors based on sigma-delta modulators have become very common recently. In a sigma- delta A/D convertor, a conversion of an analog signal into a baseband digital signal occurs at two stages. At the first stage, an input signal is converted by a sigma- delta modulator into an oversampled single-bit or multibit signal. At the second stage, this oversampled single-bit or multibit signal is decimated to the baseband by using digital filtering. Sigma-delta technique and converters are described for instance in the following articles:
[1] "An Overview of Sigma-Delta Converters", P.M. Aziz et al , IEEE Signal Processing Magazine, January 1996, pages 61 to 84.
[2] "Oversampling Delta-sigma Data Converters: Theory, Design and Simulation", J.C. Candy et al, IEEE Press NJ 1992, pages 1 to 25. [3] "Design Methodology for Sigma-Delta Modulation". B.P. Agrawal et al , IEEE Transactions on Communications, Vol. COM-31, March 1983, pages 360 to 370. An oversampled output signal of a sigma-delta modulator is a pulse density modulated (PDM) representation of an input signal. In sigma-delta A/D converters, the modulator converts an analog signal into a pulse density modulated (PDM) format. The PDM signal consists of an oversampled single-bit or multibit (e.g. 2 to 4 bits) signal. The relative pulse density of the PDM signal determine represents the amplitude of the input signal. In a frequency domain, the baseband part of the spectrum of the PDM signal is the useful signal band, and at higher frequencies of the spectrum, there is quantization noise produced by a noise processing function of the sigma-delta modulator. It has thus been possible to change the resolution at signal frequencies for over-sampling rate. As known, the noise processing performance of the sigma-delta modulator depends on the order of the modulator, and higher-order modulators remove quantization noise more efficiently from the signal band. By increasing the oversa ple ratio, the signal band can also be made narrower, in proportion, and the amount of the noise falling on the signal band smaller. Moreover, the amount of noise in the signal band in a sigma-delta modulator can be controlled by the transfer function of the modulator, e.g. by inserting zeroes at suitable frequencies in the transfer function of the modulator.
Solutions for implementing a limited number of signal processing operations by using PDM signals have been presented in the literature lately. The known advantages of digital signal processing are then achieved, such as accuracy, repeatability, unsensitivity to interference, and so on. When a signal is processed directly in an oversampled PDM format, it needs not be converted into a pulse code modulated (PCM) signal at the Nyquist frequency for signal processing. Decimation and interpolation filters generating a baseband PCM signal from a PDM signal can then be omitted in signal processing points. This is a remarkable advantage, because a circuit implementation of a sigma-delta modulator generating the PDM signal is usually small in size and simple, while the decimation and interpolation filter often is a big and complex circuit structure requiring much circuit surface in an integrated circuit implementation and therefore causing additional costs. For instance, the article [4] , "Design and Analysis of Delta-Sigma Based IIR Filters", D.A. John et al, IEEE Transactions on Circuits and Systems-II: Analog and Digital Signal Processing. Vol. 40, NO. 4, pages 233 to 240, describes an A/D converter having many inputs, each input being filtered separately and summed together before a common decimation filter. An audio mixing board, for instance, can be implemented in this way.
An important form of signal processing is control of signal level: amplification and/or attenuation. This property is very usable especially for audio applications, such as the above-mentioned audio mixing board. Accordingly, it would be preferable, if a PDM signal level also could be controlled. Figure 1 of the above article [4] shows a sigma-delta attenuator, in which an oversampled 1-bit signal (PDM) is multiplied by a multibit coefficient al and the resulting multibit signal is applied to a digital sigma-delta modulator outputting a 1-bit PDM signal. The multiplier of the 1- bit PDM signal is implemented as a 2 -input multiplexor
(selector) selecting al or -al as an output according to the state of the incoming PDM signal. The article also describes a digital sigma-delta filter suitable for this purpose. The attenuator is possible to implement when said multibit coefficient is lower than one. The feedback value of the sigma-delta modulator being b and said coefficient being a, an attenuation ratio a/b is obtained. A problem with this known solution is that only an attenuation of a PDM signal has been possible, and therefore, it has been necessary to perform all multiplications by coefficients lower than one. An amplification of a PDM signal has not been considered possible, because the input value of the modulator cannot exceed or even come near the feedback value of the modulator due to the structure of the sigma-delta modulator. The sigma-delta modulator is a conditionally stable structure and the output signals of integrators escape upon the input exceeding a predetermined value. In an analog sigma- delta modulator, the input value is allowed to be normally, depending on the order and the structure of the modulator, approximately 0.3 to 0.7 times the feedback value, cf . article [3] . An amplification of the PDM signal in such a circuit would require an ingoing signal to be multiplied by a number higher than the feedback value. Even if the input level of an A/D modulator were very low and it could, in principle, be amplified quite much by setting the input signal values (a) higher than the feedback value (b) , the resulting PDM signal would have only +1 and -1 values (single-bit case) . By multiplying, the modulator would momentarily obtain too high values. The density and energy of the PDM signal would still be low on an average, but instantaneous values would make the modulator quickly unstable.
BRIEF DESCRIPTION OF THE INVENTION
An object of the invention is a signal process- ing method and device, enabling also a relative amplification of a PDM signal, without the noise level increasing remarkably .
The objects of the invention are achieved by a signal processing method comprising the steps of generat- ing an N-bit pulse density modulated signal by a first sigma-delta modulator, where N=l, 2, ... ; controlling the level of the pulse density modulated signal a) by multiplying the N-bit pulse density modulated signal by a multibit multiplier, the output of which is an M-bit signal, where M>N, b) by converting the M-bit signal into an N-but pulse density modulated signal by a digital sigma-delta modulator. The method is according to the invention characterized in that the M-bit signal is converted into the N-bit pulse density modulated signal by the digital sigma-delta modulator having a better signal-to-noise ratio performance than said first sigma- delta modulator. Another object of the invention is a signal processing system comprising a first sigma-delta modulator generating an N-bit pulse density modulated signal, where N=l, 2, ... ; means for controlling the level of the pulse density modulated signal, the means comprising a) a multibit multiplier, the input of which is the N-bit pulse density modulated signal and the output an M-bit signal, where M>N, b) a digital sigma-delta modulator converting the M-bit signal into the N-bit pulse density modulated signal . The system is according to the inven- tion characterized in that said digital sigma-delta modulator has a better signal-to-noise ratio performance than said first sigma-delta modulator.
A single-bit pulse density modulated PDM signal is generated by the first sigma-delta modulator being an analog modulator, for instance. The level control is performed by multiplying the single-bit PDM signal by a multibit coefficient, so that a multibit stream of numbers is obtained. The number stream is reconverted into a single-bit PDM signal by a second sigma-delta modulator, preferably being a digital modulator.
In accordance with the basic idea of the invention, the signal-to-noise ratio performance of said second sigma-delta modulator, by which the multibit stream of numbers is reconverted into a PDM signal, is better than that of said first sigma-delta modulator. Accordingly, the most significant factor of the total signal-to-noise ratio (SNR) is the noise level of the first sigma-delta modulator, by which the PDM signal originally was generated. In said subsequent second sigma-delta modulator, the PDM signal can be attenuated within a range which is equal to the difference between the SNR performances of the modulators, without any decrease in the total signal-to-noise ratio. For instance, if the SNR of the first sigma-delta modulator is 90 dB at maximum excitation and the SNR of the second sigma-delta modulator is 110 dB, the PDM signal can be attenuated in the second modulator by nearly 20 dB without any decrease in the signal-to-noise ratio. This is possible, because, in the latter modulator, besides the signal, naturally also the noise of the first modulator on the signal band is attenuated and approaches the noise floor set by the second modulator structure. The PDM signal has thus been scaled to a slightly lower level without any decrease in the performance. Though the second sigma-delta modulator also attenuates the signal, the attenuation may be less than said difference between the performances (20 dB in the above example) , whereby a relative amplification is achieved. When the PDM signal is attenuated less than said difference between the SNR performances of the two modulators, the same total signal-to-noise ratio is obtained as by the preceding analog modulator. In the example case, the nominal level of the signal can be fixed to a point where the first modulator gives an unattenuated signal and the second modulator attenuates the signal by 20 dB . The second-order attenuation may be C. In the example case, the total signal-to-noise ratio will then be 90 dB, the signal being between +20 - 0 dB and 90 + 20 - (c) , c being between 20 and 110 dB, and the attenuation of the system thus between 0 and 90 dB .
BRIEF DESCRIPTION OF THE DRAWINGS The invention will now be described in more detail by way of preferred embodiments, with reference to the attached drawings, in which Figure 1 is a block diagram illustrating a PDM level controller according to the invention, connected after an analog sigma-delta A/D modulator;
Figure 2 is a graph showing noise and signal levels of an analog sigma-delta modulator and a digital sigma-delta modulator and a controlling area at disposal as a function of frequency;
Figure 3 is a block diagram showing a multichannel PDM level controller.
DETAILED DESCRIPTION OF THE INVENTION
With reference to Figure 1, an analog sigma- delta modulator 2 performs an A/D conversion of an analog input signal at an input 1 into a 1-bit pulse density modulated (PDM) format. The modulator 2 may be, for instance, any sigma-delta A/D modulator structure described in the article [1] . Let us assume that the modulator 2 is a third-order sigma-delta modulator having a signal-to-noise ratio of about lOOdB. A single-bit PDM signal, which may obtain the values +1 and -1, is applied to a PDM level controller 3.
The PDM level controller 3 according to a preferred embodiment of the invention comprises a digital modulator 4 and a preceding multiplier 300. Level control is performed by multiplying the single-bit pulse density modulated (PDM) signal by a multibit coefficient a in the multiplier 300 in order to obtain a multibit number stream, which is reconverted into a single-bit PDM signal by means of a digital sigma-delta modulator 4. In the case of single-bit PDM signal, the multiplier 300 can be implemented by a simple multiplexor or selector, generating an output +a or -a depending on whether the input value is +1 or -1. The output of the multiplier 300 is thus a multibit number stream consist- ing of the numbers +a and -a. The multiplier 300 may have a structure similar to the one disclosed in the article [4] . The multiplier may have one fixed coefficient or the value of the coefficient may be adjustable. In the preferred embodiment of the invention shown in Figure 1, a selection signal SELECT may choose one of several coefficients al...an, and accordingly, a desired attenuation or amplification can be set. The coefficients may be in accordance with Table 1, for instance. The Table indicates 32 values of the coefficient a, giving a level control range of +12 dB ...-34,5 dB by 1.5 dB steps .
Figure imgf000010_0001
Figure imgf000011_0001
The digital modulator 4 is a fourth-order modulator, comprising summers 400 to 403, integrators 404 to 407, a quantizer 408 and feedbacks 409 to 412, having the feedback coefficients rl to r4 , respectively. It is to be noted that a detailed implementation and structure of the modulator 4 is of no significance for the invention. Only the fact that the performance of the modulator 4 is better than that of the modulator 2 is of significance for the invention, as will be described below. The input of the modulator 4 is said number stream consisting of the numbers +a and -a. The output 5 of the modulator 4 is a 1-bit oversampled PDM signal. The level of the PDM signal is controlled in the level controller 3 at the ratio a/rl . On account of the unstable nature of the sigma-delta modulator, the input value of the modulator 4 cannot approach the internal reference voltage value of the modulator, which means that the coefficient a shall be lower than the feedback coefficient rl . Therefore, the PDM signal can only be attenuated in the multiplier 300.
At the system level, i.e. between the input 1 and the output 5, amplification can be provided, however, when the performance of the digital sigma-delta modulator is higher than that of the modulator 2, as to the noise processing performance. The noise processing performance of the modulator 4 may be higher thanks to higher order, multibit quantization and feedback or higher oversampling ratio, or some combination of these, for instance. In the embodiment of Figure 1, the modulator 4 is a fourth- order modulator, while the modulator 2 is a third-order modulator. When a higher-order modulator (or a modulator having otherwise a better noise processing performance) follows a lower-order modulator on the processing path of the PDM signal, the noise level of the lower-level modulator is most decisive for the total signal-to-noise ratio (SNR) of the system. In the case of Figure 1, the signal-to-noise ratio at the output 5 is thus primarily determined on the basis of the signal-to-noise ratio of the modulator 2. The performance of the modulator 4 shall be at least a desired need of amplification and preferably also a suitable stability margin better than the signal-to-noise ratio of the modulator 2 and the incoming PDM signal. Because the signal-to-noise ratio of the modulator 4 of the level controller 3 is considerably better than that of the incoming PDM signal, the level controller may lower the level of the whole PDM signal without practically any decrease in the signal-to- noise ratio at all. This is possible, because in addition to the noise of a payload signal, also the noise of the PDM signal is attenuated. The signal has thus been scaled to a slightly lower level without any decrease in the performance. Though the PDM signal is attenuated also in the modulator 4, it is possible to attenuate the signal in the level controller 3 less than said difference between the performances of the modulators 2 and 4 and to achieve a relative amplification. Let us examine the operation of the level controller according to the invention by way of example with reference to the graph of Figure 3. Assuming that the analog modulator 2 is a third-order modulator, the signal-to-noise ratio of which is about 100 dB . The modulator 4 is a fourth-order digital modulator, the signal-to-noise ratio of which is about 120 dB, i.e. about 20 dB better than that of the modulator 2. The desired control range is +12 dB...-34,5 dB by 1.5 dB steps. To ensure the stability of the modulator 4, the ratio a/rl is 0.5, i.e. -6 dB. The value of the reference rl can be calculated as a function of the maximum attenuation (-34.5 dB) and the required accuracy (<0.3 dB) . Accordingly, the reference value is assumed to be
1744. The amplification +12 dB is now corresponded to by multiplying the incoming PDM signal by 872 and the maximum attenuation is corresponded to by multiplying the PDM signal by 4. In the above Table 1, all different values of the coefficient a are listed, and so are the corresponding amplifications, when the value of the reference rl is the constant 1744. The different between the performances of the modulators 2 and 4 being 20 dB and the stability margin being set to 6 dB, the range of amplification at disposal is about 14 dB .
In the present example, the signal-to-noise ratio remains approximately the same in the range +12... -1.5 dB as it is after the modulator 2. At higher attenuation, the noise of the very input signal is attenuated below a noise floor 22 of the modulator 4, the attenuated payload signal 25 and the noise floor 22 determining the signal-to-noise ratio at the output 5.
The invention is described above in conjunction with a 1-bit PDM signal. The invention can, however, be applied directly to a multibit, e.g. 2 -bit to 4 -bit, PDM signal as well .
The preferred embodiment of the invention described in Figure 1 shows the analog modulator 2, the multiplier 300 and the digital modulator 4 sequentially connected. In practice, these units may be located apart from each other in the signal processing system in such a way that there are other signal processing stages between them. An example of such a signal processing system is shown in Figure 3. Figure 3 shows three analog input signals 31,
32 and 33, which are applied to respective analog sigma- delta modulators 34, 35 and 36. The modulators 34, 35 and 36 generate PDM signals 37, 38 and 39, respectively, which are applied to multipliers 40, 41 and 42, respectively. The multipliers 40, 41 and 42 generate multibit number streams 43, 44 and 45, respectively, which are summed in a summer 46 to a multibit number stream 47. The signal 47 is converted into a PDM signal 49 by a digital sigma-delta modulator. The modulators 34 to 36 may have a structure similar to that of the modulator 2 in Figure 1. The structure of the multipliers 40 to 42 may be similar to that of the multiplier 300 in Figure 1. The modulator 48 may have a structure similar to that of the modulator 4 in Figure 1. An application of the signal processing apparatus of the type shown in Figure 3 is an audio mixing board.
The invention can be applied to the level control of a PDM signal in all sigma-delta structures.
Typical objects of application are, besides audio applications, also IIR and FIR filter structures.
It is obvious to one skilled in the art that, with the technique developing, the basic idea of the invention can be implemented in many different ways.
Accordingly, the invention and its embodiments are not restricted to the above examples, but they may vary within the scope of the claims.

Claims

Claims
1. A signal processing method comprising the steps of generating an N-bit pulse density modulated signal by a first sigma-delta modulator, where N=l,2,...; controlling the level of the pulse density modulated signal a) by multiplying the N-bit pulse density modulated signal by a multibit multiplier, the output of which is an M-bit signal, where M>N, b) by converting the M-bit signal into an N-bit pulse density modulated signal by a digital sigma- delta modulator characterized in that the M-bit signal is converted into the N- bit pulse density modulated signal by the digital sigma- delta modulator having a better signal-to-noise ratio performance than said first sigma-delta modulator.
2. A method according to claim 1, characterized in that the level control step additionally comprises the step of providing a relative amplification of the pulse density modulated signal by multiplying said N-bit pulse density modulated signal by a coefficient corresponding to an attenuation less than said difference between the performances .
3. A method according to claim 1 or 2 , characterized in that a digital sigma-delta modulator is used, the noise processing performance of which is better than that of the first modulator thanks to one or several following factors: higher order, multibit quantization, multibit feedback, higher oversampling ratio.
4. A signal processing system comprising a first sigma-delta modulator (2) generating an N-bit pulse density modulated signal, where N=l,2,...; means (3) for controlling the level of the pulse density modulated signal, the means comprising a) a multibit multiplier (300) , the input of which is the N-bit pulse density modulated signal and the output is an M-bit signal, where M>N, b) a digital sigma-delta modulator (4) converting the M-bit signal into the N-bit pulse density modulated signal, characterized in that said digital sigma-delta modulator (4) has a better signal-to-noise ratio performance than said first sigma-delta modulator (2) .
5. A system according to claim 4, characterized in that the level controlling means (3) has a relative amplification, when the coefficient of the multibit multiplier (300) corresponds to an attenuation lower than said difference between the performances.
6. A system according to claim 4 or 5 , characterized in that the noise processing performance of said digital sigma-delta modulator (4) is better than that of the first modulator (2) thanks to one or several following factors: higher order, multibit quantization, multibit feedback, higher oversampling ratio.
7. A system according to any of the claims 4 to 6 , characterized in that the first modulator (2) is an analog sigma-delta modulator.
8. A system according to any of the claims 4 to 7, characterized in that the system is a digital filter of pulse density modulated signals, such as an IIR or a FIR filter.
9. A system according to any of the claims 4 to 8, characterized in that the system is an audio system.
10. A system according to any of the claims 4 to 9, characterized in that the coefficient value of the multiplier (300) is stepwise adjustable.
PCT/US1998/017743 1997-10-09 1998-08-26 Signal processing method and device WO1999020004A1 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
US09/319,232 US6600789B1 (en) 1997-10-09 1998-08-26 Signal processing method and device
JP52178599A JP2002510455A (en) 1997-10-09 1998-08-26 Signal processing method and apparatus
CA002274637A CA2274637A1 (en) 1997-10-09 1998-08-26 Signal processing method and device
EP98942269A EP1021876A4 (en) 1997-10-09 1998-08-26 Signal processing method and device
NO992777A NO992777L (en) 1997-10-09 1999-06-08 Method and apparatus for signal processing
HK00104859A HK1025695A1 (en) 1997-10-09 2000-08-03 Signal processing method and device

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
FI973919 1997-10-09
FI973919A FI103745B1 (en) 1997-10-09 1997-10-09 Signal processing method and device

Publications (1)

Publication Number Publication Date
WO1999020004A1 true WO1999020004A1 (en) 1999-04-22

Family

ID=8549695

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1998/017743 WO1999020004A1 (en) 1997-10-09 1998-08-26 Signal processing method and device

Country Status (11)

Country Link
EP (1) EP1021876A4 (en)
JP (1) JP2002510455A (en)
KR (1) KR20010012348A (en)
CN (1) CN1112777C (en)
CA (1) CA2274637A1 (en)
FI (1) FI103745B1 (en)
HK (1) HK1025695A1 (en)
MY (1) MY133001A (en)
NO (1) NO992777L (en)
TW (1) TW408531B (en)
WO (1) WO1999020004A1 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2003049290A1 (en) * 2001-12-03 2003-06-12 Hutang Fang A method of impulse acreage modulation digital power processing and its device
WO2003061136A1 (en) * 2002-01-02 2003-07-24 Freescale Semiconductor, Inc. Method and apparatus for generating a pulse width modulated signal
EP2927805A1 (en) * 2014-03-31 2015-10-07 Nxp B.V. Control system
CN110310635A (en) * 2019-06-24 2019-10-08 Oppo广东移动通信有限公司 Speech processing circuit and electronic equipment

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101853818B1 (en) * 2011-07-29 2018-06-15 삼성전자주식회사 Method for processing audio signal and apparatus for processing audio signal thereof
TWI559202B (en) * 2014-10-01 2016-11-21 義隆電子股份有限公司 Capacitive touch device and exciting signal generating circuit and method thereof

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4920544A (en) * 1988-02-10 1990-04-24 Fujitsu Limited Delta-sigma modulator
US5245344A (en) * 1991-01-15 1993-09-14 Crystal Semiconductor High order switched-capacitor filter with dac input
US5311181A (en) * 1990-01-31 1994-05-10 Analog Devices, Inc. Sigma delta modulator
US5442353A (en) * 1993-10-25 1995-08-15 Motorola, Inc. Bandpass sigma-delta analog-to-digital converter (ADC), method therefor, and receiver using same
US5625358A (en) * 1993-09-13 1997-04-29 Analog Devices, Inc. Digital phase-locked loop utilizing a high order sigma-delta modulator
US5748126A (en) * 1996-03-08 1998-05-05 S3 Incorporated Sigma-delta digital-to-analog conversion system and process through reconstruction and resampling

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH09266447A (en) * 1996-03-28 1997-10-07 Sony Corp Word length conversion device and data processor

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4920544A (en) * 1988-02-10 1990-04-24 Fujitsu Limited Delta-sigma modulator
US5311181A (en) * 1990-01-31 1994-05-10 Analog Devices, Inc. Sigma delta modulator
US5245344A (en) * 1991-01-15 1993-09-14 Crystal Semiconductor High order switched-capacitor filter with dac input
US5625358A (en) * 1993-09-13 1997-04-29 Analog Devices, Inc. Digital phase-locked loop utilizing a high order sigma-delta modulator
US5442353A (en) * 1993-10-25 1995-08-15 Motorola, Inc. Bandpass sigma-delta analog-to-digital converter (ADC), method therefor, and receiver using same
US5748126A (en) * 1996-03-08 1998-05-05 S3 Incorporated Sigma-delta digital-to-analog conversion system and process through reconstruction and resampling

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of EP1021876A4 *

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2003049290A1 (en) * 2001-12-03 2003-06-12 Hutang Fang A method of impulse acreage modulation digital power processing and its device
US7405615B2 (en) 2001-12-03 2008-07-29 Hutang Fang Method of impulse acreage modulation digital power processing and its device
EP1463204A4 (en) * 2001-12-03 2008-11-26 Hutang Fang A method of impulse acreage modulation digital power processing and its device
WO2003061136A1 (en) * 2002-01-02 2003-07-24 Freescale Semiconductor, Inc. Method and apparatus for generating a pulse width modulated signal
US6606044B2 (en) 2002-01-02 2003-08-12 Motorola, Inc. Method and apparatus for generating a pulse width modulated signal
CN100483949C (en) * 2002-01-02 2009-04-29 自由度半导体公司 Method and apparatus for generating pulse width modulated signals
EP2927805A1 (en) * 2014-03-31 2015-10-07 Nxp B.V. Control system
CN110310635A (en) * 2019-06-24 2019-10-08 Oppo广东移动通信有限公司 Speech processing circuit and electronic equipment
CN110310635B (en) * 2019-06-24 2022-03-22 Oppo广东移动通信有限公司 Voice processing circuit and electronic equipment

Also Published As

Publication number Publication date
FI973919A0 (en) 1997-10-09
CN1256037A (en) 2000-06-07
EP1021876A4 (en) 2003-05-02
MY133001A (en) 2007-10-31
FI103745B (en) 1999-08-31
NO992777L (en) 1999-07-28
TW408531B (en) 2000-10-11
CN1112777C (en) 2003-06-25
EP1021876A1 (en) 2000-07-26
CA2274637A1 (en) 1999-04-22
KR20010012348A (en) 2001-02-15
FI103745B1 (en) 1999-08-31
JP2002510455A (en) 2002-04-02
NO992777D0 (en) 1999-06-08
HK1025695A1 (en) 2000-11-17
FI973919A (en) 1999-04-10

Similar Documents

Publication Publication Date Title
US7183957B1 (en) Signal processing system with analog-to-digital converter using delta-sigma modulation having an internal stabilizer loop
EP0617516B1 (en) Sigma-delta modulator with improved tone rejection and method therefor
US7358881B2 (en) Quantizer overload prevention for feed-back type delta-sigma modulators
Stewart et al. Oversampling and sigma-delta strategies for data conversion
EP0643488B1 (en) Sigma-delta analog-to-digital converter with filtration having controlled pole-zero locations, and apparatus therefor
JP4261585B2 (en) Delta-sigma analog-digital converter
EP0463686A1 (en) Analog-to-digital signal converter comprising a multiple sigma-delta modulator
US7453382B2 (en) Method and apparatus for A/D conversion
JP3130105B2 (en) Sigma-delta modulator for D / A converter
US7307565B1 (en) Signal processing system with delta-sigma modulation and FIR filter post processing to reduce near out of band noise
US6600789B1 (en) Signal processing method and device
WO1999020004A1 (en) Signal processing method and device
KR100219155B1 (en) D/a converter
US6034629A (en) Analog-to-digital conversion apparatus
EP1678832B1 (en) Delta sigma modulator with integral decimation
KR102037610B1 (en) Delta-Sigma ADC using SAR quantizer
JPH09307447A (en) High degree delta sigma modulator and delta sigma modulation converter
Johns et al. Highly selective'analog'filters using/spl Delta//spl Sigma/based IIR filtering
JP2006503472A (en) Data converter
Friedman Oversampled data conversion techniques
JP2004080430A (en) DeltaSigma CONVERSION CIRCUIT
JPH10126270A (en) High order sigma delta modulator

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 98804731.4

Country of ref document: CN

AK Designated states

Kind code of ref document: A1

Designated state(s): CA CN JP KR NO SG US

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE

WWE Wipo information: entry into national phase

Ref document number: 09319232

Country of ref document: US

ENP Entry into the national phase

Ref document number: 2274637

Country of ref document: CA

Ref document number: 2274637

Country of ref document: CA

Kind code of ref document: A

WWE Wipo information: entry into national phase

Ref document number: 1998942269

Country of ref document: EP

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
WWE Wipo information: entry into national phase

Ref document number: 1019997010300

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 1998942269

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1019997010300

Country of ref document: KR

WWG Wipo information: grant in national office

Ref document number: 1019997010300

Country of ref document: KR