WO1999065077A9 - Low resistance package for semiconductor devices - Google Patents

Low resistance package for semiconductor devices

Info

Publication number
WO1999065077A9
WO1999065077A9 PCT/US1999/012411 US9912411W WO9965077A9 WO 1999065077 A9 WO1999065077 A9 WO 1999065077A9 US 9912411 W US9912411 W US 9912411W WO 9965077 A9 WO9965077 A9 WO 9965077A9
Authority
WO
WIPO (PCT)
Prior art keywords
package
lead frame
silicon die
metal lead
solder balls
Prior art date
Application number
PCT/US1999/012411
Other languages
French (fr)
Other versions
WO1999065077A1 (en
Inventor
Steven P Snapp
Izak Bencuya
Maria Christina B Estacio
Consuelo N Tangpuz
Gilmore S Baje
Rey D Maligro
Original Assignee
Fairchild Semiconductor
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fairchild Semiconductor filed Critical Fairchild Semiconductor
Priority to JP2000553996A priority Critical patent/JP2002518830A/en
Publication of WO1999065077A1 publication Critical patent/WO1999065077A1/en
Publication of WO1999065077A9 publication Critical patent/WO1999065077A9/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49541Geometry of the lead-frame
    • H01L23/49562Geometry of the lead-frame for devices being provided for in H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04042Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0555Shape
    • H01L2224/05552Shape in top view
    • H01L2224/05553Shape in top view being rectangular
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/0601Structure
    • H01L2224/0603Bonding areas having different sizes, e.g. different heights or widths
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16245Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/45124Aluminium (Al) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48253Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a potential ring of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48599Principal constituent of the connecting portion of the wire connector being Gold (Au)
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48699Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4911Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
    • H01L2224/49111Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain the connectors connecting two common bonding areas, e.g. Litz or braid wires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01015Phosphorus [P]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/1015Shape
    • H01L2924/1016Shape being a cuboid
    • H01L2924/10161Shape being a cuboid with a rectangular active surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/10251Elemental semiconductors, i.e. Group IV
    • H01L2924/10253Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • H01L2924/13091Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Definitions

  • the present invention relates in general to semiconductor packaging, and in particular to a low resistance, high current semiconductor package that is particularly well suited for power devices.
  • FIG. 1 illustrates typical package wiring for a power MOSFET 100.
  • Wire bonds 108 connect the device (or die) 100 to the lead frames for source terminal 104 and gate terminal 106. Even if provided in multiple locations (as shown for source connections 108), this type of wire bonding can add relatively large resistance to the otherwise low on-state resistance of the high current MOSFET.
  • wire interconnect placement limitations placement of the wires on the metalized surface 1 10 of the device is constrained, among other factors, by wire length, bond size relative to the bond pad area, and vertical clearance inside the molded body. Even the relatively thick top metalization can add significantly to the resistance and can be compounded by wire interconnect placement limitations.
  • the present invention provides a low resistance wireless package for semiconductor devices such as power MOSFETs.
  • the package according to the present invention includes an array of solder interconnections that provides a direct connection between one conductive surface of the semiconductor device and a lead frame element with leads that exit the molded package body. Resistive wire interconnections between the device and the lead frame are thus eliminated and replaced by relatively low- resistance lead frame elements.
  • the present invention allows the size and shape of the lead frame to be tailored to fit the device and to minimize its electrical and thermal resistance.
  • the distributed solder connections on the top metal reduces its resistance to negligible amounts. The combined effect of metal resistance reduction and wire resistance elimination results in a drastic reduction in the package resistance.
  • the direct lead frame-to-device s ⁇ ider array connection to one conductive surface is combined with a ditf attach mechanism to connect to the other conductive surface (e.g., bottom side) of the device.
  • the present invention provides a semiconductor package including a silicon die encapsulated by a protective molding; a plurality of solder balls disposed across and making contact to a conductive layer on a top surface of the die; and a metal lead frame making direct contact to the plurality of solder balls and extending outside the protective molding.
  • a bottom surface of the die is attached directly to a second metal lead frame through a die attach process, with the second metal lead frame also extending outside the protective molding.
  • the silicon die comprises a power MOSFET transistor with the top surface metalized and forming a source terminal connecting to the plurality of the solder balls, and the bottom surface forming a drain terminal connecting to the second metal lead frame.
  • a third metal lead frame directly contacts a solder ball connecting to a gate terminal of the MOSFET on the top surface of the die.
  • the present invention uses a solder ball array mask to create cavities in the passivation layer, the cavities receive the plurality of solder balls and restrict their movement to promote wicking of the solder betwee» the pad surface and the top frame element.
  • Figure 1 illustrates conventional package wiring for a power MOSFET
  • Figure 2 shows a top view for the wireless package before molding according to the present invention
  • Figure 3 is a cross-sectional view of the wireless package of the present invention.
  • Figure 4 is a cross-sectional view of a vertical power MOSFET illustrating the use of a passivation layer to control connections to a solder array according to the present invention.
  • FIG. 2 there is shown a top view of a pre-molding wireless package for a three-terminal power MOSFET according to an exemplary embodiment of the present invention.
  • a metal lead frame 200 attaches to the bottom side of the silicon die 202 to provide connection to the drain terminal of the power MOSFET. This can be accomplished using a variety of methods including conductive epoxy, or soft or hard solder connection.
  • An array of solder balls 204 is formed on the top surface of the die at predetermined locations to facilitate connection to the source node of the transistor.
  • a source top lead frame 206 is brought in direct contact and is soldered to the array of solder balls 204 to form the source terminal.
  • a gate top lead frame 208 makes connection to the gate bonding pad area 210. Since the resistance of the gate terminaiis not a concern, this connection can be made either by a direct lead 208 to solder ball pasting as shown, or by conventional wire bonding. In the exemplary embodiment shown in Figure 2, lead frame 206 connecting to the source node of the transistor is almost as wide as the die. Accordingly, this arrangement eliminates resistive wire interconnections and replaces them by low resistance lead frame elements. Furthermore, the size and shape of lead frames 206 and 208, which are commonly made of, for example Copper, can be tailored to fit the device and to minimize its electrical and thermal resistance.
  • the resistance of the top metal layer 110 (in Figure 1) also contributes significantly to the overall resistance of the chip and package combination.
  • the resistance of top metal layer 1 10 is typically minimized by designing the metal in large blocks and by placing wires 108 to minimize the current path through the metal.
  • input signal distribution buses 1 12 in the middle of the metal blocks break up the continuity of the top metal layer resulting in increased resistance.
  • the present invention overcomes the top metal resistance by distributing an array of connection points over the entire surface of the metal as shown in Figure 2 that provide for a low resistance continuous solder connection.
  • the die may be, for example, 100 mils by 90 mils, and the array of solder balls 204 (e.g., each solder ball being 8 mils in diameter) may be made up of 12 distributed solder balls 204 for source connection and one solder ball for gate connection.
  • the array includes four rows of three balls each as shown, with, for example, 0.8 millimeters spacing between the rows and, for example, 0.5 millimeter between the columns. This type of distributed connection points virtually eliminates the metal resistance by reducing the length of the current path through the top metal. It is to be understood that the values given for the dimensions of the exemplary package shown in Figure 2 are for illustrative purposes only, and that depending on the size of the die a smaller or a larger array of solder balls may be used.
  • Figure 3 is a cross-sectional view along section B-B of Figure 2 showing the wireless package according to the present invention.
  • the same reference numerals are used in Figure 3 to identify the same elements in Figure 2.
  • Figure 3 illustrates how die 202 is connected at its substrate to drain lead frame 200 via a die-attach process, while the top side source and gate terminals connect to their respective lead frames ,206 and 208 via a direct lead frame to solder ball array 204 connection.
  • lead frames 200, 206 and 208 directly extend outside the package molding 300 to form the external pins of the device.
  • the present invention provides in a preferred embodiment, a mechanism for controlling the solder flow.
  • a solder array mask the present invention defines specific pad areas that are capable of being wetted by the solder. These pads are in the form of a cavity in a common passivation material and are designed to limit the movement of the solder and promote wicking of the solder between the pad surface and the top frame element.
  • Figure 4 shows a cross-sectional view of a vertical power MOSFET.
  • a highly doped N-type substrate 406 forms the drain node of the transistor with direct connection to a drain metal layer 408.
  • the source node of the transistor is formed by N-type diffusion regions 412 inside P-type wells 410.
  • the gate node 414 is then formed above channel regions 416 surrounded by an inter-layer dielectric 418 (e.g., PSG, or BPSG).
  • the source metal layer 420 is then formed on top making contact to source nodes 416 through openings in the inter-layer dielectric material.
  • Gate metal layer 422 makes connection to gate node 414 in a similar fashion.
  • a passivation layer 400 is then formed on the top surface of the device.
  • a solder array mask creates cavities 402 at predetermined locations across passivation layer 400. Cavities 402 receive solder balls 404 and restrict the movement of the solder balls to secure consistent and reliable connections at the desired locations. This consistency in the attachment of the top frame element to the die improves yield in a high capacity production environment. It is to be understood that while the packaging technique of the present invention has been described in connection with a power MOSFET, the same technique can be used for other types of semiconductor devices. Similarly, the teachings of the present invention can be extended to variations in packaging techniques such as using clips to make connections between the die and the lead frame.
  • the present invention provides a packaging technique that significantly reduces package resistance.
  • Lead frames are brought in direct contact to solder balls on the surface of the silicon die.
  • resistive wire interconnections are eliminated.
  • packages housing multiple power transistors can be manufactured using the wireless technique taught by the present invention.
  • Semiconductor circuitry other than power transistors can also benefit the wireless packaging technique of the present invention. Therefore, the scope of the present invention should be determined not with reference to the above description but should, instead, be determined with reference to the appended claims, along with their full scope of equivalents.

Abstract

A packaging technique that significantly reduces package resistance. According to the invention, lead frames (206, 208) external to the package are brought in direct contact to solder balls (204) on the surface of the silicon die (202) inside the package modling (300), eliminating resistive wire interconnections. The packaging technique of the present invention is particularly suitable for power transistors.

Description

LOW RESISTANCE PACKAGE FOR SEMICONDUCTOR DEVICES
CROSS-REFERENCES TO RELATED APPLICATIONS This application is a Provisional of Serial No. 60/088,651, filed June 9, 1998.
BACKGROUND OF THE INVENTION
The present invention relates in general to semiconductor packaging, and in particular to a low resistance, high current semiconductor package that is particularly well suited for power devices.
Semiconductor power switching devices and particularly power MOSFET devices continue to push the lower limits of on-state resistance. While silicon process technology has advanced significantly in the past decade, essentially the same decades- old package technology continues as the primary packaging means. Epoxy or solder die attach along with aluminum or gold wire interconnects is still the preferred power device package methodology. Figure 1 illustrates typical package wiring for a power MOSFET 100. Wire bonds 108 connect the device (or die) 100 to the lead frames for source terminal 104 and gate terminal 106. Even if provided in multiple locations (as shown for source connections 108), this type of wire bonding can add relatively large resistance to the otherwise low on-state resistance of the high current MOSFET. In addition, placement of the wires on the metalized surface 1 10 of the device is constrained, among other factors, by wire length, bond size relative to the bond pad area, and vertical clearance inside the molded body. Even the relatively thick top metalization can add significantly to the resistance and can be compounded by wire interconnect placement limitations.
There is therefore a need for improved packaging techniques that minimize resistance for semiconductor devices such as power MOSFETs. SUMMARY OF THE INVENTION *
The present invention provides a low resistance wireless package for semiconductor devices such as power MOSFETs. Broadly, the package according to the present invention includes an array of solder interconnections that provides a direct connection between one conductive surface of the semiconductor device and a lead frame element with leads that exit the molded package body. Resistive wire interconnections between the device and the lead frame are thus eliminated and replaced by relatively low- resistance lead frame elements. Furthermore, the present invention allows the size and shape of the lead frame to be tailored to fit the device and to minimize its electrical and thermal resistance. The distributed solder connections on the top metal reduces its resistance to negligible amounts. The combined effect of metal resistance reduction and wire resistance elimination results in a drastic reduction in the package resistance. In a preferred embodiment, the direct lead frame-to-device sαider array connection to one conductive surface (e.g., top side) is combined with a ditf attach mechanism to connect to the other conductive surface (e.g., bottom side) of the device.
Accordingly, the present invention provides a semiconductor package including a silicon die encapsulated by a protective molding; a plurality of solder balls disposed across and making contact to a conductive layer on a top surface of the die; and a metal lead frame making direct contact to the plurality of solder balls and extending outside the protective molding. In one embodiment, a bottom surface of the die is attached directly to a second metal lead frame through a die attach process, with the second metal lead frame also extending outside the protective molding.
In a specific embodiment, the silicon die comprises a power MOSFET transistor with the top surface metalized and forming a source terminal connecting to the plurality of the solder balls, and the bottom surface forming a drain terminal connecting to the second metal lead frame. Further, a third metal lead frame directly contacts a solder ball connecting to a gate terminal of the MOSFET on the top surface of the die. In yet another embodiment, the present invention uses a solder ball array mask to create cavities in the passivation layer, the cavities receive the plurality of solder balls and restrict their movement to promote wicking of the solder betwee» the pad surface and the top frame element.
A better understanding of the nature and advantages of the low resistance wireless package of the present invention may be gained with reference to the detailed description and drawings below.
BRIEF DESCRIPTION OF THE DRAWINGS Figure 1 illustrates conventional package wiring for a power MOSFET;
Figure 2 shows a top view for the wireless package before molding according to the present invention;
Figure 3 is a cross-sectional view of the wireless package of the present invention; and
Figure 4 is a cross-sectional view of a vertical power MOSFET illustrating the use of a passivation layer to control connections to a solder array according to the present invention.
DESCRIPTION OF THE SPECIFIC EMBODIMENTS Referring to Figure 2, there is shown a top view of a pre-molding wireless package for a three-terminal power MOSFET according to an exemplary embodiment of the present invention. A metal lead frame 200 attaches to the bottom side of the silicon die 202 to provide connection to the drain terminal of the power MOSFET. This can be accomplished using a variety of methods including conductive epoxy, or soft or hard solder connection. An array of solder balls 204 is formed on the top surface of the die at predetermined locations to facilitate connection to the source node of the transistor. A source top lead frame 206 is brought in direct contact and is soldered to the array of solder balls 204 to form the source terminal. A gate top lead frame 208 makes connection to the gate bonding pad area 210. Since the resistance of the gate terminaiis not a concern, this connection can be made either by a direct lead 208 to solder ball pasting as shown, or by conventional wire bonding. In the exemplary embodiment shown in Figure 2, lead frame 206 connecting to the source node of the transistor is almost as wide as the die. Accordingly, this arrangement eliminates resistive wire interconnections and replaces them by low resistance lead frame elements. Furthermore, the size and shape of lead frames 206 and 208, which are commonly made of, for example Copper, can be tailored to fit the device and to minimize its electrical and thermal resistance.
The resistance of the top metal layer 110 (in Figure 1) also contributes significantly to the overall resistance of the chip and package combination. Referring back to Figure 1, the resistance of top metal layer 1 10 is typically minimized by designing the metal in large blocks and by placing wires 108 to minimize the current path through the metal. However, input signal distribution buses 1 12 in the middle of the metal blocks break up the continuity of the top metal layer resulting in increased resistance. The present invention overcomes the top metal resistance by distributing an array of connection points over the entire surface of the metal as shown in Figure 2 that provide for a low resistance continuous solder connection. In an exemplary embodiment such as the one shown in Figure 2, the die may be, for example, 100 mils by 90 mils, and the array of solder balls 204 (e.g., each solder ball being 8 mils in diameter) may be made up of 12 distributed solder balls 204 for source connection and one solder ball for gate connection. The array includes four rows of three balls each as shown, with, for example, 0.8 millimeters spacing between the rows and, for example, 0.5 millimeter between the columns. This type of distributed connection points virtually eliminates the metal resistance by reducing the length of the current path through the top metal. It is to be understood that the values given for the dimensions of the exemplary package shown in Figure 2 are for illustrative purposes only, and that depending on the size of the die a smaller or a larger array of solder balls may be used.
Figure 3 is a cross-sectional view along section B-B of Figure 2 showing the wireless package according to the present invention. The same reference numerals are used in Figure 3 to identify the same elements in Figure 2. Figure 3 illustrates how die 202 is connected at its substrate to drain lead frame 200 via a die-attach process, while the top side source and gate terminals connect to their respective lead frames ,206 and 208 via a direct lead frame to solder ball array 204 connection. As shown in Figure 3, lead frames 200, 206 and 208 directly extend outside the package molding 300 to form the external pins of the device.
Uncontrolled wetting of a continuous pad of solder may result in an electrical short between the top surface conductors of the power transistor, and inconsistent wetting of the solder. Inconsistent wetting gives rise to variations in connection points that causes large fluctuations in the package resistance. To control the location of the solder connections and prevent shorting between the separate connections on the top surface, the present invention provides in a preferred embodiment, a mechanism for controlling the solder flow. Using a solder array mask the present invention defines specific pad areas that are capable of being wetted by the solder. These pads are in the form of a cavity in a common passivation material and are designed to limit the movement of the solder and promote wicking of the solder between the pad surface and the top frame element. Figure 4 shows a cross-sectional view of a vertical power MOSFET. A highly doped N-type substrate 406 forms the drain node of the transistor with direct connection to a drain metal layer 408. The source node of the transistor is formed by N-type diffusion regions 412 inside P-type wells 410. The gate node 414 is then formed above channel regions 416 surrounded by an inter-layer dielectric 418 (e.g., PSG, or BPSG). The source metal layer 420 is then formed on top making contact to source nodes 416 through openings in the inter-layer dielectric material. Gate metal layer 422 makes connection to gate node 414 in a similar fashion. A passivation layer 400 is then formed on the top surface of the device. As shown in Figure 4, a solder array mask creates cavities 402 at predetermined locations across passivation layer 400. Cavities 402 receive solder balls 404 and restrict the movement of the solder balls to secure consistent and reliable connections at the desired locations. This consistency in the attachment of the top frame element to the die improves yield in a high capacity production environment. It is to be understood that while the packaging technique of the present invention has been described in connection with a power MOSFET, the same technique can be used for other types of semiconductor devices. Similarly, the teachings of the present invention can be extended to variations in packaging techniques such as using clips to make connections between the die and the lead frame.
In conclusion, the present invention provides a packaging technique that significantly reduces package resistance. Lead frames are brought in direct contact to solder balls on the surface of the silicon die. Thus, resistive wire interconnections are eliminated. While the above is a complete description of the preferred embodiment of the present invention, it is possible to use various alternatives, modifications and equivalents. For example, packages housing multiple power transistors can be manufactured using the wireless technique taught by the present invention. Semiconductor circuitry other than power transistors can also benefit the wireless packaging technique of the present invention. Therefore, the scope of the present invention should be determined not with reference to the above description but should, instead, be determined with reference to the appended claims, along with their full scope of equivalents.

Claims

WHAT IS CLAIMED IS:
1. A package for semiconductor devices, comprising: a silicon die encapsulated by a protective molding; a plurality of solder balls disposed across and making contact to a conductive layer on a top surface of the silicon die; and a first metal lead frame making direct contact to the plurality of solder balls and extending outside the protective molding.
2. The package of claim 1 wherein a bottom surface of the silicon die is attached directly to a second metal lead frame by a die attach process, with the second metal lead frame also extending outside the protective molding.
3. The package of claim 1 wherein the top surface of the silicon die is covered by a protective passivation layer, and wherein, cavities are foπned in the protective passivation layer to receive the plurality of solder balls.
4. The package of claim 3 wherein the silicon die comprises a field effect transistor having a source node, a drain node and a gale node.
5. The package of claim 4 wherein the conductive layer on a top surface of the silicon die comprises the source node and therefore the first metal lead frame is a source terminal, and wherein, the bottom surface of the silicon die is a substrate forming the drain node and therefore the second lead frame is a drain terminal.
6. The package of claim 5 wherein the conductive layer on the top surface of the silicon die further comprises the gate node, and wherein, a third metal lead frame connects directly to a solder ball on the gate node making the third metal lead frame a gate terminal.
7. The package of claim 6 wherein a width of the first metal lead frame covers a substantial portion of the silicon die.
8. A vertical power field effect transistor package, comprising: a silicon die comprising the power field effect transistor, having a substrate acting as a drain node of the transistor, a top metal layer comiecting to a source node of the transistor, and a conductive top layer connecting to a gate node of the transistor; a plurality of solder balls distributed in a two-dimensional array across a top surface of the silicon die and making contact to the source node of the transistor; a first metal lead frame making direct contact to the plurality of solder balls, and extending outside a protective molding of the package; and a second metal lead frame making direct contact to the substrate of the transistor by a die attach process, and extending outside the protective molding of the package.
9. The package of claim 8 further comprising: a gate solder ball disposed on the conductive top layer connecting to the gate terminal of the transistor; and a third metal lead frame making direct contact to the gate solder ball, and extending outside the protective molding of the package.
10. The package of claim 9 further comprising a passivation layer covering the top metal layer, the passivation layer having a plurality of cavities corresponding to the plurality of solder balls, wherein the plurality of cavities are disposed at predetermined locations forming the two-dimensional array.
11. The package of claim 10 wherein width of the first metal lead frame covers a substantial portion of a top surface of the silicon die.
12. A packaging method for a silicon die, comprising the steps of: disposing a plurality of solder balls on a top surface of the silicon die; bringing a first metal lead frame in direct contact with the plurality of solder balls; directly attaching a substrate side of the silicon die to a second metal lead frame using a die attach process; and encapsulating the silicon die with a protective mold such that the first and second metal lead frames extend outside the protective mold.
13. The packaging method of claim 12 further comprising a step of bringing a third metal lead frame in direct contact with a solder ball located at an edge of the silicon die, wherein the third metal lead frame also extends outside the protective mold.
14. The packaging method of claim 12 further comprising the steps of: covering the top surface of the silicon die with a passivation layer; and forming a plurality of cavities in the passivation layer corresponding to, and for receiving, the plurality of solder balls.
15. The packaging method of claim 12 wherein the step of disposing distributes the plurality of solder balls in a two-dimensional array across the top surface of the silicon die.
PCT/US1999/012411 1998-06-09 1999-06-03 Low resistance package for semiconductor devices WO1999065077A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2000553996A JP2002518830A (en) 1998-06-09 1999-06-03 Low resistance package for semiconductor device

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US8865198P 1998-06-09 1998-06-09
US09/141,184 1998-08-27
US60/088,651 1998-08-27
US09/141,184 US6423623B1 (en) 1998-06-09 1998-08-27 Low Resistance package for semiconductor devices

Publications (2)

Publication Number Publication Date
WO1999065077A1 WO1999065077A1 (en) 1999-12-16
WO1999065077A9 true WO1999065077A9 (en) 2000-04-27

Family

ID=26778916

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1999/012411 WO1999065077A1 (en) 1998-06-09 1999-06-03 Low resistance package for semiconductor devices

Country Status (4)

Country Link
US (1) US6423623B1 (en)
JP (1) JP2002518830A (en)
TW (1) TW423136B (en)
WO (1) WO1999065077A1 (en)

Families Citing this family (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6133634A (en) * 1998-08-05 2000-10-17 Fairchild Semiconductor Corporation High performance flip chip package
KR20000057810A (en) 1999-01-28 2000-09-25 가나이 쓰토무 Semiconductor device
US6740969B1 (en) * 1999-08-25 2004-05-25 Renesas Technology Corp. Electronic device
US6720642B1 (en) * 1999-12-16 2004-04-13 Fairchild Semiconductor Corporation Flip chip in leaded molded package and method of manufacture thereof
US6762067B1 (en) * 2000-01-18 2004-07-13 Fairchild Semiconductor Corporation Method of packaging a plurality of devices utilizing a plurality of lead frames coupled together by rails
US6624522B2 (en) 2000-04-04 2003-09-23 International Rectifier Corporation Chip scale surface mounted device and process of manufacture
US6870254B1 (en) 2000-04-13 2005-03-22 Fairchild Semiconductor Corporation Flip clip attach and copper clip attach on MOSFET device
US6989588B2 (en) * 2000-04-13 2006-01-24 Fairchild Semiconductor Corporation Semiconductor device including molded wireless exposed drain packaging
TW454314B (en) * 2000-05-30 2001-09-11 Gen Semiconductor Of Taiwan Lt Semiconductor device packaging assembly and method for manufacturing the same
US6661082B1 (en) * 2000-07-19 2003-12-09 Fairchild Semiconductor Corporation Flip chip substrate design
DE10134943A1 (en) * 2001-07-23 2002-10-17 Infineon Technologies Ag Electronic power component comprises a semiconductor chip having contact surfaces of source contacts on its active surface and a gate contact
US6784540B2 (en) 2001-10-10 2004-08-31 International Rectifier Corp. Semiconductor device package with improved cooling
US6830959B2 (en) * 2002-01-22 2004-12-14 Fairchild Semiconductor Corporation Semiconductor die package with semiconductor die having side electrical connection
US7579697B2 (en) 2002-07-15 2009-08-25 International Rectifier Corporation Arrangement for high frequency application
US7397137B2 (en) 2002-07-15 2008-07-08 International Rectifier Corporation Direct FET device for high frequency application
US6841865B2 (en) * 2002-11-22 2005-01-11 International Rectifier Corporation Semiconductor device having clips for connecting to external elements
US6806580B2 (en) * 2002-12-26 2004-10-19 Fairchild Semiconductor Corporation Multichip module including substrate with an array of interconnect structures
US7038917B2 (en) * 2002-12-27 2006-05-02 Vlt, Inc. Low loss, high density array interconnection
US7217594B2 (en) * 2003-02-11 2007-05-15 Fairchild Semiconductor Corporation Alternative flip chip in leaded molded package design and method for manufacture
JP2004349331A (en) * 2003-05-20 2004-12-09 Renesas Technology Corp Power mosfet, application device thereof and method for manufacturing the same
US7250672B2 (en) * 2003-11-13 2007-07-31 International Rectifier Corporation Dual semiconductor die package with reverse lead form
US7573107B2 (en) * 2004-09-23 2009-08-11 International Rectifier Corporation Power module
US20060131734A1 (en) * 2004-12-17 2006-06-22 Texas Instruments Incorporated Multi lead frame power package
US7479691B2 (en) * 2005-03-16 2009-01-20 Infineon Technologies Ag Power semiconductor module having surface-mountable flat external contacts and method for producing the same
US7524701B2 (en) 2005-04-20 2009-04-28 International Rectifier Corporation Chip-scale package
US7230333B2 (en) 2005-04-21 2007-06-12 International Rectifier Corporation Semiconductor package
US8466546B2 (en) 2005-04-22 2013-06-18 International Rectifier Corporation Chip-scale package
US7563647B2 (en) * 2005-07-29 2009-07-21 Stats Chippac Ltd. Integrated circuit package system with interconnect support
US7285849B2 (en) * 2005-11-18 2007-10-23 Fairchild Semiconductor Corporation Semiconductor die package using leadframe and clip and method of manufacturing
DE102006017101B4 (en) * 2006-04-10 2014-03-20 Phoenix Contact Gmbh & Co. Kg Printed circuit board and electrical device
US7271470B1 (en) 2006-05-31 2007-09-18 Infineon Technologies Ag Electronic component having at least two semiconductor power devices
US7768105B2 (en) * 2007-01-24 2010-08-03 Fairchild Semiconductor Corporation Pre-molded clip structure
US20090250506A1 (en) * 2008-02-28 2009-10-08 General Dynamics Advanced Information Systems Apparatus and methods of attaching hybrid vlsi chips to printed wiring boards
US7855439B2 (en) * 2008-08-28 2010-12-21 Fairchild Semiconductor Corporation Molded ultra thin semiconductor die packages, systems using the same, and methods of making the same
US7829988B2 (en) * 2008-09-22 2010-11-09 Fairchild Semiconductor Corporation Stacking quad pre-molded component packages, systems using the same, and methods of making the same
US8314499B2 (en) * 2008-11-14 2012-11-20 Fairchild Semiconductor Corporation Flexible and stackable semiconductor die packages having thin patterned conductive layers
US20100289129A1 (en) * 2009-05-14 2010-11-18 Satya Chinnusamy Copper plate bonding for high performance semiconductor packaging
US8426255B2 (en) * 2011-09-14 2013-04-23 Chipmos Technologies, Inc. Chip package structure and method for manufacturing the same

Family Cites Families (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3871014A (en) 1969-08-14 1975-03-11 Ibm Flip chip module with non-uniform solder wettable areas on the substrate
US3972062A (en) 1973-10-04 1976-07-27 Motorola, Inc. Mounting assemblies for a plurality of transistor integrated circuit chips
GB1487945A (en) 1974-11-20 1977-10-05 Ibm Semiconductor integrated circuit devices
US4604644A (en) 1985-01-28 1986-08-05 International Business Machines Corporation Solder interconnection structure for joining semiconductor devices to substrates that have improved fatigue life, and process for making
JPH0267731A (en) * 1988-09-02 1990-03-07 Toshiba Corp Solder bump type semiconductor device and manufacture thereof
JPH07118514B2 (en) * 1989-04-24 1995-12-18 株式会社東芝 Solder bump type semiconductor device
US5028987A (en) * 1989-07-03 1991-07-02 General Electric Company High current hermetic package having a lead extending through the package lid and a packaged semiconductor chip
JP3047986B2 (en) * 1990-07-25 2000-06-05 株式会社日立製作所 Semiconductor device
US5075965A (en) 1990-11-05 1991-12-31 International Business Machines Low temperature controlled collapse chip attach process
CA2089435C (en) 1992-02-14 1997-12-09 Kenzi Kobayashi Semiconductor device
JP2833326B2 (en) 1992-03-03 1998-12-09 松下電器産業株式会社 Electronic component mounted connector and method of manufacturing the same
US5316976A (en) * 1992-07-08 1994-05-31 National Semiconductor Corporation Crater prevention technique for semiconductor processing
JPH0637143A (en) 1992-07-15 1994-02-10 Toshiba Corp Semiconductor device and manufacture thereof
US5394490A (en) 1992-08-11 1995-02-28 Hitachi, Ltd. Semiconductor device having an optical waveguide interposed in the space between electrode members
US5313366A (en) 1992-08-12 1994-05-17 International Business Machines Corporation Direct chip attach module (DCAM)
JPH06244231A (en) 1993-02-01 1994-09-02 Motorola Inc Airtight semiconductor device and manufacture thereof
JP2795788B2 (en) 1993-02-18 1998-09-10 シャープ株式会社 Semiconductor chip mounting method
US5703405A (en) 1993-03-15 1997-12-30 Motorola, Inc. Integrated circuit chip formed from processing two opposing surfaces of a wafer
US5510758A (en) 1993-04-07 1996-04-23 Matsushita Electric Industrial Co., Ltd. Multilayer microstrip wiring board with a semiconductor device mounted thereon via bumps
US5397921A (en) 1993-09-03 1995-03-14 Advanced Semiconductor Assembly Technology Tab grid array
US5734201A (en) 1993-11-09 1998-03-31 Motorola, Inc. Low profile semiconductor device with like-sized chip and mounting substrate
US5367435A (en) 1993-11-16 1994-11-22 International Business Machines Corporation Electronic package structure and method of making same
US5454160A (en) 1993-12-03 1995-10-03 Ncr Corporation Apparatus and method for stacking integrated circuit devices
JPH07193184A (en) 1993-12-27 1995-07-28 Fujitsu Ltd Multi-chip module and manufacture thereof
JP3377867B2 (en) 1994-08-12 2003-02-17 京セラ株式会社 Package for storing semiconductor elements
US5532512A (en) 1994-10-03 1996-07-02 General Electric Company Direct stacked and flip chip power semiconductor device structures
JP3138159B2 (en) 1994-11-22 2001-02-26 シャープ株式会社 Semiconductor device, semiconductor device package, and semiconductor device replacement method
US5655703A (en) 1995-05-25 1997-08-12 International Business Machines Corporation Solder hierarchy for chip attachment to substrates
US5674785A (en) 1995-11-27 1997-10-07 Micron Technology, Inc. Method of producing a single piece package for semiconductor die
US5726502A (en) 1996-04-26 1998-03-10 Motorola, Inc. Bumped semiconductor device with alignment features and method for making the same
US6249041B1 (en) * 1998-06-02 2001-06-19 Siliconix Incorporated IC chip package with directly connected leads

Also Published As

Publication number Publication date
TW423136B (en) 2001-02-21
US6423623B1 (en) 2002-07-23
WO1999065077A1 (en) 1999-12-16
JP2002518830A (en) 2002-06-25

Similar Documents

Publication Publication Date Title
US6423623B1 (en) Low Resistance package for semiconductor devices
US9589868B2 (en) Packaging solutions for devices and systems comprising lateral GaN power transistors
US9824949B2 (en) Packaging solutions for devices and systems comprising lateral GaN power transistors
US6696321B2 (en) High performance multi-chip flip chip package
US7061080B2 (en) Power module package having improved heat dissipating capability
US7160760B2 (en) Semiconductor device and a method of manufacturing the same
US7999364B2 (en) Method and flip chip structure for power devices
US9543240B2 (en) DC-DC converter having terminals of semiconductor chips directly attachable to circuit board
US6441484B2 (en) Semiconductor device having switching elements around a central control circuit
US6396138B1 (en) Chip array with two-sided cooling
JP2000114445A (en) Semiconductor package
US8723300B2 (en) Multi-chip module power clip
WO2007027790A2 (en) Reversible-multiple footprint package and method of manufacturing
WO2007095468A2 (en) Multi-chip module for battery power control
CN101971332A (en) Semiconductor die package including embedded flip chip
KR20140032923A (en) Wireless module
US5939781A (en) Thermally enhanced integrated circuit packaging system
TW201448222A (en) Insulated bump bonding
US7122885B2 (en) Flip-chip packaging
CN111799233A (en) Four-sided package with conductive clip connected to terminal at upper surface of semiconductor die
US4998160A (en) Substrate power supply contact for power integrated circuits
CN115842015A (en) Packaging structure for power converter and manufacturing method thereof
JPS60134426A (en) Semiconductor device

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): CN JP KR

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE

121 Ep: the epo has been informed by wipo that ep was designated in this application
DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
AK Designated states

Kind code of ref document: C2

Designated state(s): CN JP KR

AL Designated countries for regional patents

Kind code of ref document: C2

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE

COP Corrected version of pamphlet

Free format text: PAGES 1/3-3/3, DRAWINGS, REPLACED BY NEW PAGES 1/3-3/3; DUE TO LATE TRANSMITTAL BY THE RECEIVING OFFICE

ENP Entry into the national phase

Ref country code: JP

Ref document number: 2000 553996

Kind code of ref document: A

Format of ref document f/p: F

122 Ep: pct application non-entry in european phase