WO2000049710A1 - Direct digital vestigial sideband (vsb) modulator - Google Patents

Direct digital vestigial sideband (vsb) modulator Download PDF

Info

Publication number
WO2000049710A1
WO2000049710A1 PCT/US2000/004080 US0004080W WO0049710A1 WO 2000049710 A1 WO2000049710 A1 WO 2000049710A1 US 0004080 W US0004080 W US 0004080W WO 0049710 A1 WO0049710 A1 WO 0049710A1
Authority
WO
WIPO (PCT)
Prior art keywords
signal
input signal
modulator
frequency
coupled
Prior art date
Application number
PCT/US2000/004080
Other languages
French (fr)
Inventor
Randall Bret Perlow
Original Assignee
Sarnoff Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sarnoff Corporation filed Critical Sarnoff Corporation
Publication of WO2000049710A1 publication Critical patent/WO2000049710A1/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N7/00Television systems
    • H04N7/08Systems for the simultaneous or sequential transmission of more than one television signal, e.g. additional information signals, the signals occupying wholly or partially the same frequency band, e.g. by time division
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N21/00Selective content distribution, e.g. interactive television or video on demand [VOD]
    • H04N21/20Servers specifically adapted for the distribution of content, e.g. VOD servers; Operations thereof
    • H04N21/23Processing of content or additional data; Elementary server operations; Server middleware
    • H04N21/238Interfacing the downstream path of the transmission network, e.g. adapting the transmission rate of a video stream to network bandwidth; Processing of multiplex streams
    • H04N21/2383Channel coding or modulation of digital bit-stream, e.g. QPSK modulation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N21/00Selective content distribution, e.g. interactive television or video on demand [VOD]
    • H04N21/40Client devices specifically adapted for the reception of or interaction with content, e.g. set-top-box [STB]; Operations thereof
    • H04N21/43Processing of content or additional data, e.g. demultiplexing additional data from a digital video stream; Elementary client operations, e.g. monitoring of home network or synchronising decoder's clock; Client middleware
    • H04N21/438Interfacing the downstream path of the transmission network originating from a server, e.g. retrieving MPEG packets from an IP network
    • H04N21/4382Demodulation or channel decoding, e.g. QPSK demodulation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N5/00Details of television systems
    • H04N5/38Transmitter circuitry for the transmission of television signals according to analogue transmission standards
    • H04N5/40Modulation circuits

Definitions

  • the invention relates to a method and apparatus for modulating a vestigial sideband (VSB) signal.
  • VSB vestigial sideband
  • digital data may be transmitted as a sub-carrier in the lower vestigial sideband (VSB) spectral region of a standard television signal, e.g., a National Television Standards Committee (NTSC) broadcast video signal.
  • VSB vestigial sideband
  • NTSC National Television Standards Committee
  • “8-VSB” and “16-VSB” are two radio frequency (RF) modulation formats that are utilized by the digital television standard (e.g., Advanced Television Systems Committee (ATSC)) to transmit digital information terrestrially or via a cable environment to consumers, respectively.
  • An ATSC compliant transmitter will typically receive and modulate an encoded bitstream, e.g., an MPEG compliant bitstream, onto a RF channel and transmit the modulated signal to the consumers.
  • an encoded bitstream e.g., an MPEG compliant bitstream
  • One embodiment of the present invention is a method and apparatus for providing direct conversion of baseband digital symbols to a desired frequency (e.g., IF or RF) without the need for analog up conversion.
  • the apparatus of the present invention is a VSB modulator comprising a complex frequency shifter, an interpolation filter, an optional pilot inserter, a DDS quadrature modulator and an optional image rejector and DAC compensator.
  • the input to the complex frequency shifter can be an ATSC bitstream having undergone FEC processing.
  • the symbols are frequency shifted to generate a complex signal and then decimated to provide two half-rate streams.
  • interpolation filter is a polyphase 16: 1 interpolation filter having real coefficients.
  • interpolation filter is a baseband interpolation filter.
  • the polyphase 16: 1 interpolation filter effectively generates 16 output symbols for every input symbol.
  • the pilot inserter adds a complex pilot signal at -2.69 MHz to the output of the interpolation filter.
  • the pilot signal is a small DC shift that is applied as a helping signal. Namely, after frequency shaping the spectrum, the pilot signal is inserted at the left band edge.
  • pilot insertion after (rather than before) the interpolation filter, the datapath through the interpolation filter is maintained at 3 bits (rather than 16) so that the filter size is reduced. This is another advantage in reducing the overall cost of the modulator.
  • the data signal (a complex baseband signal) is applied to a quadrature modulator 240 that makes use of direct digital synthesizers (DDS) operating at 86.08 MHz.
  • DDS direct digital synthesizers
  • Two synthesizers are used to generate two real sinusoids that are 90 degrees out of phase from one another. Each of these sinusoids is multiplied by one of the input streams. Namely, the complex baseband signal to the quadrature modulator is digitally modulated up to some desired frequency, (e.g., intermediate frequency (IF) or RF). The desired frequency is selected within the DDS.
  • IF intermediate frequency
  • RF radio frequency
  • the two streams are multiplexed together to form a 176.16 MHz. output stream which contains the desired digital signal as well as images due to the synthesizer aliases.
  • This stream is then applied to the image rejector and DAC compensator 250, which is tasked with performing image rejection and compensation for spectral rolloff in digital-to-analog converters.
  • the present invention provides an apparatus and method for providing direct conversion of baseband digital symbols to a desired frequency (e.g., IF or RF) without the need for analog up conversion.
  • a desired frequency e.g., IF or RF
  • the architecture of the present VSB modulator can be implemented using digital integrated circuit technologies, thereby significantly reducing the cost of devices that require a VSB modulator.
  • FIG. 1 depicts a block diagram of a transmitter embodying the modulator of the present invention for direct conversion of baseband digital symbols to IF or RF without the need for analog up conversion;
  • FIG. 2 depicts a block diagram of a digital VSB modulator for direct conversion of baseband digital symbols to IF or RF without the need for analog up conversion;
  • FIG. 3 is a flow diagram of a method for direct conversion of baseband digital symbols to IF or RF without the need for analog up conversion.
  • FIG. 1 depicts a block diagram of a transmitter 100 embodying the modulator of the present invention for direct conversion of baseband digital symbols to IF or RF without the need for analog up conversion.
  • the transmitter 100 comprises a data randomizer 1 10, an encoder (e.g., Reed-Solomon encoder) 120, a data interleaver 130, an encoder (e.g., Trellis encoder) or a mapper 140, a multiplexer 150, a VSB modulator 160 and an RF up-converter 170.
  • an encoder e.g., Reed-Solomon encoder
  • a data interleaver 130 e.g., an encoder (e.g., Trellis encoder) or a mapper 140
  • a multiplexer 150 e.g., VSB modulator 160 and an RF up-converter 170.
  • the data randomizer 1 10 is tasked with randomizing the incoming data payload only, e.g., MPEG transport packets. Segment and Field Syncs are not randomized by the data randomizer 1 10.
  • the randomization process is implemented to minimize concentration of RF energy at certain modulating frequency. Specifically, it is desirable to have the output VSB signal be as random as possible. The randomness ensures the transmitted signal frequency response will have a flat noise-like spectrum, thereby ensuring that the allotted channel space is used with maximum efficiency. Namely, if the data contains repetitious information, the recurring patterns may cause the RF energy content of the transmitted signal to congregate at certain discrete points in the frequency spectrum, thereby leaving voids at other frequencies.
  • the randomization pattern is a known pattern, such that the receiver can apply the reverse process to recover the proper data values.
  • the present invention is not limited to a particular randomization process.
  • the encoder 120 is typically a block encoder, e.g., Reed-Solomon encoder, for applying a forward error correction (FEC) process to the incoming data signal.
  • FEC processes are error correction schemes that are designed to correct bit errors that may occur during transmission, e.g., noise, multipath propagation, transmitter non- linearities, and signal fades.
  • the present invention is not limited to a particular FEC process.
  • the data interleaver 130 is employed to scramble the sequential order of the data stream and to disperse the data packets throughout time, e.g., over a period of time such as several milliseconds.
  • the purpose of the data interleaver 1 30 is to disperse the data packets in order to minimize the transmitted signal's vulnerability to burst type interference. Namely, the data interleaver 130 assembles tiny fragments of scrambled data packets into new data packets, where the reconstituted data packets have the same length as the original data packets. Thus, a brief noise burst will only cause the lost of some of the data in the stream for any given period of time.
  • ATSC defines the data interleaver employed in the VSB transmission system to be a 52 data segment (intersegment) convolutional byte interleaver and having a depth of approximately 1 /6 of a data field (4 ms. deep).
  • the interleaving pattern is a known pattern, such that the receiver can apply the reverse process to recover the proper data.
  • the present invention is not limited to a particular interleaving process.
  • the encoder 140 is typically a convolutional encoder, e.g., a trellis encoder for applying FEC.
  • the trellis code rate is defined by a particular standard, but the present invention is not limited to a particular trellis code rate.
  • the multiplexer 150 is tasked with inserting the segment sync and field sync.
  • sync signals are inserted after the randomization and error coding processes so as not to disturb the time and amplitude relationships of these signals.
  • the multiplexed signal is then modulated by the present novel VSB modulator 160 to produce a modulated signal.
  • the modulated signal is then up- converted by the RF up-converter 170 to a proper RF frequency for transmission.
  • FIG. 2 depicts a block diagram of a digital VSB modulator 160 for direct conversion of baseband digital symbols to a desired frequency (e.g., IF or RF) without the need for analog up conversion.
  • FIG. 3 is a flow diagram of a corresponding method 300 for the direct conversion of baseband digital symbols to a desired frequency (e.g., IF or RF) without the need for analog up conversion. The reader will best understand the invention by simultaneously consulting both FIGs. 2 and 3.
  • the VSB modulator 160 performs modulation and filter shaping on the incoming signal.
  • the architecture of the present VSB modulator provides an important advantage of being a low-cost implementation of an all digital VSB modulator that can be employed for HDTV applications including remodulation of digital video to a typical television IF or RF frequency.
  • This architecture can be implemented using digital integrated circuit technologies for direct conversion of baseband digital symbols to IF or RF without the need for analog up conversion.
  • the VSB modulator 160 comprises a complex frequency shifter
  • pilot inserter 230 and the image rejector and DAC compensator 250 can be deemed as optional to the extent that the functions provided by these modules can be omitted and/or performed outside of the present VSB modulator 160.
  • the input to the complex frequency shifter 210 can be an ATSC bitstream having undergone FEC processing.
  • mapping is typically applied to a digital video bitstream after it has been modified using forward error correction techniques, and the symbols are generated at a 10.76 MHz. rate.
  • the symbols are frequency shifted (step 310 of FIG. 3) to generate a complex signal and then decimated (step 320 of FIG. 3) to provide two half-rate streams.
  • This operation can be performed very inexpensively using simple inverters and a demultiplexer. Namely, the input signal is filter-shaped by being frequency shifted to the "left" by -2.69 MHz. to allow filtering at baseband.
  • the decimation operation splits the input stream (at 10.76 MHz.) into two streams (the I and Q components of a complex signal), each at only 5.38 MHz. This decimation allows further processing to be performed more easily at half the required processing rate.
  • the present complex frequency shifter 210 is described as performing two functions: frequency shifting and decimation, it should be understood that these two functions can be implemented within a single module or separate modules.
  • interpolation filter 220 is a polyphase 16: 1 interpolation filter having real coefficients.
  • interpolation filter 220 is a baseband interpolation filter.
  • the polyphase 16: 1 interpolation filter effectively generates 16 output symbols for every input symbol.
  • the increased output rate or sampling rate allows for subsequent sampling condition where a multiplication by a high frequency sinusoidal is necessary (e.g., step 350 of FIG. 3).
  • the advantage of performing this sampling rate conversion at this point is because the interpolation filter 220 is relatively inexpensive.
  • the coefficients of the interpolation filter 220 are specified so that the filter performs a root-raised cosine spectral shaping of the input signal with the rolloff factor set to 0.1 15 as specified by the ATSC.
  • the bandwidth of this filter is only 2.69 MHz. Because of the decimation performed in the previous block, this filter only needs to operate at 86.08 MHz (16 x 5.38) rather than at twice the rate.
  • the filter can be implemented using significant resource sharing or canonical signed digital techniques to control the implemented area of the filter.
  • Typical coefficient sizes are on the order of 12- 16 bits.
  • the high interpolation ratio is important since the present VSB modulator is designed to perform the modulation process digitally instead of analog, thereby requiring a high sampling rate.
  • the pilot inserter 230 adds (step 340 of FIG. 3) a complex pilot signal at - 2.69 MHz to the output (interpolated signals) of the interpolation filter 220.
  • the pilot signal is a small DC shift that is applied as a helping signal. Namely, after frequency shaping the spectrum, the pilot signal is inserted at the left band edge. This causes a small residual carrier to appear at the zero frequency point of the resulting modulated spectrum, thereby providing the receiver with a easily identifiable point to lock onto that is independent of the data being transmitted.
  • pilot insertion is typically performed before frequency shaping as disclosed in the ATSC standard.
  • the datapath through the interpolation filter is maintained at 3 bits (rather than 16) so that the filter size is reduced.
  • the pilot inserter 230 is optional to the extent that its function can be implemented prior to the VSB modulator as indicated by the ATSC standard. In such situation, a more complex (i.e., a more expensive) interpolation filter 220 is required since the interpolation filter cannot be maintained at 3 bits.
  • the VSB modulator is still capable of direct conversion of baseband digital symbols to IF or RF without the need for analog up conversion.
  • the data signal (a complex baseband signal) is applied (step 350 of FIG. 3) to a quadrature modulator 240 that makes use of direct digital synthesizers (DDS) operating at 86.08 MHz.
  • DDS direct digital synthesizers
  • Two synthesizers are used to generate two real sinusoids that are 90 degrees out of phase from one another. Each of these sinusoids is multiplied by one of the input streams.
  • the complex baseband signal to the quadrature modulator 240 needs to be modulated up to some desired intermediate frequency (IF) or RF.
  • the frequency of the sinusoids are typical television IF and RF frequencies, for example 43.75 MHz. (IF), 58 MHz. (Channel 3), or 64 MHz. (Channel 4).
  • the complex signals into the DDS quadrature modulator 240 is up-converted into a real signal at a desired frequency (IF or RF) at the output of the DDS quadrature modulator.
  • the desired frequency is selected within the DDS.
  • sub-sampling e.g., sampling rate of 86.08 MHz.
  • the desired frequency should be selected in a manner that will not cause the images to overlap the desired frequency spectrum.
  • the sampling rate of 86.08 MHz. is chosen such that the desired frequency of 43.75 MHz., 58 MHz., and 64 MHz. can be attained without having distortion caused by overlap of images on the desired frequency spectrum.
  • the synthesizer rate is only 86.08 MHz., aliases or images of the desired frequencies will appear at the output of the synthesizers and will be compensated by using post processing.
  • the sampling rate is not twice the desired frequency, thereby failing to satisfy the Nyquist criterion and artifacts may result.
  • the two streams are multiplexed together to form a
  • the image rejector and DAC compensator 250 comprises a real FIR filter or COMB filter for image rejection (or suppression).
  • the filter coefficients will need to be programmable since the images will appear at different frequencies for each of the desired IF or RF outputs.
  • the image rejector and DAC compensator 250 is an optional module within the VSB modulator 160. Specifically, a SAW filter is typically implemented outside of the VSB modulator (e.g., after the DAC) that is tasked for filtering some of the images. However, if additional image rejection beyond that of the SAW filter is required, then the image rejector and DAC compensator 250 can be implemented to provide additional image rejection. For example, a notch can be implemented using a COMB filter in the image rejector and DAC compensator 250 at the image location to provide further attenuation on the image, thereby assisting subsequent analog filtering and reducing the complexity and cost of analog filtering.
  • DAC generally generates "zero order hold", where a signal is held until the next sample, thereby generating a stair-case like response.
  • the impact of this zero order hold, looking at the frequency domain, is similar to a low-pass filtering effect at the output of the DAC. Namely, distortion is introduced due to this low-pass roll-off.
  • the image rejector and DAC compensator 250 may apply a filter having a high-pass type of response to the oversampled input signal of 1 72.16 MHz. In sum, the effect of the high pass response caused by the image rejector and DAC compensator 250 when combined with the low-pass filtering effect of the DAC will produce the desired spectrum.
  • the image rejector and DAC compensator 250 can be optionally omitted to further reduce cost of the VSB modulator.
  • the output of the VSB modulator can be applied to a DAC (not shown) operating at 172. 6 MHz for direct generation of the IF or RF modulated analog signal.
  • a post-processing analog bandpass filter can be applied after the DAC for further rejection of the out-of-band images and quantization noise.
  • a baseband signal is first up-converted to an intermediate frequency, and is then up-converted again to a broadcast radio frequency.
  • a prior art implementation will typically apply a DAC to the baseband signal and then apply a first analog up-conversion to attain the intermediate frequency and then apply a second analog up-conversion to attain the broadcast radio frequency.
  • the present novel direct digital VSB modulator 160 up-converts the baseband signal digitally to the desired frequency, e.g., IF, thereby avoiding one analog up-conversion.
  • the DAC is then applied to the IF signal and then one analog up-conversion is performed to the attain the RF signal for broadcast.
  • FIG. 2 also depicts one embodiment of the present invention where the VSB modulator 160 is implemented within a general purpose computer.
  • the general purpose computer 200 comprises a VSB modulator 160, a processor (CPU) 202, a memory 204, e.g., random access memory (RAM), and various input/output devices 206, (e.g., a keyboard, a mouse, an audio recorder, a camera, a camcorder, a video monitor, any number of imaging devices or storage devices, including but not limited to, a tape drive, a floppy drive, a hard disk drive or a compact disk drive).
  • CPU central processing unit
  • memory 204 e.g., a graphics processing unit
  • RAM random access memory
  • input/output devices 206 e.g., a keyboard, a mouse, an audio recorder, a camera, a camcorder, a video monitor, any number of imaging devices or storage devices, including but not limited to, a tape drive, a floppy drive
  • the VSB modulator 160 can be a physical device that is coupled to the CPU 202 through a communication channel.
  • the VSB modulator 160 can be represented by one or more software applications (or even a combination of software and hardware, e.g., using application specific integrated circuits (ASIC)), where the software is loaded from a storage medium, (e.g., a magnetic or optical drive or diskette) and operated by the CPU in the memory 204 of the computer.
  • ASIC application specific integrated circuits
  • the VSB modulator 160 (including associated data structures) of the present invention can be stored on a computer readable medium, e.g., RAM memory, magnetic or optical drive or diskette and the like.

Abstract

A method and apparatus (160) for providing direct conversion of baseband digital symbols to a desired frequency (e.g., IF or RF) without the need for analog up conversion. The apparatus of the present invention is a VSB modulator comprising a complex frequency shifter (210), an interpolation filter (220), an optional pilot inserter (230), a DDS quadrature modulator (240) and an optional image rejector and DAC compensator (250). The architecture of the present VSB modulator can be implemented using digital integrated circuit technologies, thereby significantly reducing the cost of devices that require a VSB modulator.

Description

Direct Digital Vestigial Sideband (VSB) Modulator
This application claims the benefit of U.S. Provisional Application No. 60/120,569 filed on February 18, 1999, which is herein incorporated by reference.
The invention relates to a method and apparatus for modulating a vestigial sideband (VSB) signal.
BACKGROUND OF THE DISCLOSURE
With the ever increasing proliferation of digital information, various standards have been established to outline the format for implementing the transmission of such digital information. For example, digital data may be transmitted as a sub-carrier in the lower vestigial sideband (VSB) spectral region of a standard television signal, e.g., a National Television Standards Committee (NTSC) broadcast video signal.
Specifically, "8-VSB" and "16-VSB" are two radio frequency (RF) modulation formats that are utilized by the digital television standard (e.g., Advanced Television Systems Committee (ATSC)) to transmit digital information terrestrially or via a cable environment to consumers, respectively. An ATSC compliant transmitter will typically receive and modulate an encoded bitstream, e.g., an MPEG compliant bitstream, onto a RF channel and transmit the modulated signal to the consumers. With such wide acceptance of this digital technology, it is advantageous to obtain a transmitter having a low-cost digital VSB modulator that can be employed for high- definition television (HDTV) applications including remodulation of digital video directly to a typical television intermediate frequency (IF) or RF frequency.
Therefore, there is a need in the art for an apparatus and method for direct conversion of baseband digital symbols to a desired frequency (e.g., IF or RF) without the need for analog up conversion. SUMMARY OF THE INVENTION
One embodiment of the present invention is a method and apparatus for providing direct conversion of baseband digital symbols to a desired frequency (e.g., IF or RF) without the need for analog up conversion. Specifically, the apparatus of the present invention is a VSB modulator comprising a complex frequency shifter, an interpolation filter, an optional pilot inserter, a DDS quadrature modulator and an optional image rejector and DAC compensator.
The input to the complex frequency shifter can be an ATSC bitstream having undergone FEC processing. At the input of the VSB modulator, the symbols are frequency shifted to generate a complex signal and then decimated to provide two half-rate streams.
The frequency-shifted signal is then received by the interpolation filter, where the filter is a polyphase 16: 1 interpolation filter having real coefficients. Namely, interpolation filter is a baseband interpolation filter. The polyphase 16: 1 interpolation filter effectively generates 16 output symbols for every input symbol.
The pilot inserter adds a complex pilot signal at -2.69 MHz to the output of the interpolation filter. The pilot signal is a small DC shift that is applied as a helping signal. Namely, after frequency shaping the spectrum, the pilot signal is inserted at the left band edge. By performing pilot insertion after (rather than before) the interpolation filter, the datapath through the interpolation filter is maintained at 3 bits (rather than 16) so that the filter size is reduced. This is another advantage in reducing the overall cost of the modulator. After pilot insertion, the data signal (a complex baseband signal) is applied to a quadrature modulator 240 that makes use of direct digital synthesizers (DDS) operating at 86.08 MHz. Two synthesizers are used to generate two real sinusoids that are 90 degrees out of phase from one another. Each of these sinusoids is multiplied by one of the input streams. Namely, the complex baseband signal to the quadrature modulator is digitally modulated up to some desired frequency, (e.g., intermediate frequency (IF) or RF). The desired frequency is selected within the DDS.
After multiplication, the two streams are multiplexed together to form a 176.16 MHz. output stream which contains the desired digital signal as well as images due to the synthesizer aliases. This stream is then applied to the image rejector and DAC compensator 250, which is tasked with performing image rejection and compensation for spectral rolloff in digital-to-analog converters.
Thus, the present invention provides an apparatus and method for providing direct conversion of baseband digital symbols to a desired frequency (e.g., IF or RF) without the need for analog up conversion. Additionally, the architecture of the present VSB modulator can be implemented using digital integrated circuit technologies, thereby significantly reducing the cost of devices that require a VSB modulator. BRIEF DESCRIPTION OF THE DRAWINGS
The teachings of the present invention can be readily understood by considering the following detailed description in conjunction with the accompanying drawings, in which:
FIG. 1 depicts a block diagram of a transmitter embodying the modulator of the present invention for direct conversion of baseband digital symbols to IF or RF without the need for analog up conversion;
FIG. 2 depicts a block diagram of a digital VSB modulator for direct conversion of baseband digital symbols to IF or RF without the need for analog up conversion; and
FIG. 3 is a flow diagram of a method for direct conversion of baseband digital symbols to IF or RF without the need for analog up conversion.
To facilitate understanding, identical reference numerals have been used, where possible, to designate identical elements that are common to the figures.
DETAILED DESCRIPTION The invention will be described within the context of an ATSC television system. It will be apparent to one of ordinary skill in the art that the invention is also applicable to PAL and SECAM systems. FIG. 1 depicts a block diagram of a transmitter 100 embodying the modulator of the present invention for direct conversion of baseband digital symbols to IF or RF without the need for analog up conversion. The transmitter 100 comprises a data randomizer 1 10, an encoder (e.g., Reed-Solomon encoder) 120, a data interleaver 130, an encoder (e.g., Trellis encoder) or a mapper 140, a multiplexer 150, a VSB modulator 160 and an RF up-converter 170.
The data randomizer 1 10 is tasked with randomizing the incoming data payload only, e.g., MPEG transport packets. Segment and Field Syncs are not randomized by the data randomizer 1 10. The randomization process is implemented to minimize concentration of RF energy at certain modulating frequency. Specifically, it is desirable to have the output VSB signal be as random as possible. The randomness ensures the transmitted signal frequency response will have a flat noise-like spectrum, thereby ensuring that the allotted channel space is used with maximum efficiency. Namely, if the data contains repetitious information, the recurring patterns may cause the RF energy content of the transmitted signal to congregate at certain discrete points in the frequency spectrum, thereby leaving voids at other frequencies. This scenario may create the undesirable condition of having the 6 MHz channel be overused in some parts and underused in other parts. The randomization pattern is a known pattern, such that the receiver can apply the reverse process to recover the proper data values. The present invention is not limited to a particular randomization process.
The encoder 120 is typically a block encoder, e.g., Reed-Solomon encoder, for applying a forward error correction (FEC) process to the incoming data signal. FEC processes are error correction schemes that are designed to correct bit errors that may occur during transmission, e.g., noise, multipath propagation, transmitter non- linearities, and signal fades. The present invention is not limited to a particular FEC process.
The data interleaver 130 is employed to scramble the sequential order of the data stream and to disperse the data packets throughout time, e.g., over a period of time such as several milliseconds. The purpose of the data interleaver 1 30 is to disperse the data packets in order to minimize the transmitted signal's vulnerability to burst type interference. Namely, the data interleaver 130 assembles tiny fragments of scrambled data packets into new data packets, where the reconstituted data packets have the same length as the original data packets. Thus, a brief noise burst will only cause the lost of some of the data in the stream for any given period of time. ATSC defines the data interleaver employed in the VSB transmission system to be a 52 data segment (intersegment) convolutional byte interleaver and having a depth of approximately 1 /6 of a data field (4 ms. deep). Again, the interleaving pattern is a known pattern, such that the receiver can apply the reverse process to recover the proper data. The present invention is not limited to a particular interleaving process.
The encoder 140 is typically a convolutional encoder, e.g., a trellis encoder for applying FEC. The trellis encoder employs a 2/3 rate (R=2/3) trellis code in accordance to ATSC. Specifically, each 2-bit word is compared to a past history of previous 2-bit words and a 3-bit binary code is generated to describe the transition from the previous 2-bit word to the current one. Namely, the 3-bit codes are substituted for the original 2-bit words and are transmitted as the symbols of the VSB. Again, the trellis code rate is defined by a particular standard, but the present invention is not limited to a particular trellis code rate. The multiplexer 150 is tasked with inserting the segment sync and field sync.
These sync signals are inserted after the randomization and error coding processes so as not to disturb the time and amplitude relationships of these signals.
In turn, the multiplexed signal is then modulated by the present novel VSB modulator 160 to produce a modulated signal. The modulated signal is then up- converted by the RF up-converter 170 to a proper RF frequency for transmission.
FIG. 2 depicts a block diagram of a digital VSB modulator 160 for direct conversion of baseband digital symbols to a desired frequency (e.g., IF or RF) without the need for analog up conversion. FIG. 3 is a flow diagram of a corresponding method 300 for the direct conversion of baseband digital symbols to a desired frequency (e.g., IF or RF) without the need for analog up conversion. The reader will best understand the invention by simultaneously consulting both FIGs. 2 and 3.
The VSB modulator 160 performs modulation and filter shaping on the incoming signal. Specifically, the architecture of the present VSB modulator provides an important advantage of being a low-cost implementation of an all digital VSB modulator that can be employed for HDTV applications including remodulation of digital video to a typical television IF or RF frequency. This architecture can be implemented using digital integrated circuit technologies for direct conversion of baseband digital symbols to IF or RF without the need for analog up conversion. Specifically, the VSB modulator 160 comprises a complex frequency shifter
210, an interpolation filter 220, a pilot inserter 230, a DDS quadrature modulator 240 and an image rejector and DAC compensator 250. As discussed below, the pilot inserter 230 and the image rejector and DAC compensator 250 can be deemed as optional to the extent that the functions provided by these modules can be omitted and/or performed outside of the present VSB modulator 160.
The input to the complex frequency shifter 210 can be an ATSC bitstream having undergone FEC processing. For example, the inputs to the VSB modulator
160 are 3-bit (8-level) symbols or 4-bit ( 16-level) symbols produced by a symbol mapper as described by the ATSC specification for digital video transmission. The mapping is typically applied to a digital video bitstream after it has been modified using forward error correction techniques, and the symbols are generated at a 10.76 MHz. rate.
At the input of the VSB modulator 160, the symbols are frequency shifted (step 310 of FIG. 3) to generate a complex signal and then decimated (step 320 of FIG. 3) to provide two half-rate streams. This operation can be performed very inexpensively using simple inverters and a demultiplexer. Namely, the input signal is filter-shaped by being frequency shifted to the "left" by -2.69 MHz. to allow filtering at baseband. The decimation operation splits the input stream (at 10.76 MHz.) into two streams (the I and Q components of a complex signal), each at only 5.38 MHz. This decimation allows further processing to be performed more easily at half the required processing rate. Although the present complex frequency shifter 210 is described as performing two functions: frequency shifting and decimation, it should be understood that these two functions can be implemented within a single module or separate modules.
The frequency-shifted signal is then received by the interpolation filter 220 (step 330 of FIG. 3), where the filter is a polyphase 16: 1 interpolation filter having real coefficients. Namely, interpolation filter 220 is a baseband interpolation filter. The polyphase 16: 1 interpolation filter effectively generates 16 output symbols for every input symbol. The increased output rate or sampling rate allows for subsequent sampling condition where a multiplication by a high frequency sinusoidal is necessary (e.g., step 350 of FIG. 3). The advantage of performing this sampling rate conversion at this point is because the interpolation filter 220 is relatively inexpensive.
It should be noted that the coefficients of the interpolation filter 220 are specified so that the filter performs a root-raised cosine spectral shaping of the input signal with the rolloff factor set to 0.1 15 as specified by the ATSC. The bandwidth of this filter is only 2.69 MHz. Because of the decimation performed in the previous block, this filter only needs to operate at 86.08 MHz (16 x 5.38) rather than at twice the rate. The filter can be implemented using significant resource sharing or canonical signed digital techniques to control the implemented area of the filter.
Typical coefficient sizes are on the order of 12- 16 bits. The high interpolation ratio is important since the present VSB modulator is designed to perform the modulation process digitally instead of analog, thereby requiring a high sampling rate.
The pilot inserter 230 adds (step 340 of FIG. 3) a complex pilot signal at - 2.69 MHz to the output (interpolated signals) of the interpolation filter 220. The pilot signal is a small DC shift that is applied as a helping signal. Namely, after frequency shaping the spectrum, the pilot signal is inserted at the left band edge. This causes a small residual carrier to appear at the zero frequency point of the resulting modulated spectrum, thereby providing the receiver with a easily identifiable point to lock onto that is independent of the data being transmitted.
It should be noted that pilot insertion is typically performed before frequency shaping as disclosed in the ATSC standard. However, by performing pilot insertion after (rather than before) the interpolation filter, the datapath through the interpolation filter is maintained at 3 bits (rather than 16) so that the filter size is reduced. This again is another advantage in reducing the overall cost of the modulator. However, the pilot inserter 230 is optional to the extent that its function can be implemented prior to the VSB modulator as indicated by the ATSC standard. In such situation, a more complex (i.e., a more expensive) interpolation filter 220 is required since the interpolation filter cannot be maintained at 3 bits. Nevertheless, the VSB modulator is still capable of direct conversion of baseband digital symbols to IF or RF without the need for analog up conversion.
After pilot insertion, the data signal (a complex baseband signal) is applied (step 350 of FIG. 3) to a quadrature modulator 240 that makes use of direct digital synthesizers (DDS) operating at 86.08 MHz. Two synthesizers are used to generate two real sinusoids that are 90 degrees out of phase from one another. Each of these sinusoids is multiplied by one of the input streams. Namely, the complex baseband signal to the quadrature modulator 240 needs to be modulated up to some desired intermediate frequency (IF) or RF. The frequency of the sinusoids are typical television IF and RF frequencies, for example 43.75 MHz. (IF), 58 MHz. (Channel 3), or 64 MHz. (Channel 4). It should be noted that 58 MHz., or 64 MHz. are equivalent to typical VCR output frequencies, thereby allowing the present invention to be implemented in a digital VCR. Thus, the complex signals into the DDS quadrature modulator 240 is up-converted into a real signal at a desired frequency (IF or RF) at the output of the DDS quadrature modulator. The desired frequency is selected within the DDS. In essence, sub-sampling (e.g., sampling rate of 86.08 MHz.) is implemented to attain the desired frequency of 43.75 MHz., 58 MHz., 64 MHz. and so on. It should be noted that the desired frequency should be selected in a manner that will not cause the images to overlap the desired frequency spectrum. For example, the sampling rate of 86.08 MHz. is chosen such that the desired frequency of 43.75 MHz., 58 MHz., and 64 MHz. can be attained without having distortion caused by overlap of images on the desired frequency spectrum. However, since the synthesizer rate is only 86.08 MHz., aliases or images of the desired frequencies will appear at the output of the synthesizers and will be compensated by using post processing. Namely, the sampling rate is not twice the desired frequency, thereby failing to satisfy the Nyquist criterion and artifacts may result. After multiplication, the two streams are multiplexed together to form a
1 76.16 MHz. output stream which contains the desired digital signal as well as images due to the synthesizer aliases. This stream is then applied to the image rejector and DAC compensator 250, which is tasked with performing image rejection and compensation for spectral rolloff in digital-to-analog converters (step 360 of FIG. 3).
In one embodiment, the image rejector and DAC compensator 250 comprises a real FIR filter or COMB filter for image rejection (or suppression). For image rejection, the filter coefficients will need to be programmable since the images will appear at different frequencies for each of the desired IF or RF outputs.
It should be understood that the image rejector and DAC compensator 250 is an optional module within the VSB modulator 160. Specifically, a SAW filter is typically implemented outside of the VSB modulator (e.g., after the DAC) that is tasked for filtering some of the images. However, if additional image rejection beyond that of the SAW filter is required, then the image rejector and DAC compensator 250 can be implemented to provide additional image rejection. For example, a notch can be implemented using a COMB filter in the image rejector and DAC compensator 250 at the image location to provide further attenuation on the image, thereby assisting subsequent analog filtering and reducing the complexity and cost of analog filtering. Thus, again the present VSB can be implemented to reduce the overall cost of the VSB transmitter. Additionally, DAC generally generates "zero order hold", where a signal is held until the next sample, thereby generating a stair-case like response. The impact of this zero order hold, looking at the frequency domain, is similar to a low-pass filtering effect at the output of the DAC. Namely, distortion is introduced due to this low-pass roll-off. Thus, to pre-empt or compensate the effect of the DAC, the image rejector and DAC compensator 250 may apply a filter having a high-pass type of response to the oversampled input signal of 1 72.16 MHz. In sum, the effect of the high pass response caused by the image rejector and DAC compensator 250 when combined with the low-pass filtering effect of the DAC will produce the desired spectrum.
It should be noted that roll-off in the spectrum can generally be addressed by the receiver, thereby making the image rejector and DAC compensator 250 an optional module. However, if the present VSB modulator is implemented at a broadcast transmitter, it may be desirable to implement the image rejector and DAC compensator 250 to produce an output signal that is as clean as possible. Thus, for low performance system, the image rejector and DAC compensator 250 can be optionally omitted to further reduce cost of the VSB modulator.
The output of the VSB modulator can be applied to a DAC (not shown) operating at 172. 6 MHz for direct generation of the IF or RF modulated analog signal. A post-processing analog bandpass filter can be applied after the DAC for further rejection of the out-of-band images and quantization noise.
Typically, two stages of up-conversions are necessary, where a baseband signal is first up-converted to an intermediate frequency, and is then up-converted again to a broadcast radio frequency. Thus, a prior art implementation will typically apply a DAC to the baseband signal and then apply a first analog up-conversion to attain the intermediate frequency and then apply a second analog up-conversion to attain the broadcast radio frequency.
In contrast, the present novel direct digital VSB modulator 160 up-converts the baseband signal digitally to the desired frequency, e.g., IF, thereby avoiding one analog up-conversion. The DAC is then applied to the IF signal and then one analog up-conversion is performed to the attain the RF signal for broadcast.
FIG. 2 also depicts one embodiment of the present invention where the VSB modulator 160 is implemented within a general purpose computer. In one embodiment, the general purpose computer 200 comprises a VSB modulator 160, a processor (CPU) 202, a memory 204, e.g., random access memory (RAM), and various input/output devices 206, (e.g., a keyboard, a mouse, an audio recorder, a camera, a camcorder, a video monitor, any number of imaging devices or storage devices, including but not limited to, a tape drive, a floppy drive, a hard disk drive or a compact disk drive).
It should be understood that the VSB modulator 160 can be a physical device that is coupled to the CPU 202 through a communication channel. Alternatively, the VSB modulator 160 can be represented by one or more software applications (or even a combination of software and hardware, e.g., using application specific integrated circuits (ASIC)), where the software is loaded from a storage medium, (e.g., a magnetic or optical drive or diskette) and operated by the CPU in the memory 204 of the computer. As such, the VSB modulator 160 (including associated data structures) of the present invention can be stored on a computer readable medium, e.g., RAM memory, magnetic or optical drive or diskette and the like.
It should be understood that although the above disclosure provides a listing of various frequency values, these values are only approximate values and may vary within a practical application environment. In fact, some of these frequency values may vary significantly due to a particular implementation. Although various embodiments which incorporate the teachings of the present invention have been shown and described in detail herein, those skilled in the art can readily devise many other varied embodiments that still incorporate these teachings.

Claims

What is claimed is:
1. Apparatus ( 160) for up-converting an input signal to a desired frequency, said apparatus comprising: a shifter (210), for applying a frequency shift and decimation to the input signal to generate at least one frequency shifted signal;
an interpolation filter (220), coupled to said shifter, for interpolating said at least one frequency shifted signal to produce at least one interpolated signal; and a direct digital synthesizers (DDS) modulator (240), coupled to said interpolation filter, for up-converting said at least one interpolated signal to the desired frequency.
2. The apparatus ( 160) of claim 1, further comprising: a pilot inserter (230), coupled to said interpolation filter, for inserting a pilot signal onto said at least one interpolated signal.
3. The apparatus ( 160) of claim 1 , further comprising: an image rejector and digital-to-analog converter (DAC) compensator (250), coupled to said direct digital synthesizers (DDS) modulator, for rejecting images and for performing digital-to-analog compensation.
4. The apparatus ( 160) of claim 1 , wherein said interpolation filter is a 16: 1 interpolation filter.
5. The apparatus ( 160) of claim 1 , wherein said input signal is a baseband signal.
6. Method for up-converting an input signal to a desired frequency, said method comprising the steps of:
(a) applying a frequency shift and decimation to the input signal to generate at least one frequency shifted signal; (b) interpolating said at least one frequency shifted signal to produce at least one interpolated signal; and
(c) applying a direct digital synthesizers (DDS) modulator, to up-convert said at least one interpolated signal to the desired frequency.
7. The method of claim 6, further comprising the step of:
(b') inserting a pilot signal onto said at least one interpolated signal prior to said applying step (c).
8. The method of claim 6, further comprising the step of: (d) rejecting images and performing digital-to-analog compensation on said at least one up-converted signal from step (c).
9. A computer-readable medium (206) having stored thereon a plurality of instructions, the plurality of instructions including instructions which, when executed by a processor, cause the processor to perform the steps comprising of:
(a) applying a frequency shift and decimation to the input signal to generate at least one frequency shifted signal;
(b) interpolating said at least one frequency shifted signal to produce at least one interpolated signal; and (c) applying a direct digital synthesizers (DDS) modulator, to up-convert said at least one interpolated signal to the desired frequency.
10. A transmitter ( 100) for transmitting an input signal, said transmitter comprising:
a data randomizer ( 1 10) for randomizing said input signal to generate a randomized input signal;
a first encoder ( 120), coupled to said data randomizer, for applying block coding to said randomized input signal to generate a block coded input signal; a data interleaver ( 30), coupled to said first encoder, for interleaving said block coded input signal to generate an interleaved input signal;
a second encoder ( 140), coupled to said data interleaver, for applying convolutional coding to said interleaved input signal to generate a convolutional coded input signal;
a multiplexer ( 150), coupled to said second encoder, for multiplexing said convolutional coded input signal with at least one sync signal to generate a multiplexed input signal;
a modulator ( 160), coupled to said multiplexer, said modulator comprising: a shifter (210), for applying a frequency shift and decimation to the multiplexed input signal to generate at least one frequency shifted signal; an interpolation filter (220), coupled to said shifter, for interpolating said at least one frequency shifted signal to produce at least one interpolated signal; and
a direct digital synthesizers (DDS) modulator (240), coupled to said interpolation filter, for up-converting said at least one interpolated signal to the desired frequency to generate a modulated signal; and a up-converter ( 1 70), coupled to said modulator, for up-converting said modulated signal.
PCT/US2000/004080 1999-02-18 2000-02-17 Direct digital vestigial sideband (vsb) modulator WO2000049710A1 (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US12056999P 1999-02-18 1999-02-18
US60/120,569 1999-02-18
US09/504,097 US6810090B1 (en) 1999-02-18 2000-02-15 Direct digital vestigial sideband (VSB) modulator
US09/504,097 2000-02-15

Publications (1)

Publication Number Publication Date
WO2000049710A1 true WO2000049710A1 (en) 2000-08-24

Family

ID=26818502

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2000/004080 WO2000049710A1 (en) 1999-02-18 2000-02-17 Direct digital vestigial sideband (vsb) modulator

Country Status (2)

Country Link
US (1) US6810090B1 (en)
WO (1) WO2000049710A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2002013534A2 (en) * 2000-08-04 2002-02-14 Zenith Electronics Corporation Low cost vsb encoder and rf modulator for supplying a substantially 6 mhz vsb signal to digital television receiver
EP1898630A2 (en) * 2006-08-22 2008-03-12 STMicroelectronics Pvt. Ltd Digital radio frequency (RF) modulator
EP4175189A1 (en) * 2021-10-28 2023-05-03 Avago Technologies International Sales Pte. Limited System for and method of digital to analog conversion frequency distortion compensation

Families Citing this family (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100351829B1 (en) * 2000-09-26 2002-09-11 엘지전자 주식회사 digital communication system
KR100351831B1 (en) * 2000-10-02 2002-09-11 엘지전자 주식회사 VSB transmission system
KR100673419B1 (en) * 2000-12-28 2007-01-24 엘지전자 주식회사 Transmitting system and data processing method
KR100674423B1 (en) * 2001-01-19 2007-01-29 엘지전자 주식회사 Transmitting/receiving system and data processing method
US6947487B2 (en) * 2001-04-18 2005-09-20 Lg Electronics Inc. VSB communication system
US7631340B2 (en) 2001-04-18 2009-12-08 Lg Electronics Inc. VSB communication system
AT501835A2 (en) * 2001-08-24 2006-11-15 Akg Acoustics Gmbh STEREO MULTIPLEX ENCODER
EP1563690A1 (en) * 2002-11-04 2005-08-17 Koninklijke Philips Electronics N.V. Configuration for implementing enhanced vsb on the studio side
US20070210940A1 (en) * 2004-04-05 2007-09-13 Leslie Rubinstein Method of efficient direct sequence spread spectrum signal encoding and apparatus therefore
KR101100207B1 (en) * 2005-11-08 2011-12-28 엘지전자 주식회사 Digital broadcasting system and processing method
WO2007091779A1 (en) 2006-02-10 2007-08-16 Lg Electronics Inc. Digital broadcasting receiver and method of processing data
US7701510B2 (en) * 2006-03-24 2010-04-20 Zenith Electronics Llc Menu generation for MPEG complaint devices
WO2007126196A1 (en) 2006-04-29 2007-11-08 Lg Electronics Inc. Digital broadcasting system and method of processing data
WO2007136166A1 (en) 2006-05-23 2007-11-29 Lg Electronics Inc. Digital broadcasting system and method of processing data
US7873104B2 (en) * 2006-10-12 2011-01-18 Lg Electronics Inc. Digital television transmitting system and receiving system and method of processing broadcasting data
US20100080318A1 (en) * 2007-01-16 2010-04-01 Koninklijke Philips Electronics, N.V. System and method for improved frequency estimation for high-speed communication
KR101285887B1 (en) 2007-03-26 2013-07-11 엘지전자 주식회사 Digital broadcasting system and method of processing data in digital broadcasting system
KR101253185B1 (en) 2007-03-26 2013-04-10 엘지전자 주식회사 Digital broadcasting system and data processing method
KR101285888B1 (en) 2007-03-30 2013-07-11 엘지전자 주식회사 Digital broadcasting system and method of processing data in digital broadcasting system
WO2009005326A2 (en) 2007-07-04 2009-01-08 Lg Electronics Inc. Digital broadcasting system and method of processing data
US8433973B2 (en) * 2007-07-04 2013-04-30 Lg Electronics Inc. Digital broadcasting system and method of processing data
KR20090012180A (en) 2007-07-28 2009-02-02 엘지전자 주식회사 Digital broadcasting system and method of processing data in digital broadcasting system
CN101836448A (en) 2007-08-24 2010-09-15 Lg电子株式会社 Digital broadcasting system and method of processing data in digital broadcasting system
US8300157B2 (en) * 2007-11-06 2012-10-30 Himax Technologies Limited Method for estimating frequency offsets and frequency offset estimation circuit thereof
US8553807B2 (en) * 2008-10-20 2013-10-08 Apple Inc. Methods and systems for programmable digital up-conversion
AU2014308548B2 (en) 2013-08-21 2018-10-04 Myriota Pty Ltd A multiuser communications system

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4974236A (en) * 1988-01-06 1990-11-27 U.S. Philips Corporation Arrangement for generating an SSB signal
US5412352A (en) * 1994-04-18 1995-05-02 Stanford Telecommunications, Inc. Modulator having direct digital synthesis for broadband RF transmission
US5508752A (en) * 1994-04-12 1996-04-16 Lg Electronics Inc. Partial response trellis decoder for high definition television (HDTV) system
US5512957A (en) * 1994-02-10 1996-04-30 Philips Electronics North America Corp. Method and apparatus for combating co-channel NTSC interference for digital TV transmission
US5801595A (en) * 1997-01-10 1998-09-01 Harris Corporation Device and method for digital vestigial sideband modulation
US5949878A (en) * 1996-06-28 1999-09-07 Transcrypt International, Inc. Method and apparatus for providing voice privacy in electronic communication systems

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
SE519541C2 (en) * 1996-10-02 2003-03-11 Ericsson Telefon Ab L M Method and apparatus for transforming a real digital broadband bandpass signal into a set of digital baseband signals with I and Q components
US5764701A (en) 1996-03-04 1998-06-09 Zenith Electronics Corporation VSB modulator
US5852630A (en) * 1997-07-17 1998-12-22 Globespan Semiconductor, Inc. Method and apparatus for a RADSL transceiver warm start activation procedure with precoding
CA2213156A1 (en) * 1997-08-15 1999-02-15 Philsar Electronics Inc. One bit digital quadrature vector modulator
DE69835529T2 (en) * 1997-11-03 2007-01-18 Harris Corp., Melbourne RECONFIGURABLE RADIO SYSTEM CONSTRUCTION

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4974236A (en) * 1988-01-06 1990-11-27 U.S. Philips Corporation Arrangement for generating an SSB signal
US5512957A (en) * 1994-02-10 1996-04-30 Philips Electronics North America Corp. Method and apparatus for combating co-channel NTSC interference for digital TV transmission
US5508752A (en) * 1994-04-12 1996-04-16 Lg Electronics Inc. Partial response trellis decoder for high definition television (HDTV) system
US5412352A (en) * 1994-04-18 1995-05-02 Stanford Telecommunications, Inc. Modulator having direct digital synthesis for broadband RF transmission
US5949878A (en) * 1996-06-28 1999-09-07 Transcrypt International, Inc. Method and apparatus for providing voice privacy in electronic communication systems
US5801595A (en) * 1997-01-10 1998-09-01 Harris Corporation Device and method for digital vestigial sideband modulation

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2002013534A2 (en) * 2000-08-04 2002-02-14 Zenith Electronics Corporation Low cost vsb encoder and rf modulator for supplying a substantially 6 mhz vsb signal to digital television receiver
WO2002013534A3 (en) * 2000-08-04 2002-05-10 Zenith Electronics Corp Low cost vsb encoder and rf modulator for supplying a substantially 6 mhz vsb signal to digital television receiver
US6724439B1 (en) 2000-08-04 2004-04-20 Zenith Electronics Corporation Low cost VSB encoder and RF modulator for supplying a substantially 6 MHZ VSB signal to digital television receiver
EP1898630A2 (en) * 2006-08-22 2008-03-12 STMicroelectronics Pvt. Ltd Digital radio frequency (RF) modulator
EP4175189A1 (en) * 2021-10-28 2023-05-03 Avago Technologies International Sales Pte. Limited System for and method of digital to analog conversion frequency distortion compensation

Also Published As

Publication number Publication date
US6810090B1 (en) 2004-10-26

Similar Documents

Publication Publication Date Title
US6810090B1 (en) Direct digital vestigial sideband (VSB) modulator
EP0497395B1 (en) Method and apparatus for the transmission and reception of a multicarrier digital television signal
US5267021A (en) Multiresolution digital television broadcast system
EP0771123B1 (en) Receiver for compatible high definition television system
JP3405619B2 (en) Wireless receiver
US7787054B2 (en) VSB reception system with enhanced signal detection for processing supplemental data
CA2091863C (en) Method and apparatus for transmission and reception of a digital television signal using multicarrier modulation
JP2837104B2 (en) Device for transmitting digital information and digital signal receiver
US20020159520A1 (en) Communication system in digital television
CA2103980C (en) Single digital modem encoder to generate a twin qam signal for advanced digital television (adtv)
JP3299396B2 (en) NTSCTV signal processor with digital signal on quadrature video carrier
US20100231803A1 (en) High definition television transmission with mobile capability
IE922390A1 (en) Method and apparatus for communicating compressed video¹using trellis coded qam
KR0153618B1 (en) Apparatus for processing bpsk signals transmitted with ntsc tv on quadrature phase video carrier
US5602583A (en) NTSC rejection filter with switched tomlinson precoder for reducing NTSC co-channel interference in ATV receivers
KR0176643B1 (en) Digital vsb detector with bandpass phase tracker using radear filters, as for use in an hdtv receiver
US6559898B1 (en) Low cost VBS encoder and RF modulator for supplying VSB baseband signal to RF input of digital television receiver
US5574496A (en) Techniques for minimizing co-channel interference in a received ATV signal
EP0588542B1 (en) Multiple QAM digital television signal encoder
US6731677B1 (en) Method and apparatus for carrying digital data as analog video
JPH11164279A (en) Transmitter for digital broadcasting
JP3061056B2 (en) Receiving device and receiving method
CN1553709A (en) Base band OQAM signal generating method in digital ground broadcasting transmission
JP3061054B2 (en) Transmission device, reception device, transmission device, transmission method, reception method
JP3092621B2 (en) Transmission device, reception device, transmission device

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): BR JP

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)