WO2001047105A2 - Automatic gain control in a zero intermediate frequency radio device - Google Patents

Automatic gain control in a zero intermediate frequency radio device Download PDF

Info

Publication number
WO2001047105A2
WO2001047105A2 PCT/EP2000/012384 EP0012384W WO0147105A2 WO 2001047105 A2 WO2001047105 A2 WO 2001047105A2 EP 0012384 W EP0012384 W EP 0012384W WO 0147105 A2 WO0147105 A2 WO 0147105A2
Authority
WO
WIPO (PCT)
Prior art keywords
gain
signal
zero intermediate
intermediate frequency
amplifier
Prior art date
Application number
PCT/EP2000/012384
Other languages
French (fr)
Other versions
WO2001047105A3 (en
Inventor
Rishi Mohindra
Original Assignee
Koninklijke Philips Electronics N.V.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Koninklijke Philips Electronics N.V. filed Critical Koninklijke Philips Electronics N.V.
Priority to EP00991149A priority Critical patent/EP1203446B1/en
Priority to JP2001547729A priority patent/JP4815562B2/en
Priority to DE60021084T priority patent/DE60021084T2/en
Publication of WO2001047105A2 publication Critical patent/WO2001047105A2/en
Publication of WO2001047105A3 publication Critical patent/WO2001047105A3/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/06Receivers
    • H04B1/16Circuits
    • H04B1/26Circuits for superheterodyne receivers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03GCONTROL OF AMPLIFICATION
    • H03G3/00Gain control in amplifiers or frequency changers without distortion of the input signal
    • H03G3/20Automatic control
    • H03G3/30Automatic control in amplifiers having semiconductor devices
    • H03G3/3052Automatic control in amplifiers having semiconductor devices in bandpass amplifiers (H.F. or I.F.) or in frequency-changers used in a (super)heterodyne receiver
    • H03G3/3068Circuits generating control signals for both R.F. and I.F. stages

Definitions

  • the present invention relates to automatic gain control in a zero intermediate frequency radio device such as a receiver or transceiver.
  • a radio device processes down- converted and demodulated received radio frequency signals, and, when a transmit part is also present, transmits modulated and up-converted signals.
  • radio devices can be cellular radio, cordless telephony, or, wireless local area network radio devices, satellite radio devices, or any other suitable radio device.
  • a Direct- Conversion zero-IF receiver In such a receiver, a local oscillator comprised in the receiver is tuned to a carrier frequency of the incoming radio frequency signal.
  • DC-offset When DC- coupling stages in such a direct conversion zero-IF receiver, serious problems are caused by DC-offset such as due to LO-leakage to an input of a low noise radio frequency amplifier that is usually present between an antenna and a mixer of the zero-IF radio device, and further due to DC-offset in various components of the radio device, such as in channel filters, amplifiers, or in other components.
  • AC-coupling is provided in the receive branch of the radio device.
  • Such an AC-coupling can be distributed over various stages whereby all stages are designed such that the DC-offset of a stage is much smaller than the dynamic range of that stage.
  • an intermediate frequency spread spectrum radio transceiver for use in wireless local area network, in the so-called 2.4 GHz ISM band as defined in the IEEE 802.1 lb standard.
  • a baseband processor comprises a demodulator for spread spectrum phase shift keying (PSK) demodulating information received from a radio circuit comprised in the transceiver.
  • PSK spread spectrum phase shift keying
  • the transceiver can operate in a quadrature PSK mode (QPSK).
  • the demodulator is connected to an output of an analog-to-digital converter.
  • the analog-to-digital converter is AC-coupled to the radio circuit.
  • the wireless transceiver has an antenna, an up/down converter, and a Tx/Rx- switch.
  • the up/down converter is connected to a low noise radio frequency amplifier in a receive branch of the transceiver, and to a radio frequency power amplifier in a transmit branch of the transceiver.
  • the up/down converter is connected to a frequency synthesizer and to an IF modulator/demodulator.
  • the transceiver further comprises various filters, and voltage controlled oscillator.
  • a baseband processor comprise high speed 3 -bit analog to digital converters for receiving the quadrature I and Q signals from the modulator/demodulator.
  • the baseband processor includes a received signal strength indicator monitoring function with a 6-bit analog to digital converter.
  • a received signal strength indicator monitoring function with a 6-bit analog to digital converter.
  • operating channels are shown for North American Channel Selection.
  • the zero-IF radio device receives radio signals from the shown non-overlapping Channel 1.
  • an automatic gain control circuit (AGC) which is used for mobile communication. As shown in Fig. 7 of US 5,982,235, the gain of an amplifier is set. The amplifier that amplifies an input IF signal, has a gain control function. The thus-amplified signal is output to a demodulation circuit. For application of an AGC in mobile communication, as described, a receiving level changes as great as +10 dB or more to -30 dB or less.
  • the shown automatic gain control circuit comprises a fading detection circuit at IF (RSSI), an AGC convergence level setting circuit, a signal-to-noise (S/N) detection circuit, and an AGC setting circuit.
  • the S/N detection circuit that is connected to an output of the amplifier provides one input signal to the AGC convergence level setting circuit.
  • the RSSI provides another input signal to the AGC convergence level setting circuit.
  • the AGC circuit further comprises an attenuation setting circuit coupled to an output of the amplifier. The output signal of the AGC circuit occurs at an output of the attenuation setting circuit.
  • the RSSI detects whether the AGC circuit is on the move at high speed. If this is the case, the AGC convergence level setting circuit controls the AGC convergence level so as to increase or decrease, thereby preventing loss of data. If this is not the case, the ratio of an output signal to noise and the output signal level are maintained at constant levels. If a fading occurs, the level of AGC convergence is increased thereby preventing deterioration of the ratio of the output signal to noise.
  • the attenuation circuit is set such that the level of the output signal remains constant. It is an object of the invention to provide an automatic gain controller in a zero intermediate frequency radio device with AC-coupled stages, whereby a signal resolving range of a received signal strength indicator is below a high dynamic range exhibited by an incoming radio frequency signal.
  • LNA low noise radio frequency amplifier
  • a zero intermediate frequency radio device comprising: an antenna for receiving a radio frequency signal, said radio frequency signal exhibiting a high dynamic range; a frequency down converter for down converting said radio frequency signal to a zero intermediate frequency signal, said frequency down converter comprising a mixer, an AC-coupler, and a received signal strength indicator with a signal resolving range that is below said high dynamic range, said AC-coupler being coupled to an output of said mixer; a signal processor for processing said zero intermediate frequency signal; at least one amplifier coupled between said antenna and said signal processor; and an automatic gain controller for at least gain controlling said at least one amplifier, said automatic gain controller being configured to set a gain of said at least one amplifier by setting said gain to a predetermined gain, by waiting a predetermined time for allowing DC-offset signals in said radio device to decay, by checking whether a reading of said received signal strength indicator is within said
  • the invention is based upon the insight that in zero intermediate frequency radio device with AC-couplers, the AGC can only be set if no signal saturation at the output of the RSSI occurs, due to DC offsets.
  • Figure 1 shows a block diagram of a zero intermediate frequency radio device according to the invention.
  • Figure 2 shows an AGC settling table according to the invention, and a first step of gain setting.
  • Figure 3 shows an AGC settling table according to the invention, and a second step of gain setting.
  • Figure 4 shows LO-leakage that causes a DC-offset signal at an output of a mixer in the radio device, and an AC-coupler that is coupled to the output of the mixer.
  • Figure 5 shows an error signal at an output of the AC-coupler as a function of time.
  • Figure 6 shows AC-coupling and channel filtering of a zero intermediate frequency signal in a radio device. Throughout the figures the same reference numerals are used for the same features.
  • FIG. 1 shows a block diagram of a transceiver 1 as a zero intermediate frequency radio device according to the invention.
  • the transceiver 1 comprises a receive branch Rx and a transmit branch Tx.
  • the radio device is a receiver.
  • the transmit branch Tx comprises a quadrature mixer having filters 2 and 3, mixers 4 and 5, and a summing device 6, and further a transmit power amplifier 7 coupled to the quadrature mixer.
  • the quadrature mixer is coupled to a baseband circuit with a modulator (not shown in detail).
  • the transmit power amplifier 7 is coupled to a Tx/Rx-switch 8.
  • the Tx/Rx-switch 8 is coupled to an antenna 9.
  • the receive branch Rx comprises a variable gain low noise radio frequency amplifier (LNA) 10 that is coupled to the Tx/Rx-switch 8.
  • the LNA 10 amplifies an output signal V slg that corresponds to an incoming radio frequency signal RF that is received by the antenna 9.
  • the radio frequency signal RF received in channel 1 of the so-called 2.4 GHz band as defined in said IEEE 802.1 lb standard, for instance, exhibits a high dynamic range, typically 80 dB, from -90 dBm to -10 dBm.
  • An output 11 of the LNA 10 is coupled to a frequency down converter 12 for down converting the radio frequency signal RF to a zero-IF signal V ⁇ n .
  • the frequency down converter 12 comprises mixers 13 and 14 in respective quadrature and in-phase mixer paths that provide filtered and amplified quadrature signals Rx_Q and Rx_I.
  • the frequency down converter 12 further comprises controllable AC-couplers 15, 16, 17, and 18, controllable channel filters 19, 20, 21, and 22, and zero-IF amplifiers 23 and 24.
  • the AC-couplers 15 and 17 are coupled between the mixers 13 and 14 and the zero-IF amplifiers 23 and 24, respectively.
  • the AC-couplers 16 and 18 are coupled between the channel filters 19 and 20, and between the channel filters 21 and 22, respectively.
  • 25 is provided for controlling gains of the amplifiers 10, 23 and 25, and for controlling gains and other parameters of the channel filters 19, 20, 21, and 22.
  • a signal V out is shown at an output of the AC-coupler 15.
  • Control signals on the control bus 25 are provided by an AGC controller comprised of a signal processor 26 in a baseband circuit 27, of a state machine 28, and of an AGC bus controller 29.
  • the signal or micro processor 26 comprises ROM and RAM (not shown in detail) for storing non-volatile program data, and for storing volatile data for use with the program data.
  • the state machine 28 controls the AGC bus controller 29, and further provides cut-off frequency control signals to the AC- couplers 15, 16, 17, and 18.
  • the state machine 28 can be dispensed with.
  • the programmed signal processor provides all necessary control signals.
  • the baseband circuit 27 further comprises analog to digital converters 30 and 31 for sampling the quadrature signals Rx_I and Rx_Q.
  • the sampled Rx_I and Rx_Q signals are supplied to a demodulator (not shown in detail here).
  • the transceiver 1 further comprises a frequency synthesizer 32 comprising a PLL for generating local oscillator signals for the receive branch Rx and for the transmit branch Tx.
  • the PLL comprises a voltage controlled oscillator (VCO) 33 and a loop filter 34.
  • VCO voltage controlled oscillator
  • a reference oscillator signal (not shown) is supplied to the PLL.
  • the 1.2 GHz VCO signal is multiplied by two.
  • a 90 degrees phase shifter 35 is coupled to the multiplied by two VCO signal.
  • the transceiver 1 further comprises a received signal strength indicator (RSSI) comprised of squarers 36 and 37, a summer 38, a low pass filter (LPF) 39, a logarithmic ampifier (LOG) 40, and an analog to digital converter 41.
  • the sampled RSSI signal is supplied to the state machine 28 or to the signal processor 26, depending on the particular embodiment.
  • Figure 2 shows an AGC settling table according to the invention, and a first step of gain setting
  • Figure 3 shows the AGC settling table according to the invention, and a second step of gain setting.
  • the state machine 28 and the signal processor 26, that form an AGC controller are programmed to implement AGC settling in accordance with the invention.
  • the gain of the receive path Rx is set to maximum gain MAX_GAIN.
  • the gain of the receive path Rx is set to minimum gain MIN_GAIN.
  • small amplitude radio signals are resolved first, at maximum gain.
  • the AGC-code is set to zero.
  • the analog to digital converter 41 is a 5-bit converter, so at its output it produces a digital code between 0-31. It is assumed that the RSSI circuit operates linearly over a 32 dB input signal range (safe range) for a range of output digital codes 0-31. Outside such a 0-31 range, it is assumed that a reading of the analog to digital converter 41 is not a reliable representation of the actual received radio frequency signal RF. Therefore, only a part of the RF signal's dynamic range of 80 dB can be sampled.
  • the AGC settling table 50 shows the required AGC attenuation versus RF input signal level, as an example.
  • a reading of the RSSI is indicated with an arrow.
  • the AC-couplers 15, 16, 17, and 18 are provided. I.e., as indicated in the AGC table 50, initially, at maximum gain, only radio frequency signals between -90 dBm and -60 dBm can reliably be indicated by the RSSI.
  • radio frequency signals in the 80 dB dynamic signal range are coded 0- 80.
  • the AGC can be settled with an accuracy of 1 dB.
  • Other mappings of codes to signals, with a different AGC settling accuracy, may be applied, as will be readily understood by a person skilled in the art.
  • code 15 dB
  • the AGC can be set by reducing the gain in the Rx path with 15 dB, from maximum gain.
  • a waiting time for the DC-offset to cancel is set.
  • the largest DC-offset is to be expected due to LO-leakage from the VCO + frequency doubler to the input of the low noise radio frequency amplifier 11.
  • a waiting time for DC-offset to at the input of the LNA 11 to cancel, is typically set 2-3 ⁇ sec.
  • a waiting time is typically set to 1 ⁇ sec.
  • the AGC cannot be set and a further step is needed, similar to the above described step of gain setting and waiting for DC-offset to cancel.
  • the gain in the Rx path is reduced by 31 dB.
  • radio frequency signals can be indicated with a signal strength between -59 dBm and -29 dBm.
  • the AGC-code is set to 31. Also in this further step, it essential to wait until DC-offset due to a change in gain setting has been cancelled.
  • Figure 4 shows LO-leakage that causes a DC-offset signal at an output of the mixer 13 in the radio device 1, and the AC-coupler 15 that is coupled to the output of the mixer 13. Further shown are the frequency spectra of the signals V slg and V ⁇ n , and decay of the DC-offset V out> DC due to LO-leakage to the input of the LNA 11 as a function of time, at the output of the AC-coupler 15.
  • the gain of the LNA 11 can be set in two steps, to +20 dB or to 0 dB.
  • the resistor R can be varied continuously, or in steps.
  • Figure 5 shows an error signal V error at an output of the AC-coupler 15 as a function of time t.
  • the cut-off frequency of the AC-coupler 15, and also of the AC- coupler 16 is 1 MHz.
  • the cut-off frequency is reduced to 100 kHz.
  • the cut-off frequency is further reduced to 10 kHz, effectively removing AC-coupling to a very large extent. This leads to a gradual reduction of the signal V eiT or to lower than 10% of the signal V, n .
  • Figure 6 shows a frequency characteristic 60 of AC-coupling and a frequency characteristic 61 of channel filtering of a zero intermediate frequency signal in the radio device 1, and further a frequency spectrum 62 of the zero-IF signal at an output of the mixer 15.
  • Gain to the input of the received signal strength indicator can be reduced through controllable attenuators (not shown in detail here) coupled between the Rx_Q and Rx_I outputs and the squarers 36 and 37.
  • the nominal set point for the RSSI will then be ten instead of zero, and will indicate signal changes of +10 dB to -22 dB, beyond which it will saturate.
  • a larger range RSSI can be used for this purpose, e.g. a range of 42 dB.
  • gain reduction, channel filtering, and reduction of cut-off frequencies can be distributed over many stages.
  • gain reduction, channel filtering, and reduction of cut-off frequencies can be distributed over many stages.
  • Such a gain setting mitigates the effects of out-of-band jammers or interferers in other channels of the ISM band.
  • the radio front end becomes more linear.

Abstract

A zero intermediate frequency radio device has an antenna for receiving a radio frequency signal, and a frequency down converter for down converting the received radio frequency signal to a zero intermediate frequency signal. The radio device further has controllable amplifier stages, controllable AC-coupling stages, controllable filter stages, and a received signal strength indicator. A signal resolving range of the received signal strength indicator is below a high dynamic range of the received radio frequency signal. The radio device further has an automatic gain controller. The automatic gain controller initially sets the gain of the Rx path of the radio device to a maximum of minimum gain, and then waits for DC-offsets in the Rx path to cancel. If, at maximum or minimum gain, a reading of the received signal strength indicator is within a particular range, the automatic gain controller sets the gain to the reading. Then, automatic gain control settles. If this is not the case, the gain of the Rx path is stepwise decreased or increased, while repeating the DC-offset cancellation step of waiting for the DC-offset to cancel, until the reading of the received signal strength indicator falls in the signal resolving range around the then set gain of the Rx path.

Description

Automatic gain control in a zero intermediate frequency radio device
The present invention relates to automatic gain control in a zero intermediate frequency radio device such as a receiver or transceiver. Such a radio device processes down- converted and demodulated received radio frequency signals, and, when a transmit part is also present, transmits modulated and up-converted signals. Such radio devices can be cellular radio, cordless telephony, or, wireless local area network radio devices, satellite radio devices, or any other suitable radio device.
From the handbook "RF and Microwave Circuit Design for Wireless Communications", L.E. Larson, Artech House Publishers, 1996, page 73, a Direct- Conversion zero-IF receiver is known. In such a receiver, a local oscillator comprised in the receiver is tuned to a carrier frequency of the incoming radio frequency signal. When DC- coupling stages in such a direct conversion zero-IF receiver, serious problems are caused by DC-offset such as due to LO-leakage to an input of a low noise radio frequency amplifier that is usually present between an antenna and a mixer of the zero-IF radio device, and further due to DC-offset in various components of the radio device, such as in channel filters, amplifiers, or in other components. To mitigate such DC-offset problems, AC-coupling is provided in the receive branch of the radio device. Such an AC-coupling can be distributed over various stages whereby all stages are designed such that the DC-offset of a stage is much smaller than the dynamic range of that stage.
In the US Patent No. 5,982,807, an intermediate frequency spread spectrum radio transceiver is disclosed for use in wireless local area network, in the so-called 2.4 GHz ISM band as defined in the IEEE 802.1 lb standard. In the transceiver, a baseband processor comprises a demodulator for spread spectrum phase shift keying (PSK) demodulating information received from a radio circuit comprised in the transceiver. In addition to a biphase or binary PSK mode (BPSK), the transceiver can operate in a quadrature PSK mode (QPSK). The demodulator is connected to an output of an analog-to-digital converter. The analog-to-digital converter is AC-coupled to the radio circuit. For substantially reducing an average DC-component, a particular type of Walsh code is used. As shown in Fig. 1 of US 5,982,807, the wireless transceiver has an antenna, an up/down converter, and a Tx/Rx- switch. The up/down converter is connected to a low noise radio frequency amplifier in a receive branch of the transceiver, and to a radio frequency power amplifier in a transmit branch of the transceiver. The up/down converter is connected to a frequency synthesizer and to an IF modulator/demodulator. The transceiver further comprises various filters, and voltage controlled oscillator. A baseband processor comprise high speed 3 -bit analog to digital converters for receiving the quadrature I and Q signals from the modulator/demodulator. Furthermore, the baseband processor includes a received signal strength indicator monitoring function with a 6-bit analog to digital converter. On page 62 of the DRAFT Supplement, Part 11, to the above IEEE 802.1 lb standard, operating channels are shown for North American Channel Selection. With a local oscillator in the radio device tuned to 2412 MHz, the zero-IF radio device receives radio signals from the shown non-overlapping Channel 1.
In the US Patent No. 5,982,235, an automatic gain control circuit (AGC) is disclosed which is used for mobile communication. As shown in Fig. 7 of US 5,982,235, the gain of an amplifier is set. The amplifier that amplifies an input IF signal, has a gain control function. The thus-amplified signal is output to a demodulation circuit. For application of an AGC in mobile communication, as described, a receiving level changes as great as +10 dB or more to -30 dB or less. In order to take care of a significant drop in the receiving level in excess of the range of control of the AGC, such as due to a fading phenomenon, the shown automatic gain control circuit comprises a fading detection circuit at IF (RSSI), an AGC convergence level setting circuit, a signal-to-noise (S/N) detection circuit, and an AGC setting circuit. The S/N detection circuit that is connected to an output of the amplifier provides one input signal to the AGC convergence level setting circuit. The RSSI provides another input signal to the AGC convergence level setting circuit. The AGC circuit further comprises an attenuation setting circuit coupled to an output of the amplifier. The output signal of the AGC circuit occurs at an output of the attenuation setting circuit. The RSSI detects whether the AGC circuit is on the move at high speed. If this is the case, the AGC convergence level setting circuit controls the AGC convergence level so as to increase or decrease, thereby preventing loss of data. If this is not the case, the ratio of an output signal to noise and the output signal level are maintained at constant levels. If a fading occurs, the level of AGC convergence is increased thereby preventing deterioration of the ratio of the output signal to noise. The attenuation circuit is set such that the level of the output signal remains constant. It is an object of the invention to provide an automatic gain controller in a zero intermediate frequency radio device with AC-coupled stages, whereby a signal resolving range of a received signal strength indicator is below a high dynamic range exhibited by an incoming radio frequency signal.
It is another object of the invention to provide such an automatic gain controller that stepwise iterates to providing an output signal to be sampled in a linear range of the received signal strength indicator, either by initially starting with a maximum gain or with a minimum gain.
It is still another object of the invention to provide such an automatic gain controller that first kicks off by modifying the gain of the low noise radio frequency amplifier (LNA) where the largest DC-offset problems exist and where the effect of out-of-band jammers can be reduced by decreasing the gain of the LNA. It is still another object of the invention to reduce the negative effects of AC- coupling after the AGC has settled, by reducing the cut-off frequency of the AC-coupling.
It is still another object of the invention to distribute gain control over components of the receive branch between the antenna and the signal processor for processing the zero-IF signal. In accordance with the invention, a zero intermediate frequency radio device is provided comprising: an antenna for receiving a radio frequency signal, said radio frequency signal exhibiting a high dynamic range; a frequency down converter for down converting said radio frequency signal to a zero intermediate frequency signal, said frequency down converter comprising a mixer, an AC-coupler, and a received signal strength indicator with a signal resolving range that is below said high dynamic range, said AC-coupler being coupled to an output of said mixer; a signal processor for processing said zero intermediate frequency signal; at least one amplifier coupled between said antenna and said signal processor; and an automatic gain controller for at least gain controlling said at least one amplifier, said automatic gain controller being configured to set a gain of said at least one amplifier by setting said gain to a predetermined gain, by waiting a predetermined time for allowing DC-offset signals in said radio device to decay, by checking whether a reading of said received signal strength indicator is within said signal resolving range, and by setting said gain in accordance with said reading if said reading is within said signal resolving range.
The invention is based upon the insight that in zero intermediate frequency radio device with AC-couplers, the AGC can only be set if no signal saturation at the output of the RSSI occurs, due to DC offsets.
Figure 1 shows a block diagram of a zero intermediate frequency radio device according to the invention. Figure 2 shows an AGC settling table according to the invention, and a first step of gain setting.
Figure 3 shows an AGC settling table according to the invention, and a second step of gain setting.
Figure 4 shows LO-leakage that causes a DC-offset signal at an output of a mixer in the radio device, and an AC-coupler that is coupled to the output of the mixer.
Figure 5 shows an error signal at an output of the AC-coupler as a function of time.
Figure 6 shows AC-coupling and channel filtering of a zero intermediate frequency signal in a radio device. Throughout the figures the same reference numerals are used for the same features.
Figure 1 shows a block diagram of a transceiver 1 as a zero intermediate frequency radio device according to the invention. The transceiver 1 comprises a receive branch Rx and a transmit branch Tx. In another embodiment in which no transmit branch Tx is present, the radio device is a receiver. The transmit branch Tx comprises a quadrature mixer having filters 2 and 3, mixers 4 and 5, and a summing device 6, and further a transmit power amplifier 7 coupled to the quadrature mixer. At input side, the quadrature mixer is coupled to a baseband circuit with a modulator (not shown in detail). At output side, the transmit power amplifier 7 is coupled to a Tx/Rx-switch 8. The Tx/Rx-switch 8 is coupled to an antenna 9. Such a transmit branch is well-known in the art. The receive branch Rx comprises a variable gain low noise radio frequency amplifier (LNA) 10 that is coupled to the Tx/Rx-switch 8. The LNA 10 amplifies an output signal Vslg that corresponds to an incoming radio frequency signal RF that is received by the antenna 9. The radio frequency signal RF, received in channel 1 of the so-called 2.4 GHz band as defined in said IEEE 802.1 lb standard, for instance, exhibits a high dynamic range, typically 80 dB, from -90 dBm to -10 dBm. An output 11 of the LNA 10 is coupled to a frequency down converter 12 for down converting the radio frequency signal RF to a zero-IF signal Vιn. Shown is a quadrature frequency down converter. The frequency down converter 12 comprises mixers 13 and 14 in respective quadrature and in-phase mixer paths that provide filtered and amplified quadrature signals Rx_Q and Rx_I. The frequency down converter 12 further comprises controllable AC-couplers 15, 16, 17, and 18, controllable channel filters 19, 20, 21, and 22, and zero-IF amplifiers 23 and 24. The AC-couplers 15 and 17 are coupled between the mixers 13 and 14 and the zero-IF amplifiers 23 and 24, respectively. The AC-couplers 16 and 18 are coupled between the channel filters 19 and 20, and between the channel filters 21 and 22, respectively. 25 is provided for controlling gains of the amplifiers 10, 23 and 25, and for controlling gains and other parameters of the channel filters 19, 20, 21, and 22. A signal Vout is shown at an output of the AC-coupler 15. Control signals on the control bus 25 are provided by an AGC controller comprised of a signal processor 26 in a baseband circuit 27, of a state machine 28, and of an AGC bus controller 29. The signal or micro processor 26 comprises ROM and RAM (not shown in detail) for storing non-volatile program data, and for storing volatile data for use with the program data. The state machine 28 controls the AGC bus controller 29, and further provides cut-off frequency control signals to the AC- couplers 15, 16, 17, and 18. Once the functionality of the state machine has been defined, a person skilled in the art will have no difficulty in implementing the state machine, in the form of a so-called ASIC (Application Specific Integrated Circuit), for instance. In another embodiment in which signal processor has dedicated I/O-ports, the state machine 28 can be dispensed with. In such an embodiment, the programmed signal processor provides all necessary control signals. The baseband circuit 27 further comprises analog to digital converters 30 and 31 for sampling the quadrature signals Rx_I and Rx_Q. The sampled Rx_I and Rx_Q signals are supplied to a demodulator (not shown in detail here). The transceiver 1 further comprises a frequency synthesizer 32 comprising a PLL for generating local oscillator signals for the receive branch Rx and for the transmit branch Tx. As is well-known in the art, the PLL comprises a voltage controlled oscillator (VCO) 33 and a loop filter 34. A reference oscillator signal (not shown) is supplied to the PLL. In order to generate a 2412 MHz LO signal for ISM channel 1, the 1.2 GHz VCO signal is multiplied by two. For generating ninety degrees phase shifted LO signals that are fed to the mixers 13 and 14 in the receive branch Rx, and to the mixers 4 and 5 in the transmit branch, a 90 degrees phase shifter 35 is coupled to the multiplied by two VCO signal. The transceiver 1 further comprises a received signal strength indicator (RSSI) comprised of squarers 36 and 37, a summer 38, a low pass filter (LPF) 39, a logarithmic ampifier (LOG) 40, and an analog to digital converter 41. The sampled RSSI signal is supplied to the state machine 28 or to the signal processor 26, depending on the particular embodiment.
Figure 2 shows an AGC settling table according to the invention, and a first step of gain setting, and Figure 3 shows the AGC settling table according to the invention, and a second step of gain setting. After the receiver is switch on, the AGC should settle within 10 μsec. The state machine 28 and the signal processor 26, that form an AGC controller, are programmed to implement AGC settling in accordance with the invention. In a first embodiment, initially, the gain of the receive path Rx is set to maximum gain MAX_GAIN. In a second embodiment, initially, the gain of the receive path Rx is set to minimum gain MIN_GAIN. In the first embodiment, exhibiting a faster AGC settling time than the second embodiment, small amplitude radio signals are resolved first, at maximum gain. In the second embodiment, large amplitude radio signals are resolved first, at minimum gain. The first embodiment will now be described in detail. Initially, the AGC-code is set to zero. In the given example, the analog to digital converter 41 is a 5-bit converter, so at its output it produces a digital code between 0-31. It is assumed that the RSSI circuit operates linearly over a 32 dB input signal range (safe range) for a range of output digital codes 0-31. Outside such a 0-31 range, it is assumed that a reading of the analog to digital converter 41 is not a reliable representation of the actual received radio frequency signal RF. Therefore, only a part of the RF signal's dynamic range of 80 dB can be sampled. The AGC settling table 50 shows the required AGC attenuation versus RF input signal level, as an example. A reading of the RSSI is indicated with an arrow. Under these assumptions, at maximum gain, all readings corresponding to greater than 31 are rejected, and the AGC is not set. Too high a setting of the gain, at a low radio frequency signal strength, would, at only a small DC-offset in the Rx path, easily saturate signals in the Rx path. To avoid such a saturation, the AC-couplers 15, 16, 17, and 18 are provided. I.e., as indicated in the AGC table 50, initially, at maximum gain, only radio frequency signals between -90 dBm and -60 dBm can reliably be indicated by the RSSI. In the given example, radio frequency signals in the 80 dB dynamic signal range are coded 0- 80. With such a coding, the AGC can be settled with an accuracy of 1 dB. Other mappings of codes to signals, with a different AGC settling accuracy, may be applied, as will be readily understood by a person skilled in the art. With a reading of code = 15, for instance, at maximum gain, within a code range of 0-31, no saturation occurs. Then, the AGC can be set by reducing the gain in the Rx path with 15 dB, from maximum gain. When setting the gain in the Rx path to a particular gain value it is essential to wait until all DC-offset in the Rx path has been removed, in all stages thereof before actually using the I&Q output signals. Based on the assumption that the maximum DC-offset of each stage is known, depending on modifying a gain of a particular stage, a waiting time for the DC-offset to cancel is set. The largest DC-offset is to be expected due to LO-leakage from the VCO + frequency doubler to the input of the low noise radio frequency amplifier 11. Other stages, after the mixers 13 and 14, typically exhibit a lower DC-offset. A waiting time for DC-offset to at the input of the LNA 11 to cancel, is typically set 2-3 μsec. For other stages, a waiting time is typically set to 1 μsec. With a reading of code = 31, at maximum gain, saturation occurs. Then, the AGC cannot be set and a further step is needed, similar to the above described step of gain setting and waiting for DC-offset to cancel. In the further step, from maximum gain, the gain in the Rx path is reduced by 31 dB. This means that in the further step, radio frequency signals can be indicated with a signal strength between -59 dBm and -29 dBm. In this further step, the AGC-code is set to 31. Also in this further step, it essential to wait until DC-offset due to a change in gain setting has been cancelled. With a reading of code = 2, for instance, the AGC can still not be set, because, due to still too high a gain of the Rx path, the reading code = 2 still saturates the Rx path at the I&Q A/D input. Then, a still further step is needed, similar to the above two steps. In a next step, the gain is reduced by 2 dB. In the given example, the actual input signal is -57 dBm. In the second embodiment, starting off at minimum gain, similar steps are performed, until the RSSI reading falls in a range of codes corresponding to the RSSI reading, and finally setting the RSSI to read zero. Figure 4 shows LO-leakage that causes a DC-offset signal at an output of the mixer 13 in the radio device 1, and the AC-coupler 15 that is coupled to the output of the mixer 13. Further shown are the frequency spectra of the signals Vslg and Vιn, and decay of the DC-offset Vout> DC due to LO-leakage to the input of the LNA 11 as a function of time, at the output of the AC-coupler 15. In the example given, the gain of the LNA 11 can be set in two steps, to +20 dB or to 0 dB. For a 1 MHz cut-off frequency of the AC-coupler 15, at a gain change of the LNA 11 of 20 dB, initially a huge DC-offset is present due to a low leakage at the input of the LNA 11. The waiting time for the DC-offset to cancel is set such that waiting occurs until Vout, DC is smaller than Vslg/10. At a cut-off frequency of 1 MHz, the waiting time is typically 3 μsec. Due to an initially relatively high cut-off frequency of the AC-coupler 15, a notch in its frequency spectrum occurs. Such a notch causes the RSSI to indicate an incorrect measurement of the radio frequency signal RF. It is thus advantageous to reduce the cut-off frequency of the AC-coupler 15, after the AGC has settled. Furthermore, the higher the cut-off frequency of the AC-coupler 15, the worse the signal-to-noise ratio. So, after AGC has settled, the cut-off frequency of the AC-coupler is reduced by reducing the time constant RC of the AC-coupler 15, as indicated. The resistor R can be varied continuously, or in steps.
Figure 5 shows an error signal Verror at an output of the AC-coupler 15 as a function of time t. At t=t0, the cut-off frequency of the AC-coupler 15, and also of the AC- coupler 16 is 1 MHz. At t=tl, when complete AGC gain has been set, the cut-off frequency is reduced to 100 kHz. Eventually, at t=t2, the cut-off frequency is further reduced to 10 kHz, effectively removing AC-coupling to a very large extent. This leads to a gradual reduction of the signal VeiTor to lower than 10% of the signal V,n.
Figure 6 shows a frequency characteristic 60 of AC-coupling and a frequency characteristic 61 of channel filtering of a zero intermediate frequency signal in the radio device 1, and further a frequency spectrum 62 of the zero-IF signal at an output of the mixer 15.
After the AGC has set, it is advantageous to reduce the gain to a received signal strength indicator input by 10 dB, in order to detect both an increase or a decrease in signal level later on. Gain to the input of the received signal strength indicator can be reduced through controllable attenuators (not shown in detail here) coupled between the Rx_Q and Rx_I outputs and the squarers 36 and 37. The nominal set point for the RSSI will then be ten instead of zero, and will indicate signal changes of +10 dB to -22 dB, beyond which it will saturate. Also, a larger range RSSI can be used for this purpose, e.g. a range of 42 dB.
This will give a signal change reading of +10 dB to -32 dB. In this embodiment, readings between 0 and 31 will be used for AGC, whereas readings between -10 and -1 are used for the above purpose.
In the embodiments given, gain reduction, channel filtering, and reduction of cut-off frequencies can be distributed over many stages. When reducing gain of the Rx path, from maximum gain to a lower gain, it is advantageous to first reduce the gain of the LNA 11. Similarly, when increasing the gain of the Rx path, from minimum gain to a higher gain, it is advantageous to increase the gain of the LNA 11 in a last step. Such a gain setting mitigates the effects of out-of-band jammers or interferers in other channels of the ISM band. Furthermore, at a lower gain setting, the radio front end becomes more linear.
In view of the foregoing it will be evident to a person skilled in the art that various modifications may be made within the spirit and scope of the invention as hereinafter defined by the appended claims and that the invention is thus not limited to the examples provided. The word "comprising" does not exclude the presence of other elements or steps than those listed in a claim.

Claims

CLAIMS:
1. A zero intermediate frequency radio device (1) comprising: an antenna (9) for receiving a radio frequency signal (RF), said radio frequency signal (RF) exhibiting a high dynamic range; a frequency down converter (12) for down converting said radio frequency signal (RF) to a zero intermediate frequency signal (Rx_I, Rx_Q), said frequency down converter (12) comprising a mixer (13), an AC-coupler (15), and a received signal strength indicator (36-41) with a signal resolving range that is below said high dynamic range, said AC-coupler (15) being coupled to an output of said mixer (13); a signal processor (26, 28) for processing said zero intermediate frequency signal (Rx , Rx_Q); t least one amplifier (11) coupled between said antenna (9) and said signal processor (26, 28); and an automatic gain controller (28, 29) for at least gain controlling said at least one amplifier (11), said automatic gain controller (28, 29) being configured to set a gain of said at least one amplifier (11) by setting said gain to a predetermined gain, by waiting a predetermined time for allowing DC-offset signals in said radio device (1) to decay, by checking whether a reading of said received signal strength indicator (36-41) is within said signal resolving range, and by setting said gain in accordance with said reading if said reading is within said signal resolving range.
2. A zero intermediate frequency radio device (1) as claimed in Claim 1, wherein said predetermined gain initially is at a maximum gain value (MAX GAIN) of said gain, and said automatic gain controller (28, 29) is configured to stepwise decrease said gain, while repeatedly waiting said predetermined time and repeatedly performing said checking until said reading is within said signal resolving range.
3. A zero intermediate frequency radio device as claimed in Claim 1, wherein said predetermined gain initially is at a minimum gain value (MIN GAIN) of said gain, and said automatic gain controller (28, 29) is configured to stepwise increase said gain, while repeatedly waiting said predetermined time and repeatedly performing said checking until said reading is within said signal resolving range.
4. A zero intermediate frequency radio device (1) as claimed in Claim 2, wherein said at least one amplifier (11) is comprised of a radio frequency amplifier (11) coupled between said antenna (9) and an input of said mixer (13), and of a zero intermediate frequency amplifier (23) coupled between an output of said mixer (13) and said signal processor (26, 28), and said gain is a product of a first gain of said radio frequency amplifier (11) and a second gain of said zero intermediate frequency amplifier (23), said automatic gain controller (28, 29) being configured to first modify said first gain when setting said gain.
5. A zero intermediate frequency radio device (1) as claimed in Claim 3, wherein said at least one amplifier (11) is comprised of a radio frequency amplifier (11) coupled between said antenna (9) and an input of said mixer (13), and of a zero intermediate frequency amplifier (23) coupled between an output of said mixer (23) and said signal processor (26, 28), and said gain is a product of a first gain of said radio frequency amplifier (11) and a second gain of said zero intermediate frequency amplifier (23), said automatic gain controller (28, 29) being configured to last modify said first gain when setting said gain.
6 A gain control method for gain controlling of a zero intermediate frequency radio device (1), said zero intermediate radio device (1) comprising an antenna (9) for receiving a radio frequency signal (RF), said radio frequency signal (RF) exhibiting a high dynamic range, a frequency down converter (12) for down converting said radio frequency signal (RF) to a zero intermediate frequency signal (Rx_I, Rx_Q), said frequency down converter (12) comprising a mixer (13), at least one amplifier (11), and an AC-coupler (15), said AC-coupler (15) being coupled to an output of said mixer (13), and said zero intermediate frequency radio device (1) further comprising a received signal strength indicator (36-41) with a signal resolving range that is below said high dynamic range, said method comprising at least setting a gain of said at least one amplifier (1 1) by: setting said gain to a predetermined gain; waiting a predetermined time for allowing DC-offset signals in said radio device (1) to decay; checking whether a reading of said received signal strength indicator (36-41) is within said signal resolving range; and setting said gain in accordance with said reading if said reading is within said signal resolving range.
PCT/EP2000/012384 1999-12-22 2000-12-08 Automatic gain control in a zero intermediate frequency radio device WO2001047105A2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
EP00991149A EP1203446B1 (en) 1999-12-22 2000-12-08 Automatic gain control in a zero intermediate frequency radio device
JP2001547729A JP4815562B2 (en) 1999-12-22 2000-12-08 Automatic gain control in zero intermediate frequency radio equipment.
DE60021084T DE60021084T2 (en) 1999-12-22 2000-12-08 AUTOMATIC GAIN CONTROL IN A ZERO INTERFERENCE RADIO DEVICE

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/469,880 US6442380B1 (en) 1999-12-22 1999-12-22 Automatic gain control in a zero intermediate frequency radio device
US09/469,880 1999-12-22

Publications (2)

Publication Number Publication Date
WO2001047105A2 true WO2001047105A2 (en) 2001-06-28
WO2001047105A3 WO2001047105A3 (en) 2002-02-28

Family

ID=23865411

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/EP2000/012384 WO2001047105A2 (en) 1999-12-22 2000-12-08 Automatic gain control in a zero intermediate frequency radio device

Country Status (7)

Country Link
US (1) US6442380B1 (en)
EP (1) EP1203446B1 (en)
JP (1) JP4815562B2 (en)
KR (1) KR100685527B1 (en)
CN (1) CN1201485C (en)
DE (1) DE60021084T2 (en)
WO (1) WO2001047105A2 (en)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2003224489A (en) * 2002-01-30 2003-08-08 Nec Corp Base-band circuit of receiver and its low range cutoff frequency control method
DE10219362A1 (en) * 2002-04-30 2003-11-27 Advanced Micro Devices Inc Improved digital automatic gain control in direct conversion receivers
JP2005503697A (en) * 2001-07-16 2005-02-03 クゥアルコム・インコーポレイテッド Digital voltage amplifier using logarithmic and exponential conversion.
EP1553698A1 (en) * 2002-08-20 2005-07-13 Mitsubishi Denki Kabushiki Kaisha Gain control method, gain controller, receiver having the gain controller, and mobile telephone
US7110734B2 (en) 2002-09-05 2006-09-19 Maxim Integrated Products Inc. DC offset cancellation in a zero if receiver
US7245894B2 (en) 2003-04-25 2007-07-17 Kabushiki Kaisha Toshiba Radio receiver and radio signal processing method with controlling gain
US7453526B2 (en) 2004-04-30 2008-11-18 Telegent Systems, Inc. Integrated analog video receiver
US7508451B2 (en) 2004-04-30 2009-03-24 Telegent Systems, Inc. Phase-noise mitigation in an integrated analog video receiver
WO2011005843A3 (en) * 2009-07-10 2011-04-14 Freescale Semiconductor Inc. Receiver with automatic gain control

Families Citing this family (88)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5982807A (en) * 1997-03-17 1999-11-09 Harris Corporation High data rate spread spectrum transceiver and associated methods
US7218938B1 (en) 2002-04-24 2007-05-15 Chung Lau Methods and apparatus to analyze and present location information
US7321774B1 (en) * 2002-04-24 2008-01-22 Ipventure, Inc. Inexpensive position sensing device
US6975941B1 (en) 2002-04-24 2005-12-13 Chung Lau Method and apparatus for intelligent acquisition of position information
US7212829B1 (en) 2000-02-28 2007-05-01 Chung Lau Method and system for providing shipment tracking and notifications
US7905832B1 (en) 2002-04-24 2011-03-15 Ipventure, Inc. Method and system for personalized medical monitoring and notifications therefor
US7366522B2 (en) 2000-02-28 2008-04-29 Thomas C Douglass Method and system for location tracking
US6766148B1 (en) * 2000-03-21 2004-07-20 Koninklijke Phillips Electronics N.V. Switched sideband frequency low-IF transmitter
WO2001071934A1 (en) * 2000-03-21 2001-09-27 Koninklijke Philips Electronics N.V. Communication system with frequency modulation and with a single local oscillator
FR2808157B1 (en) * 2000-04-21 2002-07-26 St Microelectronics Sa SYNTHONIZER OF THE ZERO INTERMEDIATE TYPE AND CONTROL METHOD THEREOF
JP2002076267A (en) * 2000-08-22 2002-03-15 Hitachi Ltd Radio transmitter
DE10043744C1 (en) * 2000-09-05 2002-07-11 Infineon Technologies Ag Receiver circuit for mobile radio receivers with automatic gain control
US6748200B1 (en) * 2000-10-02 2004-06-08 Mark A. Webster Automatic gain control system and method for a ZIF architecture
US7068987B2 (en) 2000-10-02 2006-06-27 Conexant, Inc. Packet acquisition and channel tracking for a wireless communication device configured in a zero intermediate frequency architecture
US7054605B1 (en) * 2001-01-16 2006-05-30 Sequoia Communications Corporation Variable-gain low noise amplifier to reduce linearity requirements on a radio receiver
SE521838C2 (en) * 2001-02-16 2003-12-09 Nat Semiconductor Corp Method and apparatus for automatic gain control
US7076225B2 (en) * 2001-02-16 2006-07-11 Qualcomm Incorporated Variable gain selection in direct conversion receiver
US6941121B2 (en) * 2001-05-18 2005-09-06 Rf Micro Devices, Inc. Method for calibrating a DC offset cancellation level for direct conversion receivers
US20030120484A1 (en) * 2001-06-12 2003-06-26 David Wong Method and system for generating colored comfort noise in the absence of silence insertion description packets
US6862438B2 (en) * 2002-03-25 2005-03-01 Broadcom Corporation Programmable gain amplifier (PGA) with AGC in receiver section
US6819910B2 (en) * 2002-03-08 2004-11-16 Broadcom Corp. Radio employing a self calibrating transmitter with reuse of receiver circuitry
JP3805258B2 (en) * 2002-01-29 2006-08-02 松下電器産業株式会社 Direct conversion receiver
US6700514B2 (en) * 2002-03-14 2004-03-02 Nec Corporation Feed-forward DC-offset canceller for direct conversion receiver
US6845232B2 (en) * 2002-03-25 2005-01-18 Broadcom Corporation Analog peak detection circuitry for radio receivers
US7110736B2 (en) * 2002-03-25 2006-09-19 Broadcom Corporation Analog peak detection circuitry for radio receivers
US9182238B2 (en) 2002-04-24 2015-11-10 Ipventure, Inc. Method and apparatus for intelligent acquisition of position information
US9049571B2 (en) 2002-04-24 2015-06-02 Ipventure, Inc. Method and system for enhanced messaging
KR100474085B1 (en) * 2003-02-07 2005-03-10 인티그런트 테크놀로지즈(주) Circuit and Method for DC offset Calibration and Signal Processing Apparatus using the same
DE10250612B4 (en) * 2002-10-30 2014-01-16 Advanced Micro Devices, Inc. Automatic power level control circuit for a transceiver
DE10250613B4 (en) * 2002-10-30 2007-02-08 Advanced Micro Devices, Inc., Sunnyvale Integrated RF signal level detector usable for automatic power level control
JP4015008B2 (en) * 2002-11-21 2007-11-28 株式会社ルネサステクノロジ Semiconductor integrated circuit for communication and wireless communication system
JP4230762B2 (en) * 2002-12-20 2009-02-25 株式会社ルネサステクノロジ Direct conversion receiver
US20040125869A1 (en) * 2002-12-31 2004-07-01 May Michael R. Method and apparatus for non-intrusive transceiver property adjustment
AU2003286364A1 (en) * 2003-01-07 2004-07-29 Koninklijke Philips Electronics N.V. Method and circuit arrangement for determining the signal strength in receivers with complex signal processing
US7003274B1 (en) 2003-03-05 2006-02-21 Cisco Systems Wireless Networking (Australia) Pty Limited Frequency synthesizer and synthesis method for generating a multiband local oscillator signal
US20040242177A1 (en) * 2003-05-28 2004-12-02 Fodus Communications, Inc. Wireless LAN receiver with packet level automatic gain control
JP2005020119A (en) * 2003-06-24 2005-01-20 Renesas Technology Corp Semiconductor integrated circuit for communication, wireless communication system, and adjustment method of gain and offset
US7885627B2 (en) * 2003-07-07 2011-02-08 Advanced Micro Devices, Inc. Optimal initial gain selection for wireless receiver
US7212798B1 (en) 2003-07-17 2007-05-01 Cisco Technology, Inc. Adaptive AGC in a wireless network receiver
ATE364261T1 (en) * 2003-07-30 2007-06-15 Texas Instruments Inc REDUCING DYNAMIC DC VOLTAGE SHIFT IN A RADIO RECEIVER
US6980052B1 (en) 2003-08-08 2005-12-27 Linear Technology Corporation Low-voltage pre-distortion circuit for linear-in-dB variable-gain cells
US6972624B1 (en) 2003-08-08 2005-12-06 Linear Technology Corporation Low-voltage high dynamic range variable-gain amplifier
JP4090980B2 (en) * 2003-10-29 2008-05-28 松下電器産業株式会社 DC offset transient response cancellation system
JP4298468B2 (en) * 2003-10-31 2009-07-22 シャープ株式会社 Frequency conversion circuit, radio frequency receiver, and radio frequency transceiver
US7991379B2 (en) * 2003-12-19 2011-08-02 Vixs Systems, Inc. RF transmitter and receiver front-end
EP1724937A1 (en) * 2004-03-08 2006-11-22 Matsushita Electric Industrial Co., Ltd. Receiving circuit, and receiving apparatus and transmitting/receiving apparatus using the receiving circuit
EP1578023B1 (en) * 2004-03-18 2010-11-24 Infineon Technologies AG AC coupling bandwidth switch
US8204466B2 (en) 2004-05-21 2012-06-19 Realtek Semiconductor Corp. Dynamic AC-coupled DC offset correction
US7215266B2 (en) * 2004-05-21 2007-05-08 Wionics Research Hybrid DC offset cancellation scheme for wireless receiver
US7272374B2 (en) * 2004-06-30 2007-09-18 Silicon Laboratories Inc. Dynamic selection of local oscillator signal injection for image rejection in integrated receivers
JP4028528B2 (en) * 2004-07-05 2007-12-26 松下電器産業株式会社 Direct conversion receiver and mobile phone
US20060009186A1 (en) * 2004-07-08 2006-01-12 Bin Liu Receiver front-end filtering using low pass filtering and equalization
US20060046784A1 (en) * 2004-08-31 2006-03-02 Tzu-Hung Chen Multiple antenna control mechanism for wireless analog communications
FR2876517B1 (en) * 2004-10-08 2009-04-10 Groupe Ecoles Telecomm DEMODULATOR AND MODULATOR-DEMODULATOR BY DIRECT FREQUENCY CONVERSION
US7606550B2 (en) * 2004-10-29 2009-10-20 Broadcom Corporation Method and system for a dual mode receiver with low intermediate frequency (IF) and zero second IF
US7440495B1 (en) * 2005-03-10 2008-10-21 Xilinx, Inc. FPGA having AC coupling on I/O pins with an effective bypass of the AC coupling
US7502603B2 (en) * 2005-06-03 2009-03-10 Maxim Integrated Products, Inc. DC cancellation in zero-IF receivers
US20070169307A1 (en) * 2006-01-26 2007-07-26 Xerox Corporation Adjustable castor assembly
JP2007281633A (en) * 2006-04-04 2007-10-25 Niigata Seimitsu Kk Receiver
US8254865B2 (en) 2006-04-07 2012-08-28 Belair Networks System and method for frequency offsetting of information communicated in MIMO-based wireless networks
US20090117859A1 (en) * 2006-04-07 2009-05-07 Belair Networks Inc. System and method for frequency offsetting of information communicated in mimo based wireless networks
US7881690B2 (en) 2006-04-07 2011-02-01 Belair Networks Inc. System and method for zero intermediate frequency filtering of information communicated in wireless networks
KR100736228B1 (en) * 2006-04-28 2007-07-06 삼성탈레스 주식회사 Symbol detection method for rfid system
JP2008011027A (en) * 2006-06-28 2008-01-17 Fujitsu Ltd Receiver
US7760003B2 (en) 2006-10-17 2010-07-20 Mediatek Inc. Controllable resistive circuit for providing a continuous variable resistance
US7411446B2 (en) * 2006-11-09 2008-08-12 Industrial Technology Research Institute DC offset cancellation circuit
US7742751B2 (en) * 2006-12-20 2010-06-22 Intel Corporation Filter scheme for receiver
US7622987B1 (en) 2007-01-25 2009-11-24 Pmc-Sierra, Inc. Pattern-based DC offset correction
US8812052B2 (en) 2007-02-27 2014-08-19 Qualcomm Incorporated SPS receiver with adjustable linearity
US20090031485A1 (en) * 2007-07-30 2009-02-05 Robert Prusinski Face Shield for Safety Helmet
JP4901679B2 (en) * 2007-10-02 2012-03-21 株式会社東芝 Wireless transmission / reception device and wireless transmission method
JP4525731B2 (en) * 2007-10-29 2010-08-18 カシオ計算機株式会社 Receiver circuit and clock
JP5084543B2 (en) * 2008-02-12 2012-11-28 キヤノン株式会社 Image processing apparatus and image processing method
US7983642B2 (en) * 2008-03-31 2011-07-19 Analog Devices, Inc. Method and system for detecting an out of band interferer in an RF receiver
TW201015860A (en) * 2008-10-01 2010-04-16 Ralink Technology Corp Flexible DC offset cancellation for direct conversion transceiver and control method thereof
US9231630B2 (en) * 2009-05-05 2016-01-05 San Diego, CA Radio device having dynamic intermediate frequency scaling
US8299920B2 (en) 2009-09-25 2012-10-30 Fedex Corporate Services, Inc. Sensor based logistics system
US8239169B2 (en) 2009-09-25 2012-08-07 Gregory Timothy L Portable computing device and method for asset management in a logistics system
US9633327B2 (en) 2009-09-25 2017-04-25 Fedex Corporate Services, Inc. Sensor zone management
CN101789801A (en) * 2009-12-30 2010-07-28 浙江大学 Zero intermediate frequency receiver based on FBAR (Film Bulk Acoustic Resonator) and wireless communication transceiver
TWI473443B (en) * 2012-07-12 2015-02-11 Issc Technologies Corp A direct-conversion transceiver with dc offset compensation and method using the same
US20140073278A1 (en) * 2012-09-10 2014-03-13 Uniband Electronic Corp. RSSI estimation based on VGA control and threshold detection
WO2014070779A1 (en) * 2012-10-30 2014-05-08 Anayas360.Com, Llc. Address based serial communication interface for control and monitoring of system-on-chip implementations
JP6445883B2 (en) 2015-01-30 2018-12-26 東芝メモリ株式会社 Reception circuit and communication system
US9853752B2 (en) * 2016-03-31 2017-12-26 Nxp B.V. Method and system for generating a received signal strength indicator (RSSI) value that corresponds to a radio frequency (RF) signal
US10230345B1 (en) * 2017-08-31 2019-03-12 Silicon Laboratories Inc. System, apparatus and method for performing automatic gain control in a receiver for short range wireless communications
US10644816B2 (en) * 2018-06-19 2020-05-05 Nxp B.V. Narrow band received signal strength indicator system
US11804811B2 (en) 2021-04-29 2023-10-31 Silicon Laboratories Inc. Apparatus for determining when an automatic gain control circuit has settled

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4944025A (en) * 1988-08-09 1990-07-24 At&E Corporation Direct conversion FM receiver with offset
US5918167A (en) * 1997-03-11 1999-06-29 Northern Telecom Limited Quadrature downconverter local oscillator leakage canceller
US5982235A (en) * 1997-04-30 1999-11-09 Matsushita Electric Industrial Co., Ltd. Automatic gain control circuit
US5982807A (en) * 1997-03-17 1999-11-09 Harris Corporation High data rate spread spectrum transceiver and associated methods

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH02214319A (en) * 1989-02-15 1990-08-27 Mitsubishi Electric Corp Digital agc circuit
JPH082058B2 (en) * 1989-06-13 1996-01-10 日本電気株式会社 Automatic gain control system
JPH04328907A (en) * 1991-04-26 1992-11-17 Fukushima Nippon Denki Kk Amplifier
JP3454882B2 (en) * 1992-12-25 2003-10-06 株式会社東芝 Wireless receiver
JPH0794981A (en) * 1993-09-20 1995-04-07 Toshiba Corp Automatic gain control circuit
JPH08181554A (en) * 1994-12-21 1996-07-12 Toshiba Corp Digital radio communication equipment provided with automatic gain control circuit
JP2689932B2 (en) * 1994-12-30 1997-12-10 日本電気株式会社 Radio selective call receiver
US6242982B1 (en) * 1999-11-10 2001-06-05 Scientific-Atlanta, Inc. Amplifier with self setting automatic gain control circuit

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4944025A (en) * 1988-08-09 1990-07-24 At&E Corporation Direct conversion FM receiver with offset
US5918167A (en) * 1997-03-11 1999-06-29 Northern Telecom Limited Quadrature downconverter local oscillator leakage canceller
US5982807A (en) * 1997-03-17 1999-11-09 Harris Corporation High data rate spread spectrum transceiver and associated methods
US5982235A (en) * 1997-04-30 1999-11-09 Matsushita Electric Industrial Co., Ltd. Automatic gain control circuit

Cited By (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2005503697A (en) * 2001-07-16 2005-02-03 クゥアルコム・インコーポレイテッド Digital voltage amplifier using logarithmic and exponential conversion.
JP2009284498A (en) * 2001-07-16 2009-12-03 Qualcomm Inc Digital voltage amplifier with logarithmic and exponential conversion
US7257178B2 (en) 2002-01-30 2007-08-14 Nec Corporation Base band circuit of receiver and low cut-off frequency control method
JP2003224489A (en) * 2002-01-30 2003-08-08 Nec Corp Base-band circuit of receiver and its low range cutoff frequency control method
DE10219362A1 (en) * 2002-04-30 2003-11-27 Advanced Micro Devices Inc Improved digital automatic gain control in direct conversion receivers
DE10219362B4 (en) * 2002-04-30 2009-12-31 Advanced Micro Devices, Inc., Sunnyvale Automatic gain control for a direct converter and method for controlling the gain of a baseband signal in such a receiver
US7003271B2 (en) 2002-04-30 2006-02-21 Advanced Micro Devices, Inc. Direct conversion receiver having a gain-setting dependent filter parameter
EP1553698A4 (en) * 2002-08-20 2006-07-26 Mitsubishi Electric Corp Gain control method, gain controller, receiver having the gain controller, and mobile telephone
EP1553698A1 (en) * 2002-08-20 2005-07-13 Mitsubishi Denki Kabushiki Kaisha Gain control method, gain controller, receiver having the gain controller, and mobile telephone
US7532873B2 (en) 2002-09-05 2009-05-12 Maxim Integrated Products, Inc. DC offset cancellation in a zero IF receiver
US7110734B2 (en) 2002-09-05 2006-09-19 Maxim Integrated Products Inc. DC offset cancellation in a zero if receiver
US7245894B2 (en) 2003-04-25 2007-07-17 Kabushiki Kaisha Toshiba Radio receiver and radio signal processing method with controlling gain
US7508451B2 (en) 2004-04-30 2009-03-24 Telegent Systems, Inc. Phase-noise mitigation in an integrated analog video receiver
US7542100B2 (en) 2004-04-30 2009-06-02 Telegent Systems, Inc. Video receiver with adaptive image rejection
US7505086B2 (en) 2004-04-30 2009-03-17 Telegent Systems, Inc. Video receiver with DC offset cancellation
US7453526B2 (en) 2004-04-30 2008-11-18 Telegent Systems, Inc. Integrated analog video receiver
US7929060B2 (en) 2004-04-30 2011-04-19 Telegent Systems, Inc. Video receiver with reduced power mode
US7932958B2 (en) 2004-04-30 2011-04-26 Telegent Systems, Inc. Integrated analog video receiver
US8077262B2 (en) 2004-04-30 2011-12-13 Telegent Systems, Inc. Video receiver with DC offset cancellation
US8203653B2 (en) 2004-04-30 2012-06-19 Telegent Systems, Inc. Integrated analog video receiver
WO2011005843A3 (en) * 2009-07-10 2011-04-14 Freescale Semiconductor Inc. Receiver with automatic gain control

Also Published As

Publication number Publication date
EP1203446B1 (en) 2005-06-29
JP2003518793A (en) 2003-06-10
CN1364337A (en) 2002-08-14
CN1201485C (en) 2005-05-11
DE60021084T2 (en) 2006-05-18
EP1203446A2 (en) 2002-05-08
DE60021084D1 (en) 2005-08-04
US6442380B1 (en) 2002-08-27
JP4815562B2 (en) 2011-11-16
WO2001047105A3 (en) 2002-02-28
KR100685527B1 (en) 2007-02-22
KR20010103018A (en) 2001-11-17

Similar Documents

Publication Publication Date Title
EP1203446B1 (en) Automatic gain control in a zero intermediate frequency radio device
RU2241304C2 (en) Method and device for automatic gain control and dc component bias elimination in quadrature-demodulation receiver
US6781424B2 (en) Single chip CMOS transmitter/receiver and method of using same
EP1618674B1 (en) An amps receiver system using a zero-if architecture
EP1201029B1 (en) Automatic gain control and offset correction
US6670901B2 (en) Dynamic range on demand receiver and method of varying same
US20050147192A1 (en) High frequency signal receiver and semiconductor integrated circuit
EP1449297B1 (en) Direct conversion receiver
US7522900B2 (en) DC offset correction for use in a radio architecture
EP1157489B1 (en) High dynamic range low ripple rssi for zero-if or low-if receivers
AU6263598A (en) Receiver if system with active filters
KR19980018862A (en) WIRELESS TELECOMMUNICATION EQUIPMENT
US20030081706A1 (en) Noise reduction filtering in a wireless communication system
US10263654B2 (en) Radio receiver and intermediate frequency selection method

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 00806595.0

Country of ref document: CN

AK Designated states

Kind code of ref document: A2

Designated state(s): CN JP KR

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR

WWE Wipo information: entry into national phase

Ref document number: 1020017010614

Country of ref document: KR

121 Ep: the epo has been informed by wipo that ep was designated in this application
ENP Entry into the national phase

Ref document number: 2001 547729

Country of ref document: JP

Kind code of ref document: A

WWE Wipo information: entry into national phase

Ref document number: 2000991149

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1020017010614

Country of ref document: KR

AK Designated states

Kind code of ref document: A3

Designated state(s): CN JP KR

AL Designated countries for regional patents

Kind code of ref document: A3

Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE TR

WWP Wipo information: published in national office

Ref document number: 2000991149

Country of ref document: EP

WWG Wipo information: grant in national office

Ref document number: 2000991149

Country of ref document: EP

WWG Wipo information: grant in national office

Ref document number: 1020017010614

Country of ref document: KR