WO2003019456A1 - Predicting chip yields through critical area matching - Google Patents

Predicting chip yields through critical area matching Download PDF

Info

Publication number
WO2003019456A1
WO2003019456A1 PCT/US2002/027033 US0227033W WO03019456A1 WO 2003019456 A1 WO2003019456 A1 WO 2003019456A1 US 0227033 W US0227033 W US 0227033W WO 03019456 A1 WO03019456 A1 WO 03019456A1
Authority
WO
WIPO (PCT)
Prior art keywords
sampled
yield
defects
critical area
test
Prior art date
Application number
PCT/US2002/027033
Other languages
French (fr)
Inventor
Kurt H. Weiner
Gaurav Verma
Original Assignee
Kla-Tencor Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Kla-Tencor Corporation filed Critical Kla-Tencor Corporation
Publication of WO2003019456A1 publication Critical patent/WO2003019456A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/30Structural arrangements specially adapted for testing or measuring during manufacture or treatment, or specially adapted for reliability measurements
    • H01L22/34Circuits for electrically characterising or monitoring manufacturing processes, e. g. whole test die, wafers filled with test structures, on-board-devices incorporated on each die, process control monitors or pad structures thereof, devices in scribe line
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/302Contactless testing
    • G01R31/305Contactless testing using electron beams
    • G01R31/307Contactless testing using electron beams of integrated circuits
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/2851Testing of integrated circuits [IC]
    • G01R31/2884Testing of integrated circuits [IC] using dedicated test connectors, test elements or test circuits on the IC under test
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/2851Testing of integrated circuits [IC]
    • G01R31/2894Aspects of quality control [QC]

Definitions

  • This invention relates to methods and apparatus for detecting defects in a semiconductor test structure to thereby predict product yield. More particularly, it relates to voltage contrast techniques for inspecting test structures to predict product yield across multiple product chips having different critical areas.
  • a voltage contrast inspection of a test structure is accomplished with a scanning electron microscope.
  • the voltage contrast technique operates on the basis that potential differences in the various locations of a sample under examination cause differences in secondary electron emission intensities when the sample is the target of an electron beam.
  • the potential state of the scanned area is acquired as a voltage contrast image such that a low potential portion of, for example, a wiring pattern might be displayed as bright (intensity of the secondary electron emission is high) and a high potential portion might be displayed as dark (lower intensity secondary electron emission).
  • the system may be configured such that a low potential portion might be displayed as dark and a high potential portion might be displayed as bright.
  • a secondary electron detector is used to measure the intensity of the secondary electron emission that originates from the path swept by the scanning electron beam. Images may then be generated from these electron emissions.
  • a defective portion can be identified from the potential state or appearance of the portion under inspection.
  • the portion under inspection is typically designed to produce a particular potential and resulting brightness level in an image during the voltage contrast test. Hence, when the scanned portion's potential and resulting image appearance differs significantly from the expected result, the scanned portion is classified a defect.
  • One inventive test structure designed by the present assignee has alternating high and low potential conductive lines during a voltage contrast inspection.
  • the low potential lines are at ground potential, while the high potential lines are at a floating potential.
  • both lines will now produce a low potential during a voltage contrast inspection.
  • an open defect present within a line that is supposedly coupled to ground this open will cause a portion of the line to be left at a floating potential to thereby produce a high potential during the voltage contrast inspection.
  • Both open and short defects causes two adjacent lines to have a same potential during the voltage inspection.
  • the results from inspecting a test structure may then be used to predict yield of a product chip that is fabricated with the same process as the test structure.
  • yield prediction of a chip i.e., the probability that the chip will fail
  • Critical area refers to the total area of the chip as a function of the defect size in which the defect can occur and cause a fault (e.g., a short or open).
  • Figures 1A and IB illustrate the concept of critical area.
  • Each specific configuration of semiconductor circuit, pattern, and test structure has an associated critical area for a given defect size. Additionally, each specific circuit, pattern, and test structure has an associated critical area curve as a function of defect size.
  • Figure 1 A is a diagrammatic top view of a simple test structure 100 having two conductive lines 102a and 102b.
  • the lines 102a and 102b both have a width 104 and a line spacing 106.
  • Figure IB is a graph of critical area as a function of defect size for the test structure 100 of Figure 1A.
  • a defect 110 that is sized to be less than the line spacing will not cause a fault (e.g., short) in any area of test structure 100.
  • critical area is zero for defects sizes less than width 106.
  • a defect 108 having a size (e.g., radius) equal to or greater than the width size 106 will have an associated critical area in which it causes a fault.
  • the defect 108 is positioned in a narrow area 109 that runs down the centerline between the two lines 102, it will cause a fault by shorting the two lines 102.
  • This narrow area 109 is the critical area for defect 108.
  • the critical area will continue to increase for increasingly sized defects until a critical area plateaus is reached. This plateau is reached at a particular defect size for which the critical area equals the area of the test structure. For this test structure 100, the critical area plateaus at a defect size that is twice the width of the line spacing 106.
  • Figure 2 shows illustrative plots of critical area for a test structure as a function of defect size, critical area of a particular product chip as a function of defect size, and the number of defects measured for the test structure as a function of defect size.
  • defect counts are measured on the test structure, for example, for defect sizes greater than 204.
  • defects having a size less than 204 are simply not captured because of limitation in the metrology tool.
  • the defect size distribution i.e., defect count as a function of defect size
  • the test structure may be plotted for defect sizes
  • yield for a particular chip is based on the area under both of its related defect size distribution and critical area curves.
  • yield for a product chip that has a different critical area than the test structure's critical area is typically based on the product's critical area curve (i.e., not the test structure's critical area curve) and defect size distribution curve.
  • yield for the product chip is equal to area 206.
  • the critical area of the product chip is known, its defect size distribution curve is not known within tolerable certainty.
  • defect size distribution has an associated margin of error 208. Unfortunately, this uncertainty is introduced into the yield calculation for the product. As a result, a product yield prediction that is based on a measured defect size distribution curve may be inaccurate and unreliable due to the inaccuracy of the defect size distribution curve.
  • a test chip having a plurality of test structures is provided that is designed so that defect sampling may be customized to obtain different critical areas from the test chip.
  • Each test structure is conceptually divided into a plurality of unit cells (e.g., a pair of grounded and floating conductive lines).
  • the defects of a percentage of unit cells may then be sampled for each test structure to conceptually form a sub test structure that has a different size than the original test structure.
  • the percentage of unit cells that are sampled for each test structure is chosen so as to achieve a specific critical area curve.
  • the defects from each sampled set of unit cells may then combined to determine yield for a product chip having the same specific critical area curve.
  • a first set of unit cells may be sampled from the test structures to predict yield for a product chip having a first critical area, and a second different set of unit cells may be sampled to predict yield for a product chip having a second critical area.
  • the granularity of each unit cell is relatively small (e.g., equal to or less than 25
  • the granularity of each cell has a width equal to two line widths (e.g., a floating and grounded line) plus line spacing.
  • Conventional test structures that implement probe pads cannot achieve such small granularity as test structures of the present invention
  • each probe pad tends to be relatively large (e.g., 100 to 200 ⁇ m).
  • Each unit cell may have different attribute values that affect random yield (herein referred to as "random" attributes).
  • these random attributes may include line spacing and line width.
  • the test structure may also have different values for their random attributes.
  • the test structures may have different combinations of values for line width and spacing.
  • the percentages of unit cells that are sampled from the test structures are selected to achieve a specific critical area curve.
  • the sampled defect data is then combined to achieve the specific critical area curve for the sampled test structures.
  • a critical area curve is formed based on the percentage of unit cells sampled from each different type of test structure. For instance, a first percentage of unit cells are sampled from a first test structure having a first set of line width and spacing values and a second percentage is sampled from a second test structure having a second set of line width and spacing values that differ from the first set. After a particular critical area curve is achieved, random yield for a product chip having the particular critical area may then be predicted from the sampled defect data.
  • one or more test structure also may have one or more attributes that affect systematic yield (herein referred to as "systematic" attributes), as compared to the above described random attributes which affect random yield.
  • a test chip may include one or more test structures that include systematic attributes that represent systematic attributes found on various product chips. Defects may then be selectively sampled from one or more test structures that represent a particular product chip. This defect data may be used to predict systematic yield. The predicted systematic yield may then be combined with the predicted random yield to predict total yield for a particular product.
  • a method of sampling a test chip having a plurality of test structures In one embodiment, a method of sampling a test chip having a plurality of test structures is disclosed.
  • defects are sampled from a first set of selected percentage areas of one or more test structures.
  • the sampled defects from the first set of selected percentage areas are combined.
  • the first set of the percentage areas are selected so that the combined sampled defects from the first set of selected percentage areas have an associated first critical area curve.
  • the first critical area curve substantially matches a first product chip's critical area curve.
  • defects are sampled from a second set of selected percentage areas of one or more test structures. The sampled defects from the second set of selected percentage areas are combined. The second set of the percentage areas are selected so that the combined sampled defects from the second set of selected percentage areas have an associated second critical area curve that differs from the first critical area curve.
  • the first critical area curve substantially matches a first product chip's critical area curve and the second critical area curve substantially matches a second product chip's critical area curve.
  • a first yield is predicted based on the sampled defects from the first set of selected percentage areas.
  • the first yield is applicable to any product chip having the same first critical area curve as the sampled defect data from the first set of selected percentage areas.
  • a second yield is predicted based on the sampled defects from the second set of selected percentage areas. The predicted yield is applicable to any product chip having the same first critical area curve as the sampled defect data from the second set of selected percentage areas.
  • the first and second yields are provided to designers of product chips, and a product chip that has the same characteristics as test structures that were sampled to achieve either the first or second yield, whichever is higher, is designed.
  • a product chip that excludes the same characteristics as test structures that were sampled to achieve either the first or second yield, whichever is lower, is designed.
  • a first percentage area of a first test structure is sampled for defects and a second percentage area of a second test structure is sampled for defects.
  • the first percentage area differs from the second percentage area.
  • the first test structure has a first set of characteristics that differ from a second set of characteristics of the second test structures.
  • the first and second set of characteristics each include a set of line width and line spacing values.
  • a first yield is predicted based on the sampled defects from the first set of selected percentage areas.
  • the first yield is applicable to any product chip having the same first critical area curve as the sampled defect data from the first set of selected percentage areas.
  • the test structures include random test structures that are designed for accurate prediction of the first yield and systematic test structures that are designed for accurate prediction of a systematic yield for a same type of structure as the systematic test structures.
  • the systematic test structures are selectively sampled for defects so that the systematic yield is predicted for selected types of structures.
  • the first yield is combined with the systematic yield to obtain a total yield.
  • the total yield may be provided to designers of product chips where a product chip is designed based on the provided total yield.
  • the invention pertains to a computer program product for sampling a test chip having a plurality of test structures using an inspection system.
  • the computer program product includes at least one computer readable medium and computer program instructions stored within the at least one computer readable product configured to cause the inspection system to performed one or more of the above described methods.
  • the invention pertains to an inspection system for sampling a test chip having a plurality of test structures.
  • the system includes a beam generator for generating an electron beam, a detector for detecting electrons, and a controller arranged to perform one or more of the above described methods.
  • Figure 1A is a diagrammatic top view of a simple test structure having two conductive lines.
  • Figure IB is a graph of critical area as a function of defect size for the test structure of Figure 1A.
  • Figure 2 shows illustrative plots of critical area 1 for a test structure as a function of defect size, critical area 2 of a particular product chip as a function of defect size, the number of defects measured for the test structure as a function of defect size, and a hypothetical number of defects for the product chip as a function of defect size.
  • Figure 3 is a diagrammatic top view representation of a test structure in which the sampling and yield prediction techniques of the present invention may be implemented.
  • Figure 4 is a diagrammatic top view representation of a test structure having defects in which the sampling and yield prediction techniques of the present invention may be implemented.
  • Figure 5 shows two different sampling configurations for seven test structures on a test chip which mimic two different product chips' critical area curves.
  • Figure 6 is a flowchart illustrating a procedure for determining sampling percentage areas for a plurality of different test structures to obtain a particular critical area in accordance with one embodiment of the present invention.
  • Figure 7 is a diagrammatic representation of a system in which the techniques of the present invention may be implemented.
  • the detection techniques of the present invention may be applied to any type of structures having features that respond to a voltage contrast inspection in a known way when defects are not present within the test structure and may be sampled for defects so as to conceptually form differently sized sub test structures from the original test structure.
  • the test structures include features that will have particular voltage potentials when scanned with an electron beam. Some of the features may retain a low potential, while other features charge up to a higher potential.
  • the image will also depend on the features' particular potentials achieved or retained during the electron beam scan. For example, a features having a low potential may result in a bright feature, while a feature with a high potential may result in a dark feature within the image.
  • low potential features may appear dark, and high potential features appear bright. Since the test structure is designed to result in a particular image, one may determine whether there is a defect in a portion of the test structure by comparing the imaged "target" portion to a reference image having no defects.
  • the reference image may be an identical portion of the test structure or may be generated from a design database (e.g., that was used to fabricate the test structure). Significant differences between the target and the reference images may be classified as defects.
  • each test structure is designed so that it may contain defects in any one of a plurality of conceptual unit cells.
  • each unit cell includes a pair of conductive lines that are designed to appear as a bright line and a dark line during a voltage contrast inspection. Two dark lines or two bright lines within the same unit cell are classified as a defect.
  • This design allows a certain percentage of unit cells to be sampled for defects so as to obtain a sub test structure having a particular size and associated critical area curve.
  • the granularity of each unit cell is relatively small to achieve different critical area curves by combining a different number of unit cells.
  • the granularity of each unit cell is equal to or less than 25 ⁇ m.
  • FIG. 3 is a diagrammatic top view representation of a test structure 300 in which the sampling and yield prediction techniques of the present invention may be implemented.
  • Test structure 300 is referred to as a comb-like structure.
  • the test structure 300 includes a plurality of grounded conductive lines 302 and a plurality of floating conductive line 304.
  • Voltage contrast images of a top portion of the conductive lines 302 and 304 are generated as an electron beam moves in direction 308.
  • Each image (e.g., 310a and 310b) is referred herein to as an "image cell.”
  • the image cells correspond to feature portions that are designed to result in substantially identical images when no defects are present.
  • an image cell is generated for a top portion of each pair of grounded and floating lines.
  • other portions of the features e.g., a middle portion of the conductive lines
  • cell 310a is first obtained and then cell 310b is obtained.
  • each image cell is expected to contain a bright line and a dark line. For example, the grounded lines 302 will appear bright, while the floating lines 304 will appear dark.
  • the inspection tool may be set up so that the grounded lines 302 appear dark and the floating lines 304 appear bright.
  • the specific intensity values of the conductive lines as the electron beam scans across them may also be ascertained to determine defects. When there are no defects, the intensity values are expected to include alternating high and low intensity values.
  • Figure 4 is a diagrammatic top view representation of a test structure 400 having defects in which the sampling and yield prediction techniques of the present invention may be implemented.
  • an electrical short 412a between line 402k and 404k.
  • This short 412a causes both lines 402k and 404k to appear bright.
  • Another type of electrical defect that may occur in a test structure 400 is an open.
  • an open defect 412b in line 402m An open defect causes a portion 416 of line 402m to have a floating potential. Accordingly, the floating portion 416 will appear dark, while the portion of the line that remains coupled to ground (418) will have a bright appearance.
  • Electron beam tool parameter settings determine the percentage difference between the two cells that will be classified as a defect. The parameter settings may be experimentally determined and adjusted, for example, on a sample having a known number of defects.
  • the test structure may contain electrical defects, as well as physical defects.
  • the physical defects may take any form, such as bumps along the edge of the line, indentations along the edge of the line, or holes within the center of the line.
  • mechanisms for filtering physical defects from electrical defects are also provided.
  • the test structure is conceptually divided into a plurality of unit cells 406 through sampling of a selected number of unit cells.
  • each unit cell includes a grounded conductive line 402 and a floating conductive line 404.
  • a sub test structure may be conceptually formed by sampling defects from one or more unit cells 406. For example, defects may be sampled from a single unit cell (e.g., conductive line pair 402a and 402b). As shown, a sub test structure is conceptually formed from three pairs of conductive lines or three unit cells 406a, 406b, and 406c.
  • the substructure's critical area is related to the number of unit cells within such substructure. For example, a substructure that is formed from three unit cells will have a different critical area than a substructure that is formed from two unit cells.
  • the size of each substructure may be changed by sampling a specific number of unit cells within the test structure to form a sub test structure with a different size than the original test structure. More specifically, the critical area curve's total area is affected by the number of unit cells which are sampled. Thus, a critical area having a specific total area may be obtained by sampling a specific number of unit cells from a test structure.
  • a substructure's critical area curve is also affected by the particular characteristics of the features of the test structure. That is, a particularly shaped critical area curve may be obtained by sampling defects from a particular percentage area of a test structure having certain characteristics. These characteristics may include any suitable feature characteristic that affects yield. For example, the characteristics may include line width, line spacing.
  • each cell 406 has an associated line width (LW) and line spacing (LS).
  • LW line width
  • LS line spacing
  • multiple test structures may be provided, where each test structure has different characteristics, such as different LS and LW size combinations. Seven different test structure seems to work well.
  • Different defect sampling areas may be selected for each test structure and combined to thereby obtain the desired critical area curve. For example, the defects from two unit cells are sampled for a first test structure having a first set of LS and LW values, and the defects from three unit cells are sampled for a second test structure having a second set of LS and LW values.
  • FIG. 5 shows two different sampling configurations for seven different test structures formed on a test chip. The sampling configurations are each selected to mimic two different product chips' critical area curves.
  • each test structure (designated by SI through S7) has different LS and LW value combinations.
  • the unit cells of each test structure SI through S7 respectively, have the following LW and LS configurations: 0.24 LW and 0.24 LS, 0.44 LW and 0.28 LS, 0.34 LW and 0.38 LS, 0.24 LW and 0.48 LS, 0.3 LW and 0.66 LS, 0.58 LW and 0.86 LS, 0.24 LW AND 1.2 LS.
  • each test structure has a different percentage area in which defects are sampled.
  • a different number of unit cells are sampled for each test structure to conceptually form a particular sized sub test structure.
  • the sub test structures are formed from the following percentage areas of their respective test structures SI through S7, respectively: 4.4%, 10%, 20%, 22%, 3%, 0%, and 37%>. In one embodiment, these percentages represent the percent of unit cells within the seven different test structures that are sampled, respectively.
  • FIG. 6 is a flowchart illustrating a procedure 600 for determining sampling percentage areas for a plurality of different test structures to obtain a particular critical area in accordance with one embodiment of the present invention. Different combinations of percentage areas are initially selected for each provided test structure in operation 602. The selected percentage areas are then sampled to conceptually form sub structures for each of the provided test structures in operation 604.
  • Critical area curves are then calculated and combined for the different test structures in operation 606.
  • Techniques for calculating critical area curves are well known to those skilled in the art.
  • the position of the defect is varied to positions that substantially cover the entire substructure.
  • Positions that cause failures in the device, such as a short or open, are defined as part of the critical area.
  • defect positions that cause failures are combined to form the critical area. This procedure is repeated for different defect sizes to form a critical area curve.
  • Commercially available software performs critical area calculations for selected test structure configurations, which may be applied to the conceptually formed sub structure configurations.
  • One example critical area software tool is Eyes by University of Edinburgh of Edinburgh, England.
  • the critical area curve for the combined substructures in calculated, it is then determined whether the desired critical area curve has been achieved in operation 608. For example, it is determined whether the calculated critical area curve substantially matches a selected product chip's critical area curve. If the desired critical area curve has not been achieved, the procedure 600 repeats for a next set of selected percentage areas. When the desired critical area is obtained, the procedure 600 ends.
  • the yield of the particular product chip may the be predicted using the sampled defect results from the provided test structure. Since the critical curves of the combined sampled sub test structures (i.e., the selected sampled percentage areas) substantially matches the critical area curve of the selected product chip, the yields measured for the sub test structures may simply be combined to obtain the predicted yield of the product chip. In other words, a defect size distribution curve is not needed, as it is needed for a conventional technique. Accordingly, inaccuracies from the measured defect size distribution are not introduced into the predicted yield. In sum, the techniques of the present invention provide a more accurate mechanism for predicting yield than conventional techniques.
  • a single test chip may be used to predict yield across multiple product chips having different critical area curves. As shown in Figure 5, the same test chip (which includes test structures S 1 through S7) is used to obtain two different critical area curves for two different product chips. This same test chip may also be sampled in a different manner to produce a third, fourth, etc., number of critical area curves that correspond to a third, fourth, etc., product chip.
  • a single test chip may be utilized for several different product chips because the present invention provides mechanisms for customizing defect sampling areas for each test structure on the test chip to thereby obtain a selected critical area.
  • Yield is calculated in any suitable manner for each of the sampled sub test structures which are each formed from sampling defects from a particular percentage of unit cells of each test structure.
  • yield for a defect type j on layer i in a particular sub test structure is calculated using the following equation (1):
  • the total yield for the product chip is then calculated by combining the yield for the different substructures.
  • the following equation (2) shows the relationship between the total yield and the yield for each of seven substructures S 1 through S2:
  • test structures may be utilized, besides the test structure illustrated in
  • test structures 3 and 4 Preferably, some of the test structures have characteristics that affect random yield as the test structures illustrated in Figures 3 and 4, while other test structures have characteristics that affect systematic yield.
  • Total yield is affected by a number of parameters.
  • the equation (3) for yield is shown below:
  • each test structure may be designed to include characteristics that affect either of these two parameters.
  • the above illustrated test structures work well for predicting random type yield.
  • test structures work better for systematic type yield prediction (process margin or pattern related failures), and such test structure types are well known to those skilled in the art.
  • pairs of adjacent short and long conductive lines may be used as the unit cell, which has a higher probability of failures than a pair of equally long conductive lines (such as those illustrated in Figure 3) configured at the same design rules.
  • each cell may include a straight line and a bent line.
  • each cell may have a different via density.
  • a cell may include a long line over a via and a short line over a via.
  • a test chip may be designed to include test structure having different types of test structures that work well for predicting different types of systematic or random yield predictions.
  • the test chip may include test structures that may be selectively sampled to mimic a particular critical area and test structures that mimic systematic attributes that affect systematic yield.
  • random yield prediction the above described techniques may be used.
  • systematic yield prediction the same number and type of patterns may be sampled from the different systematic test structures as occur on a particular product chip that adversely affect systematic yield. Thus, yield may be accurately predicted for the particular product chip since the sampled test patterns may be selected to correspond to the patterns on the particular product chip that contribute to both the systematic and random yield components of the yield equation (3).
  • the yield from the random type substructures is then combined with the yield from the systematic type substructure to obtain the total yield of the product chip (i.e., random yield x systematic yield).
  • the above sampling techniques may be applied to other applications, besides predicting yield for an existing product chip design.
  • the test chip may be used to assess the feasibility of a proposed product chip design before it is implemented.
  • a separate test chip does not have to be designed for each product design since the same test chip may be sampled differently to obtain different yield predictions for different product designs.
  • the yield results from the test chip may then be fed back to the product designers (including fabless foundries) so that they can design a more robust product chip that is less likely to fail.
  • test chip may be used to determine which types of patterns result in the highest yield. Other patterns that result in lower yield may then be avoided in the product chip.
  • Figure 7 is a diagrammatic representation of a scanning electron microscope (SEM) system in which the techniques of the present invention may be implemented.
  • SEM scanning electron microscope
  • the detail in Figure 7 is provided for illustrative purposes.
  • Figure 7 shows the operation of a particle beam with a continuously moving stage.
  • the test structures and product structures and many of the inspection techniques described herein are also useful in the context of other testing devices, including particle beams operated in step and repeat mode.
  • the beam may be moved by deflecting the field of view with an electromagnetic lens.
  • the beam column to be moved with respect to the stage.
  • Sample 1057 can be secured automatically beneath a particle beam 1020.
  • the particle beam 1020 can be a particle beam such as an electron beam.
  • the sample handler 1034 can be configured to automatically orient the sample on stage 1024.
  • the stage 1024 can be configured to have six degrees of freedom including movement and rotation along the x-axis, y-axis, and z-axis.
  • the stage 1024 is aligned relative to the particle beam 1020 so that the x-directional motion of the stage is corresponds to an axis that is perpendicular to a longitudinal axis of inspected conductive lines. Fine alignment of the sample can be achieved automatically or with the assistance of a system operator.
  • the position and movement of stage 1024 during the analysis of sample 1057 can be controlled by stage servo 1026 and interferometers 1028.
  • the inducer 1020 can be repeatedly deflected back and forth in the y direction. According to various embodiments, the inducer 1020 is moving back and forth at approximately 100 kHz. According to a preferred embodiment, the stage 1024 is grounded to thereby ground the substrate and any structure tied to the substrate (e.g., grounded test structure conductive lines) to allow voltage contrast between the floating and grounded structures as the result of scanning the targeted features.
  • the substrate e.g., grounded test structure conductive lines
  • a detector 1032 can also be aligned alongside the particle beam 1020 to allow further defect detection capabilities.
  • the detector 1032 as well as other elements can be controlled using a controller 1050.
  • Controller 1050 may include a variety of processors, storage elements, and input and output devices.
  • the controller may be configured to implement the defect sampling and yield prediction techniques of the present invention.
  • the controller may also be configured to correlate the coordinates of the electron beam with respect to the sample with coordinates on the sample to thereby determine, for example, a location of a determined electrical defect.
  • the controller is a computer system having a processor and one or more memory devices. Regardless of the controller's configuration, it may employ one or more memories or memory modules configured to store data, program instructions for the general-purpose inspection operations and/or the inventive techniques described herein.
  • the program instructions may control the operation of an operating system and/or one or more applications, for example.
  • the memory or memories may also be configured to store images of scanned samples, reference images, defect classification and position data, sampling percentage areas, test structure characteristics (e.g., line width and spacing values), critical area curve calculations, and yield results, as well as values for particular operating parameters of the inspection system.
  • the present invention relates to machine readable media that include program instructions, state information, etc. for performing various operations described herein.
  • machine-readable media include, but are not limited to, magnetic media such as hard disks, floppy disks, and magnetic tape; optical media such as CD-ROM disks; magneto-optical media such as floptical disks; and hardware devices that are specially configured to store and perform program instructions, such as readonly memory devices (ROM) and random access memory (RAM).
  • the invention may also be embodied in a carrier wave travelling over an appropriate medium such as airwaves, optical lines, electric lines, etc.
  • program instructions include both machine code, such as produced by a compiler, and files containing higher level code that may be executed by the computer using an interpreter.

Abstract

Disclosed are methods and apparatus for sampling defects. A test chip having a plurality of test structures is provided that is designed so that defect sampling may be customized to obtain different critical areas from the test chip. Each test structure is conceptually divided into a plurality of unit cells (e.g., a pair of grounded and floating conductive lines) (602). The defects of a percentage of unit cells may then be sampled for each test structure to conceptually form a sub test structure that has a different size than the original test structure (604). The percentage of unit cells that are sampled for each test structure is chosen so as to achieve a specific critical area curve (606). The defects from each sampled set of unit cells may then combined to determine yield for a product chip having the same specific critical area curve (606, 608). In general terms, a first set of unit cells may be sampled from the test structures to predict yield for a product chip having a first critical area, and a second different set of unit cells may be sampled to predict yield for a product chip having a second critical area (602, 604). In other specific implementations, one or more test structure may have one or more attributes that affect systematic yield, as compared to random attributes which affect random yield.

Description

PREDICTING CHIP YIELDS THROUGH CRITICAL AREA MATCHING
BACKGROUND OF THE INVENTION
This invention relates to methods and apparatus for detecting defects in a semiconductor test structure to thereby predict product yield. More particularly, it relates to voltage contrast techniques for inspecting test structures to predict product yield across multiple product chips having different critical areas.
A voltage contrast inspection of a test structure is accomplished with a scanning electron microscope. The voltage contrast technique operates on the basis that potential differences in the various locations of a sample under examination cause differences in secondary electron emission intensities when the sample is the target of an electron beam. The potential state of the scanned area is acquired as a voltage contrast image such that a low potential portion of, for example, a wiring pattern might be displayed as bright (intensity of the secondary electron emission is high) and a high potential portion might be displayed as dark (lower intensity secondary electron emission). Alternatively, the system may be configured such that a low potential portion might be displayed as dark and a high potential portion might be displayed as bright.
A secondary electron detector is used to measure the intensity of the secondary electron emission that originates from the path swept by the scanning electron beam. Images may then be generated from these electron emissions. A defective portion can be identified from the potential state or appearance of the portion under inspection. The portion under inspection is typically designed to produce a particular potential and resulting brightness level in an image during the voltage contrast test. Hence, when the scanned portion's potential and resulting image appearance differs significantly from the expected result, the scanned portion is classified a defect.
One inventive test structure designed by the present assignee has alternating high and low potential conductive lines during a voltage contrast inspection. In one inspection application, the low potential lines are at ground potential, while the high potential lines are at a floating potential. However, if a line that is meant to remain floating shorts to an adjacent grounded line, both lines will now produce a low potential during a voltage contrast inspection. If there is an open defect present within a line that is supposedly coupled to ground, this open will cause a portion of the line to be left at a floating potential to thereby produce a high potential during the voltage contrast inspection. Both open and short defects causes two adjacent lines to have a same potential during the voltage inspection.
The results from inspecting a test structure may then be used to predict yield of a product chip that is fabricated with the same process as the test structure. Given a particular defect, yield prediction of a chip (i.e., the probability that the chip will fail) depends on the critical area associated with the particular defect and the probability that the particular defect will fall within the associated critical area. Critical area refers to the total area of the chip as a function of the defect size in which the defect can occur and cause a fault (e.g., a short or open). Figures 1A and IB illustrate the concept of critical area. Each specific configuration of semiconductor circuit, pattern, and test structure has an associated critical area for a given defect size. Additionally, each specific circuit, pattern, and test structure has an associated critical area curve as a function of defect size. Figure 1 A is a diagrammatic top view of a simple test structure 100 having two conductive lines 102a and 102b. The lines 102a and 102b both have a width 104 and a line spacing 106. Figure IB is a graph of critical area as a function of defect size for the test structure 100 of Figure 1A. A defect 110 that is sized to be less than the line spacing will not cause a fault (e.g., short) in any area of test structure 100. As shown in Figure IB, critical area is zero for defects sizes less than width 106. However, a defect 108 having a size (e.g., radius) equal to or greater than the width size 106 will have an associated critical area in which it causes a fault. For example, if the defect 108 is positioned in a narrow area 109 that runs down the centerline between the two lines 102, it will cause a fault by shorting the two lines 102. This narrow area 109 is the critical area for defect 108. The critical area will continue to increase for increasingly sized defects until a critical area plateaus is reached. This plateau is reached at a particular defect size for which the critical area equals the area of the test structure. For this test structure 100, the critical area plateaus at a defect size that is twice the width of the line spacing 106.
Although the yield for a product chip having the same critical area may be predicted based on the test structure, the yield for a product chip having a different critical area than the test structure may not be accurately calculated using the test structure defect data. Figure 2 shows illustrative plots of critical area for a test structure as a function of defect size, critical area of a particular product chip as a function of defect size, and the number of defects measured for the test structure as a function of defect size.
The defect counts are measured on the test structure, for example, for defect sizes greater than 204. In this example, defects having a size less than 204 are simply not captured because of limitation in the metrology tool. Thus, the defect size distribution (i.e., defect count as a function of defect size) for the test structure may be plotted for defect sizes
204 and higher. Yield for a particular chip is based on the area under both of its related defect size distribution and critical area curves. Thus, yield for a product chip that has a different critical area than the test structure's critical area is typically based on the product's critical area curve (i.e., not the test structure's critical area curve) and defect size distribution curve. As shown, yield for the product chip is equal to area 206. Although the critical area of the product chip is known, its defect size distribution curve is not known within tolerable certainty. In the illustrated example, defect size distribution has an associated margin of error 208. Unfortunately, this uncertainty is introduced into the yield calculation for the product. As a result, a product yield prediction that is based on a measured defect size distribution curve may be inaccurate and unreliable due to the inaccuracy of the defect size distribution curve.
Accordingly, there is a need for mechanisms for more accurately predicting yield across multiple product chips having different critical areas.
SUMMARY OF THE INVENTION
Accordingly, a test chip having a plurality of test structures is provided that is designed so that defect sampling may be customized to obtain different critical areas from the test chip. Each test structure is conceptually divided into a plurality of unit cells (e.g., a pair of grounded and floating conductive lines). The defects of a percentage of unit cells may then be sampled for each test structure to conceptually form a sub test structure that has a different size than the original test structure. The percentage of unit cells that are sampled for each test structure is chosen so as to achieve a specific critical area curve. The defects from each sampled set of unit cells may then combined to determine yield for a product chip having the same specific critical area curve.
These defect sampling techniques are customizable for different product chips having different critical areas to thereby predict product yield for such product chips using the same test chip. In general terms, a first set of unit cells may be sampled from the test structures to predict yield for a product chip having a first critical area, and a second different set of unit cells may be sampled to predict yield for a product chip having a second critical area. Preferably, the granularity of each unit cell is relatively small (e.g., equal to or less than 25
μm) to achieve different critical area curves by combining a different number of unit cells.
In one example, the granularity of each cell has a width equal to two line widths (e.g., a floating and grounded line) plus line spacing. Conventional test structures that implement probe pads cannot achieve such small granularity as test structures of the present invention
because each probe pad tends to be relatively large (e.g., 100 to 200 μm).
Each unit cell may have different attribute values that affect random yield (herein referred to as "random" attributes). For example, these random attributes may include line spacing and line width. The test structure may also have different values for their random attributes. For example, the test structures may have different combinations of values for line width and spacing.
In one embodiment, the percentages of unit cells that are sampled from the test structures are selected to achieve a specific critical area curve. The sampled defect data is then combined to achieve the specific critical area curve for the sampled test structures. In other words, a critical area curve is formed based on the percentage of unit cells sampled from each different type of test structure. For instance, a first percentage of unit cells are sampled from a first test structure having a first set of line width and spacing values and a second percentage is sampled from a second test structure having a second set of line width and spacing values that differ from the first set. After a particular critical area curve is achieved, random yield for a product chip having the particular critical area may then be predicted from the sampled defect data.
In other specific implementations, one or more test structure also may have one or more attributes that affect systematic yield (herein referred to as "systematic" attributes), as compared to the above described random attributes which affect random yield. A test chip may include one or more test structures that include systematic attributes that represent systematic attributes found on various product chips. Defects may then be selectively sampled from one or more test structures that represent a particular product chip. This defect data may be used to predict systematic yield. The predicted systematic yield may then be combined with the predicted random yield to predict total yield for a particular product.
In one embodiment, a method of sampling a test chip having a plurality of test structures is disclosed. In a voltage contrast inspection, defects are sampled from a first set of selected percentage areas of one or more test structures. The sampled defects from the first set of selected percentage areas are combined. The first set of the percentage areas are selected so that the combined sampled defects from the first set of selected percentage areas have an associated first critical area curve.
In a preferred implementation, the first critical area curve substantially matches a first product chip's critical area curve. In a further embodiment, defects are sampled from a second set of selected percentage areas of one or more test structures. The sampled defects from the second set of selected percentage areas are combined. The second set of the percentage areas are selected so that the combined sampled defects from the second set of selected percentage areas have an associated second critical area curve that differs from the first critical area curve. Preferably, the first critical area curve substantially matches a first product chip's critical area curve and the second critical area curve substantially matches a second product chip's critical area curve.
In another aspect, a first yield is predicted based on the sampled defects from the first set of selected percentage areas. The first yield is applicable to any product chip having the same first critical area curve as the sampled defect data from the first set of selected percentage areas. A second yield is predicted based on the sampled defects from the second set of selected percentage areas. The predicted yield is applicable to any product chip having the same first critical area curve as the sampled defect data from the second set of selected percentage areas. In a further implementation, the first and second yields are provided to designers of product chips, and a product chip that has the same characteristics as test structures that were sampled to achieve either the first or second yield, whichever is higher, is designed. In another embodiment, a product chip that excludes the same characteristics as test structures that were sampled to achieve either the first or second yield, whichever is lower, is designed. In a specific implementation, a first percentage area of a first test structure is sampled for defects and a second percentage area of a second test structure is sampled for defects. The first percentage area differs from the second percentage area. The first test structure has a first set of characteristics that differ from a second set of characteristics of the second test structures. The first and second set of characteristics each include a set of line width and line spacing values.
In yet another embodiment, a first yield is predicted based on the sampled defects from the first set of selected percentage areas. The first yield is applicable to any product chip having the same first critical area curve as the sampled defect data from the first set of selected percentage areas. In a specific aspect, the test structures include random test structures that are designed for accurate prediction of the first yield and systematic test structures that are designed for accurate prediction of a systematic yield for a same type of structure as the systematic test structures. The systematic test structures are selectively sampled for defects so that the systematic yield is predicted for selected types of structures. The first yield is combined with the systematic yield to obtain a total yield. The total yield may be provided to designers of product chips where a product chip is designed based on the provided total yield.
In another aspect, the invention pertains to a computer program product for sampling a test chip having a plurality of test structures using an inspection system. The computer program product includes at least one computer readable medium and computer program instructions stored within the at least one computer readable product configured to cause the inspection system to performed one or more of the above described methods. In another embodiment, the invention pertains to an inspection system for sampling a test chip having a plurality of test structures. The system includes a beam generator for generating an electron beam, a detector for detecting electrons, and a controller arranged to perform one or more of the above described methods.
These and other features and advantages of the present invention will be presented in more detail in the following specification of the invention and the accompanying figures which illustrate by way of example the principles of the invention.
BRIEF DESCRIPTION OF THE DRAWINGS
Figure 1A is a diagrammatic top view of a simple test structure having two conductive lines.
Figure IB is a graph of critical area as a function of defect size for the test structure of Figure 1A.
Figure 2 shows illustrative plots of critical area 1 for a test structure as a function of defect size, critical area 2 of a particular product chip as a function of defect size, the number of defects measured for the test structure as a function of defect size, and a hypothetical number of defects for the product chip as a function of defect size.
Figure 3 is a diagrammatic top view representation of a test structure in which the sampling and yield prediction techniques of the present invention may be implemented.
Figure 4 is a diagrammatic top view representation of a test structure having defects in which the sampling and yield prediction techniques of the present invention may be implemented.
Figure 5 shows two different sampling configurations for seven test structures on a test chip which mimic two different product chips' critical area curves.
Figure 6 is a flowchart illustrating a procedure for determining sampling percentage areas for a plurality of different test structures to obtain a particular critical area in accordance with one embodiment of the present invention. Figure 7 is a diagrammatic representation of a system in which the techniques of the present invention may be implemented.
DETAILED DESCRIPTION OF SPECIFIC EMBODIMENTS
Reference will now be made in detail to a specific embodiment of the invention. An example of this embodiment is illustrated in the accompanying drawings. While the invention will be described in conjunction with this specific embodiment, it will be understood that it is not intended to limit the invention to one embodiment. On the contrary, it is intended to cover alternatives, modifications, and equivalents as may be included within the spirit and scope of the invention as defined by the appended claims. In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. The present invention may be practiced without some or all of these specific details. In other instances, well known process operations have not been described in detail in order not to unnecessarily obscure the present invention.
The detection techniques of the present invention may be applied to any type of structures having features that respond to a voltage contrast inspection in a known way when defects are not present within the test structure and may be sampled for defects so as to conceptually form differently sized sub test structures from the original test structure. Hence, the test structures include features that will have particular voltage potentials when scanned with an electron beam. Some of the features may retain a low potential, while other features charge up to a higher potential. When an image is generated from electrons emitted from the scanned features, the image will also depend on the features' particular potentials achieved or retained during the electron beam scan. For example, a features having a low potential may result in a bright feature, while a feature with a high potential may result in a dark feature within the image. Alternatively, low potential features may appear dark, and high potential features appear bright. Since the test structure is designed to result in a particular image, one may determine whether there is a defect in a portion of the test structure by comparing the imaged "target" portion to a reference image having no defects. The reference image may be an identical portion of the test structure or may be generated from a design database (e.g., that was used to fabricate the test structure). Significant differences between the target and the reference images may be classified as defects.
Additionally, the percentage areas in which defects are sampled may be varied for each test structure. For instance, each test structure is designed so that it may contain defects in any one of a plurality of conceptual unit cells. In one embodiment, each unit cell includes a pair of conductive lines that are designed to appear as a bright line and a dark line during a voltage contrast inspection. Two dark lines or two bright lines within the same unit cell are classified as a defect. This design allows a certain percentage of unit cells to be sampled for defects so as to obtain a sub test structure having a particular size and associated critical area curve. Preferably, the granularity of each unit cell is relatively small to achieve different critical area curves by combining a different number of unit cells. In one specific
implementation, the granularity of each unit cell is equal to or less than 25 μm. In the
previous example, the granularity of each cell has a width equal to two line widths (e.g., a floating and grounded line) plus two line spacings. The present invention includes mechanisms for sampling and combining the detected defects from a plurality of test structures so as to mimic a specific critical area curve and then predict yield for a product chip having the same specific critical area curve. Figure 3 is a diagrammatic top view representation of a test structure 300 in which the sampling and yield prediction techniques of the present invention may be implemented. Test structure 300 is referred to as a comb-like structure. As shown, the test structure 300 includes a plurality of grounded conductive lines 302 and a plurality of floating conductive line 304. Voltage contrast images of a top portion of the conductive lines 302 and 304 are generated as an electron beam moves in direction 308. Each image (e.g., 310a and 310b) is referred herein to as an "image cell."
Preferably, the image cells correspond to feature portions that are designed to result in substantially identical images when no defects are present. In one embodiment, an image cell is generated for a top portion of each pair of grounded and floating lines. However, other portions of the features (e.g., a middle portion of the conductive lines) may be scanned. As shown, when the conductive lines are scanned in direction 308, cell 310a is first obtained and then cell 310b is obtained. Since the test structure 300 is expected to have alternating lines of grounded and floating potential, each image cell is expected to contain a bright line and a dark line. For example, the grounded lines 302 will appear bright, while the floating lines 304 will appear dark. Of course, the inspection tool may be set up so that the grounded lines 302 appear dark and the floating lines 304 appear bright. The specific intensity values of the conductive lines as the electron beam scans across them may also be ascertained to determine defects. When there are no defects, the intensity values are expected to include alternating high and low intensity values.
Figure 4 is a diagrammatic top view representation of a test structure 400 having defects in which the sampling and yield prediction techniques of the present invention may be implemented. As shown, there is an electrical short 412a between line 402k and 404k. This short 412a causes both lines 402k and 404k to appear bright. Another type of electrical defect that may occur in a test structure 400 is an open. As shown, there is an open defect 412b in line 402m. An open defect causes a portion 416 of line 402m to have a floating potential. Accordingly, the floating portion 416 will appear dark, while the portion of the line that remains coupled to ground (418) will have a bright appearance.
In sum, when two lines are shorted together, both lines will appear bright when scanned in direction 408. In contrast, when a line that is designed to be grounded contains an open, the top portion 416 of such line has the same dark appearance as its neighboring floating conductive lines when scanned in direction 408. Accordingly, when the electron beam moves in direction 408, a defect may be found when a particular cell is subtracted from another cell. For example, cell 410b may be subtracted from cell 410a. If the particular cell does not have a defect, this subtraction will ideally produce zero results. In contrast, when the particular cell has a defect, this subtraction will produce a significant difference that is then classified as defect. Electron beam tool parameter settings determine the percentage difference between the two cells that will be classified as a defect. The parameter settings may be experimentally determined and adjusted, for example, on a sample having a known number of defects.
The test structure may contain electrical defects, as well as physical defects. The physical defects may take any form, such as bumps along the edge of the line, indentations along the edge of the line, or holes within the center of the line. Preferably, mechanisms for filtering physical defects from electrical defects are also provided.
In the present invention, the test structure is conceptually divided into a plurality of unit cells 406 through sampling of a selected number of unit cells. In one embodiment, each unit cell includes a grounded conductive line 402 and a floating conductive line 404. A sub test structure may be conceptually formed by sampling defects from one or more unit cells 406. For example, defects may be sampled from a single unit cell (e.g., conductive line pair 402a and 402b). As shown, a sub test structure is conceptually formed from three pairs of conductive lines or three unit cells 406a, 406b, and 406c.
The substructure's critical area is related to the number of unit cells within such substructure. For example, a substructure that is formed from three unit cells will have a different critical area than a substructure that is formed from two unit cells. In effect, the size of each substructure may be changed by sampling a specific number of unit cells within the test structure to form a sub test structure with a different size than the original test structure. More specifically, the critical area curve's total area is affected by the number of unit cells which are sampled. Thus, a critical area having a specific total area may be obtained by sampling a specific number of unit cells from a test structure.
A substructure's critical area curve is also affected by the particular characteristics of the features of the test structure. That is, a particularly shaped critical area curve may be obtained by sampling defects from a particular percentage area of a test structure having certain characteristics. These characteristics may include any suitable feature characteristic that affects yield. For example, the characteristics may include line width, line spacing.
Different critical area curves having different shapes may be combined from different test structures having different characteristics to obtain a specific critical area curve. In the illustrated embodiment, each cell 406 has an associated line width (LW) and line spacing (LS). Thus, multiple test structures may be provided, where each test structure has different characteristics, such as different LS and LW size combinations. Seven different test structure seems to work well. Different defect sampling areas may be selected for each test structure and combined to thereby obtain the desired critical area curve. For example, the defects from two unit cells are sampled for a first test structure having a first set of LS and LW values, and the defects from three unit cells are sampled for a second test structure having a second set of LS and LW values.
When the defect sampling results are combined for differently sampled test structures having different configurations (e.g., different LW and LS configurations), a specific critical area curve can be obtained from the combined test structure defect samplings. That is, the critical area curves for the different test structures are combined together. Figure 5 shows two different sampling configurations for seven different test structures formed on a test chip. The sampling configurations are each selected to mimic two different product chips' critical area curves.
As shown, each test structure (designated by SI through S7) has different LS and LW value combinations. For both sampling runs, the unit cells of each test structure SI through S7, respectively, have the following LW and LS configurations: 0.24 LW and 0.24 LS, 0.44 LW and 0.28 LS, 0.34 LW and 0.38 LS, 0.24 LW and 0.48 LS, 0.3 LW and 0.66 LS, 0.58 LW and 0.86 LS, 0.24 LW AND 1.2 LS.
Additionally, each test structure has a different percentage area in which defects are sampled. In one embodiment, a different number of unit cells are sampled for each test structure to conceptually form a particular sized sub test structure. As shown, for one sampling run the sub test structures are formed from the following percentage areas of their respective test structures SI through S7, respectively: 4.4%, 10%, 20%, 22%, 3%, 0%, and 37%>. In one embodiment, these percentages represent the percent of unit cells within the seven different test structures that are sampled, respectively. These sampling percentage areas and the above listed LW and LS configurations result in the critical area curve for "Sampling 1" which substantially matches the critical curve for "Product Chip 1." As shown in Figure 5, the critical area curves for Sampling 1 is laid exactly on top of the critical area curve for Product Chip 1. Likewise, the critical area curve for the second set of sampling percentage areas (1.2%, 0.7%, 1.4%, 4.1, 6.5, 2.6, and 32%) shown as "Sampling 2" is substantially equal to the critical area curve for "Product Chip 2."
A particular critical area may be obtained for a particular set of test structures in any suitable manner. Figure 6 is a flowchart illustrating a procedure 600 for determining sampling percentage areas for a plurality of different test structures to obtain a particular critical area in accordance with one embodiment of the present invention. Different combinations of percentage areas are initially selected for each provided test structure in operation 602. The selected percentage areas are then sampled to conceptually form sub structures for each of the provided test structures in operation 604.
Critical area curves are then calculated and combined for the different test structures in operation 606. Techniques for calculating critical area curves are well known to those skilled in the art. In general terms, for a given substructure having a size corresponding to the selected percentage area and a given defect size, the position of the defect is varied to positions that substantially cover the entire substructure. Positions that cause failures in the device, such as a short or open, are defined as part of the critical area. In other words, defect positions that cause failures are combined to form the critical area. This procedure is repeated for different defect sizes to form a critical area curve. Commercially available software performs critical area calculations for selected test structure configurations, which may be applied to the conceptually formed sub structure configurations. One example critical area software tool is Eyes by University of Edinburgh of Edinburgh, England. After the critical area curve for the combined substructures in calculated, it is then determined whether the desired critical area curve has been achieved in operation 608. For example, it is determined whether the calculated critical area curve substantially matches a selected product chip's critical area curve. If the desired critical area curve has not been achieved, the procedure 600 repeats for a next set of selected percentage areas. When the desired critical area is obtained, the procedure 600 ends.
When the desired critical area curve of a particular product chip has been achieved with the provided test structures, the yield of the particular product chip may the be predicted using the sampled defect results from the provided test structure. Since the critical curves of the combined sampled sub test structures (i.e., the selected sampled percentage areas) substantially matches the critical area curve of the selected product chip, the yields measured for the sub test structures may simply be combined to obtain the predicted yield of the product chip. In other words, a defect size distribution curve is not needed, as it is needed for a conventional technique. Accordingly, inaccuracies from the measured defect size distribution are not introduced into the predicted yield. In sum, the techniques of the present invention provide a more accurate mechanism for predicting yield than conventional techniques.
Additionally, a single test chip may be used to predict yield across multiple product chips having different critical area curves. As shown in Figure 5, the same test chip (which includes test structures S 1 through S7) is used to obtain two different critical area curves for two different product chips. This same test chip may also be sampled in a different manner to produce a third, fourth, etc., number of critical area curves that correspond to a third, fourth, etc., product chip. A single test chip may be utilized for several different product chips because the present invention provides mechanisms for customizing defect sampling areas for each test structure on the test chip to thereby obtain a selected critical area.
Yield is calculated in any suitable manner for each of the sampled sub test structures which are each formed from sampling defects from a particular percentage of unit cells of each test structure. In one embodiment, yield for a defect type j on layer i in a particular sub test structure is calculated using the following equation (1):
Y _ 1 - Number o Jf_J f_ailing ft cells ^
Total number of unit cells
The total yield for the product chip is then calculated by combining the yield for the different substructures. The following equation (2) shows the relationship between the total yield and the yield for each of seven substructures S 1 through S2:
ln(7„„fl/ ) = ln(7,, ) + ln(7s2 ) + ln(7,3 ) + ln(7,4 ) + ln(7s,5 ) + ln(7,6 ) + ln(76.7 ) (2)
Other types of test structures may be utilized, besides the test structure illustrated in
Figures 3 and 4. Preferably, some of the test structures have characteristics that affect random yield as the test structures illustrated in Figures 3 and 4, while other test structures have characteristics that affect systematic yield. Total yield is affected by a number of parameters. The equation (3) for yield is shown below:
Figure imgf000021_0001
where D0ij equals the total number of defects for defect type y on layer i per unit area (e.g., unit cell), Y0y equals l-YSij, where Ysij is the systematic yield loss for defect type j on layer i, ACij(r) equals the critical area of defect type j on layer i, and DSD(r) equals the defect size distribution of defect type j on layer i. The parameter D0y is generally referred to as the random yield component, and Y0ij is referred to as the systematic yield component. Accordingly, each test structure may be designed to include characteristics that affect either of these two parameters. The above illustrated test structures work well for predicting random type yield. Other types of test structures work better for systematic type yield prediction (process margin or pattern related failures), and such test structure types are well known to those skilled in the art. By way of example, pairs of adjacent short and long conductive lines may be used as the unit cell, which has a higher probability of failures than a pair of equally long conductive lines (such as those illustrated in Figure 3) configured at the same design rules. By way of another example, each cell may include a straight line and a bent line. In another example, each cell may have a different via density. Finally, a cell may include a long line over a via and a short line over a via.
A test chip may be designed to include test structure having different types of test structures that work well for predicting different types of systematic or random yield predictions. For example, the test chip may include test structures that may be selectively sampled to mimic a particular critical area and test structures that mimic systematic attributes that affect systematic yield. For random yield prediction, the above described techniques may be used. For systematic yield prediction, the same number and type of patterns may be sampled from the different systematic test structures as occur on a particular product chip that adversely affect systematic yield. Thus, yield may be accurately predicted for the particular product chip since the sampled test patterns may be selected to correspond to the patterns on the particular product chip that contribute to both the systematic and random yield components of the yield equation (3). The yield from the random type substructures is then combined with the yield from the systematic type substructure to obtain the total yield of the product chip (i.e., random yield x systematic yield). The above sampling techniques may be applied to other applications, besides predicting yield for an existing product chip design. For instance, the test chip may be used to assess the feasibility of a proposed product chip design before it is implemented. Additionally, a separate test chip does not have to be designed for each product design since the same test chip may be sampled differently to obtain different yield predictions for different product designs. The yield results from the test chip may then be fed back to the product designers (including fabless foundries) so that they can design a more robust product chip that is less likely to fail. In other words, the designers will now know which designs will likely have the highest yield by using a single test chip across multiple designs. Additionally, the test chip may be used to determine which types of patterns result in the highest yield. Other patterns that result in lower yield may then be avoided in the product chip.
Figure 7 is a diagrammatic representation of a scanning electron microscope (SEM) system in which the techniques of the present invention may be implemented. The detail in Figure 7 is provided for illustrative purposes. One skilled in the art would understand that variations to the system shown in Figure 7 fall within the scope of the present invention. For example, Figure 7 shows the operation of a particle beam with a continuously moving stage. However, the test structures and product structures and many of the inspection techniques described herein are also useful in the context of other testing devices, including particle beams operated in step and repeat mode. As an alternative to moving the stage with respect to the beam, the beam may be moved by deflecting the field of view with an electromagnetic lens. Alternatively, the beam column to be moved with respect to the stage.
Sample 1057 can be secured automatically beneath a particle beam 1020. The particle beam 1020 can be a particle beam such as an electron beam. The sample handler 1034 can be configured to automatically orient the sample on stage 1024. The stage 1024 can be configured to have six degrees of freedom including movement and rotation along the x-axis, y-axis, and z-axis. In a preferred embodiment, the stage 1024 is aligned relative to the particle beam 1020 so that the x-directional motion of the stage is corresponds to an axis that is perpendicular to a longitudinal axis of inspected conductive lines. Fine alignment of the sample can be achieved automatically or with the assistance of a system operator. The position and movement of stage 1024 during the analysis of sample 1057 can be controlled by stage servo 1026 and interferometers 1028.
While the stage 1024 is moving in the x-direction, the inducer 1020 can be repeatedly deflected back and forth in the y direction. According to various embodiments, the inducer 1020 is moving back and forth at approximately 100 kHz. According to a preferred embodiment, the stage 1024 is grounded to thereby ground the substrate and any structure tied to the substrate (e.g., grounded test structure conductive lines) to allow voltage contrast between the floating and grounded structures as the result of scanning the targeted features.
A detector 1032 can also be aligned alongside the particle beam 1020 to allow further defect detection capabilities. The detector 1032 as well as other elements can be controlled using a controller 1050. Controller 1050 may include a variety of processors, storage elements, and input and output devices. The controller may be configured to implement the defect sampling and yield prediction techniques of the present invention. The controller may also be configured to correlate the coordinates of the electron beam with respect to the sample with coordinates on the sample to thereby determine, for example, a location of a determined electrical defect. In one embodiment, the controller is a computer system having a processor and one or more memory devices. Regardless of the controller's configuration, it may employ one or more memories or memory modules configured to store data, program instructions for the general-purpose inspection operations and/or the inventive techniques described herein. The program instructions may control the operation of an operating system and/or one or more applications, for example. The memory or memories may also be configured to store images of scanned samples, reference images, defect classification and position data, sampling percentage areas, test structure characteristics (e.g., line width and spacing values), critical area curve calculations, and yield results, as well as values for particular operating parameters of the inspection system.
Because such information and program instructions may be employed to implement the systems/methods described herein, the present invention relates to machine readable media that include program instructions, state information, etc. for performing various operations described herein. Examples of machine-readable media include, but are not limited to, magnetic media such as hard disks, floppy disks, and magnetic tape; optical media such as CD-ROM disks; magneto-optical media such as floptical disks; and hardware devices that are specially configured to store and perform program instructions, such as readonly memory devices (ROM) and random access memory (RAM). The invention may also be embodied in a carrier wave travelling over an appropriate medium such as airwaves, optical lines, electric lines, etc. Examples of program instructions include both machine code, such as produced by a compiler, and files containing higher level code that may be executed by the computer using an interpreter.
Although the foregoing invention has been described in some detail for purposes of clarity of understanding, it will be apparent that certain changes and modifications may be practiced within the scope of the appended claims. Therefore, the described embodiments should be taken as illustrative and not restrictive, and the invention should not be limited to the details given herein but should be defined by the following claims and their full scope of equivalents.

Claims

WHAT IS CLAIMED IS:
1. A method of sampling a test chip having a plurality of test structures, comprising: in a voltage contrast inspection, sampling defects from a first set of selected percentage areas of one or more test structures; and combining the sampled defects from the first set of selected percentage areas, wherein the first set of the percentage areas are selected so that the combined sampled defects from the first set of selected percentage areas have an associated first critical area curve.
2. A method as recited in claim 1, wherein the first critical area curve substantially matches a first product chip's critical area curve.
3. A method as recited in claims 1 or 2, further comprising: in a voltage contrast inspection, sampling defects from a second set of selected percentage areas of one or more test structures; and combining the sampled defects from the second set of selected percentage areas, wherein the second set of the percentage areas are selected so that the combined sampled defects from the second set of selected percentage areas have an associated second critical area curve that differs from the first critical area curve.
4. A method as recited in claim 3, wherein the first critical area curve substantially matches a first product chip's critical area curve and the second critical area curve substantially matches a second product chip's critical area curve
5. A method as recited in any of claims 1-4, where the selected percentage areas correspond to a specific number of unit cells of each test structure.
6. A method as recited in claim 5, wherein each unit cell includes a conductive line that is designed to have a high potential and a conductive line that is designed to have a low potential during a voltage contrast inspection.
7. A method as recited in claim 5, wherein each unit cell has a relatively small
granularity that is equal to or less than 25 μm.
8. A method as recited in any of claims 1-7, wherein a first percentage area of a first test structure is sampled for defects and a second percentage area of a second test structure is sampled for defects, and wherein the first percentage area differs from the second percentage area.
9. A method as recited in claim 8, wherein the first test structure has a first set of characteristics that differ from a second set of characteristics of the second test structures.
10. A method as recited in claim 9, where the first and second set of characteristics each include a set of line width and line spacing values.
11. A method as recited in claim 8, wherein the test structures also include a third, fourth, fifth, sixth, and seventh test structure and a third percentage area is sampled from the third test structure, a fourth percentage area is sampled from the fourth test structure, a fifth percentage area is sampled from the fifth test structure, a sixth percentage area is sampled from the sixth test structure, and a seventh percentage area is sampled from the seventh test structure
12. A method as recited in any of claims 1-11, further comprising: predicting a first yield based on the sampled defects from the first set of selected percentage areas, wherein the first yield is applicable to any product chip having the same first critical area curve as the sampled defect data from the first set of selected percentage areas.
13. A method as recited in claim 12, wherein the test structures include random test structures that are designed for accurate prediction of the first yield and systematic test structures that are designed for accurate prediction of a systematic yield for a same type of structure as the systematic test structures, the method further comprising: selectively sampling the systematic test structures for defects so that the systematic yield is predicted for selected types of structures; and combining the first yield and the systematic yield into a total yield.
14. A method as recited in claims 12 or 13, further comprising providing the total yield to designers of product chips.
15. A method as recited in claim 14, further comprising designing a product chip based on the provided total yield.
16. A method as recited in claim 3, further comprising: predicting a first yield based on the sampled defects from the first set of selected percentage areas, wherein the first yield is applicable to any product chip having the same first critical area curve as the sampled defect data from the first set of selected percentage areas, and
predicting a second yield based on the sampled defects from the second set of selected percentage areas, wherein the predicted yield is applicable to any product chip having the same first critical area curve as the sampled defect data from the second set of selected percentage areas.
17. A method as recited in claim 16, further comprising: providing the first and second yields to designers of product chips; and designing a product chip that has the same characteristics as test structures that were sampled to achieve either the first or second yield, whichever is higher.
18. A method as recited in claim 16, further comprising: providing the first and second yields to designers of product chips; and designing a product chip that excludes the same characteristics as test structures that were sampled to achieve either the first or second yield, whichever is lower.
19. A computer program product for sampling a test chip having a plurality of test structures using an inspection system, the computer program product comprising: at least one computer readable medium; computer program instructions stored within the at least one computer readable product configured to cause the inspection system to: sample defects in a voltage contrast inspection from a first set of selected percentage areas of one or more test structures; and combine the sampled defects from the first set of selected percentage areas, wherein the first set of selected percentage areas are selected so that the combined sampled defects from the first set of selected percentage areas have an associated first critical area curve.
20. A computer program product as recited in claim 19, the at least one computer readable product being further configured to cause the inspection system to: sample defects in a voltage contrast inspection from a second set of selected percentage areas of one or more test structures; and combine the sampled defects from a second set of selected percentage areas, wherein the combined set of percentage areas are selected so that the combined sampled defects from the second set of selected percentage areas have an associated second critical area curve that differs from the first critical area curve.
21. A computer program product as recited in claim 20, the at least one computer readable product being further configured to cause the inspection system to: predict a first yield based on the sampled defects from the first set of percentage areas, wherein the first yield is applicable to any product chip having the same first critical area curve as the sampled defect data from the first set of percentage areas, and predict a second yield based on the sampled defects from the second set of percentage area, wherein the predicted yield is applicable to any product chip having the same first critical area curve as the sampled defect data from the second set of percentage areas.
22. An inspection system for sampling a test chip having a plurality of test structures, the system comprising: beam generator for generating an electron beam; a detector for detecting electrons; and a controller arranged to: sample defects in a voltage contrast inspection from a first set of selected percentage areas of one or more test structures; and combine the sampled defects from the first set of selected percentage areas, wherein the combined first set of the percentage areas are selected so that the sampled defects from the first set of selected percentage areas have an associated first critical area curve.
23. An inspection system as recited in claim 22, the controller being further arranged to: sample defects in a voltage contrast inspection from a second set of selected percentage areas of one or more test structures; and combine the sampled defects from a second set of selected percentage areas, wherein the second set of percentage areas are selected so that the combined sampled defects from the second set of selected percentage areas have an associated second critical area curve that differs from the first critical area curve.
24. An inspection system product as recited in claim 23, the controller being further arranged to: predict a first yield based on the sampled defects from the first set of percentage areas, wherein the first yield is applicable to any product chip having the same first critical area curve as the sampled defect data from the first set of percentage areas, and predict a second yield based on the sampled defects from the second set of percentage area, wherein the predicted yield is applicable to any product chip having the same first critical area curve as the sampled defect data from the second set of percentage areas.
PCT/US2002/027033 2001-08-23 2002-08-23 Predicting chip yields through critical area matching WO2003019456A1 (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US31460901P 2001-08-23 2001-08-23
US60/314,609 2001-08-23
US09/991,188 US6732002B1 (en) 2001-08-23 2001-11-14 Apparatus and methods for predicting multiple product chip yields through critical area matching
US09/991,188 2001-11-14

Publications (1)

Publication Number Publication Date
WO2003019456A1 true WO2003019456A1 (en) 2003-03-06

Family

ID=26979453

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2002/027033 WO2003019456A1 (en) 2001-08-23 2002-08-23 Predicting chip yields through critical area matching

Country Status (2)

Country Link
US (1) US6732002B1 (en)
WO (1) WO2003019456A1 (en)

Cited By (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9627370B1 (en) 2016-04-04 2017-04-18 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATE-short-configured, GATECNT-short-configured, and TS-short-configured, NCEM-enabled fill cells
US9691672B1 (en) 2015-12-16 2017-06-27 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATE-short-configured, GATECNT-short-configured, and metal-short-configured, NCEM-enabled fill cells
US9721937B1 (en) 2016-04-04 2017-08-01 Pdf Solutions, Inc. Integrated circuit containing first and second does of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including tip-to-tip short configured fill cells
US9748153B1 (en) 2017-03-29 2017-08-29 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second does of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including tip-to-side short configure
US9768083B1 (en) 2017-06-27 2017-09-19 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including merged-via open configured fill cells, and the second DOE including snake open configured fill cells
US9773774B1 (en) 2017-03-30 2017-09-26 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including chamfer short configured fill cells, and the second DOE including corner short configured fill cells
US9786649B1 (en) 2017-06-27 2017-10-10 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including via open configured fill cells, and the second DOE including stitch open configured fill cells
US9805994B1 (en) 2015-02-03 2017-10-31 Pdf Solutions, Inc. Mesh-style NCEM pads, and process for making semiconductor dies, chips, and wafers using in-line measurements from such pads
US9865583B1 (en) 2017-06-28 2018-01-09 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including snake open configured fill cells, and the second DOE including stitch open configured fill cells
US9929063B1 (en) 2016-04-04 2018-03-27 Pdf Solutions, Inc. Process for making an integrated circuit that includes NCEM-Enabled, tip-to-side gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US10096530B1 (en) 2017-06-28 2018-10-09 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including merged-via open configured fill cells, and the second DOE including stitch open configured fill cells
US10199285B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one side-to-side short or leakages, and at least one via respective tip-to-tip short, side-to-side short, and via open test areas
US10593604B1 (en) 2015-12-16 2020-03-17 Pdf Solutions, Inc. Process for making semiconductor dies, chips, and wafers using in-line measurements obtained from DOEs of NCEM-enabled fill cells
CN111359910A (en) * 2020-03-17 2020-07-03 苏州日月新半导体有限公司 Integrated circuit product testing method
US10978438B1 (en) 2015-12-16 2021-04-13 Pdf Solutions, Inc. IC with test structures and E-beam pads embedded within a contiguous standard cell area

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7346865B2 (en) * 2004-11-01 2008-03-18 Synopsys, Inc. Fast evaluation of average critical area for IC layouts
US8799831B2 (en) * 2007-05-24 2014-08-05 Applied Materials, Inc. Inline defect analysis for sampling and SPC
US8924904B2 (en) * 2007-05-24 2014-12-30 Applied Materials, Inc. Method and apparatus for determining factors for design consideration in yield analysis
US8945956B2 (en) 2012-08-31 2015-02-03 International Business Machines Corporation Metrology test structures in test dies

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6210983B1 (en) * 1998-10-21 2001-04-03 Texas Instruments Incorporated Method for analyzing probe yield sensitivities to IC design
US6269326B1 (en) * 1996-05-29 2001-07-31 Softlink Method for testing electronic components

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE69227056T2 (en) * 1991-03-22 1999-05-12 Nec Corp Error analysis method using an electron beam
JP3148353B2 (en) 1991-05-30 2001-03-19 ケーエルエー・インストルメンツ・コーポレーション Electron beam inspection method and system
US5717204A (en) 1992-05-27 1998-02-10 Kla Instruments Corporation Inspecting optical masks with electron beam microscopy
JP3730263B2 (en) 1992-05-27 2005-12-21 ケーエルエー・インストルメンツ・コーポレーション Apparatus and method for automatic substrate inspection using charged particle beam
US5959459A (en) 1996-12-10 1999-09-28 International Business Machines Corporation Defect monitor and method for automated contactless inline wafer inspection
JP4657394B2 (en) 1997-01-13 2011-03-23 シュルンベルジェ テクノロジーズ, インコーポレイテッド Method and apparatus for detecting defects in a wafer
US6066179A (en) * 1997-06-13 2000-05-23 University Of Edinburgh Property estimation of an integrated circuit
US6504393B1 (en) 1997-07-15 2003-01-07 Applied Materials, Inc. Methods and apparatus for testing semiconductor and integrated circuit structures
JP3661592B2 (en) * 1998-03-27 2005-06-15 株式会社日立製作所 Pattern inspection device
JP3724949B2 (en) 1998-05-15 2005-12-07 株式会社東芝 Substrate inspection apparatus, substrate inspection system including the same, and substrate inspection method
US6426501B1 (en) * 1998-05-27 2002-07-30 Jeol Ltd. Defect-review SEM, reference sample for adjustment thereof, method for adjustment thereof, and method of inspecting contact holes
US6265232B1 (en) 1998-08-21 2001-07-24 Micron Technology, Inc. Yield based, in-line defect sampling method
US6252412B1 (en) 1999-01-08 2001-06-26 Schlumberger Technologies, Inc. Method of detecting defects in patterned substrates
US6344750B1 (en) 1999-01-08 2002-02-05 Schlumberger Technologies, Inc. Voltage contrast method for semiconductor inspection using low voltage particle beam
JP2001230289A (en) * 2000-02-15 2001-08-24 Hitachi Ltd Fault analyzing method and system
DE10103061B4 (en) * 2001-01-24 2010-04-08 Advanced Micro Devices, Inc., Sunnyvale A method of inspecting the depth of an opening in a dielectric material layer

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6269326B1 (en) * 1996-05-29 2001-07-31 Softlink Method for testing electronic components
US6210983B1 (en) * 1998-10-21 2001-04-03 Texas Instruments Incorporated Method for analyzing probe yield sensitivities to IC design

Cited By (83)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10199285B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one side-to-side short or leakages, and at least one via respective tip-to-tip short, side-to-side short, and via open test areas
US10199283B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wager using non-contact electrical measurements indicative of a resistance through a stitch, where such measurements are obtained by scanning a pad comprised of at least three parallel conductive stripes using a moving stage with beam deflection to account for motion of the stage
US10211111B1 (en) 2015-02-03 2019-02-19 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one tip-to-side short or leakage, and at least one corner short or leakage, where such measurements are obtained from non-contact pads associated with respective tip-to-tip short, tip-to-side sort, and corner short test areas
US10211112B1 (en) 2015-02-03 2019-02-19 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one tip-to-side short or leakage, and at least one side-to-side short or leakage, where such measurements are obtained from non-contact pads associated with respective tip-to-tip short, tip-to-side short, and side-to-side short test areas
US9911649B1 (en) 2015-02-03 2018-03-06 Pdf Solutions, Inc. Process for making and using mesh-style NCEM pads
US9805994B1 (en) 2015-02-03 2017-10-31 Pdf Solutions, Inc. Mesh-style NCEM pads, and process for making semiconductor dies, chips, and wafers using in-line measurements from such pads
US10199288B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one side-to-side short or leakage, at least one corner short or leakage, and at least one via open or resistance, where such measurements are obtained from non-contact pads associated with respective side-to-side short, corner short, and via open test areas
US10199287B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-side short or leakage, at least one chamfer short or leakage, and at least one via open or resistance, where such measurements are obtained from non-contact pads associated with respective tip-to-side short, chamfer short, and via open test areas
US10199284B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one tip-to-side short or leakage, and at least one chamfer short or leakage, where such measurements are obtained from non-contact pads associated with respective tip-to-tip short, tip-to-side short, and chamfer short test areas
US10199290B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one tip-to-side short or leakage, and at least one side-to-side short or leakage, where such measurements are obtained from cells with respective tip-to-tip short, tip-to-side short, and side-to-side short test areas, using a charged particle-beam inspector with beam deflection to account for motion of the stage
US10854522B1 (en) 2015-02-03 2020-12-01 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-side short or leakage, at least one corner short or leakage, and at least one via open or resistance, where such measurements are obtained from non-contact pads associated with respective tip-to-side short, corner short, and via open test areas
US10199286B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-side short or leakage, at least one chamfer short or leakage, and at least one corner short or leakage, where such measurements are obtained from non-contact pads associated with respective tip-to-side short, chamfer short, and corner short test areas
US10777472B1 (en) 2015-02-03 2020-09-15 Pdf Solutions, Inc. IC with test structures embedded within a contiguous standard cell area
US10199293B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor water using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one side-to-side short or leakage, and at least one chamfer short or leakage, where such measurements are obtained from non-contact pads associated with respective tip-to-tip short, side to side short, and chamfer short test areas
US10199294B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of a least one side-to-side short or leakage, at least one via-chamfer short or leakage, and at least one corner short or leakage, where such measurements are obtained from cells with respective side-to-side short, via-chamfer short, and corner short test areas, using a charged particle-beam inspector with beam deflection to account for motion of the stage
US10290552B1 (en) 2015-02-03 2019-05-14 Pdf Solutions, Inc. Methods for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one via-chamfer short or leakage, and at least one corner short or leakage, where such measurements are obtained from cells with respective tip-to-tip short, via-chamfer short, and corner short test areas, using a charged particle-beam inspector with beam deflection to account for motion of the stage
US10199289B1 (en) 2015-02-03 2019-02-05 Pdf Solutions, Inc. Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one chamfer short or leakage, at least one corner short or leakage, and at least one via open or resistance, where such measurements are obtained from non-contact pads associated with respective chamfer short, corner short, and via open test areas
US9728553B1 (en) 2015-12-16 2017-08-08 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, GATE-short-configured, and TS-short-configured, NCEM-enabled fill cells
US9711421B1 (en) 2015-12-16 2017-07-18 Pdf Solutions, Inc. Process for making semiconductor dies, chips, and wafers using in-line measurements obtained from DOEs of GATE-snake-open-configured, NCEM-enabled fill cells
US11081476B1 (en) 2015-12-16 2021-08-03 Pdf Solutions, Inc. IC with test structures and e-beam pads embedded within a contiguous standard cell area
US11081477B1 (en) 2015-12-16 2021-08-03 Pdf Solutions, Inc. IC with test structures and e-beam pads embedded within a contiguous standard cell area
US9761573B1 (en) 2015-12-16 2017-09-12 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, GATE-short-configured, and TS-short-configured, NCEM-enabled fill cells
US10593604B1 (en) 2015-12-16 2020-03-17 Pdf Solutions, Inc. Process for making semiconductor dies, chips, and wafers using in-line measurements obtained from DOEs of NCEM-enabled fill cells
US9741741B1 (en) 2015-12-16 2017-08-22 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, GATE-short-configured, and GATECNT-short-configured, NCEM-enables fill cells
US10978438B1 (en) 2015-12-16 2021-04-13 Pdf Solutions, Inc. IC with test structures and E-beam pads embedded within a contiguous standard cell area
US11018126B1 (en) 2015-12-16 2021-05-25 Pdf Solutions, Inc. IC with test structures and e-beam pads embedded within a contiguous standard cell area
US11107804B1 (en) 2015-12-16 2021-08-31 Pdf Solutions, Inc. IC with test structures and e-beam pads embedded within a contiguous standard cell area
US9831141B1 (en) 2015-12-16 2017-11-28 Pdf Solutions, Inc. Integrated circuit containing DOEs of GATE-snake-open-configured, NCEM-enabled fill cells
US9984944B1 (en) 2015-12-16 2018-05-29 Pdf Solutions, Inc. Integrated circuit containing DOEs of GATECNT-tip-to-side-short-configured, NCEM-enabled fill cells
US9793253B1 (en) 2015-12-16 2017-10-17 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least Via-open-configured, AACNT-short-configured, GATE-short-configured, and TS-short-configured NCEM-enabled fill cells
US9953889B1 (en) 2015-12-16 2018-04-24 Pdf Solutions, Inc. Process for making semiconductor dies, chips, and wafers using non-contact measurements obtained from DOEs of NCEM-enabled fill cells on test wafers that include multiple means/steps for enabling NC detection of GATECNT-GATE via opens
US9799575B2 (en) 2015-12-16 2017-10-24 Pdf Solutions, Inc. Integrated circuit containing DOEs of NCEM-enabled fill cells
US11075194B1 (en) 2015-12-16 2021-07-27 Pdf Solutions, Inc. IC with test structures and E-beam pads embedded within a contiguous standard cell area
US9691672B1 (en) 2015-12-16 2017-06-27 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATE-short-configured, GATECNT-short-configured, and metal-short-configured, NCEM-enabled fill cells
US9905487B1 (en) 2015-12-16 2018-02-27 Pdf Solutions, Inc. Process for making semiconductor dies, chips, and wafers using non-contact measurements obtained from DOEs of NCEM-enabled fill cells on test wafers that include multiple means/steps for enabling NC detection of V0 via opens
US9870966B1 (en) 2015-12-16 2018-01-16 Pdf Solutions, Inc. Process for making semiconductor dies, chips and wafers using non-contact measurements obtained from DOEs of NCEM-enabled fill cells on test wafers that include multiple means/steps for enabling NC detection of AACNT-TS via opens
US9773775B1 (en) 2016-04-04 2017-09-26 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including merged-via open configured fill cells, and the second DOE including snake open configured fill cells
US9761575B1 (en) 2016-04-04 2017-09-12 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least chamfer-short-configured, AACNT-short-configured, GATE-short-configured, and TS-short-configured, NCEM-enabled fill cells
US9825018B1 (en) 2016-04-04 2017-11-21 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including tip-to-tip short configured fill cells, and the second DOE including chamfer short configured fill cells
US9870962B1 (en) 2016-04-04 2018-01-16 Pdf Solutions, Inc. Integrated circuit including NCEM-enabled, interlayer overlap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9871028B1 (en) 2016-04-04 2018-01-16 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including tip-to-tip short configured fill cells, and the second DOE including chamfer short configured fill cells
US9881843B1 (en) 2016-04-04 2018-01-30 Pdf Solutions, Inc. Integrated circuit including NCEM-Enabled, tip-to-tip gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9899276B1 (en) 2016-04-04 2018-02-20 Pdf Solutions, Inc. Process for making an integrated circuit that includes NCEM-enabled, interlayer overlap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9905553B1 (en) 2016-04-04 2018-02-27 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, GATECNT-short-configured, and metal-short-configured, NCEM-enabled fill cells
US9818738B1 (en) 2016-04-04 2017-11-14 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells with first DOE including tip-to-side short configured fill cells and second DOE including chamfer short configured fill cells
US9911669B1 (en) 2016-04-04 2018-03-06 Pdf Solutions, Inc. Integrated circuit including NCEM-enabled, diagonal gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9911670B1 (en) 2016-04-04 2018-03-06 Pdf Solutions, Inc. Integrated circuit including NCEM-enabled, via-open/resistance-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gate
US9818660B1 (en) 2016-04-04 2017-11-14 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including via open configured fill cells, and the second DOE including metal island open configured fill cells
US9911668B1 (en) 2016-04-04 2018-03-06 Pdf Solutions, Inc. Integrated circuit including NCEM-enabled, corner gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9922890B1 (en) 2016-04-04 2018-03-20 Pdf Solutions, Inc. Integrated circuit including NCEM-enabled, snake-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9922968B1 (en) 2016-04-04 2018-03-20 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including chamfer short configured fill cells
US9929063B1 (en) 2016-04-04 2018-03-27 Pdf Solutions, Inc. Process for making an integrated circuit that includes NCEM-Enabled, tip-to-side gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9929136B1 (en) 2016-04-04 2018-03-27 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-Enabled fill cells, with the first DOE including tip-to-side short configured fill cells, and the second DOE including chamfer short configured fill cells
US9947601B1 (en) 2016-04-04 2018-04-17 Pdf Solutions, Inc. Integrated circuit including NCEM-enabled, side-to-side gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9799640B1 (en) 2016-04-04 2017-10-24 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including chamfer short configured fill cells, and the second DOE including corner short configured fill cells
US9786650B1 (en) 2016-04-04 2017-10-10 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including snake open configured fill cells, and the second DOE including metal island open configured fill cells
US10096529B1 (en) 2016-04-04 2018-10-09 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including via open configured fill cells, and the second DOE including metal island open configured fill cells
US9627371B1 (en) 2016-04-04 2017-04-18 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATE-short-configured, GATECNT-short-configured, and AA-short-configured, NCEM-enabled fill cells
US10109539B1 (en) 2016-04-04 2018-10-23 Pdf Solutions, Inc. Integrated circuit including NCEM-enabled, tip-to-side gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
US9646961B1 (en) 2016-04-04 2017-05-09 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, TS-short-configured, and metal-short-configured, NCEM-enabled fill cells
US9785496B1 (en) 2016-04-04 2017-10-10 Pdf Solutions, Inc. Process for making semiconductor dies, chips, and wafers using non-contact measurements obtained from DOEs of NCEM-enabled fill cells on wafers that include multiple steps for enabling NC detecteion of AACNT-TS via opens
US9786648B1 (en) 2016-04-04 2017-10-10 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least chamfer-short-configured, AACNT-short-configured, GATECNT-short-configured, and TS-short-configured, NCEM-enabled fill cells
US9780083B1 (en) 2016-04-04 2017-10-03 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, TS-short-configured, metal-short configured, and AA-short-configured, NCEM-enabled fill cells
US9778974B1 (en) 2016-04-04 2017-10-03 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including snake open configured fill cells, and the second DOE including metal island open configured fill cells
US9653446B1 (en) 2016-04-04 2017-05-16 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, TS-short-configured, and AA-short-configured, NCEM-enabled fill cells
US9773773B1 (en) 2016-04-04 2017-09-26 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least chamfer-short-configured, AACNT-short-configured, GATE-short-configured, and GATECNT-short-configured, NCEM-enabled fill cells
US9627370B1 (en) 2016-04-04 2017-04-18 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATE-short-configured, GATECNT-short-configured, and TS-short-configured, NCEM-enabled fill cells
US9768156B1 (en) 2016-04-04 2017-09-19 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including chamfer short configured fill cells
US9711496B1 (en) 2016-04-04 2017-07-18 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including tip-to-side short configured fill cells
US9766970B1 (en) 2016-04-04 2017-09-19 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including merged-via open configured fill cells, and the second DOE including metal island open configured fill cells
US9721937B1 (en) 2016-04-04 2017-08-01 Pdf Solutions, Inc. Integrated circuit containing first and second does of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including tip-to-tip short configured fill cells
US9761502B1 (en) 2016-04-04 2017-09-12 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including via open configured fill cells, and the second DOE including merged-via configured fill cells
US9761574B1 (en) 2016-04-04 2017-09-12 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATECNT-short-configured, metal-short-configured, and AA-short-configured, NCEM-enabled fill cells
US9721938B1 (en) 2016-04-04 2017-08-01 Pdf Solutions, Inc. Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including tip-to-tip short configured fill cells, and the second DOE including corner short configured fill cells
US9741703B1 (en) 2016-04-04 2017-08-22 Pdf Solutions, Inc. Integrated circuit containing standard logic cells and ilbrary-compatible, NCEM-enabled fill cells, including at least via-open-configured, gate-short-configured, TS-short-configured, and AA-short-conigured, NCEM-enabled fill cells
US9748153B1 (en) 2017-03-29 2017-08-29 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second does of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including tip-to-side short configure
US9773774B1 (en) 2017-03-30 2017-09-26 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including chamfer short configured fill cells, and the second DOE including corner short configured fill cells
US9768083B1 (en) 2017-06-27 2017-09-19 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including merged-via open configured fill cells, and the second DOE including snake open configured fill cells
US9786649B1 (en) 2017-06-27 2017-10-10 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including via open configured fill cells, and the second DOE including stitch open configured fill cells
US9865583B1 (en) 2017-06-28 2018-01-09 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including snake open configured fill cells, and the second DOE including stitch open configured fill cells
US10096530B1 (en) 2017-06-28 2018-10-09 Pdf Solutions, Inc. Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including merged-via open configured fill cells, and the second DOE including stitch open configured fill cells
CN111359910A (en) * 2020-03-17 2020-07-03 苏州日月新半导体有限公司 Integrated circuit product testing method
CN111359910B (en) * 2020-03-17 2022-03-29 苏州日月新半导体有限公司 Integrated circuit product testing method

Also Published As

Publication number Publication date
US6732002B1 (en) 2004-05-04

Similar Documents

Publication Publication Date Title
US6918101B1 (en) Apparatus and methods for determining critical area of semiconductor design data
US6732002B1 (en) Apparatus and methods for predicting multiple product chip yields through critical area matching
US6948141B1 (en) Apparatus and methods for determining critical area of semiconductor design data
CN108352063B (en) System and method for area adaptive defect detection
US6995393B2 (en) Apparatus and methods for semiconductor IC failure detection
US7067335B2 (en) Apparatus and methods for semiconductor IC failure detection
US7280945B1 (en) Apparatus and methods for detection of systematic defects
JP4312910B2 (en) Review SEM
KR100775437B1 (en) Pattern inspection device and method
US7598490B2 (en) SEM-type reviewing apparatus and a method for reviewing defects using the same
US7760929B2 (en) Grouping systematic defects with feedback from electrical inspection
US7198963B2 (en) Methodologies for efficient inspection of test structures using electron beam scanning and step and repeat systems
JPH09320505A (en) Electron beam type inspecting method, device therefor, manufacture of semiconductor, and its manufacturing line
US6642726B2 (en) Apparatus and methods for reliable and efficient detection of voltage contrast defects
US20130082177A1 (en) Circuit pattern inspection apparatus and circuit pattern inspection method
KR102330738B1 (en) System and method for creating dynamic management area in inspection tool
KR101128558B1 (en) A measurement system and a method
JP4505225B2 (en) Apparatus and method for semiconductor IC defect detection
US10276346B1 (en) Particle beam inspector with independently-controllable beams
JP4287863B2 (en) Review SEM
JP5036889B2 (en) Review SEM
JP4745380B2 (en) Review SEM
TWI780880B (en) Inspection Method
JP5238659B2 (en) Apparatus and method for semiconductor IC defect detection
JP2002310963A (en) Electron beam type inspection method and apparatus therefor and production method of semiconductor

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): JP

Kind code of ref document: A1

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE BG CH CY CZ DE DK EE ES FI FR GB GR IE IT LU MC NL PT SE SK TR

Kind code of ref document: A1

Designated state(s): AT BE BG CH CY CZ DE DK EE ES FR GB GR IE IT LU MC NL PT SE SK TR

121 Ep: the epo has been informed by wipo that ep was designated in this application
122 Ep: pct application non-entry in european phase
NENP Non-entry into the national phase

Ref country code: JP

WWW Wipo information: withdrawn in national office

Country of ref document: JP