WO2003058632A1 - Method and apparatus to read a memory cell - Google Patents

Method and apparatus to read a memory cell Download PDF

Info

Publication number
WO2003058632A1
WO2003058632A1 PCT/US2002/026551 US0226551W WO03058632A1 WO 2003058632 A1 WO2003058632 A1 WO 2003058632A1 US 0226551 W US0226551 W US 0226551W WO 03058632 A1 WO03058632 A1 WO 03058632A1
Authority
WO
WIPO (PCT)
Prior art keywords
memory cell
voltage potential
conductor
memory
applying
Prior art date
Application number
PCT/US2002/026551
Other languages
French (fr)
Inventor
Tyler A. Lowrey
Daniel Xu
Original Assignee
Ovonyx, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ovonyx, Inc. filed Critical Ovonyx, Inc.
Priority to AU2002326708A priority Critical patent/AU2002326708A1/en
Priority to KR1020047009198A priority patent/KR100614453B1/en
Priority to JP2003558857A priority patent/JP4241384B2/en
Publication of WO2003058632A1 publication Critical patent/WO2003058632A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0004Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising amorphous/crystalline phase transition cells
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0021Auxiliary circuits
    • G11C13/004Reading or sensing circuits or methods
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0021Auxiliary circuits
    • G11C13/0069Writing or programming circuits or methods
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/02Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using elements whose operation depends upon chemical change
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0021Auxiliary circuits
    • G11C13/0069Writing or programming circuits or methods
    • G11C2013/009Write using potential difference applied between cell electrodes
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2213/00Indexing scheme relating to G11C13/00 for features not covered by this group
    • G11C2213/70Resistive array aspects
    • G11C2213/72Array wherein the access device being a diode

Definitions

  • a voltage potential may be applied to the selected or targeted memory cells to read or program the memory cell.
  • the states of the unselected memory cells in the array may be affected.
  • a relatively large reverse bias may be applied to the unselected memory cells.
  • this may result in relatively large reverse leakage currents in the unselected cells and may adversely affect the power consumption of the system.
  • FIG. 1 is a block diagram of a computing system in accordance with an embodiment of the present invention
  • FIG. 2 is schematic diagram of a phase change memory in accordance with an embodiment of the present invention.
  • FIG. 3 illustrates a sense circuit in accordance with an embodiment of the present invention
  • FIG. 4 illustrates a drive circuit in accordance with an embodiment of the present invention
  • FIG. 5 is a flow chart of a method to operate a memory cell in accordance with an embodiment of the present invention.
  • FIG. 6 is a block diagram of a system in accordance with an embodiment of the present invention. It will be appreciated that for simplicity and clarity of illustration, elements illustrated in the figures have not necessarily been drawn to scale. For example, the dimensions of some of the elements are exaggerated relative to other elements for clarity. Further, where considered appropriate, reference numerals have been repeated among the figures to indicate corresponding or analogous elements.
  • Embodiment 20 may comprise a computing system 30.
  • Computing system 30 may be used in a variety of portable communication systems such as, for example, a mobile communication device (e.g., a cell phone), a two-way radio communication system, a oneway pager, a two-way pager, a personal communication system (PCS), a portable computer, a personal digital assistant (PDA), or the like.
  • a mobile communication device e.g., a cell phone
  • PCS personal communication system
  • PDA personal digital assistant
  • computing system 30 may comprise a processor 42 that is connected to a system bus 40.
  • processor 42 may comprise, for example, one or more microprocessors, digital signal processors, microcontrollers, or the like.
  • System bus 40 may be a data path comprising, for example, a collection of data lines to transmit data from one part of computing system 30 to another.
  • Computing system 30 may further include a memory controller hub 34 connected to system bus 40 and a display controller 46 coupled to memory controller hub 34 by an accelerated graphics port (AGP) bus 44.
  • Display controller 46 may generate signals to drive a display 48.
  • Memory controller hub 34 may also be coupled to an input/output (I/O) hub 52 via a hub interface 50.
  • I/O hub 52 may control operation of a CD-ROM drive 58 and may control operation of a hard disk drive 60.
  • I/O hub 52 may provide interfaces to, for example, a peripheral component interconnect (PCI) bus 54 and an expansion bus 62.
  • PCI bus 54 may be connected to a network interface card (NIC) 56.
  • NIC network interface card
  • An I/O controller 64 may be connected to expansion bus 62 and may control operation of a floppy disk drive 70.
  • I/O controller 64 may receive input from a mouse 66 and a keyboard 68.
  • Computing system 30 may also include a phase change memory 33 coupled to memory controller hub 34 via a memory bus 36.
  • Memory controller hub 34 may include a memory controller 35 that may serve as an interface between memory bus 36 and system bus 40.
  • Memory controller 35 may generate control signals, address signals, and data signals that may be associated with a particular write or read operation to phase change memory 33.
  • Memory bus 36 may include communication lines for communicating data to and from phase change memory 33 as well as control and address lines used to store and retrieve data to and from phase change memory 33.
  • a particular write or read operation may involve concurrently writing data to or reading data from phase change memory 33.
  • phase change memory 33 may be a memory array comprising a plurality of memory cells that may include a volume of phase change memory material such as, for example, a chalcogenide material that may be programmed into different memory states to store data.
  • Phase change memory 33 may include a 3X3 array 110 of memory cells 111-119, wherein memory cells 111-119 may respectively comprise diodes 121-129.
  • Array 101 may be referred to as a diode-based memory array.
  • memory cells 111-119 may respectively include structural phase change materials 131-139.
  • phase change memory 33 may have a larger array of memory cells.
  • Phase change materials 131-139 may be, for example, a chalcogenide alloy that exhibits a reversible structural phase change from an amorphous state to a crystalline or a polycrystalline state. Due to the reversible structure, the phase change material may change from the amorphous state to the crystalline state and may revert back to the amorphous state thereafter, or vice versa, in response to temperature changes.
  • a polycrystalline state may be defined as a state where multiple grain crystals are present with the possibility of some portions of the phase change material remaining amorphous.
  • phase change alloys may be used in memory cells 111-119.
  • a chalcogenide alloy containing one or more elements from Column NI of the periodic table may be used in memory cells 111-119.
  • phase change materials 131-139 may comprise GeSbTe alloys.
  • Phase change materials 131-139 may allow memory cells 111-119 to act as nonvolatile programmable resistors, which reversibly change between higher and lower resistance states. Crystallization in phase change materials 131-139 may be a function of both the temperature and the amount of time the material spends at that temperature. Accordingly, a phase change in memory cells 111-119 may be induced by resistive heating using a current flowing through phase change materials 131-139.
  • the programmable resistor may exhibit a large dynamic range of resistivity between the crystalline state (low resistivity) and the amorphous state (high resistivity), and may also be capable of exhibiting multiple, intermediate states that allow multi-bit storage in a memory cell. In some embodiments, the programmable resistor may exhibit greater than 40 times dynamic range of resistivity between the crystalline and amorphous states. The data stored in the memory cells may be read by measuring the cell's resistance.
  • Phase change memory 33 may also comprise column conductors 101, 102, and 103, and row conductors 104, 105, and 106 to select and bias a particular memory cell of array 110 during, for example, a write or read operation.
  • the write operation may also be referred to as a programming operation, wherein a selected memory cell is programmed to a desired memory state.
  • phase change memory 33 may further comprise a control device
  • control device 140 may be used to control operation of memory cells 111-119.
  • control device 140 may be used to perform write and read operations to and from selected memory cells of array 110.
  • Control device 140 may comprise a signal generating device 145 that may be used to generate bias signals (e.g., voltage potentials) to perform write and read operations.
  • control device 140 may comprise a sense device 150 that may be used to determine whether the memory material in a memory cell is in a selected memory state after a programming signal is applied to the memory cell.
  • FIG. 3 illustrates an embodiment of sense device 150 in accordance with the present invention.
  • a comparator 200 may be used to detect a memory state of a particular memory cell, e.g., memory cell 115.
  • the noninverting input terminal of a comparator 200 may be connected to memory cell 115 to receive an indication of the resistance of memory cell 115.
  • the inverting input terminal of comparator 200 may be connected to a reference voltage signal of V REF -
  • the output terminal of comparator 200 may be connected to the D input terminal of a D flip-flop 210.
  • a read current, labeled I R may be used to generate a read voltage that may be received at the noninverting input terminal of comparator 200.
  • the read voltage may be indicative of the resistance of memory cell 115, and therefore, may be used to indicate the state of memory cell 115.
  • the read voltage may be proportional to the resistance exhibited by the memory cell.
  • a higher voltage may indicate that the cell is in a higher resistance state, e.g., a substantially amorphous state
  • a lower voltage may indicate that the cell is in a lower resistance state, e.g., a polycrystalline state.
  • the comparison of the read voltage to the reference voltage V REF may result in an output signal Cl at the output of comparator 200 that may be used to indicate the state of memory cell 115 and may be stored in flip-flop 210.
  • a selected memory cell may be programmed to a selected state (e.g., a set or reset state) by forward biasing the selected memory cell to a level sufficient to program the selected memory cell to the selected state.
  • the level sufficient to program a targeted memory cell may be referred to as the targeted memory cell's programming threshold level.
  • Programming of a selected memory cell may be accomplished by, for example, applying a relatively low voltage potential to the wordline connected to the selected memory cell, and applying a relatively high voltage potential to the bitline connected to the selected memory cell.
  • the difference between the relatively high voltage potential and the relatively low voltage potential is greater than the conductive threshold or turn-on voltage of a diode within the selected memory cell, then applying voltage potentials in this manner forward biases the selected memory cell to drive current through the memory cell. If sufficiently large, the current through the cell may program the selected memory cell to the selected memory state.
  • the wordline connected to the selected memory cell may be referred to as the selected wordline and the bitline connected to the selected memory cell may be referred to as the selected bitline.
  • a memory cell of an array not connected to both a selected bitline and a selected wordline may be referred to as an unselected memory cell.
  • the bitline not connected to the selected memory cell may be referred to as an unselected bitline and the wordline not connected to the selected memory cell may be referred to as an unselected wordline.
  • memory cell 115 may have a programming threshold voltage potential of approximately 1.5 volts. A voltage potential of approximately 2.5 volts may be sufficient to program the state of phase change material 135 to a reset state of "0," and a voltage potential of approximately 1.8 volts may be sufficient to program the state of phase change material 135 to a set state of " 1.”
  • Programming memory cell 115 may include subjecting conductor 102 to a voltage potential of V HI and conductor 105 to a voltage potential of V L o- If the potential difference between V H ⁇ V LO is greater than the programming threshold of memory cell 115, then memory cell 115 may be programmed to the desired state.
  • Signal generating device 145 may include timing and drive circuitry to provide bias signals V HI and V L o to conductors 102 and 105, respectively.
  • V HI may be approximately 2.5 volts and V L o may be approximately 0 volts, and therefore, the potential difference across memory cell 115 is approximately 2.5 volts. Since the programming threshold of memory cell 115 is approximately 1.5 volts, the potential difference of approximately 2.5 volts across memory cell 115 forward biases memory cell 115 and may be sufficient to program memory cell 115 to a reset state.
  • memory cell 115 may be referred to as the selected or targeted memory cell
  • conductors 102 and 105 maybe referred to as a selected bitline and a selected wordline, respectively.
  • conductors 101 and 103 maybe referred to as unselected bitlines and conductors 104 and 106 may be referred to as unselected wordlines.
  • memory cells 111, 113, 117, and 119 are not connected to conductors 102 and 105, and may be referred to as unselected memory cells. Even though memory cells 112 and 118 are connected to selected bitline 102, these cells maybe referred to as unselected memory cells since these cells are not connected to selected wordline 105. Similarly, even though memory cells 114 and 116 are connected to selected wordline 105, these cells may be referred to as unselected memory cells since these cells are not connected to selected bitline 102.
  • the state of memory cell 115 may be determined by forward biasing memory cell 115 via conductors 102 and 105.
  • forward biasing memory cell 115 may be accomplished by applying a voltage potential of V read to conductor 102 and a relatively lower voltage potential of V ⁇ 0 to conductor 105. If the potential difference across memory cell 115 is less than the programming threshold level of memory cell 115 and is greater than a turn-on voltage of diode 125, then a read current may be generated to pass through memory cell 115 and may be used to determine the resistance and state of memory cell 115.
  • sense device 150 may be used to determine the resistance of memory cell 115.
  • the programming threshold of memory cell 115 may be approximately 1.5 volts, V read may be approximately 1 volt, and V ⁇ 0 maybe approximately 0 volts, so that a potential difference of approximately 1 volt is applied across memory cell 115.
  • the potential difference of approximately 1 volt across memory cell 115 may be sufficient to generate a read current and may be insufficient to disturb the state of memory cell 115 since the potential difference of approximately 1 volt is less than the programming threshold of memory cell 115.
  • memory cell 115 may be referred to as a selected memory cell
  • conductors 102 and 105 may be referred to as a selected bitline and a selected wordline, respectively.
  • conductors 101 and 103 maybe referred to as unselected bitlines and conductors 104 and 106 maybe referred to as unselected wordlines.
  • Memory cells 111, 112, 113, 114, 116, 117, 118, and 119 maybe referred to as unselected memory cells.
  • signal generating device 145 may generate bias signals to apply to unselected memory cells 111, 112, 113, 114, 116, 117, 118, and 119.
  • the voltage potentials of these bias signals applied to the unselected memory cells may be selected so as to not disturb the stored data in the unselected memory cells.
  • the voltage potentials of the bias signals applied to unselected conductors 101, 103, 104, and 106 may be chosen so as to apply a zero bias to unselected memory cells 111, 113, 117, and 119.
  • applying a zero bias to unselected memory cells 111, 113, 117, and 119 may be accomplished by applying the same voltage potential to unselected conductors 101, 103, 104, and 106.
  • a voltage potential of approximately 0.6 volts may be applied to conductors 101, 103, 104, and 106.
  • a potential difference of approximately 0 volts is applied across unselected memory cells 111, 113, 117, and 119.
  • a voltage potential of approximately 0.6 volts is applied to unselected conductors 101, 103, 104, and 106, and voltage potentials of approximately 1 volt and 0 volts are applied to selected conductors 102 and 105, respectively, then a potential difference of approximately 0.6 volts is applied across memory cells 114 and 116 and a potential difference of approximately 0.4 volts is applied across memory cells 112 and 118. If the tum-on voltage of diodes 121-129 is greater than, for example, 0.7 volts, then unselected memory cells 112, 114, 116, and 118 may not be disturbed during reading of memory cell 115 since the bias applied to these cells is less than their programming threshold. Reading memory cells in this manner may reduce leakage currents in array 110 since relatively low voltage potentials are applied across the unselected memory cells during reading of a selected memory cell.
  • applying a zero bias to unselected memory cells 111, 113, 117, and 119 may be accomplished by floating unselected conductors 101, 103, 104, and 106.
  • floating a conductor may be accomplished by disconnecting or decoupling the conductor from a source of operating potential so that no voltage potentials are applied to conductor 101, although the scope of the present invention is not limited in this respect.
  • the drive circuit illustrated in FIG. 4 maybe used to illustrate the floating of conductor 101.
  • FIG. 4 an embodiment of a drive circuit 300 in accordance with the present invention is illustrated.
  • Signal generating device 145 (FIG. 2) may include drive circuit 300 to provide a bias signal to conductor 101.
  • drive circuit 300 may comprise a stacked p-channel 310 and n-channel 311 metal oxide semiconductor field effect transistors (MOSFET) having drain terminals connected to conductor 101 to apply a voltage potential to conductor 101.
  • MOSFET metal oxide semiconductor field effect transistors
  • the source terminals of transistors 310 and 311 are connected to power supply terminals 320 and 321, respectively.
  • Power supply terminal 320 may be connected to a source of operating potential, such as, for example, a voltage potential of Vcc
  • power supply terminal 321 may be connected to a source of operating potential, such as, for example, a voltage potential of Vss.
  • the floating of conductor 101 maybe accomplished by applying by a relatively high impedance between conductor 101 and power supply terminals 320 and 321.
  • a relatively high impedance may be obtained by placing transistors 310 and 311 in cutoff mode.
  • transistors 310 and 311 may be turned off or placed in a nonconducting mode of operation.
  • some embodiments may reduce the power consumption of array 110 (FIG. 2) by decoupling or disconnecting a power supply potential from the conductors of array 110.
  • phase change memory 33 FIG. 2
  • This embodiment may begin with charging all the bitlines and wordlines (e.g., conductors 101-106) of a memory array to a predetermined voltage potential (e.g., approximately 0.6 volts), block 500.
  • the charging may occur during a standby or idle mode of operation, e.g., prior to or after the writing and reading operations, and may be referred to as a precharging operation.
  • a read operation of a selected memory cell (e.g., memory cell 115) biased via a selected wordline (e.g., conductor 105) and a selected bitline (e.g, conductor 102) maybe initiated after the charging of the bitlines and wordlines, block 510.
  • a zero bias may be applied to some of the unselected memory cells (e.g., memory cells 111, 113, 117, 119) biased via the unselected wordlines (e.g., conductors 104 and 106) and the unselected bitlines (e.g., conductors 101 and 103), block 520.
  • the zero bias may be applied to the unselected memory cells by applying the predetermined voltage potential to the unselected wordlines and the unselected bitlines, block 520. In alternate embodiments, after the bitlines and wordlines of the array are charged to the predetermined voltage potential, the zero bias may be applied to the unselected memory cells by floating the unselected bitlines and the unselected wordlines.
  • a forward bias may be applied to the selected memory cell during the reading of the selected memory cell, block 530.
  • the forward bias may be applied to the selected memory cell by applying a read voltage potential (e.g., a voltage potential of approximately 1 volt) to the selected bitline, wherein the read voltage potential is less than a programming threshold (e.g., approximately 1.5 volts) of the selected memory cell.
  • a read voltage potential e.g., a voltage potential of approximately 1 volt
  • a programming threshold e.g., approximately 1.5 volts
  • the precharging of the bitlines and wordlines prior to reading or programming may improve performance of the memory device.
  • the reading of a selected memory cell may be relatively fast.
  • the speed of the memory array may be improved since the bitlines and wordlines may be previously charged to the predetermined voltage potential.
  • the power consumption may be improved since the leakage currents in the unselected memory cells may be reduced since some of the unselected memory cells are zero biased during the entire read operation.
  • a zero bias may be applied to some of the unselected memory cells during a read operation by applying the same voltage potential to the unselected wordlines and the unselected bitlines.
  • the voltage potential applied to the unselected wordlines and the unselected bitlines may be chosen to satisfy the following relationships: the potential difference between the voltage potentials applied to the unselected bitline and the selected wordline is less than the conducting threshold of a diode of the unselected memory cell; and the potential difference between the voltage potentials applied to the selected bitline and the unselected wordline is less than the conducting threshold of a diode of the unselected memory cell.
  • the voltage potentials applied to the unselected bitlines, the unselected wordlines, the selected bitlines, and the selected wordlines may be designed to satisfy the following 2 equations:
  • V D turn-on voltage of diode in the unselected memory cell
  • VU B voltage potential applied to the unselected bitline
  • Vsw voltage potential applied to the selected wordline
  • V SB voltage potential applied to the selected bitline
  • Vu voltage potential applied to the unselected wordline
  • Embodiment 600 may comprise a portable communication device 610.
  • Portable communication device 610 may include a controller 620, an input/output (I/O) device 630 (e.g. a keypad, display), a memory 640, and a transceiver 650 that may be connected to an antennae 660, although the scope of the present invention is not limited to embodiments having any or all of these components.
  • I/O input/output
  • Controller 620 may comprise, for example, one or more microprocessors, digital signal processors, microcontrollers, or the like.
  • Memory 640 may be used to store messages transmitted to or by portable communication device 610.
  • Memory 640 may also optionally be used to store instructions that are executed by controller 620 during the operation of portable communication device 610, and may be used to store user data.
  • Memory 640 may be provided by one or more different types of memory.
  • memory 640 may comprise a volatile memory (any type of random access memory), a non- volatile memory such as a flash memory and/or a phase change memory such as, for example, phase change memory 33 illustrated in FIG. 2.
  • I/O device 630 may be used by a user to generate a message.
  • Portable communication device 610 may use transceiver 650 with antennae 660 to transmit and receive messages to and from a wireless communication network with a radio frequency (RF) signal.
  • RF radio frequency
  • portable communication device 610 may use one of the following communication protocols to transmit and receive messages: Code Division Multiple Access (CDMA), cellular radiotelephone communication systems, Global System for Mobile Communications (GSM) cellular radiotelephone systems, North American Digital Cellular (NADC) cellular radiotelephone systems, Time Division Multiple Access (TDMA) systems, Extended-TDMA (E-TDMA) cellular radiotelephone systems, third generation (3G) systems like Wide-band CDMA (WCDMA), CDMA-2000, and the like.
  • CDMA Code Division Multiple Access
  • GSM Global System for Mobile Communications
  • NADC North American Digital Cellular
  • TDMA Time Division Multiple Access
  • E-TDMA Extended-TDMA
  • 3G third generation
  • WCDMA Wide-band CDMA
  • CDMA-2000 Code Division Multiple Access-2000

Abstract

Briefly, in accordance with an embodiment of the invention, a method and an apparatus to read a phase change memory (33) is provided, wherein the method includes zero biasing unselected memory cells (111, 113, 117, 119) during reading of a selected memory cell (115).

Description

METHOD AND APPARATUS TO READ A MEMORY CELL
Background
While operating memory cells (e.g., during programming and reading of memory cells), a voltage potential may be applied to the selected or targeted memory cells to read or program the memory cell. During these operations, the states of the unselected memory cells in the array may be affected. To avoid disturbing unselected memory cells, a relatively large reverse bias may be applied to the unselected memory cells. However, this may result in relatively large reverse leakage currents in the unselected cells and may adversely affect the power consumption of the system. Thus, there is a continuing need for better ways to operate memory cells in memory systems.
Brief Description Of The Drawings
The subject matter regarded as the invention is particularly pointed out and distinctly claimed in the concluding portion of the specification. The invention, however, both as to organization and method of operation, together with objects, features, and advantages thereof, may best be understood by reference to the following detailed description when read with the accompanying drawings in which:
FIG. 1 is a block diagram of a computing system in accordance with an embodiment of the present invention;
FIG. 2 is schematic diagram of a phase change memory in accordance with an embodiment of the present invention;
FIG. 3 illustrates a sense circuit in accordance with an embodiment of the present invention; FIG. 4 illustrates a drive circuit in accordance with an embodiment of the present invention;
FIG. 5 is a flow chart of a method to operate a memory cell in accordance with an embodiment of the present invention; and
FIG. 6 is a block diagram of a system in accordance with an embodiment of the present invention. It will be appreciated that for simplicity and clarity of illustration, elements illustrated in the figures have not necessarily been drawn to scale. For example, the dimensions of some of the elements are exaggerated relative to other elements for clarity. Further, where considered appropriate, reference numerals have been repeated among the figures to indicate corresponding or analogous elements.
Detailed Description
In the following detailed description, numerous specific details are set forth in order to provide a thorough understanding of the invention. However, it will be understood by those skilled in the art that the present invention may be practiced without these specific details. In other instances, well-known methods, procedures, components and circuits have not been described in detail so as not to obscure the present invention.
In the following description and claims, the terms "coupled" and "connected," along with their derivatives, may be used. It should be understood that these terms are not intended as synonyms for each other. Rather, in particular embodiments, "connected" may be used to indicate that two or more elements are in direct physical or electrical contact with each other. "Coupled" may mean that two or more elements are in direct physical or electrical contact. However, "coupled" may also mean that two or more elements are not in direct contact with each other, but yet still co-operate or interact with each other. Turning to FIG. 1, an embodiment 20 in accordance with the present invention is described. Embodiment 20 may comprise a computing system 30. Computing system 30 may be used in a variety of portable communication systems such as, for example, a mobile communication device (e.g., a cell phone), a two-way radio communication system, a oneway pager, a two-way pager, a personal communication system (PCS), a portable computer, a personal digital assistant (PDA), or the like. Although it should be pointed out that the scope and application of the present invention is in no way limited to these examples. For example, other applications where the present invention may be used are nonportable electronic applications, such as in cellular base stations, servers, desktop computers, video equipment, etc. In this embodiment, computing system 30 may comprise a processor 42 that is connected to a system bus 40. Although the scope of the present invention is not limited in this respect, processor 42 may comprise, for example, one or more microprocessors, digital signal processors, microcontrollers, or the like. System bus 40 may be a data path comprising, for example, a collection of data lines to transmit data from one part of computing system 30 to another. Computing system 30 may further include a memory controller hub 34 connected to system bus 40 and a display controller 46 coupled to memory controller hub 34 by an accelerated graphics port (AGP) bus 44. Display controller 46 may generate signals to drive a display 48.
Memory controller hub 34 may also be coupled to an input/output (I/O) hub 52 via a hub interface 50. I/O hub 52 may control operation of a CD-ROM drive 58 and may control operation of a hard disk drive 60. In addition, I/O hub 52 may provide interfaces to, for example, a peripheral component interconnect (PCI) bus 54 and an expansion bus 62. PCI bus 54 may be connected to a network interface card (NIC) 56. An I/O controller 64 may be connected to expansion bus 62 and may control operation of a floppy disk drive 70. In addition, I/O controller 64 may receive input from a mouse 66 and a keyboard 68.
Computing system 30 may also include a phase change memory 33 coupled to memory controller hub 34 via a memory bus 36. Memory controller hub 34 may include a memory controller 35 that may serve as an interface between memory bus 36 and system bus 40. Memory controller 35 may generate control signals, address signals, and data signals that may be associated with a particular write or read operation to phase change memory 33.
Memory bus 36 may include communication lines for communicating data to and from phase change memory 33 as well as control and address lines used to store and retrieve data to and from phase change memory 33. A particular write or read operation may involve concurrently writing data to or reading data from phase change memory 33. Although the scope of the present invention is not limited in this respect, phase change memory 33 may be a memory array comprising a plurality of memory cells that may include a volume of phase change memory material such as, for example, a chalcogenide material that may be programmed into different memory states to store data.
Turning to FIG. 2, an embodiment of phase change memory 33 in accordance with the present invention is described. Phase change memory 33 may include a 3X3 array 110 of memory cells 111-119, wherein memory cells 111-119 may respectively comprise diodes 121-129. Array 101 may be referred to as a diode-based memory array. In addition, memory cells 111-119 may respectively include structural phase change materials 131-139. Although a 3X3 array is illustrated in Fig. 2, the scope of the present invention is not limited in this respect. For example, phase change memory 33 may have a larger array of memory cells. Phase change materials 131-139 may be, for example, a chalcogenide alloy that exhibits a reversible structural phase change from an amorphous state to a crystalline or a polycrystalline state. Due to the reversible structure, the phase change material may change from the amorphous state to the crystalline state and may revert back to the amorphous state thereafter, or vice versa, in response to temperature changes. A polycrystalline state may be defined as a state where multiple grain crystals are present with the possibility of some portions of the phase change material remaining amorphous.
A variety of phase change alloys may be used in memory cells 111-119. For example, a chalcogenide alloy containing one or more elements from Column NI of the periodic table may be used in memory cells 111-119. Byway of example, phase change materials 131-139 may comprise GeSbTe alloys.
Phase change materials 131-139 may allow memory cells 111-119 to act as nonvolatile programmable resistors, which reversibly change between higher and lower resistance states. Crystallization in phase change materials 131-139 may be a function of both the temperature and the amount of time the material spends at that temperature. Accordingly, a phase change in memory cells 111-119 may be induced by resistive heating using a current flowing through phase change materials 131-139. The programmable resistor may exhibit a large dynamic range of resistivity between the crystalline state (low resistivity) and the amorphous state (high resistivity), and may also be capable of exhibiting multiple, intermediate states that allow multi-bit storage in a memory cell. In some embodiments, the programmable resistor may exhibit greater than 40 times dynamic range of resistivity between the crystalline and amorphous states. The data stored in the memory cells may be read by measuring the cell's resistance.
By way of example, in a binary system storing one bit of data, a first state may be defined as the "1" state or "set" state and a second state may be defined as the "0" state or the "reset" state, wherein the reset state may be defined as a substantially amorphous state and the set state may be defined as a substantially crystalline state. Phase change memory 33 may also comprise column conductors 101, 102, and 103, and row conductors 104, 105, and 106 to select and bias a particular memory cell of array 110 during, for example, a write or read operation. The write operation may also be referred to as a programming operation, wherein a selected memory cell is programmed to a desired memory state. Column conductors 101-103 may be referred to as bitlines and row conductors 104-106 may be referred to as wordlines. The term "bias" may refer to applying a voltage potential difference across a device. Forward bias and reverse bias are relative terms that may be arbitrarily defined. For example, although the scope of the present invention is not limited in this respect, applying a forward bias to memory cell 111 may mean applying a relatively higher voltage potential to conductor 101 and a relatively lower voltage potential to conductor 104. Conversely, in this embodiment, applying a reverse bias to memory cell 111 may mean applying a relatively lower voltage potential to conductor 101 and a relatively higher voltage potential to conductor 104. Applying a zero bias to memory cell 111 may mean applying a potential difference of approximately zero volts across memory cell 111. In this embodiment, phase change memory 33 may further comprise a control device
140 that may be used to control operation of memory cells 111-119. For example, control device 140 may be used to perform write and read operations to and from selected memory cells of array 110. Control device 140 may comprise a signal generating device 145 that may be used to generate bias signals (e.g., voltage potentials) to perform write and read operations. In addition, control device 140 may comprise a sense device 150 that may be used to determine whether the memory material in a memory cell is in a selected memory state after a programming signal is applied to the memory cell. FIG. 3 illustrates an embodiment of sense device 150 in accordance with the present invention.
Turning briefly to FIG. 3, although the scope of the present invention is not limited in this respect, a comparator 200 may be used to detect a memory state of a particular memory cell, e.g., memory cell 115. The noninverting input terminal of a comparator 200 may be connected to memory cell 115 to receive an indication of the resistance of memory cell 115. The inverting input terminal of comparator 200 may be connected to a reference voltage signal of VREF- The output terminal of comparator 200 may be connected to the D input terminal of a D flip-flop 210. A read current, labeled IR, may be used to generate a read voltage that may be received at the noninverting input terminal of comparator 200. The read voltage may be indicative of the resistance of memory cell 115, and therefore, may be used to indicate the state of memory cell 115. For example, the read voltage may be proportional to the resistance exhibited by the memory cell. Thus, a higher voltage may indicate that the cell is in a higher resistance state, e.g., a substantially amorphous state; and a lower voltage may indicate that the cell is in a lower resistance state, e.g., a polycrystalline state.
The comparison of the read voltage to the reference voltage VREF may result in an output signal Cl at the output of comparator 200 that may be used to indicate the state of memory cell 115 and may be stored in flip-flop 210.
Referring back to FIG. 2, during a write operation, a selected memory cell may be programmed to a selected state (e.g., a set or reset state) by forward biasing the selected memory cell to a level sufficient to program the selected memory cell to the selected state. The level sufficient to program a targeted memory cell may be referred to as the targeted memory cell's programming threshold level. Programming of a selected memory cell may be accomplished by, for example, applying a relatively low voltage potential to the wordline connected to the selected memory cell, and applying a relatively high voltage potential to the bitline connected to the selected memory cell.
If the difference between the relatively high voltage potential and the relatively low voltage potential is greater than the conductive threshold or turn-on voltage of a diode within the selected memory cell, then applying voltage potentials in this manner forward biases the selected memory cell to drive current through the memory cell. If sufficiently large, the current through the cell may program the selected memory cell to the selected memory state.
The wordline connected to the selected memory cell may be referred to as the selected wordline and the bitline connected to the selected memory cell may be referred to as the selected bitline. A memory cell of an array not connected to both a selected bitline and a selected wordline may be referred to as an unselected memory cell. Further, the bitline not connected to the selected memory cell may be referred to as an unselected bitline and the wordline not connected to the selected memory cell may be referred to as an unselected wordline.
By way of example, memory cell 115 may have a programming threshold voltage potential of approximately 1.5 volts. A voltage potential of approximately 2.5 volts may be sufficient to program the state of phase change material 135 to a reset state of "0," and a voltage potential of approximately 1.8 volts may be sufficient to program the state of phase change material 135 to a set state of " 1." Programming memory cell 115 may include subjecting conductor 102 to a voltage potential of VHI and conductor 105 to a voltage potential of VLo- If the potential difference between VVLO is greater than the programming threshold of memory cell 115, then memory cell 115 may be programmed to the desired state. Signal generating device 145 may include timing and drive circuitry to provide bias signals VHI and VLo to conductors 102 and 105, respectively.
As an example, VHI may be approximately 2.5 volts and VLo may be approximately 0 volts, and therefore, the potential difference across memory cell 115 is approximately 2.5 volts. Since the programming threshold of memory cell 115 is approximately 1.5 volts, the potential difference of approximately 2.5 volts across memory cell 115 forward biases memory cell 115 and may be sufficient to program memory cell 115 to a reset state. In this example of a write operation, memory cell 115 may be referred to as the selected or targeted memory cell, conductors 102 and 105 maybe referred to as a selected bitline and a selected wordline, respectively. In addition, conductors 101 and 103 maybe referred to as unselected bitlines and conductors 104 and 106 may be referred to as unselected wordlines. Further, memory cells 111, 113, 117, and 119 are not connected to conductors 102 and 105, and may be referred to as unselected memory cells. Even though memory cells 112 and 118 are connected to selected bitline 102, these cells maybe referred to as unselected memory cells since these cells are not connected to selected wordline 105. Similarly, even though memory cells 114 and 116 are connected to selected wordline 105, these cells may be referred to as unselected memory cells since these cells are not connected to selected bitline 102.
During a read operation, the state of memory cell 115 may be determined by forward biasing memory cell 115 via conductors 102 and 105. For example, forward biasing memory cell 115 may be accomplished by applying a voltage potential of Vread to conductor 102 and a relatively lower voltage potential of Vι0 to conductor 105. If the potential difference across memory cell 115 is less than the programming threshold level of memory cell 115 and is greater than a turn-on voltage of diode 125, then a read current may be generated to pass through memory cell 115 and may be used to determine the resistance and state of memory cell 115. In this example, sense device 150 may be used to determine the resistance of memory cell 115. As an example, the programming threshold of memory cell 115 may be approximately 1.5 volts, Vread may be approximately 1 volt, and Vι0 maybe approximately 0 volts, so that a potential difference of approximately 1 volt is applied across memory cell 115. In this example, the potential difference of approximately 1 volt across memory cell 115 may be sufficient to generate a read current and may be insufficient to disturb the state of memory cell 115 since the potential difference of approximately 1 volt is less than the programming threshold of memory cell 115. In this example of a read operation, memory cell 115 may be referred to as a selected memory cell, conductors 102 and 105 may be referred to as a selected bitline and a selected wordline, respectively. In addition, conductors 101 and 103 maybe referred to as unselected bitlines and conductors 104 and 106 maybe referred to as unselected wordlines. Memory cells 111, 112, 113, 114, 116, 117, 118, and 119 maybe referred to as unselected memory cells.
In this embodiment, during reading of memory cell 115, in addition to generating Vread and Vio, signal generating device 145 may generate bias signals to apply to unselected memory cells 111, 112, 113, 114, 116, 117, 118, and 119. The voltage potentials of these bias signals applied to the unselected memory cells may be selected so as to not disturb the stored data in the unselected memory cells. For example, during reading of memory cell 115, the voltage potentials of the bias signals applied to unselected conductors 101, 103, 104, and 106 may be chosen so as to apply a zero bias to unselected memory cells 111, 113, 117, and 119. In this embodiment, applying a zero bias to unselected memory cells 111, 113, 117, and 119 may be accomplished by applying the same voltage potential to unselected conductors 101, 103, 104, and 106. For example, a voltage potential of approximately 0.6 volts may be applied to conductors 101, 103, 104, and 106. In this embodiment, a potential difference of approximately 0 volts is applied across unselected memory cells 111, 113, 117, and 119. If a voltage potential of approximately 0.6 volts is applied to unselected conductors 101, 103, 104, and 106, and voltage potentials of approximately 1 volt and 0 volts are applied to selected conductors 102 and 105, respectively, then a potential difference of approximately 0.6 volts is applied across memory cells 114 and 116 and a potential difference of approximately 0.4 volts is applied across memory cells 112 and 118. If the tum-on voltage of diodes 121-129 is greater than, for example, 0.7 volts, then unselected memory cells 112, 114, 116, and 118 may not be disturbed during reading of memory cell 115 since the bias applied to these cells is less than their programming threshold. Reading memory cells in this manner may reduce leakage currents in array 110 since relatively low voltage potentials are applied across the unselected memory cells during reading of a selected memory cell.
In alternate embodiments, applying a zero bias to unselected memory cells 111, 113, 117, and 119 may be accomplished by floating unselected conductors 101, 103, 104, and 106. As an example, floating a conductor may be accomplished by disconnecting or decoupling the conductor from a source of operating potential so that no voltage potentials are applied to conductor 101, although the scope of the present invention is not limited in this respect. The drive circuit illustrated in FIG. 4 maybe used to illustrate the floating of conductor 101. Turning to FIG. 4, an embodiment of a drive circuit 300 in accordance with the present invention is illustrated. Signal generating device 145 (FIG. 2) may include drive circuit 300 to provide a bias signal to conductor 101. In this example, drive circuit 300 may comprise a stacked p-channel 310 and n-channel 311 metal oxide semiconductor field effect transistors (MOSFET) having drain terminals connected to conductor 101 to apply a voltage potential to conductor 101. The source terminals of transistors 310 and 311 are connected to power supply terminals 320 and 321, respectively. Power supply terminal 320 may be connected to a source of operating potential, such as, for example, a voltage potential of Vcc, and power supply terminal 321 may be connected to a source of operating potential, such as, for example, a voltage potential of Vss.
In some embodiments, the floating of conductor 101 maybe accomplished by applying by a relatively high impedance between conductor 101 and power supply terminals 320 and 321. For example, a relatively high impedance may be obtained by placing transistors 310 and 311 in cutoff mode. In other words, transistors 310 and 311 may be turned off or placed in a nonconducting mode of operation. As illustrated, some embodiments may reduce the power consumption of array 110 (FIG. 2) by decoupling or disconnecting a power supply potential from the conductors of array 110.
Referring to FIG. 5, a method to operate a memory cell in accordance with an embodiment of the present invention is provided. This method may be illustrated using phase change memory 33 (FIG. 2). This embodiment may begin with charging all the bitlines and wordlines (e.g., conductors 101-106) of a memory array to a predetermined voltage potential (e.g., approximately 0.6 volts), block 500. The charging may occur during a standby or idle mode of operation, e.g., prior to or after the writing and reading operations, and may be referred to as a precharging operation.
A read operation of a selected memory cell (e.g., memory cell 115) biased via a selected wordline (e.g., conductor 105) and a selected bitline (e.g, conductor 102) maybe initiated after the charging of the bitlines and wordlines, block 510. During the reading of the selected memory cell, a zero bias may be applied to some of the unselected memory cells (e.g., memory cells 111, 113, 117, 119) biased via the unselected wordlines (e.g., conductors 104 and 106) and the unselected bitlines (e.g., conductors 101 and 103), block 520. In this embodiment, the zero bias may be applied to the unselected memory cells by applying the predetermined voltage potential to the unselected wordlines and the unselected bitlines, block 520. In alternate embodiments, after the bitlines and wordlines of the array are charged to the predetermined voltage potential, the zero bias may be applied to the unselected memory cells by floating the unselected bitlines and the unselected wordlines.
A forward bias may be applied to the selected memory cell during the reading of the selected memory cell, block 530. In this embodiment, the forward bias may be applied to the selected memory cell by applying a read voltage potential (e.g., a voltage potential of approximately 1 volt) to the selected bitline, wherein the read voltage potential is less than a programming threshold (e.g., approximately 1.5 volts) of the selected memory cell. Although the scope of the present invention is not limited in this respect, the zero biasing of the unselected memory cells (e.g., block 520) and the forward biasing of the selected memory cell (e.g., block 530) may be simultaneous.
It should be pointed out that the precharging of the bitlines and wordlines prior to reading or programming, may improve performance of the memory device. In some embodiments the reading of a selected memory cell may be relatively fast. In these embodiments, the speed of the memory array may be improved since the bitlines and wordlines may be previously charged to the predetermined voltage potential. Also, in these embodiments, the power consumption may be improved since the leakage currents in the unselected memory cells may be reduced since some of the unselected memory cells are zero biased during the entire read operation. In some diode-based memory array embodiments, a zero bias may be applied to some of the unselected memory cells during a read operation by applying the same voltage potential to the unselected wordlines and the unselected bitlines. In these embodiments, the voltage potential applied to the unselected wordlines and the unselected bitlines may be chosen to satisfy the following relationships: the potential difference between the voltage potentials applied to the unselected bitline and the selected wordline is less than the conducting threshold of a diode of the unselected memory cell; and the potential difference between the voltage potentials applied to the selected bitline and the unselected wordline is less than the conducting threshold of a diode of the unselected memory cell. In other words, in some embodiments, to zero bias some of unselected memory cells during reading of a selected memory cell, the voltage potentials applied to the unselected bitlines, the unselected wordlines, the selected bitlines, and the selected wordlines may be designed to satisfy the following 2 equations:
Figure imgf000012_0001
(2) VSB-VUW < VD where: VD = turn-on voltage of diode in the unselected memory cell
VUB = voltage potential applied to the unselected bitline Vsw = voltage potential applied to the selected wordline VSB = voltage potential applied to the selected bitline Vu = voltage potential applied to the unselected wordline
Turning to FIG. 6, an embodiment 600 in accordance with the present invention is described. Embodiment 600 may comprise a portable communication device 610. Portable communication device 610 may include a controller 620, an input/output (I/O) device 630 (e.g. a keypad, display), a memory 640, and a transceiver 650 that may be connected to an antennae 660, although the scope of the present invention is not limited to embodiments having any or all of these components.
Controller 620 may comprise, for example, one or more microprocessors, digital signal processors, microcontrollers, or the like. Memory 640 may be used to store messages transmitted to or by portable communication device 610. Memory 640 may also optionally be used to store instructions that are executed by controller 620 during the operation of portable communication device 610, and may be used to store user data. Memory 640 may be provided by one or more different types of memory. For example, memory 640 may comprise a volatile memory (any type of random access memory), a non- volatile memory such as a flash memory and/or a phase change memory such as, for example, phase change memory 33 illustrated in FIG. 2. I/O device 630 may be used by a user to generate a message. Portable communication device 610 may use transceiver 650 with antennae 660 to transmit and receive messages to and from a wireless communication network with a radio frequency (RF) signal.
Although the scope of the present invention is not limited in this respect, portable communication device 610 may use one of the following communication protocols to transmit and receive messages: Code Division Multiple Access (CDMA), cellular radiotelephone communication systems, Global System for Mobile Communications (GSM) cellular radiotelephone systems, North American Digital Cellular (NADC) cellular radiotelephone systems, Time Division Multiple Access (TDMA) systems, Extended-TDMA (E-TDMA) cellular radiotelephone systems, third generation (3G) systems like Wide-band CDMA (WCDMA), CDMA-2000, and the like.
While certain features of the invention have been illustrated and described herein, many modifications, substitutions, changes, and equivalents will now occur to those skilled in the art. It is, therefore, to be understood that the appended claims are intended to cover all such modifications and changes as fall within the true spirit of the invention.

Claims

What is claimed:
1. A method, comprising: applying a zero bias to a first memory cell biased via first and second conductors, during reading of a second memory cell biased via third and fourth conductors.
2. The method of claim 1, wherein the applying comprises: applying a first voltage potential to the first conductor; and applying the first voltage potential to the second conductor.
3. The method of claim 2, wherein the reading comprises: applying a second voltage potential to the third conductor; and applying a third voltage potential to the fourth conductor.
4. The method of claim 3, wherein a difference between the first voltage potential and the third voltage potential is less than a conducting threshold of a diode of the second memory cell and wherein a difference between the second voltage potential and the first voltage potential is less than the conducting threshold of the diode of the first memory cell.
5. The method of claim 3, wherein the second voltage potential is less than a programming threshold of the second memory cell, wherein the programming threshold is a voltage potential sufficient to alter a state of the second memory cell.
6. The method of claim 5, further comprising charging the first conductor and the second conductor to the first voltage potential prior to the reading.
7. The method of claim 1, wherein the applying comprises: floating the first conductor; and floating the second conductor.
8. The method of claim 7, wherein the floating the first conductor comprises disconnecting the first conductor from a source of operating potential.
9. The method of claim 1, further comprising applying a forward bias to the second memory cell during the reading of the second memory cell.
10. The method of claim 1, wherein the reading comprises determining a state of the second memory cell.
11. The method of claim 10, wherein the determining comprises determining a resistance of a phase change material of the second memory cell.
12. An apparatus, comprising: a first memory cell biased using first and second conductors; a second memory cell biased using third and fourth conductors; and a circuit adapted to apply a voltage potential difference of approximately zero across the first memory cell during reading of the second memory cell.
13. The apparatus of claim 12 , wherein the circuit applies the voltage potential difference of approximately zero across the first memory cell by applying a nonzero voltage potential to the first and second conductors.
14. The apparatus of claim 13, wherein the circuit applies a forward bias to the second memory cell during the reading of the second memory cell by applying a second voltage potential to the third conductor and a third voltage potential to the fourth conductor.
15. The apparatus of claim 14, wherein the second voltage potential is greater than the third voltage potential and a difference between the second voltage potential and the third voltage potential is less than a programming threshold of the second memory cell, wherein the programming threshold is a voltage potential sufficient to alter a state of the second memory cell.
16. The apparatus of claim 14, wherein the second memory cell comprises a diode and wherein a difference between the first voltage potential and the third voltage potential is less than a conducting threshold of the diode of the first memory cell and wherein a difference between the second voltage potential and the first voltage potential is less than the conducting threshold of the diode of the first memory cell.
17. The apparatus of claim 12, wherein the circuit is adapted to charge the first conductor and the second conductor to the nonzero voltage potential prior to the reading
18. The apparatus of claim 12, further comprising a second circuit to read the second memory cell.
19. The apparatus of claim 18, wherein the second circuit comprises a comparator having a first input coupled to the second memory cell, a second input coupled to a reference signal, and an output.
20. The apparatus of claim 12, wherein the second memory cell comprises a phase change material.
21. A system, comprising: a controller; a transceiver coupled to the controller; and a memory coupled to the controller, and wherein the memory comprises: a first memory cell biased using first and second conductors; a second memory cell biased using third and fourth conductors; and a circuit adapted to apply a zero bias to the first memory cell during reading of the second memory cell.
22. The system of claim 21, wherein the circuit applies the zero bias to the first memory cell by applying a first voltage potential to the first and second conductors and wherein the circuit applies a forward bias to the second memory cell during the reading of the second memory cell by applying a second voltage potential to the third conductor and a third voltage potential to the fourth conductor.
23. The system of claim 22, wherein the second voltage potential is greater than the third voltage potential and a difference between the second voltage potential and the third voltage potential is less than a programming threshold of the second memory cell, wherein the programming threshold is a voltage potential sufficient to alter a state of the second memory cell.
24. The system of claim 22, wherein the second memory cell comprises a diode and wherein a difference between the first voltage potential and the third voltage potential is less than a conducting threshold of the diode of the first memory cell and wherein a difference between the second voltage potential and the first voltage potential is less than the conducting threshold of the diode of the first memory cell.
PCT/US2002/026551 2001-12-28 2002-08-21 Method and apparatus to read a memory cell WO2003058632A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
AU2002326708A AU2002326708A1 (en) 2001-12-28 2002-08-21 Method and apparatus to read a memory cell
KR1020047009198A KR100614453B1 (en) 2001-12-28 2002-08-21 Method and apparatus to operate a memory cell
JP2003558857A JP4241384B2 (en) 2001-12-28 2002-08-21 Method and apparatus for operating a memory cell

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/034,331 US6667900B2 (en) 2001-12-28 2001-12-28 Method and apparatus to operate a memory cell
US10/034,331 2001-12-28

Publications (1)

Publication Number Publication Date
WO2003058632A1 true WO2003058632A1 (en) 2003-07-17

Family

ID=21875751

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2002/026551 WO2003058632A1 (en) 2001-12-28 2002-08-21 Method and apparatus to read a memory cell

Country Status (6)

Country Link
US (1) US6667900B2 (en)
JP (1) JP4241384B2 (en)
KR (1) KR100614453B1 (en)
AU (1) AU2002326708A1 (en)
TW (1) TWI263217B (en)
WO (1) WO2003058632A1 (en)

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2005017905A1 (en) * 2003-08-04 2005-02-24 Ovonyx, Inc. Analog phase change memory
EP1511042A1 (en) * 2003-08-27 2005-03-02 STMicroelectronics S.r.l. Phase-change memory device with biasing of deselected bit lines
JP2005353257A (en) * 2004-06-08 2005-12-22 Samsung Electronics Co Ltd Semiconductor memory device
JP2006209951A (en) * 2005-01-25 2006-08-10 Samsung Electronics Co Ltd Semiconductor memory device and data writing method
US7391644B2 (en) 2005-11-30 2008-06-24 Samsung Electronics Co., Ltd. Phase-changeable memory device and read method thereof
JP2008527613A (en) * 2005-01-19 2008-07-24 マトリックス セミコンダクター インコーポレイテッド Structure and method for biasing a phase change memory array for reliable writing
US7417887B2 (en) 2005-05-12 2008-08-26 Samsung Electronics Co., Ltd. Phase change memory device and method of driving word line thereof
US7633788B2 (en) 2006-10-02 2009-12-15 Samsung Electronics Co., Ltd. Variable resistive memory wordline switch
US7643344B2 (en) 2006-09-19 2010-01-05 Samsung Electronics Co., Ltd. Variable resistive memory
US7668007B2 (en) 2005-11-30 2010-02-23 Samsung Electronics Co., Ltd. Memory system including a resistance variable memory device
US8243542B2 (en) 2005-11-30 2012-08-14 Samsung Electronics Co., Ltd. Resistance variable memory devices and read methods thereof
JP2017536641A (en) * 2009-08-12 2017-12-07 ナンテロ,インク. Method for dynamically accessing and programming a variable resistance element array

Families Citing this family (95)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6638820B2 (en) 2001-02-08 2003-10-28 Micron Technology, Inc. Method of forming chalcogenide comprising devices, method of precluding diffusion of a metal into adjacent chalcogenide material, and chalcogenide comprising devices
US7102150B2 (en) 2001-05-11 2006-09-05 Harshfield Steven T PCRAM memory cell and method of making same
US6955940B2 (en) 2001-08-29 2005-10-18 Micron Technology, Inc. Method of forming chalcogenide comprising devices
US6815818B2 (en) 2001-11-19 2004-11-09 Micron Technology, Inc. Electrode structure for use in an integrated circuit
US6791859B2 (en) 2001-11-20 2004-09-14 Micron Technology, Inc. Complementary bit PCRAM sense amplifier and method of operation
US7064984B2 (en) * 2002-01-16 2006-06-20 Micron Technology, Inc. Circuit and method for reducing leakage current in a row driver circuit in a flash memory during a standby mode of operation
US20030143782A1 (en) 2002-01-31 2003-07-31 Gilton Terry L. Methods of forming germanium selenide comprising devices and methods of forming silver selenide comprising structures
US6791885B2 (en) 2002-02-19 2004-09-14 Micron Technology, Inc. Programmable conductor random access memory and method for sensing same
US7151273B2 (en) 2002-02-20 2006-12-19 Micron Technology, Inc. Silver-selenide/chalcogenide glass stack for resistance variable memory
US6809362B2 (en) 2002-02-20 2004-10-26 Micron Technology, Inc. Multiple data state memory cell
US6890790B2 (en) 2002-06-06 2005-05-10 Micron Technology, Inc. Co-sputter deposition of metal-doped chalcogenides
US7015494B2 (en) 2002-07-10 2006-03-21 Micron Technology, Inc. Assemblies displaying differential negative resistance
US7364644B2 (en) 2002-08-29 2008-04-29 Micron Technology, Inc. Silver selenide film stoichiometry and morphology control in sputter deposition
US6864521B2 (en) 2002-08-29 2005-03-08 Micron Technology, Inc. Method to control silver concentration in a resistance variable memory element
US7010644B2 (en) 2002-08-29 2006-03-07 Micron Technology, Inc. Software refreshed memory device and method
US7242019B2 (en) * 2002-12-13 2007-07-10 Intel Corporation Shunted phase change memory
US6940770B2 (en) * 2003-01-21 2005-09-06 Hewlett-Packard Development Company, L.P. Method for precharging word and bit lines for selecting memory cells within a memory array
US6813178B2 (en) 2003-03-12 2004-11-02 Micron Technology, Inc. Chalcogenide glass constant current device, and its method of fabrication and operation
US7050327B2 (en) 2003-04-10 2006-05-23 Micron Technology, Inc. Differential negative resistance memory
KR100773537B1 (en) * 2003-06-03 2007-11-07 삼성전자주식회사 Nonvolatile memory device composing one switching device and one resistant material and method of manufacturing the same
JP3752589B2 (en) * 2003-06-25 2006-03-08 松下電器産業株式会社 Method for driving non-volatile memory
US7153721B2 (en) 2004-01-28 2006-12-26 Micron Technology, Inc. Resistance variable memory elements based on polarized silver-selenide network growth
US7583551B2 (en) 2004-03-10 2009-09-01 Micron Technology, Inc. Power management control and controlling memory refresh operations
US7009694B2 (en) * 2004-05-28 2006-03-07 International Business Machines Corporation Indirect switching and sensing of phase change memory cells
US7326950B2 (en) 2004-07-19 2008-02-05 Micron Technology, Inc. Memory device with switching glass layer
US7354793B2 (en) 2004-08-12 2008-04-08 Micron Technology, Inc. Method of forming a PCRAM device incorporating a resistance-variable chalocogenide element
US7075817B2 (en) * 2004-07-20 2006-07-11 Unity Semiconductor Corporation Two terminal memory array having reference cells
EP1624459A1 (en) * 2004-08-03 2006-02-08 STMicroelectronics S.r.l. Nonvolatile phase change memory device and biasing method therefor
US7365411B2 (en) 2004-08-12 2008-04-29 Micron Technology, Inc. Resistance variable memory with temperature tolerant materials
US20060056233A1 (en) * 2004-09-10 2006-03-16 Parkinson Ward D Using a phase change memory as a replacement for a buffered flash memory
US7374174B2 (en) 2004-12-22 2008-05-20 Micron Technology, Inc. Small electrode for resistance variable devices
US7259982B2 (en) * 2005-01-05 2007-08-21 Intel Corporation Reading phase change memories to reduce read disturbs
US7317200B2 (en) 2005-02-23 2008-01-08 Micron Technology, Inc. SnSe-based limited reprogrammable cell
KR100682939B1 (en) * 2005-03-16 2007-02-15 삼성전자주식회사 Semiconductor memory device with three dimensional solid electrolyte structure and manufacturing method thereof
KR100630744B1 (en) * 2005-03-21 2006-10-02 삼성전자주식회사 Semiconductor memory device with reduced lay-out size of word line driver
KR100604935B1 (en) * 2005-03-24 2006-07-28 삼성전자주식회사 Semiconductor memory device with reduced core size
KR100688540B1 (en) * 2005-03-24 2007-03-02 삼성전자주식회사 Semiconductor memory device with improved memory cell density
US7427770B2 (en) 2005-04-22 2008-09-23 Micron Technology, Inc. Memory array for increased bit density
US7269044B2 (en) * 2005-04-22 2007-09-11 Micron Technology, Inc. Method and apparatus for accessing a memory array
US7709289B2 (en) 2005-04-22 2010-05-04 Micron Technology, Inc. Memory elements having patterned electrodes and method of forming the same
US7274034B2 (en) 2005-08-01 2007-09-25 Micron Technology, Inc. Resistance variable memory device with sputtered metal-chalcogenide region and method of fabrication
US7332735B2 (en) 2005-08-02 2008-02-19 Micron Technology, Inc. Phase change memory cell and method of formation
US7579615B2 (en) 2005-08-09 2009-08-25 Micron Technology, Inc. Access transistor for memory device
US7251154B2 (en) 2005-08-15 2007-07-31 Micron Technology, Inc. Method and apparatus providing a cross-point memory array using a variable resistance memory cell and capacitance
KR100674992B1 (en) * 2005-09-08 2007-01-29 삼성전자주식회사 Phase change random access memory device capable of changing driving voltage
JP5299806B2 (en) * 2005-09-28 2013-09-25 株式会社日立情報通信エンジニアリング Electronic circuit member processing method, magnetic disk head processing method, and apparatus
GB2433647B (en) 2005-12-20 2008-05-28 Univ Southampton Phase change memory materials, devices and methods
KR100735525B1 (en) 2006-01-04 2007-07-04 삼성전자주식회사 Phase change memory device
US7560723B2 (en) * 2006-08-29 2009-07-14 Micron Technology, Inc. Enhanced memory density resistance variable memory cells, arrays, devices and systems including the same, and methods of fabrication
KR100825777B1 (en) * 2006-09-26 2008-04-29 삼성전자주식회사 Firing method of phase random memory device and phase random memory device
US7372753B1 (en) * 2006-10-19 2008-05-13 Unity Semiconductor Corporation Two-cycle sensing in a two-terminal memory array having leakage current
US7379364B2 (en) * 2006-10-19 2008-05-27 Unity Semiconductor Corporation Sensing a signal in a two-terminal memory array having leakage current
US8335100B2 (en) * 2007-06-14 2012-12-18 Micron Technology, Inc. Circuit, biasing scheme and fabrication method for diode accessed cross-point resistive memory array
TWI334604B (en) * 2007-06-25 2010-12-11 Ind Tech Res Inst Sensing circuits of phase change memory
JP5503102B2 (en) * 2007-07-04 2014-05-28 ピーエスフォー ルクスコ エスエイアールエル Phase change memory device
KR100919565B1 (en) * 2007-07-24 2009-10-01 주식회사 하이닉스반도체 Phase change memory device
KR100944343B1 (en) * 2007-08-10 2010-03-02 주식회사 하이닉스반도체 Phase change memory device
KR100919582B1 (en) * 2007-08-10 2009-10-01 주식회사 하이닉스반도체 Phase change memory device
KR100934851B1 (en) * 2007-08-10 2010-01-06 주식회사 하이닉스반도체 Phase change memory device and operating method the same
KR101390337B1 (en) * 2007-09-13 2014-04-29 삼성전자주식회사 Multi-level phase change memory device, program method thereof, and memory system including the same
US7885099B2 (en) * 2007-09-18 2011-02-08 Intel Corporation Adaptive wordline programming bias of a phase change memory
KR101384357B1 (en) * 2007-11-20 2014-04-15 삼성전자주식회사 Phase change memory device and bitline discharge method thereof
KR100900135B1 (en) * 2007-12-21 2009-06-01 주식회사 하이닉스반도체 Phase change memory device
JP5049814B2 (en) * 2008-02-14 2012-10-17 株式会社東芝 Data writing method for nonvolatile semiconductor memory device
US7692975B2 (en) * 2008-05-09 2010-04-06 Micron Technology, Inc. System and method for mitigating reverse bias leakage
KR101415877B1 (en) 2008-05-19 2014-07-07 삼성전자 주식회사 Nonvolatile memory device using variable resistive element
US7869258B2 (en) * 2008-06-27 2011-01-11 Sandisk 3D, Llc Reverse set with current limit for non-volatile storage
US7974119B2 (en) 2008-07-10 2011-07-05 Seagate Technology Llc Transmission gate-based spin-transfer torque memory unit
WO2010013081A1 (en) 2008-07-29 2010-02-04 Fabio Pellizzer Reversing a potential polarity for reading phase-change cells to shorten a recovery delay after programming
US7719876B2 (en) 2008-07-31 2010-05-18 Unity Semiconductor Corporation Preservation circuit and methods to maintain values representing data in one or more layers of memory
US8467236B2 (en) 2008-08-01 2013-06-18 Boise State University Continuously variable resistor
US9263126B1 (en) * 2010-09-01 2016-02-16 Nantero Inc. Method for dynamically accessing and programming resistive change element arrays
US7830701B2 (en) * 2008-09-19 2010-11-09 Unity Semiconductor Corporation Contemporaneous margin verification and memory access for memory cells in cross point memory arrays
US9030867B2 (en) 2008-10-20 2015-05-12 Seagate Technology Llc Bipolar CMOS select device for resistive sense memory
US7936580B2 (en) 2008-10-20 2011-05-03 Seagate Technology Llc MRAM diode array and access method
US7936583B2 (en) 2008-10-30 2011-05-03 Seagate Technology Llc Variable resistive memory punchthrough access method
US7825478B2 (en) 2008-11-07 2010-11-02 Seagate Technology Llc Polarity dependent switch for resistive sense memory
US8178864B2 (en) 2008-11-18 2012-05-15 Seagate Technology Llc Asymmetric barrier diode
US8203869B2 (en) 2008-12-02 2012-06-19 Seagate Technology Llc Bit line charge accumulation sensing for resistive changing memory
US8031516B2 (en) * 2008-12-12 2011-10-04 Stephen Tang Writing memory cells exhibiting threshold switch behavior
US8159856B2 (en) 2009-07-07 2012-04-17 Seagate Technology Llc Bipolar select device for resistive sense memory
US7936585B2 (en) * 2009-07-13 2011-05-03 Seagate Technology Llc Non-volatile memory cell with non-ohmic selection layer
US8158964B2 (en) 2009-07-13 2012-04-17 Seagate Technology Llc Schottky diode switch and memory units containing the same
US8374022B2 (en) * 2009-12-21 2013-02-12 Intel Corporation Programming phase change memories using ovonic threshold switches
US8648426B2 (en) 2010-12-17 2014-02-11 Seagate Technology Llc Tunneling transistors
KR20140053325A (en) 2011-09-14 2014-05-07 인텔 코오퍼레이션 Electrodes for resistance change memory devices
JP2013200929A (en) 2012-03-26 2013-10-03 Toshiba Corp Semiconductor memory
US9001550B2 (en) * 2012-04-27 2015-04-07 Macronix International Co., Ltd. Blocking current leakage in a memory array
WO2015005920A1 (en) 2013-07-10 2015-01-15 Hewlett-Packard Development Company, L.P. Storage device write pulse control
US9824767B1 (en) 2016-06-29 2017-11-21 Intel Corporation Methods and apparatus to reduce threshold voltage drift
KR102491358B1 (en) * 2016-11-22 2023-01-26 매그나칩 반도체 유한회사 Sense Amplifier Driving Device
US10734048B2 (en) 2018-06-05 2020-08-04 Sandisk Technologies Llc Sensing memory cells using array control lines
JP2020177718A (en) * 2019-04-16 2020-10-29 ソニーセミコンダクタソリューションズ株式会社 Storage device and storage control device
KR20210013418A (en) * 2019-07-24 2021-02-04 삼성전자주식회사 Memory Device reducing read disturb and Operating Method of memory device
KR20210013487A (en) 2019-07-26 2021-02-04 삼성전자주식회사 Memory device for controlling unselected memory cells in accordance with adjacency to selected memory cell, and method for operating the same

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3699543A (en) * 1968-11-04 1972-10-17 Energy Conversion Devices Inc Combination film deposited switch unit and integrated circuits
US5818749A (en) * 1993-08-20 1998-10-06 Micron Technology, Inc. Integrated circuit memory device
US5883827A (en) * 1996-08-26 1999-03-16 Micron Technology, Inc. Method and apparatus for reading/writing data in a memory system including programmable resistors

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3271591A (en) 1963-09-20 1966-09-06 Energy Conversion Devices Inc Symmetrical current controlling device
US3530441A (en) 1969-01-15 1970-09-22 Energy Conversion Devices Inc Method and apparatus for storing and retrieving information
US5296716A (en) 1991-01-18 1994-03-22 Energy Conversion Devices, Inc. Electrically erasable, directly overwritable, multibit single cell memory elements and arrays fabricated therefrom
US5789758A (en) 1995-06-07 1998-08-04 Micron Technology, Inc. Chalcogenide memory cell with a plurality of chalcogenide electrodes
US5879955A (en) 1995-06-07 1999-03-09 Micron Technology, Inc. Method for fabricating an array of ultra-small pores for chalcogenide memory cells
US6025220A (en) 1996-06-18 2000-02-15 Micron Technology, Inc. Method of forming a polysilicon diode and devices incorporating such diode
US5998244A (en) 1996-08-22 1999-12-07 Micron Technology, Inc. Memory cell incorporating a chalcogenide element and method of making same
US6087674A (en) 1996-10-28 2000-07-11 Energy Conversion Devices, Inc. Memory element with memory material comprising phase-change material and dielectric material
US5781557A (en) 1996-12-31 1998-07-14 Intel Corporation Memory test mode for wordline resistive defects
US6031287A (en) 1997-06-18 2000-02-29 Micron Technology, Inc. Contact structure and memory element incorporating the same
US5933365A (en) 1997-06-19 1999-08-03 Energy Conversion Devices, Inc. Memory element with energy control mechanism
US6141241A (en) 1998-06-23 2000-10-31 Energy Conversion Devices, Inc. Universal memory element with systems employing same and apparatus and method for reading, writing and programming same

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3699543A (en) * 1968-11-04 1972-10-17 Energy Conversion Devices Inc Combination film deposited switch unit and integrated circuits
US5818749A (en) * 1993-08-20 1998-10-06 Micron Technology, Inc. Integrated circuit memory device
US5883827A (en) * 1996-08-26 1999-03-16 Micron Technology, Inc. Method and apparatus for reading/writing data in a memory system including programmable resistors

Cited By (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7471552B2 (en) 2003-08-04 2008-12-30 Ovonyx, Inc. Analog phase change memory
JP2007501521A (en) * 2003-08-04 2007-01-25 オヴォニクス,インコーポレイテッド Analog phase change memory
WO2005017905A1 (en) * 2003-08-04 2005-02-24 Ovonyx, Inc. Analog phase change memory
EP1511042A1 (en) * 2003-08-27 2005-03-02 STMicroelectronics S.r.l. Phase-change memory device with biasing of deselected bit lines
JP2005353257A (en) * 2004-06-08 2005-12-22 Samsung Electronics Co Ltd Semiconductor memory device
JP2008527613A (en) * 2005-01-19 2008-07-24 マトリックス セミコンダクター インコーポレイテッド Structure and method for biasing a phase change memory array for reliable writing
US7859884B2 (en) 2005-01-19 2010-12-28 Sandisk 3D Llc Structure and method for biasing phase change memory array for reliable writing
JP4746634B2 (en) * 2005-01-19 2011-08-10 マトリックス セミコンダクター インコーポレイテッド Structure and method for biasing a phase change memory array for reliable writing
JP2006209951A (en) * 2005-01-25 2006-08-10 Samsung Electronics Co Ltd Semiconductor memory device and data writing method
US7417887B2 (en) 2005-05-12 2008-08-26 Samsung Electronics Co., Ltd. Phase change memory device and method of driving word line thereof
US7391644B2 (en) 2005-11-30 2008-06-24 Samsung Electronics Co., Ltd. Phase-changeable memory device and read method thereof
US7668007B2 (en) 2005-11-30 2010-02-23 Samsung Electronics Co., Ltd. Memory system including a resistance variable memory device
US8243542B2 (en) 2005-11-30 2012-08-14 Samsung Electronics Co., Ltd. Resistance variable memory devices and read methods thereof
US7643344B2 (en) 2006-09-19 2010-01-05 Samsung Electronics Co., Ltd. Variable resistive memory
US7633788B2 (en) 2006-10-02 2009-12-15 Samsung Electronics Co., Ltd. Variable resistive memory wordline switch
JP2017536641A (en) * 2009-08-12 2017-12-07 ナンテロ,インク. Method for dynamically accessing and programming a variable resistance element array

Also Published As

Publication number Publication date
JP2005514722A (en) 2005-05-19
JP4241384B2 (en) 2009-03-18
KR100614453B1 (en) 2006-08-21
US20030123284A1 (en) 2003-07-03
KR20040074088A (en) 2004-08-21
US6667900B2 (en) 2003-12-23
TWI263217B (en) 2006-10-01
AU2002326708A1 (en) 2003-07-24

Similar Documents

Publication Publication Date Title
US6667900B2 (en) Method and apparatus to operate a memory cell
US6625054B2 (en) Method and apparatus to program a phase change memory
US6813177B2 (en) Method and system to store information
US6487113B1 (en) Programming a phase-change memory with slow quench time
US6590807B2 (en) Method for reading a structural phase-change memory
US20060002172A1 (en) Providing current for phase change memories
US7203087B2 (en) Fast reading, low consumption memory device and reading method thereof
WO2014209392A1 (en) Apparatus for low power write and read operations for resistive memory
EP2204815A1 (en) Method of storing an indication of whether a memory location in phase change memory needs programming
US11551752B2 (en) Nonvolatile memory apparatus for performing a read operation and a method of operating the same
WO2004017328A1 (en) Method for reading a structural phase-change memory
US10891998B2 (en) Memory device operating based on a write current for a given operation condition and a method of driving the write current
WO2011066034A2 (en) Resetting phase change memory bits
KR20130093394A (en) Resistive memory device performing write operation using multi-mode switching current, memory system including the same, and method of writing data in a resistive memory device
US20060056234A1 (en) Using a phase change memory as a shadow RAM
EP1624459A1 (en) Nonvolatile phase change memory device and biasing method therefor
WO2020188239A1 (en) Read and logic operation methods for voltage-divider bit-cell memory devices
US11139028B2 (en) Nonvolatile memory apparatus for mitigating disturbances and an operating method of the nonvolatile memory apparatus
EP1548745A1 (en) Fast reading, low power consumption memory device and reading method thereof
US11699479B2 (en) Nonvolatile memory apparatus for generating read reference and an operating method of the nonvolatile memory apparatus
KR20180018882A (en) Current driver, write driver and semiconductor memory apparatus using the same

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SD SE SG SI SK SL TJ TM TN TR TT TZ UA UG UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR IE IT LU MC NL PT SE SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 1020047009198

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 2003558857

Country of ref document: JP

122 Ep: pct application non-entry in european phase