WO2003092153A2 - Rf power amplifier employing bias circuit topologies for minimization of rf amplifier memory effects - Google Patents

Rf power amplifier employing bias circuit topologies for minimization of rf amplifier memory effects Download PDF

Info

Publication number
WO2003092153A2
WO2003092153A2 PCT/US2003/012259 US0312259W WO03092153A2 WO 2003092153 A2 WO2003092153 A2 WO 2003092153A2 US 0312259 W US0312259 W US 0312259W WO 03092153 A2 WO03092153 A2 WO 03092153A2
Authority
WO
WIPO (PCT)
Prior art keywords
amplifier
power supply
impedance
coupled
output
Prior art date
Application number
PCT/US2003/012259
Other languages
French (fr)
Other versions
WO2003092153A3 (en
Inventor
Ahmad Khanifar
Nikolai Maslennikov
Gareth Spiller
Original Assignee
Powerwave Technologies, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Powerwave Technologies, Inc. filed Critical Powerwave Technologies, Inc.
Priority to CA2483107A priority Critical patent/CA2483107C/en
Priority to EP03726376A priority patent/EP1576724B1/en
Priority to AU2003228615A priority patent/AU2003228615A1/en
Priority to AT03726376T priority patent/ATE543252T1/en
Publication of WO2003092153A2 publication Critical patent/WO2003092153A2/en
Publication of WO2003092153A3 publication Critical patent/WO2003092153A3/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/32Modifications of amplifiers to reduce non-linear distortion
    • H03F1/3241Modifications of amplifiers to reduce non-linear distortion using predistortion circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/02Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation
    • H03F1/0205Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers
    • H03F1/0261Modifications of amplifiers to raise the efficiency, e.g. gliding Class A stages, use of an auxiliary oscillation in transistor amplifiers with control of the polarisation voltage or current, e.g. gliding Class A
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/30Modifications of amplifiers to reduce influence of variations of temperature or supply voltage or other physical parameters
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F1/00Details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements
    • H03F1/32Modifications of amplifiers to reduce non-linear distortion
    • H03F1/3223Modifications of amplifiers to reduce non-linear distortion using feed-forward
    • H03F1/3229Modifications of amplifiers to reduce non-linear distortion using feed-forward using a loop for error extraction and another loop for error subtraction
    • H03F1/3235Modifications of amplifiers to reduce non-linear distortion using feed-forward using a loop for error extraction and another loop for error subtraction using a pilot signal
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/60Amplifiers in which coupling networks have distributed constants, e.g. with waveguide resonators
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/12A bias circuit for some stages being shown using transmission lines
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/15Indexing scheme relating to amplifiers the supply or bias voltage or current at the drain side of a FET being continuously controlled by a controlling signal
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/451Indexing scheme relating to amplifiers the amplifier being a radio frequency amplifier
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2201/00Indexing scheme relating to details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements covered by H03F1/00
    • H03F2201/32Indexing scheme relating to modifications of amplifiers to reduce non-linear distortion
    • H03F2201/3209Indexing scheme relating to modifications of amplifiers to reduce non-linear distortion the amplifier comprising means for compensating memory effects
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2201/00Indexing scheme relating to details of amplifiers with only discharge tubes, only semiconductor devices or only unspecified devices as amplifying elements covered by H03F1/00
    • H03F2201/32Indexing scheme relating to modifications of amplifiers to reduce non-linear distortion
    • H03F2201/3224Predistortion being done for compensating memory effects

Definitions

  • the present invention relates in general to RF power amplifiers and RF amplification methods.
  • the present invention is also more specifically related to DC supply (bias) feed networks for RF power amplifiers.
  • Radio frequency (RF) power amplifiers are commonly used in numerous applications, such as base stations used in wireless communication systems.
  • the signals which may be amplified by an RF power amplifier include an RF high frequency modulated carrier, for example having a fundamental frequency of around 2 gigahertz (GHz).
  • the base band signal component which modulates the carrier is commonly at lower frequency
  • the base band (video) bandwidth can be anything from 30 kilohertz (KHz), such as for older cellular telephones, to 20 megahertz (MHz) or more, such as for multi-carrier W- CDMA (Wideband-Code Division Multiple Access) applications such as UMTS (Universal Mobile Telecommunication System).
  • KHz kilohertz
  • W- CDMA Wideband-Code Division Multiple Access
  • UMTS Universal Mobile Telecommunication System
  • Linearity is simply the ability to amplify without distortion while efficiency is the ability to convert DC to RF energy with minimal wasted power and heat generation. Both these requirements are critical for modern wireless communication systems but mutually exclusive in nature. This is due primarily to the bandwidth requirements of modern wireless communication systems which are placing increasing demands on amplifier linearity.
  • One source of distortion in RF power amplifiers which is increasingly significant at higher video bandwidths is related to the DC power supply circuit for supplying power to the active devices, e.g., LDMOS transistors, employed in the amplifier.
  • the finite impedance in the amplifier DC supply circuit results in a voltage drop at the transistor output terminal, and hence a parasitic modulation of the drain voltage.
  • This parasitic modulation interacts with the RF signal and creates intermodulation distortion products (IMDs), resulting in an increase in the amount and complexity of distortion present at the amplifier output.
  • the bias circuit should have a low impedance at the frequency of the signal modulation, i.e., a low video impedance.
  • the move towards increasing signal bandwidth e.g. 20 MHz for 4-carrier UMTS
  • the problem of maintaining low impedance across the video bandwidth is made much more difficult by the second key requirement of RF power amplifiers; good efficiency.
  • Good amplifier efficiency requires that there be minimal power losses due to impedance mismatching at the amplifier output.
  • An output matching circuit is typically provided to match the impedance at the output to the device impedance and minimize power loss, whilst achieving the desired power bandwidth of operation.
  • the bias circuit should not impact on this output impedance matching. Therefore, at the RF carrier frequency, the bias circuit should have a high impedance, to prevent loading of the matching circuit. Therefore, there are two requirements which tend to conflict with each other.
  • the bias circuit video impedance low, linearity is maintained and distortion of the video signal is minimized but at the same time, the bias circuit must have high impedance at the RF carrier frequency to avoid power loss.
  • the decoupling capacitors 4 having capacitances C1 - C4, are connected to the output 2 of the transistor via an inductor/quarter-wave transmission line 3.
  • the inductance of the quarter-wave transmission line becomes increasingly significant as the video/modulation frequency increases.
  • This inductance is in series with the decoupling capacitors and has the effect of significantly lowering the series resonance of the high video frequency decoupling capacitors as measured at the device output terminal 2. Therefore, at higher video frequencies this inductance can increase the video impedance causing distortion by parasitic modulation of the RF signal.
  • the memory effect is difficult to correct even by the most sophisticated predistortionpnea ⁇ zation techniques used in power amplifier systems.
  • the distortion caused by a variation in bias circuit video impedance is thus extremely difficult to remove in any practical predistortion linearization scheme. Therefore, the variation in bias circuit video impedance creates a barrier to increasing the effectiveness of predistortion linearization in wide bandwidth applications.
  • the present invention provides an RF amplifier comprising an input receiving an RF input signal, an active amplifier device receiving and amplifying the input signal to provide an output, the active amplifier device having a power supply connection, and a bias circuit coupled between a DC power supply and the active amplifier device power supply connection.
  • the bias circuit comprises an RF blocking inductance and a first set of decoupling capacitors coupled in a parallel configuration to a ground connection and configured between the DC power supply and the RF blocking inductance.
  • the bias circuit further comprises a second set of one or more decoupling capacitors coupled to a ground connection and configured between the active device power supply connection and the RF blocking inductance.
  • the RF blocking inductance may comprise a printed conductive line having an impedance at least ten times the device output impedance.
  • the bias circuit further may further comprise an RF shunt capacitor coupled to a ground connection to form an RF parallel-resonant circuit with the second set of one or more decoupling capacitors.
  • the shunt capacitor may have a capacitance of about 0.5 - 5 pF.
  • the second set of one or more decoupling capacitors may comprise a capacitor having a capacitance of about 0.1 - 1 ⁇ F.
  • the second set of one or more decoupling capacitors may comprise first and second capacitors coupled in parallel to a ground connection.
  • the first and second capacitors may have different capacitances selected in the range of about 0.1 - 1 ⁇ F. More specifically, the first capacitor may have a capacitance of about 0.1 ⁇ F and the second capacitor a capacitance of about 1 ⁇ F.
  • the active amplifier device may comprise an LDMOS transistor and the power supply connection may comprise a drain contact.
  • the RF blocking inductance may further comprise a capacitor coupled to the line at a spacing of one sixteenth to one quarter wavelength of the RF input signal from the device power supply connection and having a capacitance acting as a short to ground at the frequency of the RF input signal.
  • the amplifier may further comprise an output impedance matching circuit coupled to the output of the active amplifier device and the RF shunt capacitor may be incorporated as part of the output matching circuit in the form of a lumped or distributed component.
  • the amplifier may also further comprise an input impedance matching circuit coupled between the input of the amplifier and the active amplifier device.
  • the present invention provides an RF amplifier comprising an input receiving an RF input signal comprising an RF carrier and a modulation signal having a modulation bandwidth of at least 5 MHz and an active amplifier device receiving and amplifying the input signal to provide an output, the active amplifier device having a power supply connection.
  • a bias circuit is coupled between a DC power supply and the active amplifier device power supply connection.
  • the bias circuit comprises a network of circuit elements having an impedance versus frequency response having plural minima spaced across the modulation bandwidth and an impedance at the RF carrier frequency at least ten times the output impedance of the active amplifier device.
  • the network of circuit elements comprises plural decoupling capacitors having series resonances at frequencies spaced over the modulation bandwidth.
  • At least one of the plural decoupling capacitors comprises a surface mount capacitor.
  • at least one of the plural decoupling capacitors is preferably coupled to the transmission line at a spacing of less than one sixteenth wavelength of the RF carrier from the device power supply connection.
  • the network of circuit elements preferably further comprises a transmission line coupled to the active amplifier device power supply connection and an RF short capacitor coupled to ground and to the transmission line at a spacing of between one sixteenth and one quarter wavelength of the RF carrier from the device power supply connection.
  • the network of circuit elements may further comprise a small value capacitor coupled to ground adjacent the device power supply connection to form a parallel resonance circuit with the decoupling capacitor coupled to the transmission line at a spacing of less than one sixteenth wavelength from the device power supply connection.
  • the small value capacitor may have a capacitance of about 0.5 to 5 pF.
  • the present invention provides an RF amplifier comprising an input receiving an RF input signal, an active amplifier device receiving and amplifying the input signal to provide an output, the active amplifier device having a power supply connection, and a bias circuit coupled between a DC power supply and the active amplifier device power supply connection.
  • the bias circuit comprises parallel power supply feed lines connected to the active amplifier device power supply connection and a plurality of decoupling capacitors coupled in a parallel configuration to a ground connection and electrically coupled to the DC power supply and the parallel power supply bias feed lines.
  • the bias circuit may further comprise a surface mount capacitor coupled to one of the feed lines within one sixteenth wavelength of the RF carrier signal from the active amplifier device power supply connection.
  • the bias circuit may also further comprise a small value capacitor coupled to ground adjacent the device power supply connection to form a parallel-resonant circuit with the surface mount capacitor.
  • the present invention provides a method of amplifying an RF input signal. The method comprises providing an input signal, comprising a modulating signal having a video bandwidth and an RF carrier, to an RF amplifier device having a power supply connection.
  • the method further comprises providing DC power from a DC supply to the RF amplifier device power supply connection along parallel feed lines and providing a low impedance to the supplied power across the video bandwidth and an impedance at least ten times the device output impedance at the frequency of the RF carrier.
  • the present invention provides a bias circuit for use with an amplifier having an active device power supply connection.
  • the bias circuit comprises a DC power supply connection and an RF blocking inductance.
  • a first set of decoupling capacitors are coupled in a parallel configuration to a ground connection and configured between the DC power supply and the RF blocking inductance.
  • a second set of one or more decoupling capacitors is coupled to a ground connection and configured between the active device power supply connection and the RF blocking inductance.
  • the second set of decoupling capacitors are configured to be close to a parallel resonance at the RF carrier frequency.
  • the present invention provides an RF amplifier comprising an input receiving an input signal comprising an RF carrier and a modulation signal having a modulation bandwidth of at least 5 MHz.
  • the amplifier further comprises an active amplifier device receiving and amplifying the input signal to provide an output, the active amplifier device having a power supply connection, and a bias circuit coupled between a DC power supply and the active amplifier device power supply connection.
  • the bias circuit comprises a network of circuit elements having an impedance versus frequency response having at least one minimum in the modulation bandwidth and a low impedance across the modulation bandwidth so as to minimize amplifier memory effects and a higher impedance from a parallel resonance close to the RF carrier frequency, wherein the impedance at the RF carrier frequency is at least ten times the output impedance of the active amplifier device.
  • the amplifier further comprises a predistorter receiving and predistorting the input signal prior to the active amplifier device receiving and amplifying the input signal.
  • the present invention provides a feed forward amplifier.
  • the feed forward amplifier comprises an RF input for receiving an RF signal having an RF carrier and a modulation bandwidth of at least 10 MHz, a predistortion circuit receiving and predistorting the RF input signal, and a main amplifier receiving and amplifying the predistorted RF signal.
  • the main amplifier comprises an active device and a bias circuit coupled to a DC power supply, the bias circuit having a transfer function having a plurality of transmission zeros spaced across the modulation bandwidth so as to substantially eliminate amplifier memory effects.
  • the feed forward amplifier further comprises a main amplifier output sampling coupler, a first delay coupled to the RF input and providing a delayed RF signal, a carrier cancellation combiner coupling the delayed RF signal to the sampled output from the main amplifier, an error amplifier receiving and amplifying the output of the carrier cancellation combiner, a second delay coupled to the output of the main amplifier, an error injection coupler combining the output from the error amplifier and the delayed main amplifier output from the second delay so as to cancel distortion introduced by the main amplifier, and an RF output coupled to the error injection coupler output and providing an amplified RF output.
  • Figure 1 is a schematic drawing of a prior art bias circuit.
  • Figure 2 illustrates an RF power amplifier in block schematic form in accordance with the present invention.
  • Figure 3 illustrates a schematic drawing of a bias circuit employed in the amplifier of Figure 2, in accordance with the present invention.
  • Figure 4 illustrates a schematic drawing of another implementation of the bias circuit of Figure 3 in accordance with the present invention.
  • Figure 5 is a schematic drawing of an amplifier circuit representation with nonlinear trans-conductance model of the active device.
  • Figure 6 is a graph showing the frequency dependence of series resonance in surface mount capacitors.
  • Figure 7 illustrates a schematic drawing of another implementation of the bias circuit in accordance with the present invention.
  • Figure 8 is a graph showing the impedance frequency response of the bias circuit of Figure 7.
  • Figure 9 illustrates a block schematic drawing of a feed forward amplifier employing predistortion and a bias circuit in accordance with the present invention.
  • Figure 2 illustrates an RF power amplifier in block schematic form
  • Figure 3 illustrates a schematic drawing of a bias circuit employed in the amplifier of Figure 2, in accordance with the present invention.
  • the amplifier 10 is illustrated in a block schematic drawing.
  • the amplifier 10 includes an input 12 which receives an input RF signal 13 to be amplified and an output 14 at which is output the amplified RF signal.
  • the RF signal may be a wide bandwidth signal such as a CDMA (Code Division Multiple Access) spread spectrum communication signal or W-CDMA (Wideband- Code Division Multiple Access) signal such as in UMTS applications, or other high video bandwidth signal.
  • CDMA Code Division Multiple Access
  • W-CDMA Wideband- Code Division Multiple Access
  • the video bandwidth may thus be greater than 10 MHz, e.g., 20 MHz for 4-carrier UMTS.
  • the input will have an associated impedance illustrated schematically by the source resistance 16 and the amplifier will have an input matching circuit 18 to minimize the input impedance mismatch which the circuit may be implemented in a manner conventional in the art.
  • the output will also have an impedance illustrated schematically by load 20 and the amplifier will have an output matching circuit 22 to minimize the output impedance mismatch which circuit may be implemented to provide conjugate impedance matching with the particular active device in a manner conventional in the art.
  • the active amplifier device 24 may comprise a power transistor or transistors such as an LDMOS transistor or bipolar transistor.
  • the active amplifier device 24 receives a DC supply voltage from bias circuit 26 which is coupled to the drain or collector of the amplifier transistor, depending on the device type.
  • the bias circuit 26 employs a combination of circuit topology and electrical properties of the circuit elements to achieve a very low-impedance supply up to tens of megahertz of video bandwidth while maintaining high impedance at RF frequencies. Preferred embodiments of the bias circuit 26 are described below. Although bias circuit 26 is shown in Figure 2 and described below as a separate circuit from output matching circuit 22, it may also be incorporated in circuit 22 as will be appreciated by those skilled in the art.
  • bias circuit 26 includes a DC voltage supply 28 and a device drain or collector connection 30.
  • a first set of decoupling capacitors 32 are provided.
  • Capacitor 34 has a low impedance at the RF carrier frequency which is transformed to a high impedance by the line 42.
  • the capacitors 36, 38 and 40 are illustrated having capacitances C2 - C4 chosen to have series resonance values or low impedances at the lower video/modulation frequencies (e.g., DC - 1 MHz), however, more or fewer capacitors may be provided in this first set of decoupling capacitors 32.
  • a feed line 42 is provided between the decoupling capacitors 32 and the device connection 30 to both feed DC power to the drain/collector and provide a high RF impedance relative to the output matching circuit 22 (shown in Figure 2).
  • the feed line 42 may comprise a printed transmission line/inductor having a width and length to provide an RF blocking inductance at the RF carrier frequency much larger than the impedance of the active device and output matching circuit.
  • currently available LDMOS devices have output impedance of about 1-2 ohms or less and the RF blocking inductance 42 should be about ten times that for such devices.
  • a transmission line with an effective length equal to one sixteenth to one quarter of the RF carrier wavelength may be suitable for RF blocking inductance 42 for such low output impedance active amplifier devices such as currently available LDMOS devices. For higher output impedance amplifier devices a more robust RF blocking inductance such as a one quarter wavelength transmission line may be preferred.
  • An RF short capacitor may also be provided at the partial wavelength spacing from the drain/collector to increase RF impedance by providing a short to ground at RF frequency.
  • the teachings of the above noted '160 patent may be employed, the disclosure of which is incorporated herein by reference in its entirety. Other capacitance values and implementations of the RF blocking inductance may also be employed as will be appreciated by those skilled in the art.
  • a second set of decoupling capacitor/capacitors 44 with a low impedance at the higher video/modulation frequencies is/are provided.
  • capacitance values in the range of 0.1 - 1 ⁇ F may provide the desired low impedance at such higher modulation frequencies.
  • Decoupling capacitor/capacitors 44 are positioned close enough to the device output terminal 30 so that the inductance between the device and the decoupling capacitance has no detrimental effect on the overall matching and load impedance presented to the output of the transistor. Such spacing will preferably be as close as allowed by the mounting requirements of the capacitor and the device on the amplifier substrate.
  • circuit 26 should also have high impedance at RF. This is achieved by adding a small value capacitor in parallel with the close-in decoupling capacitor 44 in Figure 3. Referring to Figure 4 an embodiment of the bias circuit employing such a parallel small value capacitor is illustrated in a schematic drawing. The circuit components with matching numerals are as described in relation to Figure 3.
  • capacitor 46 (capacitance C6) may be incorporated as part of the output matching network, in the form of a lumped or distributed component.
  • the invention thus employs a combination of physical layout and electrical properties of the decoupling capacitors to achieve a very low impedance supply up to tens of megahertz, while maintaining high impedance at RF frequencies.
  • the present invention may be implemented in a number of different topologies, to make use of, or minimize the effect of parasitic reactance in the RF output match and any interactive resonances between discrete components and printed lines.
  • one specific implementation of the present invention employs twin parallel drain feeds. An example of such use of twin parallel drain feeds is shown in Figure 7 described below.
  • the bias circuit of this invention is generally applicable to all amplifiers, and it is specifically advantageous when the RF power amplifier is used in conjunction with predistortion linearization.
  • This advantage is related to power amplifier memory effects in general.
  • the following section first explains the principles of power amplifier operation and memory effects in general.
  • the outlined theory is then used to describe a general implementation of this invention wherein memory effect reduction is achieved by placing transmission zeros in the bias network transfer function. Transmission zeros at the output of the device are formed by utilizing series resonance properties of (surface mount) capacitors. The resonance frequencies are adjusted selectively to lower and even out the frequency response of the bias network.
  • Another specific bias circuit embodiment and an implementation in a feed forward amplifier using predistortion linearization will then be described.
  • the figure of merit to describe the linearity of a power amplifier is the adjacent channel power ratio (ACPR) and is defined as the ratio of a wanted signal power and unwanted distortion generated as a result of amplifier nonlinear transfer characteristics.
  • ACPR adjacent channel power ratio
  • IM3 level of 3 rd order
  • the IM3 sidebands are not a function of input frequency tone spacing and the distortion level increases in proportion to the 3 rd power of the input signal amplitudes. If an RF amplifier behaves accordingly, a digital predistorter can be designed to remove the intermodulation distortion over a wide frequency range (or modulation bandwidth).
  • the IMD level of a power amplifier normally is a function of tone spacing (or the bandwidth of the modulating signal) and therefore, has a severe impact on the performance of predistortion linearization by limiting the distortion cancellation. This is a result of the memory effects.
  • the memory effects make the IM3 sidebands a function of tone spacing (modulation bandwidth) and this is attributed to 2 nd order nonlinear terms in the amplifier transfer function equation (1).
  • IM3 sideband levels are therefore a function of impedance at the envelope frequency that ranges from DC to several tens of MHz.
  • the main contributor to IMD3 is the device 3 rd order nonlinearity that is affected by the impedance in carrier RF frequency and remains constant over the frequency range of interest. Nonetheless, the 2 nd order nonlinearity will also contribute to the IM3 distortion but its contribution is a function of the impedance levels at the envelope frequency.
  • the predistortion can suppress the 3 rd order or even higher order nonlinear distortions by producing the inverse of the amplifier transfer function
  • the predistortion algorithms tends to fail in resolving the memory effects as the cause, i.e. the video signal, is an increasing function of frequency. Therefore, the amplifier electrical memory effects are responsible for limiting the performance of the digital predistorter.
  • the active amplifier device 24 has been modeled by a simplified equivalent circuit of the active device (shown inside the dashed box) where the 1 st , 2 nd and 3 rd order terms of the transconductance are represented by current sources. It is noted that there are other sources of nonlinearity that are not listed here, but their contribution is regarded as being small in magnitude to justify this simplification.
  • the output of the device equivalent circuit is connected to the output matching circuit 22 and the bias circuit 26.
  • the RF matching circuit 22 is normally designed to provide the appropriate impedance to the device over the bandwidth of the RF signal.
  • the bias circuit 26 has a low pass response and is responsible for feeding the device with the DC energy while blocking the RF energy from being wasted in the DC supply network.
  • the bias line low pass circuit can be designed using discrete lumped components or distributed network or a hybrid combination to save real estate.
  • inductor 3 can be realized by a printed circuit line, often a quarter-wavelength-long at the RF center frequency. Quarter wavelength lines are generally preferred as they act as 2 nd harmonic traps, which can improve amplifier efficiency. However, shorter lines are also used.
  • the input impedance of such a line if terminated by a low impedance load (shunt capacitor) is approximated by:
  • the line characteristic impedance It is clear that as £ approaches 4/ , the input impedance tends to increase very rapidly, providing an open circuit to the RF signal.
  • the width of this (DC feed line) line has to be large and often around or in excess of 80 milli-inch, reducing the Z 0 .
  • the input impedance of the bias line is chosen to be an order of magnitude higher than the impedance looking into the matching circuit at the RF signal frequency. Despite the apparent satisfactory features, this circuit configuration is considered to be the root cause of the electrical memory effect.
  • the present invention uses the self-resonance of capacitor(s) used in the bias network to provide a low impedance path for the video signals. It is well known to those skilled in the art that all capacitors have series and parallel resonance frequencies. In surface mount capacitors, the series inductance is very small and therefore, the resonance frequency is relatively high.
  • a typical frequency response showing the self-resonance of a pair of commercial surface mount capacitors (0.1 ⁇ F in parallel with 1 ⁇ F, ATC 1210 series) is shown in Figure 6. Two resonance zeros 50, 52 are shown at about 10 and 20 MHz.
  • the self-resonance property of the capacitor can thus be utilized to design low and almost constant impedance over a wide video frequency range. The manner in which they may be integrated into a bias circuit is shown in Figure 7 and the resulting frequency response is shown in Figure 8.
  • bias circuit configuration designed on the basis of the teachings of this invention is shown.
  • Various other circuit topologies may also be implemented using the teachings of the invention and only one suitable implementation is shown.
  • the bias circuit uses a combination of range capacitors and printed inductors to synthesize the desired frequency response in both RF and video frequency ranges.
  • This particular implementation uses two parallel printed feed lines 68 and 69 to reduce video frequency impedance.
  • a range of capacitors as shown in Figure 7 is used to provide a distributed set of transmission zeros at the video frequencies. This configuration also insures that a relatively high impedance level is guaranteed to prevent RF leakage into the DC bias circuit.
  • a DC supply 28 is coupled (via a small inductor 82 - e.g., 10 nH) to a first set of capacitors 32 having series resonance transmission zeros distributed over a lower portion of the video frequency range, e.g., covering the range DC to 5 MHz.
  • capacitors 34, 36, 38 and 40 are illustrated but more or fewer may be employed.
  • These are coupled to the device drain/collector connection 30 by parallel DC feed lines 68 and 69 which reduce the video impedance relative to a single feed line.
  • These parallel feed lines 68 and 69 may be implemented as printed transmission lines on the amplifier substrate.
  • feed line 69 is illustrated as three segments 66, 72 and 74 since the capacitors coupled to the feed line will cause each segment to contribute to the feed line impedance in a different manner and the effective line lengths L1 , L2 and L3 may be adjusted by selectively placing the capacitors as discussed below.
  • These feed lines should also provide an inductance at the RF carrier frequency of about ten times the impedance of the active device and output matching circuit.
  • the transmission lines should have a length equal to one sixteenth to one quarter wavelength at the RF carrier wavelength to provide a suitable RF impedance.
  • an RF short capacitor 64 may provide a short to ground at RF near the junction of the two branches of the parallel transmission lines 68, 69 at a distance from the device drain/collector connection 30 equal to one sixteenth to one quarter wavelength at the RF carrier wavelength.
  • transmission zeros are provided by placing additional capacitors along transmission line 69 closer in to the drain/collector connection 30.
  • two capacitors 60 and 62 are provided spaced apart from drain/collector connection 30 by a segment 72 of transmission line 69.
  • L1 should be less than one sixteenth of the RF carrier wavelength.
  • the lengths of transmission line segments 76, 78 and 80 also shown in Figure 7 are less critical as inductance of the transmission lines connecting the circuit elements will have less affect on the lower frequency series resonance values of capacitors 32.
  • the capacitors 60, 62 are relatively large and in one example have capacitances in the range of 0.1- 1 ⁇ F.
  • the capacitor values and the resonance frequencies are chosen to provide transmission zeros (or impedance minima) at the desired frequencies spaced across the video bandwidth (MHz range), e.g., zeros 50, 52, 54, 56 and 58 shown in Figure 8.
  • zeros 50 and 52 provided by series resonance characteristics of surface mount capacitors 60 and 62 are located in a higher portion of the video bandwidth and prevent a monotonic increase in the video frequency impedance (shown by the dashed line in Figure 8).
  • the RF tuning capacitor can be realized as part of the low pass output distributed matching network.
  • the two printed inductor feed lines could be replaced by a single transmission line with smaller characteristic impedance. The number of transmission zeros can be increased for broadband application and the overall shunt inductance can be resonated in a fashion explained above.
  • the present invention as described above thus provides a bias circuit which reduces power amplifier memory effects in general and is specifically advantageous when the RF amplifier is used in conjunction with predistortion linearization.
  • Figure 9 shows a feed forward amplifier employing predistortion linearization and employing a bias circuit which reduces power amplifier memory effects, as described above.
  • the feed forward amplifier 110 includes an input 112 which receives an input RF signal to be amplified and an output 114 which outputs the amplified RF signal.
  • the RF signal may be a high bandwidth signal such as a CDMA spread spectrum communication signal or W-CDMA such as UMTS, or other high video bandwidth signal.
  • the input RF signal is split into a main amplifier signal path and an error amplifier signal path at input coupler 130 in accordance with well known feed forward amplifier design.
  • the main amplifier signal path includes main amplifier 116 which is biased via bias network 26, as illustrated. More specifically, main amplifier 116 is biased by a bias circuit 26 described above so that negative impact of the bias circuit impedance across the video bandwidth is minimized while avoiding power loss due to RF impedance mismatch.
  • the main amplifier signal path further includes input and pre-distortion circuitry 120.
  • the input circuitry may include a preamplifier, group delay circuitry, and gain and phase control circuitry generally in accordance with conventional feed forward design.
  • the pre-distortion circuitry in turn pre-distorts the input signal to reduce IMDs introduced by main amplifier 116.
  • the pre-distortion circuitry 120 may be conventional in general design and operation, in combination with the main bias network 26 described above it allows the main amplifier 116 to be operated across a wide video bandwidth with reduced distortion, compared to the use of existing bias methods .
  • a pilot signal source 122 provides a pilot signal which is injected into the main amplifier input as illustrated and is used to control the input and pre-distortion circuitry 120.
  • the pilot signal is extracted at the amplifier output by pilot sampling coupler 125 and used by controller 124 to control the input and pre-distortion circuitry 120 to minimize the pilot signal in the output signal and thereby minimize distortion in the output signal.
  • the main amplifier signal path further includes a main amplifier output sample coupler 126 and delay 128, generally in accordance with conventional feed forward design.
  • the error amplifier signal path includes input signal coupler 130 which samples the RF input signal and provides it to the error amplifier 134 via delay 132, attenuator/combiner 136 and pre-error input circuitry 138. More specifically, delay 132 and attenuator/combiner 136 operate as in a conventional feed forward amplifier such that the sampled output of the main amplifier 116 is attenuated and combined with the delayed input signal at attenuator/combiner 136 to substantially cancel all but the distortion component of the sampled signal from the main signal path. In some applications and implementations it may be advantageous to control the cancellation at attenuator/combiner 136 to retain some RF carrier component in the resulting signal and the resulting signal is not purely the distortion component of the main amplifier.
  • Pre-error input circuitry 138 Pre-error input circuitry may include a preamplifier, group delay circuitry, and gain and phase control circuitry which operates similarly to circuitry 120. However, unlike circuitry 120 a pre-distortion circuit is not required in the error path due to the highly linear nature of the error amplifier.
  • error amplifier 134 restores the magnitude of the sampled distortion components (IMDs) to that in the main signal path.
  • Error amplifier 134 includes bias network 140 which may correspond to bias network 26 in design. Alternatively, the requirements placed on error amplifier may in some cases not require the same impedance control and a less complex bias network may be employed in some cases for space or cost reasons.
  • the amplified distortion component output from error amplifier 134 is combined with the delayed main signal at 180 degrees (out of phase) with the main amplifier output at error injection coupler 142 to cancel the distortion component in the main signal path.
  • a substantially distortion free amplified signal is then provided to the output 114. Any residual distortion is detected by the pilot detect circuitry 124 and used by the controller to provide control signals to circuitry 120 and 138 under the control of controller 124 which may be a suitably programmed microcontroller.
  • loopl comprising circuitry 120, main amplifier 116, main amplifier output sample coupler 126, input signal coupler 130, group delay 132 and combiner 136, and loop 2 comprising sample coupler 126, attenuator/combiner 136, pre-error circuit
  • the present invention describes a bias circuit and method that is readily applicable to RF amplifiers designed for wideband applications used with or without a linearizer.
  • an unlinearised amplifier incorporating the described bias circuit is used to amplify an RF signal with signal bandwidth of >1-5MHz, the raw amplifier IMD distortion levels can be improved by the reduction of bias-related memory effects. This improvement is most notable with power transistors possessing a very low output impedance, where it is important to minimize the ratio of the device output impedance to that of the bias network at modulation frequencies.
  • the bias circuit of this invention is specifically advantageous when the RF power amplifier is used in conjunction with predistortion linearization, where the amplifier memory effects are difficult to correct by even the most sophisticated techniques.
  • bias circuit Several embodiments of the bias circuit have been described. A preferred embodiment of the present invention in an RF power amplifier and in a feed forward RF power amplifier design employing predistortion linearization have also been described. Nonetheless, it will be appreciated by those skilled in the art that a variety of modifications and additional embodiments are possible within the teachings of the present invention. For example, a variety of specific bias circuit implementations may be provided employing the teachings of the present invention and the theory of operation described and limitations of space prevent an exhaustive list of all the possible circuit implementations or an enumeration of all possible capacitor values and combinations since these will vary with the specific application and video bandwidth. A variety of other possible modifications and additional embodiments are also clearly possible and fall within the scope of the present invention. Accordingly, the described specific embodiments and implementations should not be viewed as in any sense limiting in nature and are merely illustrative of the present invention.

Abstract

An RF power amplifier (10) having reduced memory effects is disclosed. This is achieved by a novel design of the DC supply feed network (26) to achieve low impedance across video frequencies, whilst maintaining the correct RF output matching. One or more transmission zeros are provided in the bias circuit transfer function, which are positioned in the video bandwidth so as to provide low and relatively constant impedance across the video bandwidth. Also, a parallel Dc feed line (68, 69) may be employed to reduce impedance across the video bandwidth. The reduction in memory effects allows improved performance of predistortion linearization techniques and an implementation in a feed forward amplifier (110) employing predistortion linearization is also disclosed.

Description

RF POWER AMPLIFIER EMPLOYING BIAS CIRCUIT TOPOLOGIES FOR MINIMIZATION OF RF AMPLIFIER MEMORY EFFECTS
RELATED APPLICATION INFORMATION
The present application claims priority under 35 USC 119 (e) to provisional application serial no. 60/375,069 filed April 24, 2002 and to provisional application serial no. 60/375,864 filed April 26, 2002, the disclosures of which are incorporated herein by reference in their entirety.
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates in general to RF power amplifiers and RF amplification methods. The present invention is also more specifically related to DC supply (bias) feed networks for RF power amplifiers.
2. Description of the Prior Art and Related Information
Radio frequency (RF) power amplifiers are commonly used in numerous applications, such as base stations used in wireless communication systems. The signals which may be amplified by an RF power amplifier include an RF high frequency modulated carrier, for example having a fundamental frequency of around 2 gigahertz (GHz). The base band signal component which modulates the carrier is commonly at lower frequency Depending on the application, the base band (video) bandwidth can be anything from 30 kilohertz (KHz), such as for older cellular telephones, to 20 megahertz (MHz) or more, such as for multi-carrier W- CDMA (Wideband-Code Division Multiple Access) applications such as UMTS (Universal Mobile Telecommunication System). The two primary goals of RF power amplifier design are linearity over the range of power operation and efficiency. Linearity is simply the ability to amplify without distortion while efficiency is the ability to convert DC to RF energy with minimal wasted power and heat generation. Both these requirements are critical for modern wireless communication systems but mutually exclusive in nature. This is due primarily to the bandwidth requirements of modern wireless communication systems which are placing increasing demands on amplifier linearity.
One source of distortion in RF power amplifiers which is increasingly significant at higher video bandwidths is related to the DC power supply circuit for supplying power to the active devices, e.g., LDMOS transistors, employed in the amplifier. The finite impedance in the amplifier DC supply circuit results in a voltage drop at the transistor output terminal, and hence a parasitic modulation of the drain voltage. This parasitic modulation interacts with the RF signal and creates intermodulation distortion products (IMDs), resulting in an increase in the amount and complexity of distortion present at the amplifier output. Ideally, to minimize this distortion, the bias circuit should have a low impedance at the frequency of the signal modulation, i.e., a low video impedance. The move towards increasing signal bandwidth (e.g. 20 MHz for 4-carrier UMTS) means that the frequency range over which low video impedance is required is also increasing. Due to inherent impedances in the bias circuit elements at MHz frequencies, it is becoming increasingly difficult to maintain low video impedance across the video bandwidth.
The problem of maintaining low impedance across the video bandwidth is made much more difficult by the second key requirement of RF power amplifiers; good efficiency. Good amplifier efficiency requires that there be minimal power losses due to impedance mismatching at the amplifier output. An output matching circuit is typically provided to match the impedance at the output to the device impedance and minimize power loss, whilst achieving the desired power bandwidth of operation. Ideally, the bias circuit should not impact on this output impedance matching. Therefore, at the RF carrier frequency, the bias circuit should have a high impedance, to prevent loading of the matching circuit. Therefore, there are two requirements which tend to conflict with each other. By keeping the bias circuit video impedance low, linearity is maintained and distortion of the video signal is minimized but at the same time, the bias circuit must have high impedance at the RF carrier frequency to avoid power loss.
Conventional approaches to this problem employ a number of decoupling capacitors in parallel to reduce video impedance. Each capacitor is chosen for its low impedance over a certain frequency range, this bandwidth being centered on the series self-resonance of the capacitor. An RF blocking inductance, such as a short-circuit quarter-wave transmission line at the RF carrier wavelength, is then provided between the decoupling capacitors and the transistor drain/collector terminal, to provide a high impedance to the RF signal, thereby minimizing the effect of the bias network on the RF output match. Such an approach is described, for example, in US Patent No. 6,081 ,160 to Custer et al. Figure 1 shows such a prior bias circuit coupled between a DC voltage supply port 1 and a transistor drain or collector port 2. As shown, the decoupling capacitors 4, having capacitances C1 - C4, are connected to the output 2 of the transistor via an inductor/quarter-wave transmission line 3. However, the inductance of the quarter-wave transmission line becomes increasingly significant as the video/modulation frequency increases. This inductance is in series with the decoupling capacitors and has the effect of significantly lowering the series resonance of the high video frequency decoupling capacitors as measured at the device output terminal 2. Therefore, at higher video frequencies this inductance can increase the video impedance causing distortion by parasitic modulation of the RF signal.
The significance of the problem of distortion due to bias circuit impedance is increased by its resistance to known techniques for eliminating distortion. In order to reduce the distortion of RF power amplifiers, several techniques have been employed, amongst which, feed forward linearization is most popular for its wideband performance. Predistortion linearization techniques, such as adaptive digital predistortion (ADPD) linearization, have also been employed for reducing IMD components in RF power amplifiers. However, predistortion cannot be effectively employed to reduce distortion caused by varying bias circuit impedance across the video bandwidth. The interaction of the bias supply impedance with the RF signal creates time-varying RF intermodulation distortion products, a phenomenon generally known as the memory effect. The memory effect is difficult to correct even by the most sophisticated predistortionpneaπzation techniques used in power amplifier systems. The distortion caused by a variation in bias circuit video impedance is thus extremely difficult to remove in any practical predistortion linearization scheme. Therefore, the variation in bias circuit video impedance creates a barrier to increasing the effectiveness of predistortion linearization in wide bandwidth applications.
Although there have been attempts to address the above outlined problem, a fully satisfactory solution has not been provided. Accordingly, there exists a need to address the problem of bias circuit video impedance for wide bandwidth applications and the associated RF amplifier memory effects problem so as to improve the amplifier performance.
SUMMARY OF THE INVENTION
In a first aspect the present invention provides an RF amplifier comprising an input receiving an RF input signal, an active amplifier device receiving and amplifying the input signal to provide an output, the active amplifier device having a power supply connection, and a bias circuit coupled between a DC power supply and the active amplifier device power supply connection. The bias circuit comprises an RF blocking inductance and a first set of decoupling capacitors coupled in a parallel configuration to a ground connection and configured between the DC power supply and the RF blocking inductance. The bias circuit further comprises a second set of one or more decoupling capacitors coupled to a ground connection and configured between the active device power supply connection and the RF blocking inductance.
In a preferred embodiment the RF blocking inductance may comprise a printed conductive line having an impedance at least ten times the device output impedance. The bias circuit further may further comprise an RF shunt capacitor coupled to a ground connection to form an RF parallel-resonant circuit with the second set of one or more decoupling capacitors. In one preferred embodiment the shunt capacitor may have a capacitance of about 0.5 - 5 pF. The second set of one or more decoupling capacitors may comprise a capacitor having a capacitance of about 0.1 - 1 μF. Alternatively, the second set of one or more decoupling capacitors may comprise first and second capacitors coupled in parallel to a ground connection. For example, the first and second capacitors may have different capacitances selected in the range of about 0.1 - 1 μF. More specifically, the first capacitor may have a capacitance of about 0.1 μF and the second capacitor a capacitance of about 1 μF. The active amplifier device may comprise an LDMOS transistor and the power supply connection may comprise a drain contact. The RF blocking inductance may further comprise a capacitor coupled to the line at a spacing of one sixteenth to one quarter wavelength of the RF input signal from the device power supply connection and having a capacitance acting as a short to ground at the frequency of the RF input signal.
The amplifier may further comprise an output impedance matching circuit coupled to the output of the active amplifier device and the RF shunt capacitor may be incorporated as part of the output matching circuit in the form of a lumped or distributed component. The amplifier may also further comprise an input impedance matching circuit coupled between the input of the amplifier and the active amplifier device.
In another aspect the present invention provides an RF amplifier comprising an input receiving an RF input signal comprising an RF carrier and a modulation signal having a modulation bandwidth of at least 5 MHz and an active amplifier device receiving and amplifying the input signal to provide an output, the active amplifier device having a power supply connection. A bias circuit is coupled between a DC power supply and the active amplifier device power supply connection. The bias circuit comprises a network of circuit elements having an impedance versus frequency response having plural minima spaced across the modulation bandwidth and an impedance at the RF carrier frequency at least ten times the output impedance of the active amplifier device. In a preferred embodiment the network of circuit elements comprises plural decoupling capacitors having series resonances at frequencies spaced over the modulation bandwidth. Preferably, at least one of the plural decoupling capacitors comprises a surface mount capacitor. Also, at least one of the plural decoupling capacitors is preferably coupled to the transmission line at a spacing of less than one sixteenth wavelength of the RF carrier from the device power supply connection. The network of circuit elements preferably further comprises a transmission line coupled to the active amplifier device power supply connection and an RF short capacitor coupled to ground and to the transmission line at a spacing of between one sixteenth and one quarter wavelength of the RF carrier from the device power supply connection. The network of circuit elements may further comprise a small value capacitor coupled to ground adjacent the device power supply connection to form a parallel resonance circuit with the decoupling capacitor coupled to the transmission line at a spacing of less than one sixteenth wavelength from the device power supply connection. For example, the small value capacitor may have a capacitance of about 0.5 to 5 pF.
In another aspect the present invention provides an RF amplifier comprising an input receiving an RF input signal, an active amplifier device receiving and amplifying the input signal to provide an output, the active amplifier device having a power supply connection, and a bias circuit coupled between a DC power supply and the active amplifier device power supply connection. The bias circuit comprises parallel power supply feed lines connected to the active amplifier device power supply connection and a plurality of decoupling capacitors coupled in a parallel configuration to a ground connection and electrically coupled to the DC power supply and the parallel power supply bias feed lines.
In a preferred embodiment the bias circuit may further comprise a surface mount capacitor coupled to one of the feed lines within one sixteenth wavelength of the RF carrier signal from the active amplifier device power supply connection. The bias circuit may also further comprise a small value capacitor coupled to ground adjacent the device power supply connection to form a parallel-resonant circuit with the surface mount capacitor. In another aspect the present invention provides a method of amplifying an RF input signal. The method comprises providing an input signal, comprising a modulating signal having a video bandwidth and an RF carrier, to an RF amplifier device having a power supply connection. The method further comprises providing DC power from a DC supply to the RF amplifier device power supply connection along parallel feed lines and providing a low impedance to the supplied power across the video bandwidth and an impedance at least ten times the device output impedance at the frequency of the RF carrier.
In another aspect the present invention provides a bias circuit for use with an amplifier having an active device power supply connection. The bias circuit comprises a DC power supply connection and an RF blocking inductance. A first set of decoupling capacitors are coupled in a parallel configuration to a ground connection and configured between the DC power supply and the RF blocking inductance. A second set of one or more decoupling capacitors is coupled to a ground connection and configured between the active device power supply connection and the RF blocking inductance. In a preferred embodiment the second set of decoupling capacitors are configured to be close to a parallel resonance at the RF carrier frequency.
In another aspect the present invention provides an RF amplifier comprising an input receiving an input signal comprising an RF carrier and a modulation signal having a modulation bandwidth of at least 5 MHz. The amplifier further comprises an active amplifier device receiving and amplifying the input signal to provide an output, the active amplifier device having a power supply connection, and a bias circuit coupled between a DC power supply and the active amplifier device power supply connection. The bias circuit comprises a network of circuit elements having an impedance versus frequency response having at least one minimum in the modulation bandwidth and a low impedance across the modulation bandwidth so as to minimize amplifier memory effects and a higher impedance from a parallel resonance close to the RF carrier frequency, wherein the impedance at the RF carrier frequency is at least ten times the output impedance of the active amplifier device.
In a preferred embodiment the amplifier further comprises a predistorter receiving and predistorting the input signal prior to the active amplifier device receiving and amplifying the input signal.
In another aspect the present invention provides a feed forward amplifier. The feed forward amplifier comprises an RF input for receiving an RF signal having an RF carrier and a modulation bandwidth of at least 10 MHz, a predistortion circuit receiving and predistorting the RF input signal, and a main amplifier receiving and amplifying the predistorted RF signal. The main amplifier comprises an active device and a bias circuit coupled to a DC power supply, the bias circuit having a transfer function having a plurality of transmission zeros spaced across the modulation bandwidth so as to substantially eliminate amplifier memory effects. The feed forward amplifier further comprises a main amplifier output sampling coupler, a first delay coupled to the RF input and providing a delayed RF signal, a carrier cancellation combiner coupling the delayed RF signal to the sampled output from the main amplifier, an error amplifier receiving and amplifying the output of the carrier cancellation combiner, a second delay coupled to the output of the main amplifier, an error injection coupler combining the output from the error amplifier and the delayed main amplifier output from the second delay so as to cancel distortion introduced by the main amplifier, and an RF output coupled to the error injection coupler output and providing an amplified RF output.
Further features and aspects of the invention are set out in the following detailed description.
BRIEF DESCRIPTION OF THE DRAWINGS
Figure 1 is a schematic drawing of a prior art bias circuit. Figure 2 illustrates an RF power amplifier in block schematic form in accordance with the present invention.
Figure 3 illustrates a schematic drawing of a bias circuit employed in the amplifier of Figure 2, in accordance with the present invention.
Figure 4 illustrates a schematic drawing of another implementation of the bias circuit of Figure 3 in accordance with the present invention.
Figure 5 is a schematic drawing of an amplifier circuit representation with nonlinear trans-conductance model of the active device.
Figure 6 is a graph showing the frequency dependence of series resonance in surface mount capacitors.
Figure 7 illustrates a schematic drawing of another implementation of the bias circuit in accordance with the present invention.
Figure 8 is a graph showing the impedance frequency response of the bias circuit of Figure 7.
Figure 9 illustrates a block schematic drawing of a feed forward amplifier employing predistortion and a bias circuit in accordance with the present invention.
DETAILED DESCRIPTION OF THE INVENTION
Referring to Figures 2 and 3 a first embodiment of the present invention is illustrated. More particularly, Figure 2 illustrates an RF power amplifier in block schematic form and Figure 3 illustrates a schematic drawing of a bias circuit employed in the amplifier of Figure 2, in accordance with the present invention. Referring first to Figure 2, the amplifier 10 is illustrated in a block schematic drawing. The amplifier 10 includes an input 12 which receives an input RF signal 13 to be amplified and an output 14 at which is output the amplified RF signal. The RF signal may be a wide bandwidth signal such as a CDMA (Code Division Multiple Access) spread spectrum communication signal or W-CDMA (Wideband- Code Division Multiple Access) signal such as in UMTS applications, or other high video bandwidth signal. The video bandwidth may thus be greater than 10 MHz, e.g., 20 MHz for 4-carrier UMTS. The input will have an associated impedance illustrated schematically by the source resistance 16 and the amplifier will have an input matching circuit 18 to minimize the input impedance mismatch which the circuit may be implemented in a manner conventional in the art. The output will also have an impedance illustrated schematically by load 20 and the amplifier will have an output matching circuit 22 to minimize the output impedance mismatch which circuit may be implemented to provide conjugate impedance matching with the particular active device in a manner conventional in the art. The active amplifier device 24 may comprise a power transistor or transistors such as an LDMOS transistor or bipolar transistor. The active amplifier device 24 receives a DC supply voltage from bias circuit 26 which is coupled to the drain or collector of the amplifier transistor, depending on the device type. The bias circuit 26 employs a combination of circuit topology and electrical properties of the circuit elements to achieve a very low-impedance supply up to tens of megahertz of video bandwidth while maintaining high impedance at RF frequencies. Preferred embodiments of the bias circuit 26 are described below. Although bias circuit 26 is shown in Figure 2 and described below as a separate circuit from output matching circuit 22, it may also be incorporated in circuit 22 as will be appreciated by those skilled in the art.
Referring to Figure 3, a first embodiment of bias circuit 26 is illustrated. As shown in Figure 3, bias circuit 26 includes a DC voltage supply 28 and a device drain or collector connection 30. A first set of decoupling capacitors 32 are provided. Capacitor 34 has a low impedance at the RF carrier frequency which is transformed to a high impedance by the line 42. The capacitors 36, 38 and 40 are illustrated having capacitances C2 - C4 chosen to have series resonance values or low impedances at the lower video/modulation frequencies (e.g., DC - 1 MHz), however, more or fewer capacitors may be provided in this first set of decoupling capacitors 32. A feed line 42 is provided between the decoupling capacitors 32 and the device connection 30 to both feed DC power to the drain/collector and provide a high RF impedance relative to the output matching circuit 22 (shown in Figure 2). The feed line 42 may comprise a printed transmission line/inductor having a width and length to provide an RF blocking inductance at the RF carrier frequency much larger than the impedance of the active device and output matching circuit. For example, currently available LDMOS devices have output impedance of about 1-2 ohms or less and the RF blocking inductance 42 should be about ten times that for such devices. A transmission line with an effective length equal to one sixteenth to one quarter of the RF carrier wavelength may be suitable for RF blocking inductance 42 for such low output impedance active amplifier devices such as currently available LDMOS devices. For higher output impedance amplifier devices a more robust RF blocking inductance such as a one quarter wavelength transmission line may be preferred. An RF short capacitor may also be provided at the partial wavelength spacing from the drain/collector to increase RF impedance by providing a short to ground at RF frequency. For example, the teachings of the above noted '160 patent may be employed, the disclosure of which is incorporated herein by reference in its entirety. Other capacitance values and implementations of the RF blocking inductance may also be employed as will be appreciated by those skilled in the art.
Still referring to Figure 3, a second set of decoupling capacitor/capacitors 44 with a low impedance at the higher video/modulation frequencies (e.g., 5-20 MHz) is/are provided. For example, capacitance values in the range of 0.1 - 1 μF may provide the desired low impedance at such higher modulation frequencies. Decoupling capacitor/capacitors 44 are positioned close enough to the device output terminal 30 so that the inductance between the device and the decoupling capacitance has no detrimental effect on the overall matching and load impedance presented to the output of the transistor. Such spacing will preferably be as close as allowed by the mounting requirements of the capacitor and the device on the amplifier substrate. To avoid compromising the output matching (and hence efficiency and power bandwidth) of the RF amplifier, circuit 26 should also have high impedance at RF. This is achieved by adding a small value capacitor in parallel with the close-in decoupling capacitor 44 in Figure 3. Referring to Figure 4 an embodiment of the bias circuit employing such a parallel small value capacitor is illustrated in a schematic drawing. The circuit components with matching numerals are as described in relation to Figure 3. At RF frequencies, the decoupling capacitor 44 (described in relation to Figure 3) is predominantly inductive, therefore by adding a capacitor 46 with a small value capacitance C6 (e.g., 0.5 - 5 pF) creates a parallel- resonant circuit with high impedance at RF, which will have a negligible effect on the RF output match of the RF power transistor. Also, as will be appreciated by those skilled in the art, capacitor 46 (capacitance C6) may be incorporated as part of the output matching network, in the form of a lumped or distributed component.
The invention thus employs a combination of physical layout and electrical properties of the decoupling capacitors to achieve a very low impedance supply up to tens of megahertz, while maintaining high impedance at RF frequencies. The present invention may be implemented in a number of different topologies, to make use of, or minimize the effect of parasitic reactance in the RF output match and any interactive resonances between discrete components and printed lines. Also, one specific implementation of the present invention employs twin parallel drain feeds. An example of such use of twin parallel drain feeds is shown in Figure 7 described below.
The bias circuit of this invention is generally applicable to all amplifiers, and it is specifically advantageous when the RF power amplifier is used in conjunction with predistortion linearization. This advantage is related to power amplifier memory effects in general. The following section first explains the principles of power amplifier operation and memory effects in general. The outlined theory is then used to describe a general implementation of this invention wherein memory effect reduction is achieved by placing transmission zeros in the bias network transfer function. Transmission zeros at the output of the device are formed by utilizing series resonance properties of (surface mount) capacitors. The resonance frequencies are adjusted selectively to lower and even out the frequency response of the bias network. Another specific bias circuit embodiment and an implementation in a feed forward amplifier using predistortion linearization will then be described.
The figure of merit to describe the linearity of a power amplifier is the adjacent channel power ratio (ACPR) and is defined as the ratio of a wanted signal power and unwanted distortion generated as a result of amplifier nonlinear transfer characteristics.
A frequently used, simplistic representation of amplifier transfer function is a memoryless function and is given as:
'„„, = g<vm + g vl + s + g „ + g5V m 5 + (1 )
where gi - gn are complex coefficients.
If a two-tone signal of equal amplitude is applied to the input of such a circuit,
vm = Vm cos(ωJ) + Vm cos(α>2t) (2)
the level of 3rd order (IM3) is given as:
Figure imgf000014_0001
The IM3 sidebands are not a function of input frequency tone spacing and the distortion level increases in proportion to the 3rd power of the input signal amplitudes. If an RF amplifier behaves accordingly, a digital predistorter can be designed to remove the intermodulation distortion over a wide frequency range (or modulation bandwidth). However in practice, the IMD level of a power amplifier normally is a function of tone spacing (or the bandwidth of the modulating signal) and therefore, has a severe impact on the performance of predistortion linearization by limiting the distortion cancellation. This is a result of the memory effects. The memory effects make the IM3 sidebands a function of tone spacing (modulation bandwidth) and this is attributed to 2nd order nonlinear terms in the amplifier transfer function equation (1). This is caused by up-conversion of the signal envelope to produce 3rd order IM. Since the nonlinearity of the active device can be modeled as a superposition of current sources, the impedance at the device terminal can affect the respective generated video voltage waveforms (both amplitude and phase). The upconverted IM3 sideband levels are therefore a function of impedance at the envelope frequency that ranges from DC to several tens of MHz.
The above discussion can be summarized as follows; if equation (1) is truncated to the 3rd term, the main contributor to IMD3 is the device 3rd order nonlinearity that is affected by the impedance in carrier RF frequency and remains constant over the frequency range of interest. Nonetheless, the 2nd order nonlinearity will also contribute to the IM3 distortion but its contribution is a function of the impedance levels at the envelope frequency. While the predistortion can suppress the 3rd order or even higher order nonlinear distortions by producing the inverse of the amplifier transfer function, the predistortion algorithms tends to fail in resolving the memory effects as the cause, i.e. the video signal, is an increasing function of frequency. Therefore, the amplifier electrical memory effects are responsible for limiting the performance of the digital predistorter.
Referring to Figure 5, the active amplifier device 24 has been modeled by a simplified equivalent circuit of the active device (shown inside the dashed box) where the 1st, 2nd and 3rd order terms of the transconductance are represented by current sources. It is noted that there are other sources of nonlinearity that are not listed here, but their contribution is regarded as being small in magnitude to justify this simplification.
As shown in Figure 5, the output of the device equivalent circuit is connected to the output matching circuit 22 and the bias circuit 26. The RF matching circuit 22 is normally designed to provide the appropriate impedance to the device over the bandwidth of the RF signal. As discussed above, the bias circuit 26 has a low pass response and is responsible for feeding the device with the DC energy while blocking the RF energy from being wasted in the DC supply network. The bias line low pass circuit can be designed using discrete lumped components or distributed network or a hybrid combination to save real estate.
First the effect on the amplifier operation of a conventional bias circuit such as shown in Figure 1 where the first element looking into the circuit is an inductor 3 will be described. This inductor can be realized by a printed circuit line, often a quarter-wavelength-long at the RF center frequency. Quarter wavelength lines are generally preferred as they act as 2nd harmonic traps, which can improve amplifier efficiency. However, shorter lines are also used. The input impedance of such a line if terminated by a low impedance load (shunt capacitor) is approximated by:
Zm = jZ0 - tanβ - £ (4)
where β (β = πA ) is the propagation constant and £ is the physical length. Z0 is
the line characteristic impedance. It is clear that as £ approaches 4/ , the input impedance tends to increase very rapidly, providing an open circuit to the RF signal. For the power amplifier application, the width of this (DC feed line) line has to be large and often around or in excess of 80 milli-inch, reducing the Z0. As a rule of thumb, the input impedance of the bias line is chosen to be an order of magnitude higher than the impedance looking into the matching circuit at the RF signal frequency. Despite the apparent satisfactory features, this circuit configuration is considered to be the root cause of the electrical memory effect.
While the combination described above will have relatively low reactive impedance at the video frequency (several MHz), this impedance is often large enough to create a considerable swing of video signal voltage in the output terminal of the active device. Moreover, as expected, the magnitude of the video voltage tends to increase with frequency when a current source is loaded with an inductive load and therefore, the IM3 byproduct is frequency dependant too. This additional (frequency dependant) contribution to IM3 is the portion that the predistorter linearizers cannot readily deal with.
The present invention uses the self-resonance of capacitor(s) used in the bias network to provide a low impedance path for the video signals. It is well known to those skilled in the art that all capacitors have series and parallel resonance frequencies. In surface mount capacitors, the series inductance is very small and therefore, the resonance frequency is relatively high. A typical frequency response showing the self-resonance of a pair of commercial surface mount capacitors (0.1 μF in parallel with 1μF, ATC 1210 series) is shown in Figure 6. Two resonance zeros 50, 52 are shown at about 10 and 20 MHz. The self-resonance property of the capacitor can thus be utilized to design low and almost constant impedance over a wide video frequency range. The manner in which they may be integrated into a bias circuit is shown in Figure 7 and the resulting frequency response is shown in Figure 8.
Referring to Figure 7 a bias circuit configuration designed on the basis of the teachings of this invention is shown. Various other circuit topologies may also be implemented using the teachings of the invention and only one suitable implementation is shown. The bias circuit uses a combination of range capacitors and printed inductors to synthesize the desired frequency response in both RF and video frequency ranges. This particular implementation uses two parallel printed feed lines 68 and 69 to reduce video frequency impedance. A range of capacitors as shown in Figure 7 is used to provide a distributed set of transmission zeros at the video frequencies. This configuration also insures that a relatively high impedance level is guaranteed to prevent RF leakage into the DC bias circuit.
More specifically, a DC supply 28 is coupled (via a small inductor 82 - e.g., 10 nH) to a first set of capacitors 32 having series resonance transmission zeros distributed over a lower portion of the video frequency range, e.g., covering the range DC to 5 MHz. Four such capacitors 34, 36, 38 and 40 are illustrated but more or fewer may be employed. These are coupled to the device drain/collector connection 30 by parallel DC feed lines 68 and 69 which reduce the video impedance relative to a single feed line. These parallel feed lines 68 and 69 may be implemented as printed transmission lines on the amplifier substrate. Although both feed lines are preferably uninterrupted printed lines of approximately equal length, feed line 69 is illustrated as three segments 66, 72 and 74 since the capacitors coupled to the feed line will cause each segment to contribute to the feed line impedance in a different manner and the effective line lengths L1 , L2 and L3 may be adjusted by selectively placing the capacitors as discussed below. These feed lines should also provide an inductance at the RF carrier frequency of about ten times the impedance of the active device and output matching circuit. For example, the transmission lines should have a length equal to one sixteenth to one quarter wavelength at the RF carrier wavelength to provide a suitable RF impedance. To fix this effective length an RF short capacitor 64 may provide a short to ground at RF near the junction of the two branches of the parallel transmission lines 68, 69 at a distance from the device drain/collector connection 30 equal to one sixteenth to one quarter wavelength at the RF carrier wavelength. In addition to the transmission zeros provided by series resonance of decoupling capacitors 32 higher video frequency range transmission zeros are provided by placing additional capacitors along transmission line 69 closer in to the drain/collector connection 30. In the example of Figure 7, two capacitors 60 and 62 are provided spaced apart from drain/collector connection 30 by a segment 72 of transmission line 69. Generally, it is desired to minimize the inductance of the segment of transmission line 72 by keeping its length L1 as short as possible, i.e., by placing capacitors 60 and 62 as close as possible to the drain contact 30 as compatible with the capacitor mounting requirements. In particular, L1 should be less than one sixteenth of the RF carrier wavelength. The lengths of transmission line segments 76, 78 and 80 also shown in Figure 7 are less critical as inductance of the transmission lines connecting the circuit elements will have less affect on the lower frequency series resonance values of capacitors 32. The capacitors 60, 62 are relatively large and in one example have capacitances in the range of 0.1- 1μF. It should be emphasized that although the capacitance values are large, this is no detriment to the output RF matching circuit performance as the series inductance (of the capacitor) is also part of a shunt parallel resonance circuit at the RF frequencies. This shunt resonance circuit is formed by addition of a very small (pico-Farad range) tuning capacitor 70 to the RF matching circuit and ensures that a high RF impedance is maintained and no intricacy of RF matching circuit could result.
Referring to Figure 8, the capacitor values and the resonance frequencies are chosen to provide transmission zeros (or impedance minima) at the desired frequencies spaced across the video bandwidth (MHz range), e.g., zeros 50, 52, 54, 56 and 58 shown in Figure 8. In particular, zeros 50 and 52 provided by series resonance characteristics of surface mount capacitors 60 and 62 are located in a higher portion of the video bandwidth and prevent a monotonic increase in the video frequency impedance (shown by the dashed line in Figure 8).
In other variances of this design, the RF tuning capacitor can be realized as part of the low pass output distributed matching network. Also, the two printed inductor feed lines could be replaced by a single transmission line with smaller characteristic impedance. The number of transmission zeros can be increased for broadband application and the overall shunt inductance can be resonated in a fashion explained above.
The present invention as described above thus provides a bias circuit which reduces power amplifier memory effects in general and is specifically advantageous when the RF amplifier is used in conjunction with predistortion linearization. Such an application is illustrated in Figure 9 which shows a feed forward amplifier employing predistortion linearization and employing a bias circuit which reduces power amplifier memory effects, as described above.
Referring to Figure 9 a feed forward amplifier 110 is illustrated in a block schematic drawing. The feed forward amplifier 110 includes an input 112 which receives an input RF signal to be amplified and an output 114 which outputs the amplified RF signal. As discussed above, the RF signal may be a high bandwidth signal such as a CDMA spread spectrum communication signal or W-CDMA such as UMTS, or other high video bandwidth signal. The input RF signal is split into a main amplifier signal path and an error amplifier signal path at input coupler 130 in accordance with well known feed forward amplifier design. The main amplifier signal path includes main amplifier 116 which is biased via bias network 26, as illustrated. More specifically, main amplifier 116 is biased by a bias circuit 26 described above so that negative impact of the bias circuit impedance across the video bandwidth is minimized while avoiding power loss due to RF impedance mismatch.
The main amplifier signal path further includes input and pre-distortion circuitry 120. The input circuitry may include a preamplifier, group delay circuitry, and gain and phase control circuitry generally in accordance with conventional feed forward design. The pre-distortion circuitry in turn pre-distorts the input signal to reduce IMDs introduced by main amplifier 116. Although the pre-distortion circuitry 120 may be conventional in general design and operation, in combination with the main bias network 26 described above it allows the main amplifier 116 to be operated across a wide video bandwidth with reduced distortion, compared to the use of existing bias methods . A pilot signal source 122 provides a pilot signal which is injected into the main amplifier input as illustrated and is used to control the input and pre-distortion circuitry 120. In particular, the pilot signal is extracted at the amplifier output by pilot sampling coupler 125 and used by controller 124 to control the input and pre-distortion circuitry 120 to minimize the pilot signal in the output signal and thereby minimize distortion in the output signal. The main amplifier signal path further includes a main amplifier output sample coupler 126 and delay 128, generally in accordance with conventional feed forward design.
Still referring to Figure 9, the error amplifier signal path includes input signal coupler 130 which samples the RF input signal and provides it to the error amplifier 134 via delay 132, attenuator/combiner 136 and pre-error input circuitry 138. More specifically, delay 132 and attenuator/combiner 136 operate as in a conventional feed forward amplifier such that the sampled output of the main amplifier 116 is attenuated and combined with the delayed input signal at attenuator/combiner 136 to substantially cancel all but the distortion component of the sampled signal from the main signal path. In some applications and implementations it may be advantageous to control the cancellation at attenuator/combiner 136 to retain some RF carrier component in the resulting signal and the resulting signal is not purely the distortion component of the main amplifier. Nonetheless, for the purposes of the present application the resulting signal will be referred to as the distortion component and it should be understood some carrier component may be included. This distortion component of the signal is provided to pre-error input circuitry 138. Pre-error input circuitry may include a preamplifier, group delay circuitry, and gain and phase control circuitry which operates similarly to circuitry 120. However, unlike circuitry 120 a pre-distortion circuit is not required in the error path due to the highly linear nature of the error amplifier.
The output of circuitry 138 is provided to error amplifier 134 which restores the magnitude of the sampled distortion components (IMDs) to that in the main signal path. Error amplifier 134 includes bias network 140 which may correspond to bias network 26 in design. Alternatively, the requirements placed on error amplifier may in some cases not require the same impedance control and a less complex bias network may be employed in some cases for space or cost reasons.
Still referring to Figure 9, the amplified distortion component output from error amplifier 134 is combined with the delayed main signal at 180 degrees (out of phase) with the main amplifier output at error injection coupler 142 to cancel the distortion component in the main signal path. A substantially distortion free amplified signal is then provided to the output 114. Any residual distortion is detected by the pilot detect circuitry 124 and used by the controller to provide control signals to circuitry 120 and 138 under the control of controller 124 which may be a suitably programmed microcontroller. These two controls may be essentially independent and may be viewed as control of two separate loops; loopl comprising circuitry 120, main amplifier 116, main amplifier output sample coupler 126, input signal coupler 130, group delay 132 and combiner 136, and loop 2 comprising sample coupler 126, attenuator/combiner 136, pre-error circuit
138, error amplifier 134, delay 128 and error injection coupler 142. The present invention describes a bias circuit and method that is readily applicable to RF amplifiers designed for wideband applications used with or without a linearizer. When an unlinearised amplifier incorporating the described bias circuit is used to amplify an RF signal with signal bandwidth of >1-5MHz, the raw amplifier IMD distortion levels can be improved by the reduction of bias-related memory effects. This improvement is most notable with power transistors possessing a very low output impedance, where it is important to minimize the ratio of the device output impedance to that of the bias network at modulation frequencies.
The bias circuit of this invention is specifically advantageous when the RF power amplifier is used in conjunction with predistortion linearization, where the amplifier memory effects are difficult to correct by even the most sophisticated techniques.
Several embodiments of the bias circuit have been described. A preferred embodiment of the present invention in an RF power amplifier and in a feed forward RF power amplifier design employing predistortion linearization have also been described. Nonetheless, it will be appreciated by those skilled in the art that a variety of modifications and additional embodiments are possible within the teachings of the present invention. For example, a variety of specific bias circuit implementations may be provided employing the teachings of the present invention and the theory of operation described and limitations of space prevent an exhaustive list of all the possible circuit implementations or an enumeration of all possible capacitor values and combinations since these will vary with the specific application and video bandwidth. A variety of other possible modifications and additional embodiments are also clearly possible and fall within the scope of the present invention. Accordingly, the described specific embodiments and implementations should not be viewed as in any sense limiting in nature and are merely illustrative of the present invention.

Claims

WHAT IS CLAIMED IS:
1. An RF amplifier, comprising: an input receiving an RF input signal; an active amplifier device receiving and amplifying the input signal to provide an output, the active amplifier device having a power supply connection; and a bias circuit coupled between a DC power supply and the active amplifier device power supply connection, the bias circuit comprising an RF blocking inductance, a first set of decoupling capacitors coupled in a parallel configuration to a ground connection and configured between the DC power supply and the RF blocking inductance, and a second set of one or more decoupling capacitors coupled to a ground connection and configured between the active device power supply connection and the RF blocking inductance.
2. An RF amplifier as set out in claim 1 , wherein said RF blocking inductance comprises a printed conductive line having an impedance at least ten times the device output impedance.
3. An RF amplifier as set out in claim 1 , wherein said bias circuit further comprises an RF shunt capacitor coupled to a ground connection to form an RF parallel- resonant circuit with said second set of one or more decoupling capacitors.
4. An RF amplifier as set out in claim 3, wherein said shunt capacitor has a capacitance of about 0.5 - 5 pF.
5. An RF amplifier as set out in claim 1 , wherein said second set of one or more decoupling capacitors comprises a capacitor having a capacitance of about 0.1 - 1 μF.
6. An RF amplifier as set out in claim 1 , wherein said second set of one or more decoupling capacitors comprises first and second capacitors coupled in parallel to a ground connection.
7. An RF amplifier as set out in claim 6, wherein said first and second capacitors have different capacitances selected in the range of about 0.1 - 1 μF.
8. An RF amplifier as set out in claim 7, wherein said first capacitor has a capacitance of about 0.1 μF and said second capacitor has a capacitance of about 1 μF.
9. An RF amplifier as set out in claim 1 , wherein active amplifier device comprises an LDMOS transistor and wherein said power supply connection comprises a drain contact.
10. An RF amplifier as set out in claim 2, wherein said RF blocking inductance further comprises a capacitor coupled to the line at a spacing of one sixteenth to one quarter wavelength of the RF input signal from said device power supply connection and having a capacitance acting as a short to ground at the frequency of the RF input signal.
11. An RF amplifier as set out in claim 3, further comprising an output impedance matching circuit coupled to the output of the active amplifier device and wherein said RF shunt capacitor is incorporated as part of said output matching circuit in the form of a lumped or distributed component.
12. An RF amplifier as set out in claim 1 , further comprising an input impedance matching circuit coupled between the input of the amplifier and the active amplifier device.
13. An RF amplifier, comprising: an input receiving an RF input signal comprising an RF carrier and a modulation signal having a modulation bandwidth of at least 5 MHz; an active amplifier device receiving and amplifying the input signal to provide an output, the active amplifier device having a power supply connection; and a bias circuit coupled between a DC power supply and the active amplifier device power supply connection, the bias circuit comprising a network of circuit elements having an impedance versus frequency response having plural minima spaced across the modulation bandwidth and an impedance at said RF carrier frequency at least ten times the output impedance of said active amplifier device.
14. An RF amplifier as set out in claim 13, wherein said network of circuit elements comprises plural decoupling capacitors having series resonances at frequencies spaced over the modulation bandwidth.
15. An RF amplifier as set out in claim 14, wherein at least one of said plural decoupling capacitors comprises a surface mount capacitor.
16. An RF amplifier as set out in claim 14, wherein said network of circuit elements further comprises a transmission line coupled to the active amplifier device power supply connection and an RF short capacitor coupled to ground and to said transmission line at a spacing of between one sixteenth and one quarter wavelength of said RF carrier from the device power supply connection.
17. An RF amplifier as set out in claim 16, wherein at least one of said plural decoupling capacitors is coupled to said transmission line at a spacing of less than one sixteenth wavelength of said RF carrier from the device power supply connection.
18. An RF amplifier as set out in claim 17, wherein said network of circuit elements further comprises a small value capacitor coupled to ground adjacent the device power supply connection to form a parallel resonance circuit with said decoupling capacitor coupled to said transmission line at a spacing of less than one sixteenth wavelength from said device power supply connection.
19. An RF amplifier as set out in claim 18, wherein said small value capacitor has a capacitance of about 0.5 to 5 pF.
20. An RF amplifier, comprising: an input receiving an RF input signal; an active amplifier device receiving and amplifying the input signal to provide an output, the active amplifier device having a power supply connection; and a bias circuit coupled between a DC power supply and the active amplifier device power supply connection, the bias circuit comprising parallel power supply feed lines connected to the active amplifier device power supply connection and a plurality of decoupling capacitors coupled in a parallel configuration to a ground connection and electrically coupled to the DC power supply and the parallel power supply bias feed lines.
21. An RF amplifier as set out in claim 20, wherein said bias circuit further comprises a surface mount capacitor coupled to one of said feed lines within one sixteenth wavelength of the RF carrier signal from said active amplifier device power supply connection.
22. An RF amplifier as set out in claim 21 , wherein said bias circuit further comprises a small value capacitor coupled to ground adjacent the device power supply connection to form a parallel-resonant circuit with said surface mount capacitor.
23. A method of amplifying an RF input signal, comprising: providing an input signal comprising a modulating signal having a video bandwidth and an RF carrier to an RF amplifier device having a power supply connection; providing DC power from a DC supply to said RF amplifier device power supply connection along parallel feed lines; and providing a low impedance to said supplied power across the video bandwidth and an impedance at least ten times the device output impedance at the frequency of the RF carrier.
24. A bias circuit for use with an amplifier having an active device power supply connection, comprising: a DC power supply connection; an RF blocking inductance; a first set of decoupling capacitors coupled in a parallel configuration to a ground connection and configured between the DC power supply and the RF blocking inductance; and a second set of one or more decoupling capacitors coupled to a ground connection and configured between the active device power supply connection and the RF blocking inductance.
25. A bias circuit according to claim 24, in which said second set of decoupling capacitors are configured to be close to a parallel resonance at the RF carrier frequency.
26. An RF amplifier, comprising: an input receiving an input signal comprising an RF carrier and a modulation signal having a modulation bandwidth of at least 5 MHz; an active amplifier device receiving and amplifying the input signal to provide an output, the active amplifier device having a power supply connection; and a bias circuit coupled between a DC power supply and the active amplifier device power supply connection, the bias circuit comprising a network of circuit elements having an impedance versus frequency response having at least one minimum in the modulation bandwidth and a low impedance across the modulation bandwidth so as to minimize amplifier memory effects and a higher impedance from a parallel resonance close to said RF carrier frequency, wherein the impedance at said RF carrier frequency is at least ten times the output impedance of said active amplifier device.
27. An RF amplifier as set out in claim 26, further comprising a predistorter receiving and predistorting the input signal prior to said active amplifier device receiving and amplifying the input signal.
28. A feed forward amplifier, comprising: an RF input for receiving an RF signal having an RF carrier and a modulation bandwidth of at least 10 MHz; a predistortion circuit receiving and predistorting said RF input signal; a main amplifier receiving and amplifying said predistorted RF signal, said main amplifier comprising an active device and a bias circuit coupled to a DC power supply, said bias circuit having a transfer function having a plurality of transmission zeros spaced across the modulation bandwidth so as to substantially eliminate amplifier memory effects; a main amplifier output sampling coupler; a first delay coupled to the RF input and providing a delayed RF signal; a carrier cancellation combiner coupling the delayed RF signal to the sampled output from the main amplifier; an error amplifier receiving and amplifying the output of the carrier cancellation combiner; a second delay coupled to the output of the main amplifier; an error injection coupler combining the output from the error amplifier and the delayed main amplifier output from the second delay so as to cancel distortion introduced by the main amplifier; and an RF output coupled to the error injection coupler output and providing an amplified RF output.
PCT/US2003/012259 2002-04-24 2003-04-22 Rf power amplifier employing bias circuit topologies for minimization of rf amplifier memory effects WO2003092153A2 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
CA2483107A CA2483107C (en) 2002-04-24 2003-04-22 Rf power amplifier employing bias circuit topologies for minimization of rf amplifier memory effects
EP03726376A EP1576724B1 (en) 2002-04-24 2003-04-22 Rf power amplifier employing bias circuit topologies for minimization of rf amplifier memory effects
AU2003228615A AU2003228615A1 (en) 2002-04-24 2003-04-22 Rf power amplifier employing bias circuit topologies for minimization of rf amplifier memory effects
AT03726376T ATE543252T1 (en) 2002-04-24 2003-04-22 RF POWER AMPLIFIER WITH BIASING CIRCUIT TOPOLOGIES TO MINIMIZE RF AMPLIFIER MEMORY EFFECTS

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
US37506902P 2002-04-24 2002-04-24
US60/375,069 2002-04-24
US37586402P 2002-04-26 2002-04-26
US60/375,864 2002-04-26
US10/410,457 2003-04-08
US10/410,457 US7034620B2 (en) 2002-04-24 2003-04-08 RF power amplifier employing bias circuit topologies for minimization of RF amplifier memory effects

Publications (2)

Publication Number Publication Date
WO2003092153A2 true WO2003092153A2 (en) 2003-11-06
WO2003092153A3 WO2003092153A3 (en) 2008-04-24

Family

ID=29716114

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2003/012259 WO2003092153A2 (en) 2002-04-24 2003-04-22 Rf power amplifier employing bias circuit topologies for minimization of rf amplifier memory effects

Country Status (6)

Country Link
US (2) US7034620B2 (en)
EP (1) EP1576724B1 (en)
AT (1) ATE543252T1 (en)
AU (1) AU2003228615A1 (en)
CA (1) CA2483107C (en)
WO (1) WO2003092153A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2434932A (en) * 2006-02-03 2007-08-08 Filtronic Plc A drain bias circuit for reduced memory effects in an RF amplifier

Families Citing this family (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7158386B2 (en) * 2003-05-08 2007-01-02 Powerwave Technologies, Inc. Balanced radio frequency power amplifier with temperature compensation
JP3999232B2 (en) * 2004-04-07 2007-10-31 株式会社日立国際電気 Amplifier
WO2007057622A1 (en) * 2005-11-16 2007-05-24 Filtronic Plc Amplifier
JP2007300159A (en) * 2006-04-27 2007-11-15 Sharp Corp Circuit unit, power supply bias circuit, lnb, and transmitter
US7692427B2 (en) * 2006-05-09 2010-04-06 Wisconsin Alumni Research Foundation Magnetic resonance imaging RF coil decoupling circuit
US8605814B2 (en) 2007-10-10 2013-12-10 Crestcom, Inc. Distortion-compensated RF transmitter and method therefor
US8064851B2 (en) * 2008-03-06 2011-11-22 Crestcom, Inc. RF transmitter with bias-signal-induced distortion compensation and method therefor
JP5063779B2 (en) * 2008-03-25 2012-10-31 三菱電機株式会社 Low distortion amplifier and Doherty amplifier using low distortion amplifier
US9634577B2 (en) 2008-11-11 2017-04-25 Massachusetts Institute Of Technology Inverter/power amplifier with capacitive energy transfer and related techniques
WO2013191757A1 (en) * 2012-06-18 2013-12-27 Massachusetts Institute Of Technology Inverter/power amplifier with capacitive energy transfer and related techniques
JP5161856B2 (en) * 2009-10-07 2013-03-13 株式会社エヌ・ティ・ティ・ドコモ Bias circuit
US8143951B2 (en) 2010-07-08 2012-03-27 Telefonaktiebolaget L M Ericsson (Publ) Broadband transistor bias network
US8615208B2 (en) 2010-11-02 2013-12-24 Crestcom, Inc. Transmitter linearized in response to signal magnitude derivative parameter and method therefor
US8489047B2 (en) 2010-11-02 2013-07-16 Crestcom, Inc. Transmitter linearized using bias deviation gain adjustment and method therefor
JP5571047B2 (en) 2011-09-15 2014-08-13 株式会社東芝 Power amplifier
US8611459B2 (en) 2012-02-29 2013-12-17 Crestcom, Inc. Transmitter linearized using look-up table with unadaptable data and method therefor
US8624676B2 (en) 2012-03-08 2014-01-07 Telefonaktiebolaget L M Ericsson (Publ) Broadband transistor bias network
DE102012023448A1 (en) * 2012-11-30 2014-06-05 Rosenberger Hochfrequenztechnik Gmbh & Co. Kg Method for locating defective locations in an RF signal transmission path
WO2015026807A1 (en) 2013-08-19 2015-02-26 Arris Enterprises, Inc. Fiber-optic node with forward data content driven power consumption
US9635626B1 (en) 2015-10-30 2017-04-25 Avago Technologies General Ip (Singapore) Pte. Ltd. Power amplifying apparatus and method using same
US9991331B2 (en) 2016-09-26 2018-06-05 Micron Technology, Inc. Apparatuses and methods for semiconductor circuit layout
KR20180081317A (en) * 2017-01-06 2018-07-16 삼성전자주식회사 Power amplifier device and terminal or base station including the power amplifier device
US10281510B1 (en) * 2017-04-05 2019-05-07 Christos Tsironis Load pull method for transistors driven by modulated signal
KR20200012199A (en) * 2018-07-26 2020-02-05 삼성전자주식회사 Apparatus and method for amplifying transmission signals in wireless communication system
CN110838823A (en) * 2018-08-15 2020-02-25 苏州能讯微波集成电路有限公司 Power amplification system with low memory effect and power amplifier
US11616295B2 (en) 2019-03-12 2023-03-28 Epirus, Inc. Systems and methods for adaptive generation of high power electromagnetic radiation and their applications
US11658410B2 (en) 2019-03-12 2023-05-23 Epirus, Inc. Apparatus and method for synchronizing power circuits with coherent RF signals to form a steered composite RF signal
US11211703B2 (en) 2019-03-12 2021-12-28 Epirus, Inc. Systems and methods for dynamic biasing of microwave amplifier
US20210399700A1 (en) 2020-06-22 2021-12-23 Epirus, Inc. Systems and methods for modular power amplifiers
US11469722B2 (en) * 2020-06-22 2022-10-11 Epirus, Inc. Systems and methods for modular power amplifiers
WO2022006385A2 (en) * 2020-07-01 2022-01-06 Macom Technology Solutions Holdings, Inc. Active bias circuit

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5272450A (en) 1991-06-20 1993-12-21 Microwave Modules & Devices, Inc. DC feed network for wideband RF power amplifier

Family Cites Families (40)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4717884A (en) 1986-04-14 1988-01-05 Motorola, Inc. High efficiency RF power amplifier
US4719430A (en) 1986-06-25 1988-01-12 Linear Technology Inc. Low voltage class B amplifier with low value decoupling capacitors
US4760350A (en) 1987-06-08 1988-07-26 Hittite Microwave Corporation Internally matched power amplifier
JPH0785528B2 (en) 1989-12-25 1995-09-13 日本電気株式会社 High power microwave millimeter wave transistor stabilization circuit
FR2658012B1 (en) 1990-02-06 1995-07-21 Europ Agence Spatiale DRAIN POLARIZATION CIRCUIT FOR HIGH POWER, HIGH FREQUENCY AND INTERNALLY SUITABLE FIELD EFFECT (FET) TRANSISTORS.
JP2892452B2 (en) 1990-07-16 1999-05-17 富士通株式会社 Amplifier circuit
JPH05299944A (en) 1991-05-30 1993-11-12 Nec Corp Rf power amplifier
FR2696887B1 (en) 1992-10-09 1994-11-18 Thomson Lgt High frequency broadband power amplifier.
US5361038A (en) 1993-03-11 1994-11-01 Trw Inc. Active load applications for distributed circuits
US5406226A (en) 1993-07-07 1995-04-11 Wireless Access, Inc. Stable, narrow bandwidth, high frequency amplifier with low power consumption
US5329249A (en) 1993-10-13 1994-07-12 Pacific Monolithics, Inc. High efficiency RF power amplifier
US5592122A (en) 1994-05-19 1997-01-07 Matsushita Electric Industrial Co., Ltd. Radio-frequency power amplifier with input impedance matching circuit based on harmonic wave
FR2721156B1 (en) 1994-06-13 1996-07-26 Europ Agence Spatiale Predistortion linearization circuit.
JP2697625B2 (en) 1994-08-31 1998-01-14 日本電気株式会社 Feedforward amplifier
US5606286A (en) 1995-07-27 1997-02-25 Bains; Devendar S. Predistortion linearization
JPH0983269A (en) * 1995-09-20 1997-03-28 Fujitsu Ltd Bias circuit
JPH09121124A (en) * 1995-10-25 1997-05-06 Fujitsu Ltd Double balanced mixer circuit
WO1997035390A1 (en) 1996-03-20 1997-09-25 Philips Electronics N.V. Predistortion circuit for an analog signal in a video communication network
JP3327783B2 (en) 1996-08-30 2002-09-24 シャープ株式会社 Transistor power amplifier
JPH10335980A (en) 1997-06-04 1998-12-18 Nec Corp Low-distortion high-efficiency matching circuit
FI103743B (en) 1997-08-27 1999-08-31 Insinoeoeritoimisto Juhana Yli predistortion linearizer
JP3123484B2 (en) * 1997-10-29 2001-01-09 日本電気株式会社 Microwave amplifier
US6081160A (en) 1998-05-20 2000-06-27 Powerwave Technologies, Inc. Method and apparatus for increasing the bandwidth, and reducing the size, of the DC feed network for wideband RF amplifiers using selective placement of high dielectric constant material
US5999056A (en) 1998-06-30 1999-12-07 Philips Electronics North Amercia Corporation Variable gain amplifier using impedance network
US6122532A (en) 1998-11-18 2000-09-19 Triquint Semiconductor Corporation RF amplifier with reduced power consumption
US6281755B1 (en) 1998-12-28 2001-08-28 Siemens Aktiengesellschaft High-frequency power amplifier
US6107877A (en) 1999-04-09 2000-08-22 General Instrument Corporation Predistortion generator coupled with an RF amplifier
JP3405401B2 (en) 1999-06-15 2003-05-12 日本電気株式会社 Precompensated linearizer and linearizing amplifier
US6342810B1 (en) 1999-07-13 2002-01-29 Pmc-Sierra, Inc. Predistortion amplifier system with separately controllable amplifiers
WO2001026217A1 (en) 1999-09-30 2001-04-12 Fujitsu Limited High-frequency power amplifier
US6313705B1 (en) 1999-12-20 2001-11-06 Rf Micro Devices, Inc. Bias network for high efficiency RF linear power amplifier
US20020050851A1 (en) 1999-12-22 2002-05-02 Grundlingh Johan M. Method and apparatus for biasing radio frequency power transistors
US6933780B2 (en) 2000-02-03 2005-08-23 Matsushita Electric Industrial Co., Ltd. Predistortion circuit and power amplifier
JP2001223539A (en) 2000-02-08 2001-08-17 Nec Corp Linear power amplifier based on active feedforward type predistortion
JP2001332935A (en) 2000-05-19 2001-11-30 Fujitsu Ltd Microwave amplifier
DE10036127B4 (en) 2000-07-25 2007-03-01 Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. Device for supply voltage decoupling for RF amplifier circuits
US6934341B2 (en) * 2000-08-29 2005-08-23 Telefonaktiebolaget Lm Ericsson (Publ) Method and apparatus for plurality signal generation
JP3510194B2 (en) 2000-09-07 2004-03-22 シャープ株式会社 Power amplifier and wireless communication device
US6466094B2 (en) 2001-01-10 2002-10-15 Ericsson Inc. Gain and bandwidth enhancement for RF power amplifier package
US6828862B2 (en) * 2003-03-11 2004-12-07 Wiseband Communications Ltd. RF power amplifier with low intermodulation distortion and reduced memory effect

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5272450A (en) 1991-06-20 1993-12-21 Microwave Modules & Devices, Inc. DC feed network for wideband RF power amplifier

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2434932A (en) * 2006-02-03 2007-08-08 Filtronic Plc A drain bias circuit for reduced memory effects in an RF amplifier
GB2434932B (en) * 2006-02-03 2010-11-10 Filtronic Plc Amplifier

Also Published As

Publication number Publication date
AU2003228615A1 (en) 2003-11-10
US7034620B2 (en) 2006-04-25
EP1576724B1 (en) 2012-01-25
US20060087374A1 (en) 2006-04-27
ATE543252T1 (en) 2012-02-15
EP1576724A2 (en) 2005-09-21
EP1576724A4 (en) 2006-10-04
AU2003228615A8 (en) 2008-06-12
CA2483107C (en) 2010-09-21
WO2003092153A3 (en) 2008-04-24
CA2483107A1 (en) 2003-11-06
US7106134B2 (en) 2006-09-12
US20030227330A1 (en) 2003-12-11

Similar Documents

Publication Publication Date Title
US7106134B2 (en) Feed forward amplifier employing bias circuit topologies for minimization of RF amplifier memory effects
Kang et al. Design of bandwidth-enhanced Doherty power amplifiers for handset applications
RU2374754C2 (en) Control scheme
KR100546491B1 (en) Full output matching apparatus of the microwave doherty amplifier
US7427895B1 (en) Doherty amplifier with improved linearity
KR101758086B1 (en) Power amplifier with advanced linearity
EP1310039A1 (en) Transmitter including a composite amplifier
US20100033242A1 (en) System and method for im3 reduction and cancellation in amplifiers
WO2016179541A1 (en) Rf power amplifiers with diode linearizer
US7064613B2 (en) Amplifier bias system and method
US7042294B2 (en) Power amplifier system
Lee et al. Highly linear predistortion power amplifiers with phase-controlled error generator
Lee et al. A wideband analog predistortion power amplifier with multi-branch nonlinear path for memory-effect compensation
JP4788506B2 (en) amplifier
Khanifar et al. Bias circuit topologies for minimization of RF amplifier memory effects
US20210218375A1 (en) Load modulated balanced power amplifier integrated circuits including transformer-based hybrid splitter/combiner circuits
Mohsina et al. Switched mode power amplifiers: A brief review and comparative study
Min et al. Two-stage integrated Doherty power amplifier with extended instantaneous bandwidth for 4/5g wireless systems
Lee et al. A 10-to-650MHz 1.35 W class-AB power amplifier with instantaneous supply-switching efficiency enhancement
Jung et al. A Broadband CMOS Doherty Power Amplifier with Asymmetric-Transformer-based Output Matching Network
Lin et al. A 38 GHz Pre-Distortion Power Amplifier With OP 1dB and IM 3 Improvement in 65-nm CMOS Process
Gardner Linearity and efficiency enhancement techniques in microwave transmitters
Cijvat et al. A GaN HEMT power amplifier with variable gate bias for envelope and phase signals
US20220060156A1 (en) Power amplifier
Kim et al. Analog predistortion high power amplifier using novel low memory matching topology

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NO NZ OM PH PL PT RO RU SD SE SG SK SL TJ TM TN TR TT TZ UA UG US UZ VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2483107

Country of ref document: CA

WWE Wipo information: entry into national phase

Ref document number: 2003726376

Country of ref document: EP

NENP Non-entry into the national phase

Ref country code: DE

WWP Wipo information: published in national office

Ref document number: 2003726376

Country of ref document: EP

NENP Non-entry into the national phase

Ref country code: JP

WWW Wipo information: withdrawn in national office

Country of ref document: JP