WO2004055868A2 - Integrated circuit modification using well implants - Google Patents

Integrated circuit modification using well implants Download PDF

Info

Publication number
WO2004055868A2
WO2004055868A2 PCT/US2003/039594 US0339594W WO2004055868A2 WO 2004055868 A2 WO2004055868 A2 WO 2004055868A2 US 0339594 W US0339594 W US 0339594W WO 2004055868 A2 WO2004055868 A2 WO 2004055868A2
Authority
WO
WIPO (PCT)
Prior art keywords
well
conductivity type
type
substrate
active regions
Prior art date
Application number
PCT/US2003/039594
Other languages
French (fr)
Other versions
WO2004055868A3 (en
Inventor
Lap-Wai Chow
William M. Clark, Jr.
James P. Baukus
Gavin J. Harbison
Original Assignee
Hrl Laboratories, Llc
Raytheon Company
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hrl Laboratories, Llc, Raytheon Company filed Critical Hrl Laboratories, Llc
Priority to AU2003293540A priority Critical patent/AU2003293540A1/en
Priority to JP2004560826A priority patent/JP4846239B2/en
Publication of WO2004055868A2 publication Critical patent/WO2004055868A2/en
Publication of WO2004055868A3 publication Critical patent/WO2004055868A3/en
Priority to GB0512203A priority patent/GB2412240B/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823892Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the wells or tubs, e.g. twin tubs, high energy well implants, buried implanted layers for lateral isolation [BILLI]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier

Abstract

A technique for and structures for camouflaging an integrated circuit structure. The integrated circuit structure is formed having a well of a first conductivity type under the gate region being disposed adjacent to active regions of a first conductivity type. The well forming an electrical path between the active regions regardless of any reasonable voltage applied to the integrated circuit structure.

Description

INTEGRATED dRCUTT MODIFICATION USING WELL IMPLANTS
Cross Reference to Related Applications
This application claims the benefits of US Provisional Patent Application No. 60/433,314 file December 13, 2002, the disclosure of which is hereby incorporated herein by reference.
This application is also related to US Patent Application No. 09/758,792 and to US Paten Application No. 09/882,892 filed June 15, 2001 mentioned below.
Technical Field
The present invention relates to integrated circuits and semiconductor devices (ICs) in general and their methods of manufacture wherein the integrated circuits and semiconductor devices employ camouflaging techniques, which would make it difficult for the reverse engineer to discern how the semiconductor device is manufactured.
Related art
The present invention is related to the following US patents and patent applications by some of the same inventors as the present inventors:
(1) United States Patent Nos. 5,866,933 and 6,294,816 teach how transistors in a CMOS circuit are connected by implanted (and therefore hidden and buried) lines between the transistors by modifying the p+ and n+ source/drain masks- These implanted interconnections are used to make 3-input AND or OR circuits look substantially identical to the reverse engineer. Also, buried interconnects force the reverse engineer to examine the IC in greater depth to try to figure out the connectivity between transistors and hence their function. (2) United States Patent Nos. 5,783,846; 5,930,663 and 6,064,110 teach a further modification in the source/drain implant masks so that the implanted connecting lines between transistors have a gap inserted, with approximately the length of the minimum feature size of the CMOS technology being used. If this gap is "filled" with one kind of implant, the line conducts; but if it is "filled" with another kind of implant, the line does not conduct. The intentional gaps are called "channel blocks." The reverse engineer is forced to determine connectivity based on resolving the implant type at the minimum feature size of the CMOS process being used.
(3) United States Patent No. 6,117,762 teaches method and apparatus for protecting semiconductor integrated circuits from reverse engineering. Semiconductor active areas are formed on a substrate and a suicide layer is formed both over at least one active area of the semiconductor active areas and over a selected substrate area for interconnecting the at least one active area with another area through the suicide area formed on the selected substrate area.
(4) United States Patent No. 4,583,011 discloses a method and circuit arrangement for foiling an attempt to copy a MOS integrated circuit by implementing in the circuit an additional pseudo MOS device, which from its location in the circuit would appear to a would-be copier to be an enhancement mode device. However, the pseudo MOS device is implemented with a depletion implant.
(5) United States Patent No. 5,973,375 discloses connections between implanted regions of adjacent transistors in a semiconductor substrate are made by buried conductive implants under field oxide layers. Buried conductive implants also referred to as buried contacts have doping concentrations similar to the doping concentrations of source/drain implants. Typical buried contacts have a doping concentration on the order of 1018 atoms/CM3. (6) United States Patent Application No. 09/758,792 discloses a double poly process technique that allows transistors to be ON or OFF depending upon implant details.
(7) United States Patent Application No. 09/882,892, filed on June 15, 2001 and a related PCT application PCT/US02/19075 filed on June 13, 2002, discloses a buried contact implant used under the gate region. The buried contact structure used in the patent application has approximately the same doping concentrations and depth of source/drain implants.
Background of the Invention
The creation of complex integrated circuits and semiconductor devices can be a very expensive undertaking given the large number of hours of sophisticated engineering talent involved in designing such devices. Additionally, integrated circuits can include read-only memories into which software, in the form of firmware, is encoded. Further, integrated circuits are often used in applications involving the encryption of information, and therefore in order to keep such information confidential, it can be desirable to keep such devices from being reverse engineered. Thus, there can be a variety of reasons for protecting integrated circuits and other semiconductor devices from being reversed engineered.
In order to keep the reverse engineer at bay, different techniques are known in the art to make integrated circuits more difficult to reverse engineer. One technique that is used is to make the connections between transistors difficult enough to determine that the reverse engineer must carefully analyze each transistor (in particular, each CMOS transistor pair for CMOS devices), and not use automatic circuit and pattern recognition techniques in order to reverse engineer the integrated circuit. Since integrated circuits can have hundreds of thousands or even millions of transistors, forcing the reverse engineer to carefully analyze each transistor in a device can effectively frustrate the reverse engineer's ability to reverse engineer the device successfully. The prior art techniques mentioned above, if successful, will force the reverse engineer to study th metal connections to try to figure out the boundaries of standard circuits and to try to figure out their function. For example, gate connections may utilize the polysilicon layer (the first polysilicon layer in a process having two or more polysilicon layers) and the reverse engineer would look for these contacts, knowing that these gate contacts are typically the input to transistors and hence to a standard circuit. In addition, the source and drain contacts are made to the substrate via metal interconnects. One way in which the reverse engineer might work would be to look for cell boundaries by means of looking for silicon-to-gate poly metal lines, as these suggest the possibilities for contacts between the output (the drain contact) from one transistor cell into the input (the gate contact) of a next transistor cell. If this can be done, the reverse engineer can define cell boundaries by these silicon-gate poly lines. Then, by noting
the cell boundaries, the reverse engineer can find the cell characteristics (for example, size and number of transistors) and from this make reasonable assumptions as to the cell's function. In addition to cell boundaries, the reverse engineer may also rely upon the size of the transistor and its location. For example, P-channel devices (PMOS) are larger thanN-channel devices (NMOS), and all PMOS devices are grouped in one row while all NMOS devices are grouped in a different row. This information could then be stored in a database for automatic classification of other similar cells.
It is an object of this invention to make reverse engineering more difficult and, in particular, to force the reverse engineer to study implants under the gates. It is believed that this will make the reverse engineer's efforts all the more difficult by making it very time consuming, and perhaps making it exceedingly impractical, if not impossible, to reverse engineer a chip employing the present invention. The present invention can be used harmoniously with techniques disclosed in the prior United States Patents and patent applications identified above to further confuse the reverse engineer.
Figure la depicts a simplified cross-section of a prior art single well CMOS device. In a NMOS device, shown on the left, an active region 16a is typically a n-type source region, while active region 18a is typically a n-type drain region disposed in a p-type substrate 12. A gate 20a may be manufactured out of a layer of polysilicon 19 disposed upon a layer of gate oxide 21. A gate 20a is disposed between the two active regions 16a, 18a. Field Oxide 10 isolates the NMOS device from the PMOS device of the CMOS pair and other semiconductor devices within the IC. In a PMOS device, shown on the right, an active region 16b is typically a p-type source region, while active region 18b is typically a p-type drain region disposed in a n-type well 42 of the substrate 12. A gate 20b may be manufactured out of a layer of polysilicon 19 disposed upon a layer of gate oxide 21. The gate 20b is disposed between the two p-type active regions 16b, 18b. The n-type well 42 isolates the p-type active regions 16b, 18b from the p-type substrate 12.
Figure lb depicts a simplified cross-section of another prior art CMOS device. Two major goals in the semiconductor industry are to increase the density and to increase the speed of digital or analog integrated circuits (ICs). Increasing the density means using smaller channel lengths and widths. In order to satisfy the conditions such as separation of highly integrated fine or minute elements of a semiconductor device, some n-type devices of a CMOS pair having a substrate of a first conductivity type have a well of the same conductivity type as the substrate. Figure lb is a simplified cross-sectional view of such a prior art CMOS device, the NMOS device being shown on the left while the PMOS device is shown on the night The NMOS device has a well 14 of a first conductivity type formed in the first conductivity type semiconductor substrate 12. In the example shown in Figure lb, the substrate 12 is a p-type semiconductor substrate and well 14 is a p-type well. The source region 16a and drain region 18a of the NMOS device have a second conductivity and are preferably of n-type. Field Oxide 10 isolates the NMOS device from the PMOS device in the CMOS pair and also isolates the semiconductor device from other semiconductor devices within the IC. The gates 20a, 20b are manufactured out of a layer of polysilicon 19 disposed on a layer of gate oxide 21. In the PMOS device, the source region 16b and drain region 18b are p-type. Under the source region 16b and drain region 18b is a n-type well 42.
The present invention preferably makes use of a standard CMOS manufacturing process called a "double well process" in which the semiconductor substrate of a first conductivity has a well having a first conductivity type, and a well having a second conductivity type. One skilled in the art will appreciate, after reading this patent, that the present invention may also make use of other CMOS processes that are not double well processes. Masks are used to determine the location and shapes of the first conductivity type wells and the second conductivity type wells.
As will be seen, changing the location of the different wells forms a conduction path between two active regions, such as the source and drain. Thus, the resulting semiconductor device will be permanently ON for any reasonable gate voltage. Therefore, with the present invention, the circuit may be constructed to look the same as some conventional circuits, but the functionality of selected transistors will be quite different and therefore the circuit will function quite differently from the circuit that it visually mimics. Since the reverse engineering process looks for repeating patterns of circuit devices (as seen from a top or plan view) and assumes that all repeating patterns reflect the same circuit functions, the reverse engineer is apt to assume an incorrect function when trying to copy the original integrated circuit. Thus, the real functionality of the integrated circuit in which the present invention is used is hidden. Of course, if this technique of making a pattern of transistors mimic a conventional circuit but perform a different function is used hundreds or thousands of times in a complex integrated circuit having perhaps millions of transistors, the reverse engineer ends up with not only a device which does not work, but also a daunting task of trying to figure out what went wrong with the assumptions that he or she made in analyzing the chip to be reverse engineered. This additional effort, if undertaken, forces the reverse engineer to spend additional time trying to determine how the chip in question is really configured.
The present invention not only provides a device and method that will confuse the reverse engineer, but it also provides a simpler path to implementation than other methods of inhibiting the reverse engineering process. The technique disclosed herein may be utilized to modify the library design of a particular vendor as opposed to forming a completely new and different appearing library. Thus, those skilled in the art will appreciate that the cost and time associated with the present invention is less than other methods used to inhibit integrated circuits from being reverse engineered.
Note that the present invention might only be used once in a thousand of instances of what appears to be a semiconductor device or a pattern of devices on the chip in question, but the reverse engineer will have to look very carefully at each semiconductor device or pattern knowing full well that for each semiconductor device or pattern that he or she sees, there is a very low likelihood that it has been modified by the present invention. The reverse engineer will be faced with having to find the proverbial needle in a haystack.
Briefly, and in general terms, the present invention comprises a method of camouflaging an integrated circuit for the purpose of deterring a reverse engineer, wherein a well of the same type as the source and drain regions is placed under the gate region in contact with the source and drain region.
In another aspect, the present invention provides for camouflaging an integrated circuit structure. The integrated circuit structure is formed by a plurality of wells. The well under the gate region being disposed adjacent to the same type source and drain regions.
Description of the Drawings
Figure la is a simplified cross-sectional view of a prior art CMOS device with a single well process;
Figure lb is a simplified cross-sectional view of a prior art CMOS device having a substrate of a conductivity type and a well of the same conductivity type for the n-type device made by a double-well process;
Figure 2 is a simplified cross-sectional view of a CMOS device depicting one embodiment of the present invention;
Figure 3 is a simplified cross-sectional view of a CMOS device in which the n-type device has been modified in accordance with the present invention;
Figures 4a through 4c are exemplary simplified process sequences for a single well CMOS device in accordance with the present invention;
Figures 5a through 5d are exemplary simplified process sequences for a double well CMOS device in accordance with the present invention;
Figures 6a through 6d are a second set of exemplary simplified process sequences in accordance with the present invention;
Figure 7 is an exemplary simplified cross-sectional view of a CMOS device in which the p-type device has been modified in accordance with the present invention; and
Figure 8 is another exemplary simplified cross-sectional view of a CMOS device in which the p-type device has been modified in accordance with the present invention.
Detailed Description
The present invention now will be described more fully hereinafter with reference to the accompanying drawings, in which the preferred embodiments of the invention are shown. This invention may be embodied in many different forms and should not be construed as limited to the embodiments set forth herein.
Figure 2 shows how the NMOS and PMOS devices within the CMOS of Figure lb can be intentionally turned ON by the present invention to give the appearance of a functioning transistor device to the reverse engineer when in fact the transistor is never turned OFF. As shown in Figure 2, p-type well 14 of Figure lb has been replaced by n-type well 7 and n-type well 42 of Figure lb has been replaced by p-type well 8. One skilled in the art will appreciate that changing the type of wells requires changing the openings in the masks during the formation of the p-type and n-type wells 7, 8. By changing the wells such that a n-type well 7 is between the n-type active regions 16a, 18a an electrical path is formed between active region 16a and active region 18a regardless of the voltages applied. The result is a transistor that is always ON, regardless of any reasonable voltage applied to the gate 20a. Further, by changing the wells such that a p-type well 8 is between the p-type active regions 16b, 18b an electrical path is formed between active region 16b and active region 18b regardless of the voltages applied. The result is a transistor that is always ON, regardless of any reasonable voltage applied to the gate 20b. A reasonable voltage refers to any gate voltage found in normal device operation such that the voltage does not break down the gate oxide 21.
Figure 3 illustrates a simplified cross section of a CMOS device in accordance with another embodiment of the present invention. One skilled in the art will appreciate that the NMOS device of the CMOS pair of Figure lb may be modified without modifying the PMOS device of the CMOS pair. Thus, in Figure 3, the p-type well 14 of Figure lb is replaced by the n- type well 7, while the PMOS device on the right remains unchanged from Figure lb to Figure 3.
While the devices of Figures 2 and 3 provide devices that are always ON, the devices also pose leakage problems. If not all devices in a circuit are modified, then wells 7, 8 under the gate regions 20a, 20b which are the same conductivity type as the source and drain regions 16a, 18a, 16b, 18b may cause a current leakage if they are in close enough contact to each other. For example, in Figure 3, it is possible that current from n-type well 7 could leak into n-type well 42 causing problems with the PMOS transistor of Figure 3. Thus, if such leakage current is a problem, it is preferred that the wells 1, 8 be made smaller than the transistor to avoid this type of leakage. Thus the devices shown in Figures 4a - 8 depict wells under the gate regions that are smaller than the associated transistors. While one skilled in the art will appreciate that this is not necessary, it does prevent the invention from causing other leakage problems within the circuit should that be of concern.
Figures 4a-4c show how the semiconductor device depicted in Figure 1 a can be intentionally turned ON by the present invention to give the appearance of a functioning transistor device to the reverse engineer when in fact the transistor is never tamed OFF. The processing steps preferably utilized to arrive at the device shown in Figure 4c will be discussed subsequently.
The CMOS transistor pair in Figure 4c comprises a NMOS device, shown on the left and a PMOS device shown on the right. The NMOS transistor in Figure 4c has a p-type substrate 12, two n-type active regions 16a, 18a and a gate 20a. The PMOS field-effect transistor in Figure 4c has a p-type substrate 12, a n-type well 42, two p-type active regions 16b, 18b and gate 20b. The two n-type active regions 16a, 18a are typically referred to as source and drain regions. While this terminology may lose its meaning with respect to the present device, which is always ON, the use of the terms source and drain will be maintained for ease of understanding and comparison with conventional circuits. Beneath the gate 20a is an additional n-type well 22 connecting active regions 16a, 18a. The additional well 22 is the same conductivity type as the active regions 16a, 18a, thereby providing a conduction path between the active regions 16a, 18a regardless of the voltages applied. The result is a transistor that is always ON, regardless of any reasonable voltage applied to the gate 20a. A reasonable voltage refers to any gate voltage found in normal device operation such that the voltage does not break down the gate oxide 21. One skilled in the art will appreciate that the sizes of the features of the device shown in Figure 4c, when viewed in a conventional plan view, would lead the reverse engineer to believe that this device is a normal NMOS device.
Prior art devices, such as those described in US Patent No. 5,973,375 and US Application No. 09/882,892 previously discussed, utilize buried contacts to connect active regions. One skilled in the art will appreciate that the doping concentration of a source or drain implant is typically on the order of 1019 atoms/cm3 . The doping concentration of a well is typically on the order of 1013 atoms/cm3 to 1015 atoms/cm3. The doping concentration of a buried contact is typically on the order of 1018 atomscm3. Thus, buried contacts refer to implants with a higher doping concentration than a well, typically much closer to the doping concentration of a source/drain implant. In the present device and method it is a well that is being used to provide the connection between the active regions. Further, the depth of a buried contact is generally more similar to the depth of the source/drain implants, while a well implant is generally deeper than the source/drain implants. Also, well 22 can be easily formed at the same time as well 42 is formed.
One skilled in the art will appreciate that there are a variety of different processes available for the manufacture of semiconductor devices. The following discussion is provided as an example relating to a 0.35 μm process in accordance with the present invention. The present invention may also be applied to other processes using the same basic methodology, although the exact details, such as dimensions and doping levels, will differ. Process steps used to make the devices shown in Figures la and lb are well known in the art of manufacture of semiconductor devices; therefore, conventional processing steps are not discussed in any detail. Rather, the following simplified explanation is provided to elaborate on the process steps and process features preferably used to practice the present invention in terms of how the process steps differ from conventional process steps.
Figures 4a-4c depict processes that may be used in forming a device in accordance with the present invention. Turning to Figure 4a, a resist mask 36 is formed on a substrate 12 of a NMOS transistor. The substrate 12 is made of, for example, p-type silicon having a resistivity of, for example, 10 Ω/cm. In conventional processing, the resist mask 36 is etched and removed only over the PMOS transistors. In the present process, the resist mask is preferably etched to form an opening 35 over a portion of the NMOS transistor. The width 26 of the opening 35 is preferably greater than or equal to the minimum n-well width for the given process. For a 0.35 μm process, the minimum n-well width is typically 0.6 μm. Phosphorous ions 34 are preferably implanted into the substrate 12 so as to form a phosphorous implanted region, herein referred to as n-well 22 for the NMOS device and n-well 42 for the PMOS device, shown in Figure 4b. The phosphorous ions 34 may be implanted, for example, at an acceleration voltage of 180 keN and a dose of about 5.0 x 10 CM" . The implantation of the phosphorous ions results in a n-well 22 located beneath the gate region 20 of Figure 4b, and a n-well 42 located beneath the PMOS device. Typically, after the implantation of the phosphorus ions the substrate is preferably temperature cycled to drive in the ions to the desired depth in the substrate.
In Figure 4b, the resist mask 36 has been removed and a gate oxide layer 21 and polysilicon layer 19 are formed over the surface of the substrate 12. For the MOS device, a gate 20a is formed on the substrate 12 preferably by etching the gate oxide layer 21 and polysilicion layer 19. Phosphorous ions 38 may then be implanted, for example, into the substrate 12, to form n-regions 16a, 18a as shown in Figure 4c. The phosphorous ions 38 may be implanted, for example, at an acceleration voltage of 20 keV and a dose of 5.0 x 10 CM" . One skilled in the art will appreciate that the concentration of phosphorous ions 38 is much larger when the n-regions 16a, 18a are formed compared to the concentration of phosphorous ions 34 when the n-wells 22, 42 are formed. One skilled in the art will appreciate that the combination of temperature and ion concentration can be varied in accordance with typical semiconductor process such that the desired depth of the various implants can be obtained. Preferably, the temperature cycles and the ion concentrations are chosen such that the n-type wells 22, 42 are deeper than the n-type source and drain regions 16a, 18a. The PMOS device shown in Figures 4a-4c is formed according to conventional process steps.
Figures 5a-5d depict an exemplary set of process steps that may be used in producing a double well CMOS device in accordance with the present invention. Turning to Figure 5a, a resist mask 36 is formed on a p-type substrate 12 of a ΝMOS transistor. In a standard double well semiconductor process, the resist mask 36 would cover the entire NMOS transistor region, and only the areas of the PMOS transistor region would be uncovered. The resist mask 36 is preferably etched over a portion of the NMOS transistor for forming an opening 35. The substrate 12 is made of, for example, p-type silicon having a resistivity of preferably 10 Ω/cm. Phosphorous ions 34 are implanted into the substrate 12 to form a phosphorous implanted region, herein referred to as n- wells 22, 42, shown in Figure 5b. The phosphorous ions 34 may be implanted, for example, at an acceleration voltage of 180 keN and a dose of about 5 x 1013 CM"2. The implantation of the phosphorous ions results in an n-well 22 located beneath the gate region of the ΝMOS device, and in a n-well 42 located beneath the PMOS device. The width 26 of the opening 35 is preferably greater than or equal to the minimum n-well width for the given process. For a 0.35 μm process, the minimum n-well width is typically 0.6 μm. The substrate is preferably temperature cycled to drive in the ions to the desired depth.
In Figure 5b, the resist mask 36 has been removed and another resist mask 32 is formed on the substrate 12. In the present embodiment, the resist mask 32 is preferably etched to form two openings 33, 37, such that the portion of the resist mask 32 extends a distance 24 past the edge of the n-well 22. For the 0.35 μm process the distance 24 is typically equal to 0. 16 μm, i.e. the minimum n-well to p-well separation. Boron ions 30 are implanted into the substrate 12 to form boron-implanted regions, herein referred to as p-wells 14a, 14b, shown in Figure 5c. The boron ions 3 0 may be implanted, for example, at an acceleration voltage of 100 keN and a dose of about 3 x 1013 CM"2. In prior art processes, the resist mask 32 over n-well 22 would not be present, thus the prior art p-well 14 extends under the gate region 20a as shown in Figure lb. The resist mask 32 over n-well 22 allows for control of the implantation of the region under the gate 20a. This boron region 14a, 14b is actually the p-well implant in a twin well process. As before, the substrate is typically temperature cycled to drive in the ions to the desired depth.
In Figure 5c, the resist mask 32 has been removed and a gate oxide layer 21 and a polysilicon layer 19 is formed on the substrate 12. For the ΝMOS device, the gate oxide layer 21 and the polysilicon layer 19 are preferably etched to form the gate 20a. For the PMOS device, the gate oxide layer 21 and the polysilicon layer 19 form a resist mask over the PMOS device. Phosphorous ions 38 may be implanted, for example, into the substrate 12, to form n-type active regions 16a, 18a as shown in Figure 5d. The phosphorous ions 38 may be implanted, for example, at an acceleration voltage of 70 keN and a dose of 5 x 1015 cm"2. One skilled in the art will appreciate that the concentration of phosphorous ions 38 is much larger when the active regions 16a, 18a are formed compared to the concentration of phosphorous ions 34 when the n-wells 22, 42 are formed. One skilled in the art will appreciate that the combination of temperature and ion concentration may be varied in accordance with typical semiconductor process such that the desired depth of each region can be obtained. Preferably, the temperature cycles and the ion concentrations are chosen such that the n-type wells 22, 42 are deeper than the n-type source and drain regions 16a, 18a. In addition, in some applications the temperature cycles and ion concentrations are preferably chosen such that the n-type wells 22, 42 are deeper than the p-type wells 14a, 14b.
There are other methods, other than the manufacturing process described above and shown in Figures 5a-5d, which may be used to provide the device shown in Figure 5d. A second method is shown in Figures 6a-6d. In Figure 6a, the first step is the same as the step shown in Figure 5a.
In Figure 6b, however, the process step is different than the step shown in Figure 5b. In Figure 6b, the resist mask 32 is not placed over the n-type well 22 of the ΝMOS device. Boron ions 30 are implanted into the substrate 12 so as to form a boron implanted region, herein referred to as p-well 14, shown in Figure 6c. The boron ions 30 may be implanted, for example, at an acceleration voltage of 100 keN and a dose of about 3 x 1013 CM"2. One skilled in the art will recognize that the p-well 14 is being implanted over the n-well 22, therefore the density of the phosphorous ions 34 forming the n-well 22 must be greater than the density of the boron ions 30 forming the p-well 14. Thus, the region under the gate 20a remains n-type due to the presence of n-well 22.
In Figure 6c, the resist mask 32 has been removed and a gate oxide layer 21 and a polysilicon layer 19 is formed on the substrate 12. For the NMOS device, the gate oxide layer 21 and the polysilicon layer 19 are preferably etched to form the gate 20a. For the PMOS device, the gate oxide layer 21 and the polysilicon layer 19 form a resist mask over the PMOS device. Phosphorous ions 38 may be implanted, for example, into the substrate 12 to form n-type active regions 16a, 18a as shown in Figure 6d. The phosphorous ions 38 may be implanted, for example, at an acceleration voltage of 20 keN and a dose of 5 x 10 cm" . One skilled in the art will appreciate that the concentration of phosphorous ions 38 is much larger when the active regions 16a, 18a are formed compared to the concentration of phosphorous ions 34 when the n- wells 22, 42 are formed. One skilled in the art will appreciate that the combination of temperature and ion concentration can be varied in accordance with typical semiconductor process such that the desired region/well depth can be obtained. Preferably, the temperature cycles and the ion concentrations are chosen such that the n-type wells 22, 42 are deeper than the n-type source and drain regions 16a, 18a. In addition in some applications, the temperature cycles and ion concentrations are preferably chosen such that the n-type wells 22, 42 are deeper than the p-type well 14. This insures that n-type well 22 overrides p-type well 14.
One skilled in the art will appreciate that the p-type wells 14a, 14b are not required in order for the device to be always ON. However, given the small feature size of conventional devices, it is common for the devices to have a p-type well 14 of the same conductivity type as the substrate 12, as shown in Figure lb. In the preferred embodiment, the techniques described herein are used in standard twin-well CMOS manufacturing processes and as such, p-type wells 14a, 14b are used to avoid unnecessary modification of the semiconductor manufacturing process. In addition, the p-type wells 14a, 14b enable the NMOS device to withstand higher applied voltages. Further, the p-type wells 14a, 14b help to insulate that n-type active regions ]6a:, 18a from the substrate 12. However, one skilled in the art will appreciate that the semiconductor manufacturing process may be modified such that the p-type wells 14a, 14b are not provided in the device, as shown in Figures 4a-4c.
Another embodiment of the present invention utilizes a permanently ON PMOS transistor. Without adding additional processing steps to the formation of the semiconductor device, the PMOS device formed by the present invention can always be ON but shorted to the substrate. In the prior art PMOS transistors, such as the one shown in Figure lb, the n-well 42 is implanted first. Next, p-regions 16b, 18b are implanted to form the source and drain of the PMOS transistor.
Figure 7 depicts a cross-section of a CMOS device, where the PMOS transistor on the right has been modified in accordance with the present invention. The concept and process is similar to the process involving the NMOS transistor. However, a p-well 52' is implanted in the substrate 12 under the gate region 20b. It is possible that a dosage of boron ions used to create the p-well 52' is enough in the standard process to overcome the implanted n-well 42 at the surface of the substrate 12. Thus, the conduction path will be present from source and drain p- regions 16b, 18b through the channel 52' to the p-type substrate 12. Therefore, the semiconductor device will always be ON for a reasonable gate voltage, but also shorted to the substrate 12.
One skilled in the art will appreciate that in some applications it may be undesirable for the semiconductor device to be shorted to the substrate as shown in Figure 7. Figure 8 depicts a cross-sectional view of a CMOS device, where the PMOS transistor on the right has been modified in accordance with the present invention, where the PMOS device is not shorted to the substrate 12. The concept and process is similar to the process involving the PMOS transistor described above with reference to Figure 7. However, a p-well 52" is implanted in the substrate 12 under the gate region 20b. The dosage of boron ions used to create the p-well 52" is enough to overcome the n-type well 42 at the surface of the substrate between the active regions 16b, 18b. However, the depth of p-type well 52" is controlled to be slightly shallower than n-type well 42. Thus, n-type well 42 prevents p-type well 52" from shorting to the substrate 12. One skilled in the art will appreciate that the process may already have processing steps which result in the n-well 42 being deeper than the p-well 52" while p-well 52" overrides n-well 42 at the surface of the substrate. In this case, the processes would not require modification.
In Figure 7, p-well 52' is deeper than and overrides n-well 42. Thus, any voltage applied to either p-type region 16b, 18b will pass to p-well 52' and short to p-type substrate 12. In Figure 7, one skilled in the art will appreciate that n-well 42 is optional because it does not change the operation of the circuit. If the device shown in Figure 6d is being manufactured with the same processes as the device of Figures 7 or 8 and the manufacturer desires to place the p- type well 14 of Figure 6d, or the n-type well 42 of Figure 7 to further confuse the reverse engineer, then an extra processing step would be required to ensure p-well 52', 52" overrides n- well 42 at the surface of the substrate 12. In Figure 6d, it is important for the operation of the false transistor that the n-well 22 override the p-well 14 at the surface of the substrate 12. However, in the Figures 7 and 8 it is important that the p-well 52', 52" override the n-well 42 at the surface of the substrate 12 in order to provide an electrical path between active regions 16b, 18b. Thus, in order to form both a PMOS and NMOS device in accordance with the present invention, two different p-well steps are required. Each p-well step will have a slightly different density of boron ions and or different temperature cycles to ensure that in one step p-well 52' of Figure 7 or p-well 52" of Figure 8 overrides n-well 42, while in the other step p-well 14 of Figure 6d does not override n-well 22. Of course, one skilled in the art will appreciate that instead of using two different p-well process steps; two different n-well process steps could be used to achieve the same result. If a PMOS and a NMOS device are both to be manufactured using a standard double- well manufacturing process without adding additional process steps, then one skilled in the art will appreciate that n-well 42 is generally not placed to ensure p-well 52 will be placed under gate region 20b. However, the structures shown in Figures 7 and 8 may be accomplished during double-well manufacturing processes The manufacturing of the structures shown in Figures 7 and 8 may or may not require additional manufacturing steps depending upon the concentration profile of the n-wells and p-wells after implementation and temperature cycling.
It is very difficult for the reverse engineer to detect the techniques disclosed herein. For example, even when using microscopic investigates like SEM analysis on the top (plan view) side of the circuit of semiconductor devices altered by the techniques herein disclosed, the altered circuit will look identical to other standard semiconductor devices. Should the reverse engineer determine that further analysis of all millions of the semiconductor devices is required, then the metal, oxide, and insulation layer must be carefully removed. Next, the reverse engineer must perform a stain and etch to determine that the well implant has been placed where the gate had been. This will be difficult because for many dense ICs there will always be a well implant under the gate, only the well implant is usually a different type than the active regions adjacent to the gate region. However, in the case of the present invention, the well will be the same type as the semiconductor active regions adjacent to the gate region. Therefore, the reverse engineer must be able to determine between the different types of well conductivity types. Using the present techniques, the gate well implants are low dose. Thus, the chemical etches dependent on the chemical nature of the implanted material will not be as effective. As a result, it is believed that the techniques which will be needed to detect the use of the present invention will be sufficiently time consuming to deter the reverse engineer. A complex integrated circuit may comprise millions of semiconductor devices, and if the reverse engineer must carefully analyze each semiconductor device in order to determine whether or not the present invention has been used to disguise each semiconductor device, the effort involved in reverse engineering such an integrated circuit will be tremendous. Having described the invention in connection with certain embodiments thereof, modification will now certainly suggest itself to those skilled in the art, for example, other doses or other types of semiconductor devices. As such, the invention is not to be limited to the disclosed embodiments, except as is specifically required by the appended claims.

Claims

What is claimed is:
1. A camouflaged circuit structure having a gate region, including: a substrate; a first active region of a first conductivity type being disposed in said substrate; a second active region of a first conductivity type being disposed in said substrate; and a first well of said first conductivity type being disposed in said substrate under said gate region, said first well being in physical contact with said first active region and said second active region, wherein said first well provides an electrical path between said first and second active regions regardless of a reasonable voltage applied to said circuit.
2. The camouflaged circuit structure of claim 1 further comprising a plurality of wells of a second type, at least one of said plurality of wells of a second type being in physical contact with said first active region.
3. The camouflaged circuit structure of claim 2 wherein at least one of said plurality of wells is separated from said first well by a minimum first conductivity type to second conductivity type separation.
4. The camouflaged circuit structure of claim 2 wherein said first well is deeper than said plurality of wells of a second type.
5. The camouflaged circuit structure of any one of claims 1-4, wherein said first well is deeper than said first and second active regions.
6. A semiconductor circuit comprising: • a substrate having a gate region; a plurality of active regions of a first conductivity type disposed in said substrate, at least two of said plurality of active regions being separated from one another by said gate region; a first well of said first conductivity type disposed in said substrate under said gate region and in physical contact with said at least two of said plurality of said active regions; and a plurality of wells of a second type being partially disposed under said at least two of said plurality of active regions, wherein said plurality of wells of a second type are separated from said first well.
7. A method of camouflaging a circuit comprising the steps of: fabricating a device having a gate region in a substrate of a first conductivity type, said device having at least two active regions of a second conductivity type; and inserting a first well beneath said gate region, said first well beneath said gate region having a second conductivity type, said first well beneath said gate region being in physical contact with said at least two active regions, said first well beneath said gate region providing an electrical path between said at least two active regions regardless of a reasonable voltage applied to said gate region.
8. The method of claim 7 wherein said step of inserting a first well beneath said gate region includes the step of driving in said first well beneath said gate region such that said well beneath said gate region is deeper than said at least two active regions.
9. The method of claim 8, said method further comprising the step of inserting a second well having a first conductivity type beneath at least a portion of at least one of said at least two active regions, said second well being separated from said first well by a minimum first conductivity type to second conductivity type separation.
10. The method of claim 9 wherein said first well beneath said gate region is deeper than said second well.
11. A method of forming a CMOS circuit comprising the steps of: modifying a conventional double well manufacturing process, wherein a conventional well of a first conductivity type is replaced with a well of a second conductivity type.
12. The method of claim 11 wherein said CMOS device comprises a plurality of active regions, said well of a second conductivity type being deeper than said active regions.
13. The method of claims 11 or 12, further comprising the step of forming at least one additional well of a first conductivity type, said well of a second conductivity type being shallower than said at least one additional well.
PCT/US2003/039594 2002-12-13 2003-12-10 Integrated circuit modification using well implants WO2004055868A2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
AU2003293540A AU2003293540A1 (en) 2002-12-13 2003-12-10 Integrated circuit modification using well implants
JP2004560826A JP4846239B2 (en) 2002-12-13 2003-12-10 Modification of integrated circuits using well implantation.
GB0512203A GB2412240B (en) 2002-12-13 2005-06-15 Integrated circuit modification using well implants

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US43331402P 2002-12-13 2002-12-13
US60/433,314 2002-12-13

Publications (2)

Publication Number Publication Date
WO2004055868A2 true WO2004055868A2 (en) 2004-07-01
WO2004055868A3 WO2004055868A3 (en) 2004-10-07

Family

ID=32595156

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2003/039594 WO2004055868A2 (en) 2002-12-13 2003-12-10 Integrated circuit modification using well implants

Country Status (6)

Country Link
US (2) US7514755B2 (en)
JP (1) JP4846239B2 (en)
AU (1) AU2003293540A1 (en)
GB (1) GB2412240B (en)
TW (1) TWI336507B (en)
WO (1) WO2004055868A2 (en)

Families Citing this family (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7217977B2 (en) * 2004-04-19 2007-05-15 Hrl Laboratories, Llc Covert transformation of transistor properties as a circuit protection method
US7049667B2 (en) 2002-09-27 2006-05-23 Hrl Laboratories, Llc Conductive channel pseudo block process and circuit to inhibit reverse engineering
US6979606B2 (en) 2002-11-22 2005-12-27 Hrl Laboratories, Llc Use of silicon block process step to camouflage a false transistor
AU2003293540A1 (en) * 2002-12-13 2004-07-09 Raytheon Company Integrated circuit modification using well implants
US7242063B1 (en) 2004-06-29 2007-07-10 Hrl Laboratories, Llc Symmetric non-intrusive and covert technique to render a transistor permanently non-operable
DE102005028905A1 (en) * 2005-06-22 2006-12-28 Infineon Technologies Ag Transistor component for complementary MOS logic circuit, has substrate connecting contact arranged in substrate connecting region for conductively connecting substrate connecting region to supply voltage lead
US8168487B2 (en) * 2006-09-28 2012-05-01 Hrl Laboratories, Llc Programmable connection and isolation of active regions in an integrated circuit using ambiguous features to confuse a reverse engineer
US8151235B2 (en) * 2009-02-24 2012-04-03 Syphermedia International, Inc. Camouflaging a standard cell based integrated circuit
US10691860B2 (en) 2009-02-24 2020-06-23 Rambus Inc. Secure logic locking and configuration with camouflaged programmable micro netlists
US8418091B2 (en) 2009-02-24 2013-04-09 Syphermedia International, Inc. Method and apparatus for camouflaging a standard cell based integrated circuit
US8510700B2 (en) 2009-02-24 2013-08-13 Syphermedia International, Inc. Method and apparatus for camouflaging a standard cell based integrated circuit with micro circuits and post processing
US9735781B2 (en) 2009-02-24 2017-08-15 Syphermedia International, Inc. Physically unclonable camouflage structure and methods for fabricating same
US8111089B2 (en) * 2009-05-28 2012-02-07 Syphermedia International, Inc. Building block for a secure CMOS logic cell library
US9479176B1 (en) 2013-12-09 2016-10-25 Rambus Inc. Methods and circuits for protecting integrated circuits from reverse engineering
US9401361B2 (en) * 2014-02-12 2016-07-26 Taiwan Semiconductor Manufacturing Company Limited Semiconductor arrangement having first semiconductor device over first shallow well having first conductivity type and second semiconductor device over second shallow well having second conductivity type and formation thereof
US10090260B2 (en) * 2016-04-13 2018-10-02 Ememory Technology Inc. Semiconductor apparatus with fake functionality
DE102016124590B4 (en) 2016-12-16 2023-12-28 Infineon Technologies Ag SEMICONDUCTOR CHIP
US11695011B2 (en) 2018-05-02 2023-07-04 Nanyang Technological University Integrated circuit layout cell, integrated circuit layout arrangement, and methods of forming the same
US10923596B2 (en) 2019-03-08 2021-02-16 Rambus Inc. Camouflaged FinFET and method for producing same

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4530150A (en) * 1982-09-20 1985-07-23 Fujitsu Limited Method of forming conductive channel extensions to active device regions in CMOS device
US4766516A (en) * 1987-09-24 1988-08-23 Hughes Aircraft Company Method and apparatus for securing integrated circuits from unauthorized copying and use
US5146117A (en) * 1991-04-01 1992-09-08 Hughes Aircraft Company Convertible multi-function microelectronic logic gate structure and method of fabricating the same
EP0528302A1 (en) * 1991-08-09 1993-02-24 Hughes Aircraft Company Dynamic circuit disguise for microelectronic integrated digital logic circuits
US6326675B1 (en) * 1999-03-18 2001-12-04 Philips Semiconductor, Inc. Semiconductor device with transparent link area for silicide applications and fabrication thereof

Family Cites Families (226)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US758792A (en) * 1901-12-20 1904-05-03 David Albert Stewart Straw-cutter.
US3673471A (en) * 1970-10-08 1972-06-27 Fairchild Camera Instr Co Doped semiconductor electrodes for mos type devices
US3946426A (en) * 1973-03-14 1976-03-23 Harris Corporation Interconnect system for integrated circuits
US3898105A (en) 1973-10-25 1975-08-05 Mostek Corp Method for making FET circuits
US4267578A (en) * 1974-08-26 1981-05-12 Texas Instruments Incorporated Calculator system with anti-theft feature
US4145701A (en) * 1974-09-11 1979-03-20 Hitachi, Ltd. Semiconductor device
US4143854A (en) 1975-05-06 1979-03-13 Manfred Vetter Jacking device
US3983620A (en) * 1975-05-08 1976-10-05 National Semiconductor Corporation Self-aligned CMOS process for bulk silicon and insulating substrate device
US4017888A (en) * 1975-12-31 1977-04-12 International Business Machines Corporation Non-volatile metal nitride oxide semiconductor device
US4139864A (en) * 1976-01-14 1979-02-13 Schulman Lawrence S Security system for a solid state device
NL185376C (en) * 1976-10-25 1990-03-16 Philips Nv METHOD FOR MANUFACTURING A SEMICONDUCTOR DEVICE
US4164461A (en) * 1977-01-03 1979-08-14 Raytheon Company Semiconductor integrated circuit structures and manufacturing methods
JPS54157092A (en) * 1978-05-31 1979-12-11 Nec Corp Semiconductor integrated circuit device
JPS5519857A (en) * 1978-07-28 1980-02-12 Nec Corp Semiconductor
US4196443A (en) * 1978-08-25 1980-04-01 Rca Corporation Buried contact configuration for CMOS/SOS integrated circuits
US4393575A (en) * 1979-03-09 1983-07-19 National Semiconductor Corporation Process for manufacturing a JFET with an ion implanted stabilization layer
US4291391A (en) 1979-09-14 1981-09-22 Texas Instruments Incorporated Taper isolated random access memory array and method of operating
US4295897B1 (en) 1979-10-03 1997-09-09 Texas Instruments Inc Method of making cmos integrated circuit device
US4317273A (en) * 1979-11-13 1982-03-02 Texas Instruments Incorporated Method of making high coupling ratio DMOS electrically programmable ROM
DE3044984A1 (en) 1979-11-30 1982-04-15 Dassault Electronique INTEGRATED TRANSISTOR CIRCUIT, ESPECIALLY FOR CODING
NL8003612A (en) * 1980-06-23 1982-01-18 Philips Nv METHOD FOR MANUFACTURING A SEMICONDUCTOR DEVICE AND SEMICONDUCTOR DEVICE MADE BY USING THIS METHOD
FR2486717A1 (en) 1980-07-08 1982-01-15 Dassault Electronique Transistor circuit providing coding on credit card - uses mock components with properties determined by doping to prevent decoding by examination under microscope
US4471376A (en) 1981-01-14 1984-09-11 Harris Corporation Amorphous devices and interconnect system and method of fabrication
US4493740A (en) * 1981-06-01 1985-01-15 Matsushita Electric Industrial Company, Limited Method for formation of isolation oxide regions in semiconductor substrates
JPS5816565A (en) * 1981-07-22 1983-01-31 Hitachi Ltd Insulating gate type field effect transistor
US4729001A (en) * 1981-07-27 1988-03-01 Xerox Corporation Short-channel field effect transistor
JPS5856355A (en) * 1981-09-30 1983-04-04 Hitachi Ltd Semiconductor integrated circuit device
US4435895A (en) * 1982-04-05 1984-03-13 Bell Telephone Laboratories, Incorporated Process for forming complementary integrated circuit devices
US4603381A (en) * 1982-06-30 1986-07-29 Texas Instruments Incorporated Use of implant process for programming ROM type processor for encryption
US4623255A (en) 1983-10-13 1986-11-18 The United States Of America As Represented By The Administrator, National Aeronautics And Space Administration Method of examining microcircuit patterns
US4583011A (en) * 1983-11-01 1986-04-15 Standard Microsystems Corp. Circuit to prevent pirating of an MOS circuit
JPS60220975A (en) * 1984-04-18 1985-11-05 Toshiba Corp Gaas field-effect transistor and manufacture thereof
US4727493A (en) * 1984-05-04 1988-02-23 Integrated Logic Systems, Inc. Integrated circuit architecture and fabrication method therefor
US5121186A (en) * 1984-06-15 1992-06-09 Hewlett-Packard Company Integrated circuit device having improved junction connections
DE3530065C2 (en) * 1984-08-22 1999-11-18 Mitsubishi Electric Corp Process for the production of a semiconductor
US4636822A (en) * 1984-08-27 1987-01-13 International Business Machines Corporation GaAs short channel lightly doped drain MESFET structure and fabrication
JPS6161441A (en) * 1984-09-03 1986-03-29 Toshiba Corp Manufacture of semiconductor device
JPS61150369A (en) 1984-12-25 1986-07-09 Toshiba Corp Read-only semiconductor memory device and manufacture thereof
US4821085A (en) * 1985-05-01 1989-04-11 Texas Instruments Incorporated VLSI local interconnect structure
US4975756A (en) 1985-05-01 1990-12-04 Texas Instruments Incorporated SRAM with local interconnect
US4931411A (en) 1985-05-01 1990-06-05 Texas Instruments Incorporated Integrated circuit process with TiN-gate transistor
US4814854A (en) 1985-05-01 1989-03-21 Texas Instruments Incorporated Integrated circuit device and process with tin-gate transistor
US5016077A (en) 1985-08-26 1991-05-14 Kabushiki Kaisha Toshiba Insulated gate type semiconductor device and method of manufacturing the same
DE3705173A1 (en) 1986-02-28 1987-09-03 Canon Kk SEMICONDUCTOR DEVICE
US4753897A (en) * 1986-03-14 1988-06-28 Motorola Inc. Method for providing contact separation in silicided devices using false gate
DE3618166A1 (en) * 1986-05-30 1987-12-03 Telefunken Electronic Gmbh LATERAL TRANSISTOR
EP0248267A3 (en) * 1986-06-06 1990-04-25 Siemens Aktiengesellschaft Monolitically intergrated circuit with parallel circuit branches
US4771012A (en) * 1986-06-13 1988-09-13 Matsushita Electric Industrial Co., Ltd. Method of making symmetrically controlled implanted regions using rotational angle of the substrate
US5065208A (en) 1987-01-30 1991-11-12 Texas Instruments Incorporated Integrated bipolar and CMOS transistor with titanium nitride interconnections
US4939567A (en) * 1987-12-21 1990-07-03 Ibm Corporation Trench interconnect for CMOS diffusion regions
US4830974A (en) * 1988-01-11 1989-05-16 Atmel Corporation EPROM fabrication process
US4962484A (en) 1988-01-25 1990-10-09 Hitachi, Ltd. Non-volatile memory device
US4912053A (en) * 1988-02-01 1990-03-27 Harris Corporation Ion implanted JFET with self-aligned source and drain
US5168340A (en) 1988-08-17 1992-12-01 Texas Instruments Incorporated Semiconductor integrated circuit device with guardring regions to prevent the formation of an MOS diode
JPH0777239B2 (en) 1988-09-22 1995-08-16 日本電気株式会社 Floating gate type nonvolatile semiconductor memory device
JP2755613B2 (en) 1988-09-26 1998-05-20 株式会社東芝 Semiconductor device
US4933898A (en) 1989-01-12 1990-06-12 General Instrument Corporation Secure integrated circuit chip with conductive shield
JPH02188944A (en) * 1989-01-17 1990-07-25 Sharp Corp Semiconductor integrated circuit device
US4927777A (en) 1989-01-24 1990-05-22 Harris Corporation Method of making a MOS transistor
US5227649A (en) * 1989-02-27 1993-07-13 Texas Instruments Incorporated Circuit layout and method for VLSI circuits having local interconnects
JPH02237038A (en) * 1989-03-09 1990-09-19 Ricoh Co Ltd Semiconductor device
JPH0316123A (en) 1989-03-29 1991-01-24 Mitsubishi Electric Corp Ion implantation and semiconductor device thereby manufactured
US4998151A (en) * 1989-04-13 1991-03-05 General Electric Company Power field effect devices having small cell size and low contact resistance
JPH02297942A (en) 1989-05-11 1990-12-10 Mitsubishi Electric Corp Semiconductor device and manufacture thereof
EP0827197B1 (en) 1989-07-18 2002-12-11 Sony Corporation Method of manufacturing a non-volatile semiconductor memory device
US5030796A (en) * 1989-08-11 1991-07-09 Rockwell International Corporation Reverse-engineering resistant encapsulant for microelectric device
US5117276A (en) * 1989-08-14 1992-05-26 Fairchild Camera And Instrument Corp. High performance interconnect system for an integrated circuit
FR2656939B1 (en) * 1990-01-09 1992-04-03 Sgs Thomson Microelectronics SAFETY LATCHES FOR INTEGRATED CIRCUIT.
US5177589A (en) * 1990-01-29 1993-01-05 Hitachi, Ltd. Refractory metal thin film having a particular step coverage factor and ratio of surface roughness
US5210437A (en) * 1990-04-20 1993-05-11 Kabushiki Kaisha Toshiba MOS device having a well layer for controlling threshold voltage
JPH0828120B2 (en) * 1990-05-23 1996-03-21 株式会社東芝 Address decode circuit
EP0463373A3 (en) 1990-06-29 1992-03-25 Texas Instruments Incorporated Local interconnect using a material comprising tungsten
US5132571A (en) * 1990-08-01 1992-07-21 Actel Corporation Programmable interconnect architecture having interconnects disposed above function modules
DE69133311T2 (en) 1990-10-15 2004-06-24 Aptix Corp., San Jose Connection substrate with integrated circuit for programmable connection and sample analysis
US5121089A (en) * 1990-11-01 1992-06-09 Hughes Aircraft Company Micro-machined switch and method of fabrication
US5050123A (en) 1990-11-13 1991-09-17 Intel Corporation Radiation shield for EPROM cells
US5404040A (en) * 1990-12-21 1995-04-04 Siliconix Incorporated Structure and fabrication of power MOSFETs, including termination structures
US5120669A (en) * 1991-02-06 1992-06-09 Harris Corporation Method of forming self-aligned top gate channel barrier region in ion-implanted JFET
JP2748050B2 (en) * 1991-02-08 1998-05-06 三菱電機株式会社 Semiconductor device and manufacturing method thereof
JP3027990B2 (en) * 1991-03-18 2000-04-04 富士通株式会社 Method for manufacturing semiconductor device
JP3110799B2 (en) 1991-06-28 2000-11-20 株式会社東芝 Semiconductor device
JPH06204414A (en) 1991-07-31 1994-07-22 Texas Instr Inc <Ti> Structure of channel stopper of cmos integrated circuit
JP3118899B2 (en) * 1991-10-01 2000-12-18 日本電気株式会社 Alignment check pattern
JP2914798B2 (en) * 1991-10-09 1999-07-05 株式会社東芝 Semiconductor device
JPH05136125A (en) * 1991-11-14 1993-06-01 Hitachi Ltd Clock wiring and semiconductor integrated circuit device having clock wiring
US5262353A (en) 1992-02-03 1993-11-16 Motorola, Inc. Process for forming a structure which electrically shields conductors
JP2802470B2 (en) * 1992-03-12 1998-09-24 三菱電機株式会社 Semiconductor device and manufacturing method thereof
US5231299A (en) * 1992-03-24 1993-07-27 International Business Machines Corporation Structure and fabrication method for EEPROM memory cell with selective channel implants
US5384472A (en) * 1992-06-10 1995-01-24 Aspec Technology, Inc. Symmetrical multi-layer metal logic array with continuous substrate taps and extension portions for increased gate density
DE69324637T2 (en) 1992-07-31 1999-12-30 Hughes Electronics Corp Integrated circuit security system and method with implanted leads
US5232863A (en) * 1992-10-20 1993-08-03 Micron Semiconductor, Inc. Method of forming electrical contact between a field effect transistor gate and a remote active area
US5378641A (en) * 1993-02-22 1995-01-03 Micron Semiconductor, Inc. Electrically conductive substrate interconnect continuity region and method of forming same with an angled implant
KR940023321A (en) 1993-03-25 1994-10-22 한민호 High power factor constant power electronic ballast
JP2513402B2 (en) 1993-05-01 1996-07-03 日本電気株式会社 Structure of semiconductor device and manufacturing method
US5369299A (en) 1993-07-22 1994-11-29 National Semiconductor Corporation Tamper resistant integrated circuit structure
US5468990A (en) 1993-07-22 1995-11-21 National Semiconductor Corp. Structures for preventing reverse engineering of integrated circuits
US5354704A (en) * 1993-07-28 1994-10-11 United Microelectronics Corporation Symmetric SRAM cell with buried N+ local interconnection line
JPH0793223A (en) * 1993-09-20 1995-04-07 Nec Corp Stored information protecting circuit
US5721150A (en) * 1993-10-25 1998-02-24 Lsi Logic Corporation Use of silicon for integrated circuit device interconnection by direct writing of patterns therein
US5386641A (en) * 1993-10-28 1995-02-07 At&T Corp. Taping alignment tool for printed circuit boards
US5531018A (en) * 1993-12-20 1996-07-02 General Electric Company Method of micromachining electromagnetically actuated current switches with polyimide reinforcement seals, and switches produced thereby
US5399441A (en) * 1994-04-12 1995-03-21 Dow Corning Corporation Method of applying opaque coatings
DE4414968A1 (en) * 1994-04-28 1995-11-02 Siemens Ag Microsystem with integrated circuit and micromechanical component and manufacturing process
JPH07312423A (en) 1994-05-17 1995-11-28 Hitachi Ltd Mis type semiconductor device
US5475251A (en) 1994-05-31 1995-12-12 National Semiconductor Corporation Secure non-volatile memory cell
JP2978736B2 (en) 1994-06-21 1999-11-15 日本電気株式会社 Method for manufacturing semiconductor device
US5376577A (en) 1994-06-30 1994-12-27 Micron Semiconductor, Inc. Method of forming a low resistive current path between a buried contact and a diffusion region
US5650340A (en) 1994-08-18 1997-07-22 Sun Microsystems, Inc. Method of making asymmetric low power MOS devices
US5622880A (en) * 1994-08-18 1997-04-22 Sun Microsystems, Inc. Method of making a low power, high performance junction transistor
US5472894A (en) 1994-08-23 1995-12-05 United Microelectronics Corp. Method of fabricating lightly doped drain transistor device
JP3474332B2 (en) 1994-10-11 2003-12-08 台灣茂▲夕▼電子股▲分▼有限公司 Self-tuning capacitor bottom plate local interconnect method for DRAM
US6031272A (en) 1994-11-16 2000-02-29 Matsushita Electric Industrial Co., Ltd. MOS type semiconductor device having an impurity diffusion layer with a nonuniform impurity concentration profile in a channel region
US5675167A (en) 1994-11-24 1997-10-07 Nippondenso Co., Ltd. Enhancement-type semiconductor having reduced leakage current
JP3611901B2 (en) 1994-12-09 2005-01-19 セイコーインスツル株式会社 Manufacturing method of semiconductor device
US5580804A (en) 1994-12-15 1996-12-03 Advanced Micro Devices, Inc. Method for fabricating true LDD devices in a MOS technology
US5510279A (en) 1995-01-06 1996-04-23 United Microelectronics Corp. Method of fabricating an asymmetric lightly doped drain transistor device
US5478763A (en) 1995-01-19 1995-12-26 United Microelectronics Corporation High performance field effect transistor and method of manufacture thereof
JP2710221B2 (en) * 1995-01-25 1998-02-10 日本電気株式会社 Semiconductor device and manufacturing method thereof
US5541614A (en) * 1995-04-04 1996-07-30 Hughes Aircraft Company Smart antenna system using microelectromechanically tunable dipole antennas and photonic bandgap materials
US5744372A (en) 1995-04-12 1998-04-28 National Semiconductor Corporation Fabrication of complementary field-effect transistors each having multi-part channel
US5576988A (en) 1995-04-27 1996-11-19 National Semiconductor Corporation Secure non-volatile memory array
JP3641511B2 (en) 1995-06-16 2005-04-20 株式会社ルネサステクノロジ Semiconductor device
DE69625747T2 (en) 1995-06-19 2003-10-23 Imec Inter Uni Micro Electr Etching method for CoSi2 layers and method for producing Schottky barrier detectors using the same
US5607879A (en) 1995-06-28 1997-03-04 Taiwan Semiconductor Manufacturing Company Ltd. Method for forming buried plug contacts on semiconductor integrated circuits
JP3521097B2 (en) 1995-07-03 2004-04-19 シャープ株式会社 Method of manufacturing surface channel type CMOS transistor
KR0165423B1 (en) 1995-07-24 1998-12-15 김광호 Interconnection structure of semiconductor device and its manufacture
KR100202633B1 (en) 1995-07-26 1999-06-15 구본준 Method for manufacturing semiconductor device
GB9517895D0 (en) * 1995-09-02 1995-11-01 Kodak Ltd Method of processing a colour photographic silver halide material
US6127700A (en) 1995-09-12 2000-10-03 National Semiconductor Corporation Field-effect transistor having local threshold-adjust doping
US5783846A (en) * 1995-09-22 1998-07-21 Hughes Electronics Corporation Digital circuit with transistor geometry and channel stops providing camouflage against reverse engineering
US5821147A (en) 1995-12-11 1998-10-13 Lucent Technologies, Inc. Integrated circuit fabrication
US5638946A (en) * 1996-01-11 1997-06-17 Northeastern University Micromechanical switch with insulated switch contact
US5763916A (en) 1996-04-19 1998-06-09 Micron Technology, Inc. Structure and method for improved storage node isolation
CN1196832A (en) 1996-06-28 1998-10-21 精工爱普生株式会社 Thin film transistor, method of its manufacture and circuit and liquid crystal display using thin film transistor
US6037627A (en) * 1996-08-02 2000-03-14 Seiko Instruments Inc. MOS semiconductor device
JPH1056082A (en) * 1996-08-07 1998-02-24 Mitsubishi Electric Corp Semiconductor integrated circuit device and manufacture thereof
US5759897A (en) 1996-09-03 1998-06-02 Advanced Micro Devices, Inc. Method of making an asymmetrical transistor with lightly and heavily doped drain regions and ultra-heavily doped source region
US5877050A (en) 1996-09-03 1999-03-02 Advanced Micro Devices, Inc. Method of making N-channel and P-channel devices using two tube anneals and two rapid thermal anneals
US5648286A (en) 1996-09-03 1997-07-15 Advanced Micro Devices, Inc. Method of making asymmetrical transistor with lightly doped drain region, heavily doped source and drain regions, and ultra-heavily doped source region
JPH1092950A (en) * 1996-09-10 1998-04-10 Mitsubishi Electric Corp Semiconductor device and manufacture thereof
US5858843A (en) * 1996-09-27 1999-01-12 Intel Corporation Low temperature method of forming gate electrode and gate dielectric
US5909622A (en) 1996-10-01 1999-06-01 Advanced Micro Devices, Inc. Asymmetrical p-channel transistor formed by nitrided oxide and large tilt angle LDD implant
KR100205320B1 (en) * 1996-10-25 1999-07-01 구본준 Mosfet and fabrication thereof
US5789298A (en) 1996-11-04 1998-08-04 Advanced Micro Devices, Inc. High performance mosfet structure having asymmetrical spacer formation and method of making the same
US5998272A (en) 1996-11-12 1999-12-07 Advanced Micro Devices, Inc. Silicidation and deep source-drain formation prior to source-drain extension formation
JP2924832B2 (en) 1996-11-28 1999-07-26 日本電気株式会社 Method for manufacturing semiconductor device
US6010929A (en) * 1996-12-11 2000-01-04 Texas Instruments Incorporated Method for forming high voltage and low voltage transistors on the same substrate
US5976943A (en) 1996-12-27 1999-11-02 Vlsi Technology, Inc. Method for bi-layer programmable resistor
US5702972A (en) 1997-01-27 1997-12-30 Taiwan Semiconductor Manufacturing Company Ltd. Method of fabricating MOSFET devices
US5998257A (en) 1997-03-13 1999-12-07 Micron Technology, Inc. Semiconductor processing methods of forming integrated circuitry memory devices, methods of forming capacitor containers, methods of making electrical connection to circuit nodes and related integrated circuitry
US5920097A (en) * 1997-03-26 1999-07-06 Advanced Micro Devices, Inc. Compact, dual-transistor integrated circuit
US5895241A (en) * 1997-03-28 1999-04-20 Lu; Tao Cheng Method for fabricating a cell structure for mask ROM
US5973375A (en) * 1997-06-06 1999-10-26 Hughes Electronics Corporation Camouflaged circuit structure with step implants
US5834356A (en) 1997-06-27 1998-11-10 Vlsi Technology, Inc. Method of making high resistive structures in salicided process semiconductor devices
US6080614A (en) * 1997-06-30 2000-06-27 Intersil Corp Method of making a MOS-gated semiconductor device with a single diffusion
US5874328A (en) 1997-06-30 1999-02-23 Advanced Micro Devices, Inc. Reverse CMOS method for dual isolation semiconductor device
JP3445472B2 (en) * 1997-08-04 2003-09-08 日本電信電話株式会社 Semiconductor device
US5960291A (en) 1997-08-08 1999-09-28 Advanced Micro Devices, Inc. Asymmetric channel transistor and method for making same
US5891782A (en) 1997-08-21 1999-04-06 Sharp Microelectronics Technology, Inc. Method for fabricating an asymmetric channel doped MOS structure
TW437099B (en) 1997-09-26 2001-05-28 Matsushita Electronics Corp Non-volatile semiconductor memory device and the manufacturing method thereof
US5925914A (en) 1997-10-06 1999-07-20 Advanced Micro Devices Asymmetric S/D structure to improve transistor performance by reducing Miller capacitance
US6137318A (en) 1997-12-09 2000-10-24 Oki Electric Industry Co., Ltd. Logic circuit having dummy MOS transistor
US5888887A (en) * 1997-12-15 1999-03-30 Chartered Semiconductor Manufacturing, Ltd. Trenchless buried contact process technology
US6054659A (en) * 1998-03-09 2000-04-25 General Motors Corporation Integrated electrostatically-actuated micromachined all-metal micro-relays
US6229177B1 (en) 1998-03-30 2001-05-08 Advanced Micro Devices, Inc. Semiconductor with laterally non-uniform channel doping profile
KR100268882B1 (en) 1998-04-02 2000-10-16 김영환 Securing circuit for semiconductor memory device
US6172899B1 (en) 1998-05-08 2001-01-09 Micron Technology. Inc. Static-random-access-memory cell
US6046659A (en) * 1998-05-15 2000-04-04 Hughes Electronics Corporation Design and fabrication of broadband surface-micromachined micro-electro-mechanical switches for microwave and millimeter-wave applications
JP2000012687A (en) 1998-06-23 2000-01-14 Mitsubishi Electric Corp Semiconductor device and manufacture thereof
JP2000040809A (en) * 1998-07-23 2000-02-08 Seiko Epson Corp Semiconductor device
US6355508B1 (en) 1998-09-02 2002-03-12 Micron Technology, Inc. Method for forming electrostatic discharge protection device having a graded junction
US6215158B1 (en) * 1998-09-10 2001-04-10 Lucent Technologies Inc. Device and method for forming semiconductor interconnections in an integrated circuit substrate
US6146952A (en) 1998-10-01 2000-11-14 Advanced Micro Devices Semiconductor device having self-aligned asymmetric source/drain regions and method of fabrication thereof
US6093609A (en) * 1998-11-18 2000-07-25 United Microelectronics Corp. Method for forming semiconductor device with common gate, source and well
US6291325B1 (en) 1998-11-18 2001-09-18 Sharp Laboratories Of America, Inc. Asymmetric MOS channel structure with drain extension and method for same
US6242329B1 (en) 1999-02-03 2001-06-05 Advanced Micro Devices, Inc. Method for manufacturing asymmetric channel transistor
US6103563A (en) 1999-03-17 2000-08-15 Advanced Micro Devices, Inc. Nitride disposable spacer to reduce mask count in CMOS transistor formation
US6117762A (en) * 1999-04-23 2000-09-12 Hrl Laboratories, Llc Method and apparatus using silicide layer for protecting integrated circuits from reverse engineering
US6384457B2 (en) 1999-05-03 2002-05-07 Intel Corporation Asymmetric MOSFET devices
US6255174B1 (en) 1999-06-15 2001-07-03 Advanced Micro Devices, Inc. Mos transistor with dual pocket implant
US6365453B1 (en) * 1999-06-16 2002-04-02 Micron Technology, Inc. Method and structure for reducing contact aspect ratios
US6057520A (en) * 1999-06-30 2000-05-02 Mcnc Arc resistant high voltage micromachined electrostatic switch
US6261912B1 (en) * 1999-08-10 2001-07-17 United Microelectronics Corp. Method of fabricating a transistor
US6479350B1 (en) 1999-08-18 2002-11-12 Advanced Micro Devices, Inc. Reduced masking step CMOS transistor formation using removable amorphous silicon sidewall spacers
US6465315B1 (en) 2000-01-03 2002-10-15 Advanced Micro Devices, Inc. MOS transistor with local channel compensation implant
TW439299B (en) 2000-01-11 2001-06-07 United Microelectronics Corp Manufacturing method of metal oxide semiconductor having selective silicon epitaxial growth
US6566204B1 (en) * 2000-03-31 2003-05-20 National Semiconductor Corporation Use of mask shadowing and angled implantation in fabricating asymmetrical field-effect transistors
US6399452B1 (en) 2000-07-08 2002-06-04 Advanced Micro Devices, Inc. Method of fabricating transistors with low thermal budget
US7217977B2 (en) 2004-04-19 2007-05-15 Hrl Laboratories, Llc Covert transformation of transistor properties as a circuit protection method
JP2002170886A (en) 2000-09-19 2002-06-14 Seiko Instruments Inc Semiconductor device for reference voltage and manufacturing method thereof
EP1193758A1 (en) 2000-10-02 2002-04-03 STMicroelectronics S.r.l. Anti-deciphering contacts
US6815816B1 (en) * 2000-10-25 2004-11-09 Hrl Laboratories, Llc Implanted hidden interconnections in a semiconductor device for preventing reverse engineering
EP1202353A1 (en) 2000-10-27 2002-05-02 STMicroelectronics S.r.l. Mask programmed ROM and method of fabrication
TW471044B (en) * 2000-11-14 2002-01-01 Vanguard Int Semiconduct Corp Method for producing dummy gate of ESD protective device
DE10058078C1 (en) * 2000-11-23 2002-04-11 Infineon Technologies Ag Integrated circuit with analyzer protection has gaps left by first group of conducting tracks in wiring plane and filled by second group of conducting tracks provided for protection of IC
TWI288472B (en) 2001-01-18 2007-10-11 Toshiba Corp Semiconductor device and method of fabricating the same
US7294935B2 (en) 2001-01-24 2007-11-13 Hrl Laboratories, Llc Integrated circuits protected against reverse engineering and method for fabricating the same using an apparent metal contact line terminating on field oxide
JP2002252289A (en) 2001-02-27 2002-09-06 Fuji Electric Co Ltd Semiconductor integrated circuit device and its fabrication method
DE10120520A1 (en) 2001-04-26 2002-11-14 Infineon Technologies Ag Semiconductor device and manufacturing process
US6466489B1 (en) 2001-05-18 2002-10-15 International Business Machines Corporation Use of source/drain asymmetry MOSFET devices in dynamic and analog circuits
TWI222747B (en) 2001-05-29 2004-10-21 Macronix Int Co Ltd Method of manufacturing metal-oxide semiconductor transistor
US6740942B2 (en) 2001-06-15 2004-05-25 Hrl Laboratories, Llc. Permanently on transistor implemented using a double polysilicon layer CMOS process with buried contact
US6911694B2 (en) 2001-06-27 2005-06-28 Ricoh Company, Ltd. Semiconductor device and method for fabricating such device
US6476449B1 (en) 2001-09-05 2002-11-05 Winbond Electronics Corp. Silicide block for ESD protection devices
JP2003086807A (en) 2001-09-10 2003-03-20 Oki Electric Ind Co Ltd Method of manufacturing field effect transistor
JP2003100899A (en) * 2001-09-27 2003-04-04 Mitsubishi Electric Corp Semiconductor device and its manufacturing method
US6921690B2 (en) 2001-12-20 2005-07-26 Intersil Americas Inc. Method of fabricating enhanced EPROM structures with accentuated hot electron generation regions
KR100502407B1 (en) 2002-04-11 2005-07-19 삼성전자주식회사 Gate Structure Having High-k Dielectric And Highly Conductive Electrode And Method Of Forming The Same
JP3868324B2 (en) 2002-04-15 2007-01-17 三菱電機株式会社 Silicon nitride film forming method, film forming apparatus, and semiconductor device manufacturing method
JP3746246B2 (en) 2002-04-16 2006-02-15 株式会社東芝 Manufacturing method of semiconductor device
JP2003324159A (en) 2002-04-26 2003-11-14 Ricoh Co Ltd Semiconductor device
KR100958421B1 (en) 2002-09-14 2010-05-18 페어차일드코리아반도체 주식회사 Power device and method for manufacturing the same
US7049667B2 (en) 2002-09-27 2006-05-23 Hrl Laboratories, Llc Conductive channel pseudo block process and circuit to inhibit reverse engineering
JP2004134589A (en) 2002-10-10 2004-04-30 Sanyo Electric Co Ltd Semiconductor device
US6833307B1 (en) 2002-10-30 2004-12-21 Advanced Micro Devices, Inc. Method for manufacturing a semiconductor component having an early halo implant
US7208383B1 (en) 2002-10-30 2007-04-24 Advanced Micro Devices, Inc. Method of manufacturing a semiconductor component
US6979606B2 (en) * 2002-11-22 2005-12-27 Hrl Laboratories, Llc Use of silicon block process step to camouflage a false transistor
AU2003293540A1 (en) 2002-12-13 2004-07-09 Raytheon Company Integrated circuit modification using well implants
US6746924B1 (en) 2003-02-27 2004-06-08 International Business Machines Corporation Method of forming asymmetric extension mosfet using a drain side spacer
US6825530B1 (en) * 2003-06-11 2004-11-30 International Business Machines Corporation Zero Threshold Voltage pFET and method of making same
US7012273B2 (en) 2003-08-14 2006-03-14 Silicon Storage Technology, Inc. Phase change memory device employing thermal-electrical contacts with narrowing electrical current paths
US7179712B2 (en) 2003-08-14 2007-02-20 Freescale Semiconductor, Inc. Multibit ROM cell and method therefor
US7214575B2 (en) 2004-01-06 2007-05-08 Micron Technology, Inc. Method and apparatus providing CMOS imager device pixel with transistor having lower threshold voltage than other imager device transistors
US7242063B1 (en) 2004-06-29 2007-07-10 Hrl Laboratories, Llc Symmetric non-intrusive and covert technique to render a transistor permanently non-operable
JP2006073939A (en) 2004-09-06 2006-03-16 Toshiba Corp Nonvolatile semiconductor memory and manufacturing method thereof
JP4540438B2 (en) 2004-09-27 2010-09-08 富士通セミコンダクター株式会社 Semiconductor device and manufacturing method thereof

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4530150A (en) * 1982-09-20 1985-07-23 Fujitsu Limited Method of forming conductive channel extensions to active device regions in CMOS device
US4766516A (en) * 1987-09-24 1988-08-23 Hughes Aircraft Company Method and apparatus for securing integrated circuits from unauthorized copying and use
US5146117A (en) * 1991-04-01 1992-09-08 Hughes Aircraft Company Convertible multi-function microelectronic logic gate structure and method of fabricating the same
EP0528302A1 (en) * 1991-08-09 1993-02-24 Hughes Aircraft Company Dynamic circuit disguise for microelectronic integrated digital logic circuits
US6326675B1 (en) * 1999-03-18 2001-12-04 Philips Semiconductor, Inc. Semiconductor device with transparent link area for silicide applications and fabrication thereof

Also Published As

Publication number Publication date
JP2006510225A (en) 2006-03-23
AU2003293540A1 (en) 2004-07-09
GB2412240B (en) 2007-05-09
JP4846239B2 (en) 2011-12-28
US7514755B2 (en) 2009-04-07
US20040144998A1 (en) 2004-07-29
GB0512203D0 (en) 2005-07-27
WO2004055868A3 (en) 2004-10-07
US20090170255A1 (en) 2009-07-02
TW200425410A (en) 2004-11-16
TWI336507B (en) 2011-01-21
AU2003293540A8 (en) 2004-07-09
GB2412240A (en) 2005-09-21
US8524553B2 (en) 2013-09-03

Similar Documents

Publication Publication Date Title
US8524553B2 (en) Integrated circuit modification using well implants
US7541266B2 (en) Covert transformation of transistor properties as a circuit protection method
US7935603B1 (en) Symmetric non-intrusive and covert technique to render a transistor permanently non-operable
US8258583B1 (en) Conductive channel pseudo block process and circuit to inhibit reverse engineering
US7008873B2 (en) Integrated circuit with reverse engineering protection
US5973375A (en) Camouflaged circuit structure with step implants
US6117762A (en) Method and apparatus using silicide layer for protecting integrated circuits from reverse engineering
US6613661B1 (en) Process for fabricating secure integrated circuit
US8564073B1 (en) Programmable connection and isolation of active regions in an integrated circuit using ambiguous features to confuse a reverse engineer
US7344932B2 (en) Use of silicon block process step to camouflage a false transistor
KR19980024386A (en) Semiconductor device and manufacturing method for the same
KR100472160B1 (en) Semiconductor memory device and method of manufacturing the same
WO2003098692A1 (en) Integrated circuit with reverse engineering protection
JP3845238B2 (en) Manufacturing method of semiconductor device
JP3216110B2 (en) Method of manufacturing complementary semiconductor device

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): BW GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2004560826

Country of ref document: JP

ENP Entry into the national phase

Ref document number: 0512203

Country of ref document: GB

Kind code of ref document: A

Free format text: PCT FILING DATE = 20031210

WWE Wipo information: entry into national phase

Ref document number: 0512203.1

Country of ref document: GB

122 Ep: pct application non-entry in european phase