WO2004062074A2 - High voltage ripple reduction and substrate protection - Google Patents

High voltage ripple reduction and substrate protection Download PDF

Info

Publication number
WO2004062074A2
WO2004062074A2 PCT/US2003/039772 US0339772W WO2004062074A2 WO 2004062074 A2 WO2004062074 A2 WO 2004062074A2 US 0339772 W US0339772 W US 0339772W WO 2004062074 A2 WO2004062074 A2 WO 2004062074A2
Authority
WO
WIPO (PCT)
Prior art keywords
voltage
charge pump
load
mode
output
Prior art date
Application number
PCT/US2003/039772
Other languages
French (fr)
Other versions
WO2004062074A3 (en
Inventor
Feng Pan
Original Assignee
Sandisk Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sandisk Corporation filed Critical Sandisk Corporation
Priority to AU2003297939A priority Critical patent/AU2003297939A1/en
Priority to JP2004565457A priority patent/JP2006512887A/en
Priority to EP03797012A priority patent/EP1576717A2/en
Publication of WO2004062074A2 publication Critical patent/WO2004062074A2/en
Publication of WO2004062074A3 publication Critical patent/WO2004062074A3/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C5/00Details of stores covered by group G11C11/00
    • G11C5/14Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
    • G11C5/145Applications of charge pumps; Boosted voltage circuits; Clamp circuits therefor
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/30Power supply circuits
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/06Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider
    • H02M3/07Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
    • H02M3/073Charge pumps of the Schenkel-type
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/0003Details of control, feedback or regulation circuits
    • H02M1/0032Control circuits allowing low power mode operation, e.g. in standby mode
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02BCLIMATE CHANGE MITIGATION TECHNOLOGIES RELATED TO BUILDINGS, e.g. HOUSING, HOUSE APPLIANCES OR RELATED END-USER APPLICATIONS
    • Y02B70/00Technologies for an efficient end-user side electric power management and consumption
    • Y02B70/10Technologies improving the efficiency by using switched-mode power supplies [SMPS], i.e. efficient power electronics conversion e.g. power factor correction or reduction of losses in power supplies or efficient standby modes

Definitions

  • This invention relates generally to non-volatile semiconductor memory such as electrically erasable programmable read-only memory (EEPROM) and flash EEPROM, and specifically to circuits and techniques for supplying power for operating flash EEPROMs.
  • EEPROM electrically erasable programmable read-only memory
  • flash EEPROM flash EEPROM
  • Solid-state memory capable of nonvolatile storage of charge has recently become the storage of choice in a variety of mobile and handheld devices, notably information appliances and consumer electronics products.
  • RAM random access memory
  • flash memory is non- volatile, retaining its stored data even after power is turned off.
  • flash memory is increasingly being used in mass storage applications.
  • Conventional mass storage, based on rotating magnetic medium such as hard drives and floppy disks, is unsuitable for the mobile and handheld environment. This is because disk drives tend to be bulky, are prone to mechanical failure and have high latency and high power requirements. These undesirable attributes make disk-based storage impractical in most mobile and portable applications.
  • flash memory particularly in the form of memory cards, is ideally suited in the mobile and handheld environment because of its small size, low power consumption, high speed and high reliability features.
  • EEPROM and electrically programmable read-only memory are non- volatile memory that can be erased and have new data written or "programmed" into their memory cells.
  • a flash EEPROM allows a group of memory cells to be erased together. These devices contain memory cells each having a storage element in the form of a floating (unconnected) conductive gate, in a field effect transistor structure, positioned over a channel region in a semiconductor substrate, between source and drain regions. A control gate is then provided over the floating gate. The threshold voltage characteristic of the transistor is controlled by the amount of charge that is retained on the floating gate. That is, for a given level of charge on the floating gate, there is a corresponding voltage (threshold) that must be applied to the control gate before the transistor is turned “on” to permit conduction between its source and drain regions.
  • the floating gate can hold a range of charge and therefore an EPROM memory cell can be programmed to any threshold voltage level within a threshold voltage window.
  • the size of the threshold voltage window is delimited by the minimum and maximum threshold levels of the device, which in turn correspond to the range of the charges that can be programmed onto the floating gate.
  • the threshold window generally depends on the memory device's characteristics, operating conditions and history. Each distinct, resolvable threshold voltage level range within the window may, in principle, be used to designate a definite memory state of the cell.
  • An NROM has a similar structure except its storage element is a dielectric layer instead of a floating gate.
  • the wordline voltage must be raised from a first voltage (e.g. ON) to a second voltage (e.g. 12-18N) as quickly as possible.
  • the wordline with all the connected control gates may be regarded as a capacitor. Thus, it is equivalent to charging a capacitor from a first voltage to a second voltage.
  • Program voltage levels used in EPROM memory circuits are higher than the voltages normally used in memory circuits. They are often higher than the voltage supplied to the circuit. These higher voltages are preferably produced within the memory circuit by a charge pump, which in one example essentially dumps charge into the capacitive wordline to charge it to a higher voltage.
  • Fig 1. illustrates schematically a charge pump typical of the prior art.
  • the charge pump receives an input at a voltage N; n and provides an output at a higher voltage N out by boosting the input voltage progressively in a series of voltage multiplier stages.
  • the voltage output is supplied to a load, for example the word line of an EPROM memory circuit.
  • Fig. 1 also shows a feedback signal from the load to the charge pump.
  • the conventional prior art pump turns off in response to a signal indicating that the load has reached a predetermined voltage.
  • a shunt is used to prevent overcharging once the load reaches the predetermined voltage. However, this consumes more power and is undesirable in low power applications.
  • Fig. 2 illustrates schematically a voltage multiplier stage of the prior art.
  • the stage pumps charge in response to a clock signal shown as "CLK.”
  • CLK clock signal
  • the driver circuit output is LOW.
  • Fig. 3 illustrates the regulated output voltage of a typical charge pump of the prior art while maintaining a voltage N pp .
  • the pump When the output voltage falls below a margin of N pp , the pump is turned on. The pump delivers a high current to the load and drives the voltage higher than N pp . The pump then switches off in response to a feedback signal from the load. The voltage on the load then drops due to leakage current until it reaches a predetermined voltage, lower than N pp by a fixed amount. Then the charge pump switches on again. This cycle produces the ripples in voltage shown. If these ripples (shown by ⁇ V) are large they may cause problems by programming a floating gate to the wrong voltage level, or by causing a greater variation in program levels.
  • Previous attempts to regulate the output of charge pump circuits include modifying the clock signal, see U.S. Patent 6,188,590 Bl to Chang et al.
  • ripple reduction is achieved by an adaptive charge pump having adaptive voltage multiplier stages. These stages are capable of producing different current output in different modes. A high current output is produced in a first mode. This provides charge to the load very rapidly and so allows for high-speed programming. A low current is produced in a second mode. This provides enough charge to the load to maintain the required voltage without overshooting.
  • the current is controlled by modifying the capacitance used in the voltage multiplier stage. Because the quantity of charge pumped at each clock cycle is proportional to the capacitor size, reducing the capacitance reduces the charge pumped and therefore the current.
  • the capacitance is modified by configuring capacitors in parallel and enabling or disabling as many individual capacitors as needed. In the preferred embodiment two capacitors are used. Both are enabled during mode 1 to produce a high current. Then, one capacitor is disabled in mode 2 to reduce the current.
  • the change from mode 1 to mode 2 may be triggered by a voltage detector that detects when the voltage on the load reaches the required level, or comes within a certain margin of the predetermined level.
  • the current output of a voltage multiplier stage is controlled by an adaptive driver circuit.
  • This circuit provides a voltage to a capacitor at either a high voltage or a low voltage. A higher voltage drives more charge, that is, it provides a higher current for mode 1. Lower voltage drives less charge in mode 2.
  • a third embodiment the current output is controlled by a combination of modifying the capacitance of the voltage multiplier stage and using an adaptive driver circuit. This requires an adaptive driver circuit that may also disable the capacitor.
  • a clamp regulation circuit is used to provide a driver output that is independent of fluctuations in the supply voltage.
  • a driver protection circuit that protects driver circuits when they are disabled.
  • drivers are susceptible to voltages coupled through their respective capacitors onto their output lines. If these voltages are large they may cause damage.
  • a driver protection circuit clamps the voltage at the output line to prevent such damage.
  • FIG. 1 illustrates a charge pump of the prior art.
  • FIG. 2 illustrates a voltage multiplier stage of the prior art.
  • FIG. 3 illustrates the voltage output of a typical charge pump of the prior art.
  • FIG. 4 illustrates an adaptive charge pump of the present invention.
  • FIG. 5(a) illustrates the voltage output of an adaptive charge pump of the present invention.
  • FIG. 5(b) illustrates the current output of an adaptive charge pump of the present invention.
  • FIG. 6 illustrates an adaptive voltage multiplier stage of the present invention
  • FIG. 7 illustrates an adaptive driver circuit of the present invention.
  • FIG. 8(a) illustrates the voltage output of an adaptive driver circuit of the present invention in mode 1.
  • FIG. 8(b) illustrates the voltage output of an adaptive driver circuit of the present invention in mode 2.
  • FIG. 9 illustrates a switchable adaptive driver circuit of the present invention.
  • FIG. 10 illustrates a clamp regulation circuit of the present invention.
  • FIG. 11 illustrates a driver protection circuit of the present invention. DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • Fig. 4 illustrates schematically an adaptive charge pump 400 of the present invention.
  • the charge pump 400 has n adaptive voltage multiplier stages 410 - 430 to boost the voltage from the incoming voltage No to an output voltage N n , a voltage detector 460 to detect the voltage on the load 440, and a current control circuit 450 that receives an electrical signal from the voltage detector and configures the adaptive voltage multiplier stages in response.
  • the voltage detector 460 may send an electrical signal when the load 440 reaches a predetermined voltage level, or within some margin of a predetermined voltage level.
  • the current control circuit 450 receives this signal and modifies the voltage multiplier stages 410 - 430 as described below so that the stages produce less current output I n . Reducing current output after the predetermined voltage is reached reduces the ripple effect.
  • Fig. 5(a) and 5(b) illustrate the voltage on the load and the current output of the charge pump respectively. Two modes of operation are illustrated. Mode 1 is the ramp-up mode during which the load is brought to a predetermined voltage. This requires a large current, Ii, to charge the load to the required voltage as rapidly as possible. The figure shows an example of charging up a load (e.g. a wordline) from Ncc to Npp in a time to. Mode 2 is the regulation mode during which the voltage is held as closely as possible to the required voltage, N pp . That is, ⁇ N in Fig. 5(a) is made as small as possible.
  • a load e.g. a wordline
  • the charge pump of the present invention can provide either a high current, L . , or a low current, I , depending on whether the load has reached a predetermined voltage. The voltage at the load is detected and when the predetermined voltage is reached the pump switches from mode 1 to mode 2.
  • Fig. 6 illustrates schematically a first embodiment of the present invention.
  • This is an adaptive voltage multiplier stage 430 with controlled current output.
  • This stage has a diode 670 and several capacitors Cl - Cn connected in parallel instead of the single capacitor C of the prior art shown in Fig. 2.
  • Each capacitor Cl - Cn has a corresponding driver circuit 610 - 630.
  • These capacitors maybe enabled or disabled by the current control circuit 450 in response to a signal from the voltage detector 460.
  • Enabled capacitors operate like the capacitor C of Fig. 2.
  • Disabled capacitors are no longer active in the voltage multiplier stage.
  • Drivers for disabled capacitors do not supply current to their corresponding capacitors. However, the drivers remain connected to the capacitors and the capacitors are connected together at the output line 660. Voltages may be coupled from the output line 660 through disabled capacitors to their driver circuits. If such coupled voltages are large enough they may damage the driver circuits. Protection circuits 640 - 650 are shown connected to the driver outputs to prevent such damage. These protection circuits are controlled by the current control circuit 450 and are turned on when the corresponding capacitor is disabled. Driver circuit 1 610 does not have a driver protection circuit. This is because Cl is always enabled in this example and therefore does not require protection. The driver protection circuit is further described below.
  • the preferred embodiment of this invention produces two levels of current output. Therefore, two capacitors are used in the adaptive voltage multiplier stage. One capacitor is disabled when the predetermined voltage is reached. The remaining capacitor is selected so the current output produced maintains the predetermined voltage. That is, the current is equal to the leakage from the load at that voltage.
  • Fig. 7 illustrates a second embodiment of the present invention.
  • This embodiment provides a second means to control the current output by using an adaptive driver circuit 700.
  • This may be used in place of the driver circuit shown in FIG. 2, or driver circuit 1 610 of FIG. 6.
  • This is a driver circuit that has two possible levels of output voltage.
  • the voltage supply, N cc goes to two transistors, Ti and T 2 .
  • the first transistor, Ti is configured to provide a high voltage (approximately N cc ) at node ⁇ l.
  • Transistor TI is controlled by the current control circuit 450. It is turned on in mode 1, and turned off in mode 2.
  • the second transistor, T 2 is configured to provide a lower voltage at node ⁇ l when TI is turned off.
  • the gate of T 2 is controlled by the clamp regulation circuit 710 to provide a constant, low voltage at NI . This, in turn, lowers the output of the driver circuit. The effect of providing a lower voltage to the capacitor is to drive less charge through the stage on each clock cycle. Therefore, the current output of the stage is reduced.
  • Fig. 8(a) and 8(b) illustrate the voltage output from the adaptive driver circuit in mode 1 and mode 2 respectively.
  • mode 1 the adaptive driver circuit gives a voltage output of Ni, where Ni is approximately N cc .
  • mode 2 the adaptive driver circuit gives a voltage output of N 2 that is lower than Ni. This reduced voltage from the adaptive driver circuit results in less charge being pumped to the next stage of the pump, that is, lower current output.
  • the first and second embodiments are alternative methods of achieving controlled current output from the charge pump. These two methods may be combined in a third embodiment to give more control and to allow multiple current levels. For example, the current output could be reduced by a first amount when the voltage approaches the predetermined level and then further reduced when the voltage is equal to the predetermined level.
  • the third embodiment is an adaptive voltage multiplier stage using both variable capacitance and an adaptive driver circuit. This requires an adaptive driver circuit that can provide an output to the capacitor at two different voltages and can also disable the capacitor.
  • Fig 9 illustrates a driver circuit of the third embodiment.
  • This is a switchable adaptive driver circuit 900.
  • This may be used as driver circuit 2 - driver circuit n (620 - 630) in FIG. 6.
  • This circuit is similar to the adaptive driver circuit 700 shown in Fig. 7. It has two parallel voltage supplies from Ncc.
  • One branch is controlled by the current control circuit 450 to provide a high voltage output in mode 1.
  • the other branch is regulated by the clamp regulation circuit 710 to provide a reduced voltage output in mode 2.
  • the transistors in this circuit are arranged so that T and T 8 are directly connected to the driver output.
  • the driver output is susceptible to voltages coupled through the capacitor when the capacitor is disabled.
  • Transistors T 7 , T 8 and T 9 are all ⁇ -channel devices and so only ⁇ -channel devices are directly connected to the driver output in this configuration. This allows the driver output voltage to be held at a particular voltage level that is selected to reduce the risk of damage to N-channel devices.
  • Fig. 10 illustrates the clamp regulation circuit 710 of the present embodiment.
  • This circuit controls the gate voltage of a controlled transistor, for example transistor T 2 in Fig. 7 or T 8 in Fig. 9, to provide a constant voltage output in mode 2.
  • the circuit clamps the voltage at the node N2 to be largely independent of the voltage supplied, that is, independent of variation in N cc .
  • the transistor Tio is chosen to be identical to the controlled transistor. Any change in the voltage supply, N cc , causes the voltage input to the op-amp 1010 to change. The output then changes the voltage on the gate of Tio and thus the resistance of Tio. This returns the voltage at the input of the op-amp to near its original level.
  • the circuit maintains a constant voltage at node ⁇ 3. Because the controlled transistor is identical to Tio and is controlled by the same gate voltage, the controlled transistor maintains a constant voltage at node N2. This prevents fluctuations in the supply voltage, N cc , affecting the output of the voltage multiplier stage in mode 2.
  • Fig. 11 illustrates a driver protection circuit 640 of the present invention.
  • the driver protection circuit is connected as shown in FIG. 6.
  • a capacitor such as C2 in FIG. 6
  • the driver circuit 620 no longer applies a voltage to the lower terminal of the capacitor.
  • voltages are applied to other capacitors in parallel, such as Cl, that are connected to the same output line 660 as the disabled capacitor C2. These voltages may be coupled through the disabled capacitor C2 to the driver circuit 620. If the voltages are large then they may cause reverse biasing of the transistors of the driver circuit 620 and so damage the transistors. To prevent this, the driver protection circuit 640 holds the node at the output of the driver circuit 620 at a fixed voltage when the corresponding capacitor C2 is disabled.
  • the fixed voltage is some intermediate voltage between ground and the supply voltage, N cc .
  • the voltage is held by connecting a transistor Til between the supply voltage, N CC5 and the node ⁇ 4.
  • the gate voltage of TI 1 is regulated to maintain the required voltage at the node N4.
  • the gate voltage of this transistor is controlled by a driver 1110 that is also susceptible to damage from voltages coupled through the capacitor and the gate of transistor TI 1.
  • a resistor R is inserted between the driver and the gate of transistor Tn. The resistance of R is chosen to provide a sufficient voltage drop across the resistor R that the largest anticipated voltage at the gate does not result in a high enough voltage at the output of the driver 1110 to cause damage.

Abstract

In a non-volatile memory, charge pumps are used to provide high voltages needed for programming memory cells that have floating gate structures. Charge pumps have a series of voltage multiplier stages in series to boost voltage. These charge pumps must rapidly charge a load to a high voltage and then maintain a voltage with a high degree of stability. Techniques for achieving both of these goals are presented. In one aspect, a charge pump has two operating states, one to charge a load rapidly and a second to maintain a voltage on a charged load with high stability. These states are achieved by changing the current output from a high current during charging to a low current to maintain the voltage. This is done by changing the capacitance used in the individual voltage multiplier stages. In another aspect, two different current levels are produced by changing the voltage used to charge the capacitors of the voltage multiplier stages.

Description

HIGH VOLTAGE RIPPLE REDUCTION AND SUBSTRATE PROTECTION
FIELD OF THE INVENTION
[0001] This invention relates generally to non-volatile semiconductor memory such as electrically erasable programmable read-only memory (EEPROM) and flash EEPROM, and specifically to circuits and techniques for supplying power for operating flash EEPROMs.
BACKGROUND OF THE INVENTION
[0002] Solid-state memory capable of nonvolatile storage of charge, particularly in the form of EEPROM and flash EEPROM, has recently become the storage of choice in a variety of mobile and handheld devices, notably information appliances and consumer electronics products. Unlike RAM (random access memory) that is also solid-state memory, flash memory is non- volatile, retaining its stored data even after power is turned off. In spite of the higher cost, flash memory is increasingly being used in mass storage applications. Conventional mass storage, based on rotating magnetic medium such as hard drives and floppy disks, is unsuitable for the mobile and handheld environment. This is because disk drives tend to be bulky, are prone to mechanical failure and have high latency and high power requirements. These undesirable attributes make disk-based storage impractical in most mobile and portable applications. On the other hand, flash memory, particularly in the form of memory cards, is ideally suited in the mobile and handheld environment because of its small size, low power consumption, high speed and high reliability features.
[0003] EEPROM and electrically programmable read-only memory (EPROM) are non- volatile memory that can be erased and have new data written or "programmed" into their memory cells.
[0004] A flash EEPROM allows a group of memory cells to be erased together. These devices contain memory cells each having a storage element in the form of a floating (unconnected) conductive gate, in a field effect transistor structure, positioned over a channel region in a semiconductor substrate, between source and drain regions. A control gate is then provided over the floating gate. The threshold voltage characteristic of the transistor is controlled by the amount of charge that is retained on the floating gate. That is, for a given level of charge on the floating gate, there is a corresponding voltage (threshold) that must be applied to the control gate before the transistor is turned "on" to permit conduction between its source and drain regions.
[0005] The floating gate can hold a range of charge and therefore an EPROM memory cell can be programmed to any threshold voltage level within a threshold voltage window. The size of the threshold voltage window is delimited by the minimum and maximum threshold levels of the device, which in turn correspond to the range of the charges that can be programmed onto the floating gate. The threshold window generally depends on the memory device's characteristics, operating conditions and history. Each distinct, resolvable threshold voltage level range within the window may, in principle, be used to designate a definite memory state of the cell. An NROM has a similar structure except its storage element is a dielectric layer instead of a floating gate.
[0006] Clearly, it is advantageous to have higher numbers of memory states providing greater memory storage density. This requires higher numbers of resolvable threshold voltages. Hence, a power supply must provide precise voltage during programming and reading of the memory cells. Fluctuations in the applied voltage may cause errors in the data being stored if the fluctuations exceed the voltage range for the corresponding memory state.
[0007] Also, to improve performance, a large number of memory cells are operated in parallel. This too puts great demands on the power supply. For example, in order to perform a program operation on a row of memory cells whose control gates are connected by the same wordline, the wordline voltage must be raised from a first voltage (e.g. ON) to a second voltage (e.g. 12-18N) as quickly as possible. The wordline with all the connected control gates may be regarded as a capacitor. Thus, it is equivalent to charging a capacitor from a first voltage to a second voltage.
[0008] Program voltage levels used in EPROM memory circuits are higher than the voltages normally used in memory circuits. They are often higher than the voltage supplied to the circuit. These higher voltages are preferably produced within the memory circuit by a charge pump, which in one example essentially dumps charge into the capacitive wordline to charge it to a higher voltage.
[0009] Fig 1. illustrates schematically a charge pump typical of the prior art. The charge pump receives an input at a voltage N;n and provides an output at a higher voltage Nout by boosting the input voltage progressively in a series of voltage multiplier stages. The voltage output is supplied to a load, for example the word line of an EPROM memory circuit. Fig. 1 also shows a feedback signal from the load to the charge pump. The conventional prior art pump turns off in response to a signal indicating that the load has reached a predetermined voltage. Alternatively, a shunt is used to prevent overcharging once the load reaches the predetermined voltage. However, this consumes more power and is undesirable in low power applications.
[0010] Fig. 2 illustrates schematically a voltage multiplier stage of the prior art. The stage pumps charge in response to a clock signal shown as "CLK." When the clock signal is at a low portion of the clock cycle (e.g. ON) the driver circuit output is LOW. This means that the lower terminal of capacitor C is at 0 volts. An input supplies a voltage Nn_ι through the diode D and provides approximately Nn-ι to the upper terminal of C (ignoring the voltage drop across the diode, D). This will deposit a charge Q on the capacitor, where Q = CNn-ι When the clock signal transitions to a high state the output of the driver circuit is high, for example VCLK. and so the lower terminal of C is at VCLK* This will force the upper terminal of C to be (Nn-ι + ΔVC K ) since charge, Q, is conserved and C is constant. Thus the output voltage of the voltage multiplier stage is: Nn = N n-ι + ΔNcπ The driver will drive one side of the capacitor to Nclk, however because of parasitic capacitance the other side will be increased by ΔNcLK, a voltage less than VCLK-
[0011] Fig. 3 illustrates the regulated output voltage of a typical charge pump of the prior art while maintaining a voltage Npp. When the output voltage falls below a margin of Npp, the pump is turned on. The pump delivers a high current to the load and drives the voltage higher than Npp. The pump then switches off in response to a feedback signal from the load. The voltage on the load then drops due to leakage current until it reaches a predetermined voltage, lower than Npp by a fixed amount. Then the charge pump switches on again. This cycle produces the ripples in voltage shown. If these ripples (shown by ΔV) are large they may cause problems by programming a floating gate to the wrong voltage level, or by causing a greater variation in program levels. Previous attempts to regulate the output of charge pump circuits include modifying the clock signal, see U.S. Patent 6,188,590 Bl to Chang et al.
[0012] Because voltage ripples may cause errors in EPROM memory circuits, and prior art charge pumps generally give an output with significant ripples, there is a need for a charge pump with ripple reduction capability.
SUMMARY AND OBJECTS OF THE INVENTION
[0013] Accordingly, it is a general object of the present invention to provide a charge pump with ripple reduction capability, i particular, it is an object to provide a charge pump for supplying power to the wordlines of flash EEPROMs such that the wordline may be rapidly charged to a desired level and may then be maintained at that level with a high degree of stability.
[0014] In particular, ripple reduction is achieved by an adaptive charge pump having adaptive voltage multiplier stages. These stages are capable of producing different current output in different modes. A high current output is produced in a first mode. This provides charge to the load very rapidly and so allows for high-speed programming. A low current is produced in a second mode. This provides enough charge to the load to maintain the required voltage without overshooting.
[0015] In a first embodiment the current is controlled by modifying the capacitance used in the voltage multiplier stage. Because the quantity of charge pumped at each clock cycle is proportional to the capacitor size, reducing the capacitance reduces the charge pumped and therefore the current. The capacitance is modified by configuring capacitors in parallel and enabling or disabling as many individual capacitors as needed. In the preferred embodiment two capacitors are used. Both are enabled during mode 1 to produce a high current. Then, one capacitor is disabled in mode 2 to reduce the current. The change from mode 1 to mode 2 may be triggered by a voltage detector that detects when the voltage on the load reaches the required level, or comes within a certain margin of the predetermined level. [0016] In a second embodiment the current output of a voltage multiplier stage is controlled by an adaptive driver circuit. This circuit provides a voltage to a capacitor at either a high voltage or a low voltage. A higher voltage drives more charge, that is, it provides a higher current for mode 1. Lower voltage drives less charge in mode 2.
[0017] a third embodiment the current output is controlled by a combination of modifying the capacitance of the voltage multiplier stage and using an adaptive driver circuit. This requires an adaptive driver circuit that may also disable the capacitor.
[0018] hi another embodiment, in order to provide a stable current in mode 2 a clamp regulation circuit is used to provide a driver output that is independent of fluctuations in the supply voltage.
[0019] In another embodiment, a driver protection circuit is provided that protects driver circuits when they are disabled. In the disabled state drivers are susceptible to voltages coupled through their respective capacitors onto their output lines. If these voltages are large they may cause damage. A driver protection circuit clamps the voltage at the output line to prevent such damage.
[0020] Additional objects, features and advantages of the present invention will be understood from the following description of its preferred embodiments, which description should be taken in conjunction with the accompanying drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
[0021] FIG. 1 illustrates a charge pump of the prior art.
[0022] FIG. 2 illustrates a voltage multiplier stage of the prior art.
[0023] FIG. 3 illustrates the voltage output of a typical charge pump of the prior art.
[0024] FIG. 4 illustrates an adaptive charge pump of the present invention.
[0025] FIG. 5(a) illustrates the voltage output of an adaptive charge pump of the present invention.
[0026] FIG. 5(b) illustrates the current output of an adaptive charge pump of the present invention.
[0027] FIG. 6 illustrates an adaptive voltage multiplier stage of the present invention
[0028] FIG. 7 illustrates an adaptive driver circuit of the present invention.
[0029] FIG. 8(a) illustrates the voltage output of an adaptive driver circuit of the present invention in mode 1.
[0030] FIG. 8(b) illustrates the voltage output of an adaptive driver circuit of the present invention in mode 2.
[0031] FIG. 9 illustrates a switchable adaptive driver circuit of the present invention.
[0032] FIG. 10 illustrates a clamp regulation circuit of the present invention.
[0033] FIG. 11 illustrates a driver protection circuit of the present invention. DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0034] Fig. 4 illustrates schematically an adaptive charge pump 400 of the present invention. The charge pump 400 has n adaptive voltage multiplier stages 410 - 430 to boost the voltage from the incoming voltage No to an output voltage Nn, a voltage detector 460 to detect the voltage on the load 440, and a current control circuit 450 that receives an electrical signal from the voltage detector and configures the adaptive voltage multiplier stages in response. For example, the voltage detector 460 may send an electrical signal when the load 440 reaches a predetermined voltage level, or within some margin of a predetermined voltage level. The current control circuit 450 receives this signal and modifies the voltage multiplier stages 410 - 430 as described below so that the stages produce less current output In. Reducing current output after the predetermined voltage is reached reduces the ripple effect.
[0035] Fig. 5(a) and 5(b) illustrate the voltage on the load and the current output of the charge pump respectively. Two modes of operation are illustrated. Mode 1 is the ramp-up mode during which the load is brought to a predetermined voltage. This requires a large current, Ii, to charge the load to the required voltage as rapidly as possible. The figure shows an example of charging up a load (e.g. a wordline) from Ncc to Npp in a time to. Mode 2 is the regulation mode during which the voltage is held as closely as possible to the required voltage, Npp. That is, ΔN in Fig. 5(a) is made as small as possible. This requires a small current, I2, because a large current deposits a large quantum of charge each time the pump is turned on. The charge pump of the present invention can provide either a high current, L., or a low current, I , depending on whether the load has reached a predetermined voltage. The voltage at the load is detected and when the predetermined voltage is reached the pump switches from mode 1 to mode 2.
[0036] Fig. 6 illustrates schematically a first embodiment of the present invention. This is an adaptive voltage multiplier stage 430 with controlled current output. This stage has a diode 670 and several capacitors Cl - Cn connected in parallel instead of the single capacitor C of the prior art shown in Fig. 2. Each capacitor Cl - Cn has a corresponding driver circuit 610 - 630. These capacitors maybe enabled or disabled by the current control circuit 450 in response to a signal from the voltage detector 460. Enabled capacitors operate like the capacitor C of Fig. 2. Disabled capacitors are no longer active in the voltage multiplier stage. By disabling capacitors, the capacitance used in the adaptive voltage multiplier stage may be reduced. This reduces the charge stored according to the equation: Q = CN. With less charge stored, less charge is pumped from the stage on each clock cycle. The result is less charge pumped per unit time, that is, less current output.
[0037] Drivers for disabled capacitors do not supply current to their corresponding capacitors. However, the drivers remain connected to the capacitors and the capacitors are connected together at the output line 660. Voltages may be coupled from the output line 660 through disabled capacitors to their driver circuits. If such coupled voltages are large enough they may damage the driver circuits. Protection circuits 640 - 650 are shown connected to the driver outputs to prevent such damage. These protection circuits are controlled by the current control circuit 450 and are turned on when the corresponding capacitor is disabled. Driver circuit 1 610 does not have a driver protection circuit. This is because Cl is always enabled in this example and therefore does not require protection. The driver protection circuit is further described below.
[0038] The preferred embodiment of this invention produces two levels of current output. Therefore, two capacitors are used in the adaptive voltage multiplier stage. One capacitor is disabled when the predetermined voltage is reached. The remaining capacitor is selected so the current output produced maintains the predetermined voltage. That is, the current is equal to the leakage from the load at that voltage.
[0039] Fig. 7 illustrates a second embodiment of the present invention. This embodiment provides a second means to control the current output by using an adaptive driver circuit 700. This may be used in place of the driver circuit shown in FIG. 2, or driver circuit 1 610 of FIG. 6. This is a driver circuit that has two possible levels of output voltage. The voltage supply, Ncc, goes to two transistors, Ti and T2. The first transistor, Ti, is configured to provide a high voltage (approximately Ncc) at node Νl. Transistor TI is controlled by the current control circuit 450. It is turned on in mode 1, and turned off in mode 2. The second transistor, T2, is configured to provide a lower voltage at node Νl when TI is turned off. The gate of T2 is controlled by the clamp regulation circuit 710 to provide a constant, low voltage at NI . This, in turn, lowers the output of the driver circuit. The effect of providing a lower voltage to the capacitor is to drive less charge through the stage on each clock cycle. Therefore, the current output of the stage is reduced.
[0040] Fig. 8(a) and 8(b) illustrate the voltage output from the adaptive driver circuit in mode 1 and mode 2 respectively. In mode 1 the adaptive driver circuit gives a voltage output of Ni, where Ni is approximately Ncc. hi mode 2 the adaptive driver circuit gives a voltage output of N2 that is lower than Ni. This reduced voltage from the adaptive driver circuit results in less charge being pumped to the next stage of the pump, that is, lower current output.
[0041] The first and second embodiments are alternative methods of achieving controlled current output from the charge pump. These two methods may be combined in a third embodiment to give more control and to allow multiple current levels. For example, the current output could be reduced by a first amount when the voltage approaches the predetermined level and then further reduced when the voltage is equal to the predetermined level. The third embodiment is an adaptive voltage multiplier stage using both variable capacitance and an adaptive driver circuit. This requires an adaptive driver circuit that can provide an output to the capacitor at two different voltages and can also disable the capacitor.
[0042] Fig 9 illustrates a driver circuit of the third embodiment. This is a switchable adaptive driver circuit 900. This may be used as driver circuit 2 - driver circuit n (620 - 630) in FIG. 6. This circuit is similar to the adaptive driver circuit 700 shown in Fig. 7. It has two parallel voltage supplies from Ncc. One branch is controlled by the current control circuit 450 to provide a high voltage output in mode 1. The other branch is regulated by the clamp regulation circuit 710 to provide a reduced voltage output in mode 2. However the transistors in this circuit are arranged so that T and T8 are directly connected to the driver output. The driver output is susceptible to voltages coupled through the capacitor when the capacitor is disabled. Transistors T7, T8 and T9 are all Ν-channel devices and so only Ν-channel devices are directly connected to the driver output in this configuration. This allows the driver output voltage to be held at a particular voltage level that is selected to reduce the risk of damage to N-channel devices.
[0043] Fig. 10 illustrates the clamp regulation circuit 710 of the present embodiment. This circuit controls the gate voltage of a controlled transistor, for example transistor T2 in Fig. 7 or T8 in Fig. 9, to provide a constant voltage output in mode 2. The circuit clamps the voltage at the node N2 to be largely independent of the voltage supplied, that is, independent of variation in Ncc. The transistor Tio is chosen to be identical to the controlled transistor. Any change in the voltage supply, Ncc, causes the voltage input to the op-amp 1010 to change. The output then changes the voltage on the gate of Tio and thus the resistance of Tio. This returns the voltage at the input of the op-amp to near its original level. The circuit maintains a constant voltage at node Ν3. Because the controlled transistor is identical to Tio and is controlled by the same gate voltage, the controlled transistor maintains a constant voltage at node N2. This prevents fluctuations in the supply voltage, Ncc, affecting the output of the voltage multiplier stage in mode 2.
[0044] Fig. 11 illustrates a driver protection circuit 640 of the present invention. The driver protection circuit is connected as shown in FIG. 6. When a capacitor such as C2 in FIG. 6 is disabled the driver circuit 620 no longer applies a voltage to the lower terminal of the capacitor. However, voltages are applied to other capacitors in parallel, such as Cl, that are connected to the same output line 660 as the disabled capacitor C2. These voltages may be coupled through the disabled capacitor C2 to the driver circuit 620. If the voltages are large then they may cause reverse biasing of the transistors of the driver circuit 620 and so damage the transistors. To prevent this, the driver protection circuit 640 holds the node at the output of the driver circuit 620 at a fixed voltage when the corresponding capacitor C2 is disabled. The fixed voltage is some intermediate voltage between ground and the supply voltage, Ncc. The voltage is held by connecting a transistor Til between the supply voltage, NCC5 and the node Ν4. The gate voltage of TI 1 is regulated to maintain the required voltage at the node N4.
[0045] The gate voltage of this transistor is controlled by a driver 1110 that is also susceptible to damage from voltages coupled through the capacitor and the gate of transistor TI 1. To protect the driver 1110 from such voltages, a resistor R is inserted between the driver and the gate of transistor Tn. The resistance of R is chosen to provide a sufficient voltage drop across the resistor R that the largest anticipated voltage at the gate does not result in a high enough voltage at the output of the driver 1110 to cause damage.

Claims

WHAT IS CLAIMED IS:
1. A charge pump for charging a load to a predetermined voltage and maintaining the predetermined voltage on the load, comprising: one or more voltage multiplier stages coupled to increase a base voltage, and at least one said stage further comprising: a plurality of configurable capacitors to allow different quantities of charge to be pumped from the stage during a clock cycle.
2. The charge pump of claim 1 wherein at least one voltage multiplier stage comprises a first capacitor and a second capacitor; said first and second capacitors being enabled in a first mode of operation to provide a first current; and said first capacitor being enabled and said second capacitor being disabled in a second mode of operation so as to give a lower charge output per clock cycle in said second mode than in said first mode, thereby providing a lower second current in said second mode than in said first mode.
3. The charge pump of claim 2 wherein the first capacitor is selected to provide a current output from the charge pump in the second mode approximately equal to the current required to maintain said predetermined voltage.
4. The charge pump of claim 2 wherein the pump mode changes from the first mode to the second mode when the voltage on the load reaches within a predetermined margin of the predetermined voltage.
5. The charge pump of claim 1 wherein at least one of said capacitors is electrically connected to a driver circuit; said driver circuit is protected from high voltages coupled through said capacitor by a protection circuit that can restrict the voltage at the output of the driver circuit to within a predetermined range.
6. A charge pump for charging a load to a predetermined voltage and maintaining the voltage on the load, comprising: a plurality of voltage multiplier stages coupled to increase a base voltage, at least one stage further comprising: a driver circuit having a switchable first voltage supply to provide current at a first voltage in a first mode of operation and switch off in a second mode of operation; a regulated second voltage supply to provide a constant second voltage in a second mode of operation; and wherein said second voltage is selected to provide a current output from the charge pump approximately equal to the current necessary to maintain said predetermined voltage on said load.
7. The charge pump of claim 6 further comprising a clamp regulation circuit to maintain said constant second voltage by regulating the voltage applied to the gate of a clamp transistor so that the drain of said clamp transistor is kept at a second voltage substantially independent of fluctuations in the voltage supplied to the source of the transistor.
8. A charge pump for charging a load to a predetermined voltage and maintaining the voltage on the load, comprising: a plurality of voltage multiplier stages coupled to increase a base voltage, at least one stage further comprising: a variable capacitance provided by a plurality of configurable capacitors; each of said capacitors being electrically connected to a driver circuit; said driver circuit having a switchable first voltage supply to provide current at a first voltage in a first mode of operation and switch off in a second mode of operation; and a regulated second voltage supply to provide a constant second voltage in a second mode of operation.
9. A protection circuit for restricting the voltage at a node to protect devices connected to the node comprising a transistor, a driver circuit and a resistor; said transistor having a source connected to a supply voltage, a drain connected to the node, and a gate connected to the output of the driver through the resistor.
10. The protection circuit of claim 9 wherein said transistor is an N-channel MOSFET.
11. The protection circuit of claim 9 wherein said resistor is selected to reduce the voltage range at the output of the driver circuit to a range selected to prevent damage to the transistors of the driver circuit when a voltage is coupled through the protected node to the gate of the transistor.
12. A charge pump for charging a load to a predetermined voltage and maintaining the voltage on the load, comprising: a means for increasing voltage from a base voltage to an output voltage by means of a charge pump; a means for detecting the voltage on the load and returning an electrical signal to the charge pump when the load reaches a predetermined voltage; and a means for reducing the capacitance used in one or more stages of the charge pump in response to the signal to provide a reduced current output from the charge pump.
13. A method of charging a load to a predetermined voltage and maintaining the voltage on the load by: increasing voltage from a base voltage to an output voltage by means of a charge pump; detecting the voltage on the load and returning an electrical signal to the charge pump when the load reaches a predetermined voltage; and reducing the capacitance used in one or more stages of the charge pump in response to the signal to provide a reduced current output from the charge pump.
14. A method of charging a load to a predetermined voltage and maintaining the voltage on the load by: increasing voltage from a base voltage to an output voltage by means of a charge pump; detecting the voltage on the load and returning an electrical signal to the charge pump when the load reaches a predetermined voltage; and reducing the voltage used in one or more stages of the charge pump in response to the signal to provide a reduced current output from the charge pump.
PCT/US2003/039772 2002-12-23 2003-12-11 High voltage ripple reduction and substrate protection WO2004062074A2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
AU2003297939A AU2003297939A1 (en) 2002-12-23 2003-12-11 High voltage ripple reduction and substrate protection
JP2004565457A JP2006512887A (en) 2002-12-23 2003-12-11 High voltage ripple reduction and board protection
EP03797012A EP1576717A2 (en) 2002-12-23 2003-12-11 High voltage ripple reduction and substrate protection

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/328,686 US6734718B1 (en) 2002-12-23 2002-12-23 High voltage ripple reduction
US10/328,686 2002-12-23

Publications (2)

Publication Number Publication Date
WO2004062074A2 true WO2004062074A2 (en) 2004-07-22
WO2004062074A3 WO2004062074A3 (en) 2004-11-04

Family

ID=32229997

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2003/039772 WO2004062074A2 (en) 2002-12-23 2003-12-11 High voltage ripple reduction and substrate protection

Country Status (8)

Country Link
US (2) US6734718B1 (en)
EP (1) EP1576717A2 (en)
JP (1) JP2006512887A (en)
KR (1) KR20050098843A (en)
CN (1) CN1729610A (en)
AU (1) AU2003297939A1 (en)
TW (1) TW200428743A (en)
WO (1) WO2004062074A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7116155B2 (en) 2002-12-23 2006-10-03 Sandisk Corporation High voltage ripple reduction and substrate protection

Families Citing this family (50)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2004274861A (en) * 2003-03-07 2004-09-30 Matsushita Electric Ind Co Ltd Boosting circuit
TW200427223A (en) * 2003-05-29 2004-12-01 Macronix Int Co Ltd Voltage stabilizer of charge pump
KR100526344B1 (en) * 2003-08-12 2005-11-08 삼성전자주식회사 Apparatus and method for controlling boosted voltage
US7621463B2 (en) * 2005-01-12 2009-11-24 Flodesign, Inc. Fluid nozzle system using self-propelling toroidal vortices for long-range jet impact
US7737765B2 (en) * 2005-03-14 2010-06-15 Silicon Storage Technology, Inc. Fast start charge pump for voltage regulators
US7362084B2 (en) 2005-03-14 2008-04-22 Silicon Storage Technology, Inc. Fast voltage regulators for charge pumps
JP2006325292A (en) * 2005-05-17 2006-11-30 Matsushita Electric Ind Co Ltd Charge pump system of boosting circuit and antenna switch
KR100732277B1 (en) * 2005-05-30 2007-06-25 주식회사 하이닉스반도체 Modulator/demodulator in RFID with non-volatile ferroelectric memory
US7339834B2 (en) 2005-06-03 2008-03-04 Sandisk Corporation Starting program voltage shift with cycling of non-volatile memory
JP2007037316A (en) * 2005-07-28 2007-02-08 Matsushita Electric Ind Co Ltd Charge pump circuit and semiconductor integrated circuit therewith
WO2007017926A1 (en) * 2005-08-08 2007-02-15 Spansion Llc Semiconductor device and control method thereof
US7605579B2 (en) * 2006-09-18 2009-10-20 Saifun Semiconductors Ltd. Measuring and controlling current consumption and output current of charge pumps
US7733165B2 (en) * 2007-02-27 2010-06-08 Infineon Technologies Ag Circuit arrangement with interference protection
US8044705B2 (en) * 2007-08-28 2011-10-25 Sandisk Technologies Inc. Bottom plate regulation of charge pumps
US8040175B2 (en) * 2007-10-24 2011-10-18 Cypress Semiconductor Corporation Supply regulated charge pump system
US7795951B2 (en) 2007-11-30 2010-09-14 Freescale Semiconductor, Inc. High-dynamic range low ripple voltage multiplier
US7586362B2 (en) * 2007-12-12 2009-09-08 Sandisk Corporation Low voltage charge pump with regulation
US7586363B2 (en) * 2007-12-12 2009-09-08 Sandisk Corporation Diode connected regulation of charge pumps
JP2009183111A (en) * 2008-01-31 2009-08-13 Panasonic Corp Charge pump circuit and electronic equipment equipped with same
US7969235B2 (en) 2008-06-09 2011-06-28 Sandisk Corporation Self-adaptive multi-stage charge pump
US20090302930A1 (en) * 2008-06-09 2009-12-10 Feng Pan Charge Pump with Vt Cancellation Through Parallel Structure
US8710907B2 (en) * 2008-06-24 2014-04-29 Sandisk Technologies Inc. Clock generator circuit for a charge pump
US7683700B2 (en) * 2008-06-25 2010-03-23 Sandisk Corporation Techniques of ripple reduction for charge pumps
US7795952B2 (en) * 2008-12-17 2010-09-14 Sandisk Corporation Regulation of recovery rates in charge pumps
US7973592B2 (en) * 2009-07-21 2011-07-05 Sandisk Corporation Charge pump with current based regulation
US8339183B2 (en) * 2009-07-24 2012-12-25 Sandisk Technologies Inc. Charge pump with reduced energy consumption through charge sharing and clock boosting suitable for high voltage word line in flash memories
US20110133820A1 (en) * 2009-12-09 2011-06-09 Feng Pan Multi-Stage Charge Pump with Variable Number of Boosting Stages
US20110148509A1 (en) 2009-12-17 2011-06-23 Feng Pan Techniques to Reduce Charge Pump Overshoot
US8339185B2 (en) 2010-12-20 2012-12-25 Sandisk 3D Llc Charge pump system that dynamically selects number of active stages
US8294509B2 (en) 2010-12-20 2012-10-23 Sandisk Technologies Inc. Charge pump systems with reduction in inefficiencies due to charge sharing between capacitances
US8605401B2 (en) * 2011-04-29 2013-12-10 Altera Corporation Systems and methods for securing a programmable device against an over-voltage attack
US8699247B2 (en) 2011-09-09 2014-04-15 Sandisk Technologies Inc. Charge pump system dynamically reconfigurable for read and program
US8400212B1 (en) 2011-09-22 2013-03-19 Sandisk Technologies Inc. High voltage charge pump regulation system with fine step adjustment
US8514628B2 (en) 2011-09-22 2013-08-20 Sandisk Technologies Inc. Dynamic switching approach to reduce area and power consumption of high voltage charge pumps
CN102522117B (en) * 2011-12-30 2015-01-07 上海复旦微电子集团股份有限公司 Memory circuit
US9337717B2 (en) 2012-07-19 2016-05-10 Freescale Semiconductor, Inc. System on a chip, apparatus and method for voltage ripple reduction on a power supply line of an integrated circuit device operable in at least two modes
CN102832807B (en) * 2012-08-31 2014-07-02 电子科技大学 Current control circuit for charge pump
US8710909B2 (en) 2012-09-14 2014-04-29 Sandisk Technologies Inc. Circuits for prevention of reverse leakage in Vth-cancellation charge pumps
US8836412B2 (en) 2013-02-11 2014-09-16 Sandisk 3D Llc Charge pump with a power-controlled clock buffer to reduce power consumption and output voltage ripple
US8981835B2 (en) 2013-06-18 2015-03-17 Sandisk Technologies Inc. Efficient voltage doubler
US9024680B2 (en) 2013-06-24 2015-05-05 Sandisk Technologies Inc. Efficiency for charge pumps with low supply voltages
US9077238B2 (en) 2013-06-25 2015-07-07 SanDisk Technologies, Inc. Capacitive regulation of charge pumps without refresh operation interruption
US9007046B2 (en) 2013-06-27 2015-04-14 Sandisk Technologies Inc. Efficient high voltage bias regulation circuit
US9083231B2 (en) 2013-09-30 2015-07-14 Sandisk Technologies Inc. Amplitude modulation for pass gate to improve charge pump efficiency
US9154027B2 (en) 2013-12-09 2015-10-06 Sandisk Technologies Inc. Dynamic load matching charge pump for reduced current consumption
US9917507B2 (en) 2015-05-28 2018-03-13 Sandisk Technologies Llc Dynamic clock period modulation scheme for variable charge pump load currents
US9647536B2 (en) 2015-07-28 2017-05-09 Sandisk Technologies Llc High voltage generation using low voltage devices
US9520776B1 (en) 2015-09-18 2016-12-13 Sandisk Technologies Llc Selective body bias for charge pump transfer switches
CN108418419A (en) * 2018-04-17 2018-08-17 武汉新芯集成电路制造有限公司 Charge pump
CN115729573A (en) * 2021-09-01 2023-03-03 富联精密电子(天津)有限公司 Firmware upgrading method, device, chip and computer storage medium

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3697860A (en) * 1971-03-15 1972-10-10 Westinghouse Electric Corp Dc static switch circuit with a main switch device and a power sharing circuit portion
US4583157A (en) * 1985-02-08 1986-04-15 At&T Bell Laboratories Integrated circuit having a variably boosted node
US5563779A (en) * 1994-12-05 1996-10-08 Motorola, Inc. Method and apparatus for a regulated supply on an integrated circuit
EP0780515A1 (en) * 1995-12-21 1997-06-25 BWG Butzbacher Weichenbau GmbH Device for holding down a rail
US6018264A (en) * 1998-02-11 2000-01-25 Lg Semicon Co., Ltd. Pumping circuit with amplitude limited to prevent an over pumping for semiconductor device
EP1111763A2 (en) * 1999-12-23 2001-06-27 Texas Instruments Deutschland Gmbh DC/DC Converter and method of operating a DC/DC converter
US6424570B1 (en) * 2001-06-26 2002-07-23 Advanced Micro Devices, Inc. Modulated charge pump with uses an analog to digital converter to compensate for supply voltage variations

Family Cites Families (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4511811A (en) 1982-02-08 1985-04-16 Seeq Technology, Inc. Charge pump for providing programming voltage to the word lines in a semiconductor memory array
US4636748A (en) 1985-06-26 1987-01-13 Data General Corporation Charge pump for use in a phase-locked loop
US4736121A (en) 1985-09-10 1988-04-05 Sos Microelettronica S.p.A. Charge pump circuit for driving N-channel MOS transistors
US4888738A (en) 1988-06-29 1989-12-19 Seeq Technology Current-regulated, voltage-regulated erase circuit for EEPROM memory
US5392205A (en) 1991-11-07 1995-02-21 Motorola, Inc. Regulated charge pump and method therefor
US5436587A (en) 1993-11-24 1995-07-25 Sundisk Corporation Charge pump circuit with exponetral multiplication
US5508971A (en) 1994-10-17 1996-04-16 Sandisk Corporation Programmable power generation circuit for flash EEPROM memory systems
US5596532A (en) 1995-10-18 1997-01-21 Sandisk Corporation Flash EEPROM self-adaptive voltage generation circuit operative within a continuous voltage source range
US5625544A (en) 1996-04-25 1997-04-29 Programmable Microelectronics Corp. Charge pump
JP2917914B2 (en) * 1996-05-17 1999-07-12 日本電気株式会社 Boost circuit
US6188590B1 (en) 1996-12-18 2001-02-13 Macronix International Co., Ltd. Regulator system for charge pump circuits
KR100261964B1 (en) 1997-11-21 2000-07-15 김영환 Charge pump circuit
US6023187A (en) * 1997-12-23 2000-02-08 Mitsubishi Semiconductor America, Inc. Voltage pump for integrated circuit and operating method thereof
US6208542B1 (en) 1998-06-30 2001-03-27 Sandisk Corporation Techniques for storing digital data in an analog or multilevel memory
US6044019A (en) 1998-10-23 2000-03-28 Sandisk Corporation Non-volatile memory with improved sensing and method therefor
US6370046B1 (en) 2000-08-31 2002-04-09 The Board Of Trustees Of The University Of Illinois Ultra-capacitor based dynamically regulated charge pump power converter
TW578377B (en) 2000-05-10 2004-03-01 Sanyo Electric Co Charge-pump circuit and method for controlling the same
JP3666805B2 (en) * 2000-09-19 2005-06-29 ローム株式会社 DC / DC converter
JP3558976B2 (en) * 2000-10-04 2004-08-25 日本碍子株式会社 Voltage converter
US6861894B2 (en) 2002-09-27 2005-03-01 Sandisk Corporation Charge pump with Fibonacci number multiplication
US6734718B1 (en) 2002-12-23 2004-05-11 Sandisk Corporation High voltage ripple reduction
US6922096B2 (en) 2003-08-07 2005-07-26 Sandisk Corporation Area efficient charge pump

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3697860A (en) * 1971-03-15 1972-10-10 Westinghouse Electric Corp Dc static switch circuit with a main switch device and a power sharing circuit portion
US4583157A (en) * 1985-02-08 1986-04-15 At&T Bell Laboratories Integrated circuit having a variably boosted node
US5563779A (en) * 1994-12-05 1996-10-08 Motorola, Inc. Method and apparatus for a regulated supply on an integrated circuit
EP0780515A1 (en) * 1995-12-21 1997-06-25 BWG Butzbacher Weichenbau GmbH Device for holding down a rail
US6018264A (en) * 1998-02-11 2000-01-25 Lg Semicon Co., Ltd. Pumping circuit with amplitude limited to prevent an over pumping for semiconductor device
EP1111763A2 (en) * 1999-12-23 2001-06-27 Texas Instruments Deutschland Gmbh DC/DC Converter and method of operating a DC/DC converter
US6424570B1 (en) * 2001-06-26 2002-07-23 Advanced Micro Devices, Inc. Modulated charge pump with uses an analog to digital converter to compensate for supply voltage variations

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7116155B2 (en) 2002-12-23 2006-10-03 Sandisk Corporation High voltage ripple reduction and substrate protection

Also Published As

Publication number Publication date
AU2003297939A1 (en) 2004-07-29
TW200428743A (en) 2004-12-16
CN1729610A (en) 2006-02-01
EP1576717A2 (en) 2005-09-21
US7116155B2 (en) 2006-10-03
WO2004062074A3 (en) 2004-11-04
US20040251956A1 (en) 2004-12-16
US6734718B1 (en) 2004-05-11
JP2006512887A (en) 2006-04-13
AU2003297939A8 (en) 2004-07-29
KR20050098843A (en) 2005-10-12

Similar Documents

Publication Publication Date Title
US6734718B1 (en) High voltage ripple reduction
US8497667B2 (en) Fast voltage regulators for charge pumps
US6724241B1 (en) Variable charge pump circuit with dynamic load
US6128242A (en) Power supply circuit and semiconductor memory device having the same
US8674749B2 (en) Fast start charge pump for voltage regulators
US6597603B2 (en) Dual mode high voltage power supply for providing increased speed in programming during testing of low voltage non-volatile memories
US6373325B1 (en) Semiconductor device with a charge pumping circuit
US7372739B2 (en) High voltage generation and regulation circuit in a memory device
US6842383B2 (en) Method and circuit for operating a memory cell using a single charge pump
US6160440A (en) Scaleable charge pump for use with a low voltage power supply
US20050128814A1 (en) Method of programming a flash memory through boosting a voltage level of a source line
US6208539B1 (en) Two-phase clock charge pump with power regulation
US20120243319A1 (en) Nonvolatile semicondcutor memory device, ic card and portable apparatus
US7656714B2 (en) Bitline bias circuit and nor flash memory device including the bitline bias circuit
US20070146052A1 (en) Charge pump
US5949708A (en) Integrated circuit charge coupling circuit
US7348832B2 (en) Dual-voltage generation system
US7023720B2 (en) Ferroelectric memory device
US7428176B2 (en) Charge pump for programmable semiconductor memory
KR100823178B1 (en) Flash memory device and smart card including the same
WO2008079701A1 (en) Method and system of reducing wordline recovery time

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): BW GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2003797012

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 20038A72191

Country of ref document: CN

WWE Wipo information: entry into national phase

Ref document number: 1020057011790

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 2004565457

Country of ref document: JP

WWP Wipo information: published in national office

Ref document number: 2003797012

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1020057011790

Country of ref document: KR