WO2004072936A2 - Liquid crystal display with integrated digital-analog-converters using the capacitance of data lines - Google Patents

Liquid crystal display with integrated digital-analog-converters using the capacitance of data lines Download PDF

Info

Publication number
WO2004072936A2
WO2004072936A2 PCT/US2004/003805 US2004003805W WO2004072936A2 WO 2004072936 A2 WO2004072936 A2 WO 2004072936A2 US 2004003805 W US2004003805 W US 2004003805W WO 2004072936 A2 WO2004072936 A2 WO 2004072936A2
Authority
WO
WIPO (PCT)
Prior art keywords
column
pixels
mosfets
data
digital data
Prior art date
Application number
PCT/US2004/003805
Other languages
French (fr)
Other versions
WO2004072936A9 (en
WO2004072936A3 (en
Inventor
Frederick P. Herrmann
Original Assignee
Kopin Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Kopin Corporation filed Critical Kopin Corporation
Priority to JP2006503441A priority Critical patent/JP2006517687A/en
Priority to CN200480003635.1A priority patent/CN1748239B/en
Publication of WO2004072936A2 publication Critical patent/WO2004072936A2/en
Publication of WO2004072936A3 publication Critical patent/WO2004072936A3/en
Publication of WO2004072936A9 publication Critical patent/WO2004072936A9/en

Links

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • G09G3/3611Control of matrices with row and column drivers
    • G09G3/3685Details of drivers for data electrodes
    • G09G3/3688Details of drivers for data electrodes suitable for active matrices only
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • G09G3/3611Control of matrices with row and column drivers
    • G09G3/3648Control of matrices with row and column drivers using an active matrix
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/66Digital/analogue converters
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2300/00Aspects of the constitution of display devices
    • G09G2300/04Structural and physical details of display devices
    • G09G2300/0404Matrix technologies
    • G09G2300/0408Integration of the drivers onto the display substrate
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2300/00Aspects of the constitution of display devices
    • G09G2300/04Structural and physical details of display devices
    • G09G2300/0439Pixel structures
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2300/00Aspects of the constitution of display devices
    • G09G2300/04Structural and physical details of display devices
    • G09G2300/0439Pixel structures
    • G09G2300/0452Details of colour pixel setup, e.g. pixel composed of a red, a blue and two green components
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/02Addressing, scanning or driving the display screen or processing steps related thereto
    • G09G2310/0264Details of driving circuits
    • G09G2310/027Details of drivers for data electrodes, the drivers handling digital grey scale data, e.g. use of D/A converters
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • G09G3/3607Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals for displaying colours or for displaying grey scales with a specific pixel layout, e.g. using sub-pixels

Definitions

  • Liquid crystal display (LCD) devices usually consist of two-dimensional arrays of thin-film circuit elements (pixels). Each pixel cooperates with liquid- crystal material to either transmit or prevent light travel through a column of liquid crystal material. The physical size of the pixel array is determined by the application.
  • a two-dimensional (2D) array can include two sets of conductive lines extending in perpendicular directions. Each line extending in one direction can provide signals to a column of the array; each line extending in another direction can provide signals to a row of the array.
  • each row-column position in a 2D array includes a pixel that responds to signals on the lines for the pixel's row and column combination.
  • data lines illustratively called "data lines”
  • scan lines each pixel along a scan line receives a signal that enables the pixel to receive signals from its data line.
  • each scan line provides a periodic scan signal that enables a component in each pixel connected to the scan line to receive a signal from its data line during a brief time interval of each cycle. Therefore, tight synchronization of the scan signals with signals on the data lines is critical to successful array operation. Tight synchronization in turn requires that the driving signals to the data lines be provided with precise timing.
  • the circuitry driving the data lines is termed the “data scanner.”
  • the circuitry driving the scan lines is termed the "select scanner.”
  • the arrays are built on substrates, usually of glass or quartz.
  • the pixel arrays require driving and interface circuitry, and in most cases this circuitry is analog rather than digital, making the circuitry capable of delivering or sensing a range of input signals.
  • the video signal originates in digital form and must be converted to analog form to drive the display.
  • Suitable digital-to-analog (DAC) conversion circuitry can be built using well-known techniques in conventional silicon integrated circuits (ICs). These ICs are mounted on or adjacent to the substrate containing the pixel array and a large number of electrical connections are made between the two.
  • ICs silicon integrated circuits
  • An apparatus and method can convert digital data to analog data using column load capacitances on pairs of column lines of the LCD.
  • the apparatus can include a data bus containing digital data.
  • a row buffer can be coupled to the data bus for receiving and distributing the digital data.
  • a switch network can be coupled to the row buffer for converting the digital data received from the row buffer to analog data using column load capacitances on pairs of column lines of the LCD.
  • the switch network can include a plurality of switching devices, where each switching device can be coupled to a respective pair of column lines of the LCD.
  • Each switching device can include a logic circuit which can receive digital data from the row buffer and at least three MOSFETs which can convert the received digital data received from the logic circuit to analog data and transmit the analog data through respective column lines.
  • the MOSFETs can be n-channel MOSFETs, p- channel MOSFETs, or a combination of n-channel and p-channel MOSFETs.
  • a first column line of the pair of column lines can be coupled to alternating pixels in a first column of pixels and a second column line of the pair of column lines can be coupled to alternating pixels in a second column of pixels.
  • the pixels of the first column line can be in alternating rows with respect to the pixels in the second column line.
  • the pixels can be arranged in a rectangular layout or the pixels can be arranged in a delta layout.
  • Fig. 1 is a schematic representation of a prior art data scanner
  • Fig. 2 A is a schematic representation of a typical pixel layout for a black and white (B/W) display for the data scanner of Fig. 1;
  • Fig. 2B is a schematic representation of a typical pixel layout for a color display for the data scanner of Fig. 1;
  • Fig. 2C is a circuit diagram of a typical pixel of Figs. 2A and 2B;
  • Figs. 3A-3I are circuit diagrams of a DAC of Fig. 1 converting a digital signal to an analog signal;
  • Fig. 4 is a schematic representation of a data scanner according to an embodiment of the present invention.
  • Fig. 5 A is a schematic representation of a typical pixel layout for the data scanner of Fig. 4;
  • Fig. 5B is a schematic representation of a typical pixel layout for the data scanner of Fig. 4; and Fig. 6 is a circuit diagram of a switch device of Fig. 4. DETAILED DESCRIPTION
  • Fig. 1 shows a data scanner 50 and column load capacitances 160 of an LCD 100.
  • the data scanner 50 includes integrated DACs 140 and amplifiers 150 to drive the column load capacitance 160 of the display 100.
  • the configuration can be used to drive the column load capacitances 160 of black and white (B/W) or color displays.
  • a row buffer 110 distributes digital data arriving from a data bus 130 to the DACs 140 on a pulse received from a clock 120.
  • the DACs 140 operate in parallel and receive the digital data and convert the digital data to analog signals. Because the DACs 140 typically provide a high impedance output, display applications need the amplifiers 150 to drive the column load capacitance 160.
  • the switched-capaeitor DACs 140 require the amplifiers 150 because the column load capacitances 160 are typically greater than practically realizable DAC capacitors 330, 340 (Figs. 3A-3I).
  • the amplifiers 150 provide a greater output to the column load capacitances 160 of column lines 135 of the display 100.
  • Fig. 2A shows a typical pixel array and column line 135 layout for a display
  • FIG. 2C shows a circuit diagram of a typical pixel 200 as shown in Figs. 2A and 2B.
  • the typical pixel 200 includes a MOSFET transistor 220 and a capacitor 160.
  • Each pixel 200 is connected to a row line 210 and a column line 135.
  • the row line 210 controls the gate of MOSFET 220, which turns the pixel on and off.
  • the MOSFET 220 is turned on, the pixel 200 is driven by the column load capacitance 160 (FIG. 1) on the column line 135.
  • Figs. 3A-3I shows a switched-capaeitor DAC 140 converting a digital signal to an analog signal.
  • the simple bit-serial DAC 140 includes two capacitors 330, 340 and two switches 310, 320.
  • Switch 310 may be connected high, connected low, or left open.
  • Switch 320 may connect the top plates of capacitors 330 and 340 or may be left open.
  • Bit-parallel DACs using more capacitors and appropriate switch configurations can also be used.
  • Fig. 1 Numerous problems arise when using switch-capacitor DACs 140 and associated amplifiers 150 (Fig. 1).
  • the capacitors 330, 340 of the DACs 140 must be well-matched for predictable charge sharing.
  • the example of Figs. 3A-3I relies on the capacitors 330, 340 being equal, so that the charge is shared equally when switch 320 is closed.
  • Embodiments of the present invention eliminate the need for specific switched-capaeitor DACs 140 and their associated amplifiers 150. As shown in Fig. 4, the DACs 140 and amplifiers 150 (Figs. 1-31) of the data scanner 50 are replaced by a switch network that utilizes the column line capacitances 160 to convert the digital signals to analog signals.
  • a row buffer 110 distributes digital data arriving from a data bus 130 to switches 410 on a pulse received from a clock 120.
  • the switches 410 convert the digital data to analog signals using the column load capacitances 160 of a pair of column lines 135.
  • Fig. 5 A shows pixel array layout connections required to convert the digital signal to an analog signal using the switch 410 and column load capacitances 160 for displays using a rectangular layout
  • Fig. 5B shows pixel array layout connections for displays using a delta layout.
  • a rectangular layout is commonly used for B/W displays and a "delta" layout is commonly used for color displays.
  • Fig. 6 shows a circuit diagram of the switch 410 of Fig. 4.
  • the switch 410 includes five MOSFET transistors 610, 620, 630, 640, and 650.
  • the gates of each MOSFET are connected to a logic circuit 660.
  • the logic circuit 660 contains the digital data received from the row buffer 110 (FIG. 4) and distributes the digital data to the MOSFETs.
  • MOSFETs 610 and 630 perform a similar operation of switch 310 of FIG. 3.
  • MOSFET 610 can drive the column high to VFS
  • MOSFET 630 can drive it low, or both MOSFETs can be turned off for an open connection.
  • MOSFET 650 performs a similar operation of switch 320 of FIG. 3, connecting the two columns to equalize charge.
  • FIG. 6 uses n-channel MOSFETs for switches.
  • P-channel MOSFET or complementary pairs of n- and p-channel MOSFETs may also be used.
  • Additional MOSFETs may be used for charge injection cancellation, using the well- known technique in which both source and drain of a compensating MOSFET are connected to the high-impedance side of the switch, and in which the gate of the compensating MOSFET is driven with the logical inverse of the gate of the switch MOSFET, and in which the compensating MOSFET is one half the size of the switch MOSFET.

Abstract

An apparatus and method can convert digital data to analog data using column load capacitances on pairs of column lines of the LCD. The apparatus includes a data bus containing digital data. A row buffer is coupled to the data bus for receiving and distributing the digital data. A switch network is coupled to the row buffer for converting the digital data received from the row buffer to analog data using column load capacitances on pairs of column lines of the LCD.

Description

LIQUID CRYSTAL DISPLAY WITH INTEGRATED DIGITAL-ANALOG-CONVERTERS
RELATED APPLICATION
This application claims the benefit of U.S. Provisional Application No. 60/446,651, filed on February 11, 2003, the entire teachings of which are incorporated herein by reference.
BACKGROUND
Liquid crystal display (LCD) devices usually consist of two-dimensional arrays of thin-film circuit elements (pixels). Each pixel cooperates with liquid- crystal material to either transmit or prevent light travel through a column of liquid crystal material. The physical size of the pixel array is determined by the application.
A two-dimensional (2D) array, for example, can include two sets of conductive lines extending in perpendicular directions. Each line extending in one direction can provide signals to a column of the array; each line extending in another direction can provide signals to a row of the array.
Conventionally, each row-column position in a 2D array includes a pixel that responds to signals on the lines for the pixel's row and column combination. Through one set of parallel lines, illustratively called "data lines," each pixel receives signals that determine its state. Through the other set of parallel lines, illustratively called "scan lines," each pixel along a scan line receives a signal that enables the pixel to receive signals from its data line.
In conventional arrays, each scan line provides a periodic scan signal that enables a component in each pixel connected to the scan line to receive a signal from its data line during a brief time interval of each cycle. Therefore, tight synchronization of the scan signals with signals on the data lines is critical to successful array operation. Tight synchronization in turn requires that the driving signals to the data lines be provided with precise timing. The circuitry driving the data lines is termed the "data scanner." The circuitry driving the scan lines is termed the "select scanner."
The arrays are built on substrates, usually of glass or quartz. The pixel arrays require driving and interface circuitry, and in most cases this circuitry is analog rather than digital, making the circuitry capable of delivering or sensing a range of input signals. However, in many applications the video signal originates in digital form and must be converted to analog form to drive the display. Suitable digital-to-analog (DAC) conversion circuitry can be built using well-known techniques in conventional silicon integrated circuits (ICs). These ICs are mounted on or adjacent to the substrate containing the pixel array and a large number of electrical connections are made between the two. The cost of the peripheral drive, interface chips, mounting, and electrical connections to the display can constitute a significant proportion of the overall cost of a system containing the display.
SUMMARY
If the ICs and connections can be eliminated or greatly reduced by integrating suitable circuitry on the substrate, then the system cost can be reduced and its reliability improved.
An apparatus and method can convert digital data to analog data using column load capacitances on pairs of column lines of the LCD. The apparatus can include a data bus containing digital data. A row buffer can be coupled to the data bus for receiving and distributing the digital data. A switch network can be coupled to the row buffer for converting the digital data received from the row buffer to analog data using column load capacitances on pairs of column lines of the LCD.
The switch network can include a plurality of switching devices, where each switching device can be coupled to a respective pair of column lines of the LCD. Each switching device can include a logic circuit which can receive digital data from the row buffer and at least three MOSFETs which can convert the received digital data received from the logic circuit to analog data and transmit the analog data through respective column lines. The MOSFETs can be n-channel MOSFETs, p- channel MOSFETs, or a combination of n-channel and p-channel MOSFETs.
A first column line of the pair of column lines can be coupled to alternating pixels in a first column of pixels and a second column line of the pair of column lines can be coupled to alternating pixels in a second column of pixels. The pixels of the first column line can be in alternating rows with respect to the pixels in the second column line. The pixels can be arranged in a rectangular layout or the pixels can be arranged in a delta layout.
BRIEF DESCRIPTION OF THE DRAWINGS The foregoing and other objects, features and advantages of the invention will be apparent from the following more particular description of particular embodiments of the invention, as illustrated in the accompanying drawings in which like reference characters refer to the same parts throughout the different views. The drawings are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the invention.
Fig. 1 is a schematic representation of a prior art data scanner; Fig. 2 A is a schematic representation of a typical pixel layout for a black and white (B/W) display for the data scanner of Fig. 1;
Fig. 2B is a schematic representation of a typical pixel layout for a color display for the data scanner of Fig. 1;
Fig. 2C is a circuit diagram of a typical pixel of Figs. 2A and 2B; Figs. 3A-3I are circuit diagrams of a DAC of Fig. 1 converting a digital signal to an analog signal;
Fig. 4 is a schematic representation of a data scanner according to an embodiment of the present invention;
Fig. 5 A is a schematic representation of a typical pixel layout for the data scanner of Fig. 4;
Fig. 5B is a schematic representation of a typical pixel layout for the data scanner of Fig. 4; and Fig. 6 is a circuit diagram of a switch device of Fig. 4. DETAILED DESCRIPTION
Fig. 1 shows a data scanner 50 and column load capacitances 160 of an LCD 100. The data scanner 50 includes integrated DACs 140 and amplifiers 150 to drive the column load capacitance 160 of the display 100. The configuration can be used to drive the column load capacitances 160 of black and white (B/W) or color displays. Generally, a row buffer 110 distributes digital data arriving from a data bus 130 to the DACs 140 on a pulse received from a clock 120. The DACs 140 operate in parallel and receive the digital data and convert the digital data to analog signals. Because the DACs 140 typically provide a high impedance output, display applications need the amplifiers 150 to drive the column load capacitance 160. In particular, the switched-capaeitor DACs 140 require the amplifiers 150 because the column load capacitances 160 are typically greater than practically realizable DAC capacitors 330, 340 (Figs. 3A-3I). Thus, the amplifiers 150 provide a greater output to the column load capacitances 160 of column lines 135 of the display 100. Fig. 2A shows a typical pixel array and column line 135 layout for a display
100 with pixels 200 in a "rectangular" arrangement, while Fig. 2B shows a typical pixel array and column line 135 layout for a display 100 with pixels in a "delta" arrangement. The "rectangular" arrangement is commonly used for B/W displays, while the "delta" arrangement is commonly used for color displays. It should be understood by one skilled in the art that the "rectangular" and "delta" arrangements can be used for either B/W or color displays. The letters RGB stand for Red, Green, and Blue and are well known in the art for color displays. Rectangular pixels 200 are used in both black-and-white and color displays, typically with square pixels for monochrome and rectangular stripes (height-width ratio = 3:1) for color. Fig. 2C shows a circuit diagram of a typical pixel 200 as shown in Figs. 2A and 2B. The typical pixel 200 includes a MOSFET transistor 220 and a capacitor 160. Each pixel 200 is connected to a row line 210 and a column line 135. The row line 210 controls the gate of MOSFET 220, which turns the pixel on and off. When the MOSFET 220 is turned on, the pixel 200 is driven by the column load capacitance 160 (FIG. 1) on the column line 135.
Figs. 3A-3I shows a switched-capaeitor DAC 140 converting a digital signal to an analog signal. The simple bit-serial DAC 140 includes two capacitors 330, 340 and two switches 310, 320. Switch 310 may be connected high, connected low, or left open. Switch 320 may connect the top plates of capacitors 330 and 340 or may be left open. Bit-parallel DACs using more capacitors and appropriate switch configurations can also be used. In this example, as illustrated sequentially in Figs. 3A-3I, a 16 bit digital input code, 1101 or 16 decimal, is converted to an analog signal which is 13/16 VFS, where VFS = full-scale output voltage.
Numerous problems arise when using switch-capacitor DACs 140 and associated amplifiers 150 (Fig. 1). First, the capacitors 330, 340 of the DACs 140 must be well-matched for predictable charge sharing. The example of Figs. 3A-3I relies on the capacitors 330, 340 being equal, so that the charge is shared equally when switch 320 is closed. Second, it is hard to integrate DACs 140 on fine pitch column lines 135 because more area is needed for well-matched DAC capacitors 330, 340. If the DAC capacitors 330, 340 are too small, then undesirable parasitic capacitances become more significant. Third, it is hard to integrate numerous amplifiers 150 (Fig. 1) on the display 100 because the amplifiers 150 need to be low power, have good matching (i.e., to prevent vertical lines in the image), and be integrated with fine pitch column lines. Lastly, multiplexers may need to be used to share DACs 140 and amplifiers 150 because of size restrictions, adding more complexity to the display 100. Embodiments of the present invention eliminate the need for specific switched-capaeitor DACs 140 and their associated amplifiers 150. As shown in Fig. 4, the DACs 140 and amplifiers 150 (Figs. 1-31) of the data scanner 50 are replaced by a switch network that utilizes the column line capacitances 160 to convert the digital signals to analog signals. That is, new switched capacitor DACs are constructed using the switch network and the column load capacitances 160 as the DAC capacitors. In this configuration, a row buffer 110 distributes digital data arriving from a data bus 130 to switches 410 on a pulse received from a clock 120. The switches 410 convert the digital data to analog signals using the column load capacitances 160 of a pair of column lines 135. Fig. 5 A shows pixel array layout connections required to convert the digital signal to an analog signal using the switch 410 and column load capacitances 160 for displays using a rectangular layout, while Fig. 5B shows pixel array layout connections for displays using a delta layout. As shown, a rectangular layout is commonly used for B/W displays and a "delta" layout is commonly used for color displays. Each column line pair 500 is connected to one pixel 200 per row. The column pairs 500 have matched column capacitances if they have the same number of left and right connected pixels 200. The use of column line pairs 500 suggests more display area, which reduces the active pixel aperture. However, in anticipated technology, the pixel aperture is limited by optical, LC, and other issues and not by the interconnect pitch.
Fig. 6 shows a circuit diagram of the switch 410 of Fig. 4. The switch 410 includes five MOSFET transistors 610, 620, 630, 640, and 650. The gates of each MOSFET are connected to a logic circuit 660. The logic circuit 660 contains the digital data received from the row buffer 110 (FIG. 4) and distributes the digital data to the MOSFETs. MOSFETs 610 and 630 perform a similar operation of switch 310 of FIG. 3. MOSFET 610 can drive the column high to VFS, MOSFET 630 can drive it low, or both MOSFETs can be turned off for an open connection. Similarly, MOSFET 650 performs a similar operation of switch 320 of FIG. 3, connecting the two columns to equalize charge. Optional MOSFETs 620 and 640 are provided for symmetry to MOSFETs 610 and 630. The circuit can be operated with MOSFETs 610 and 630 driving the left column line while, charge is accumulating on the right column line, or else with MOSFETs 620 and 640 driving the right column line, while charge is accumulating on the left column line.
FIG. 6 uses n-channel MOSFETs for switches. However, P-channel MOSFET or complementary pairs of n- and p-channel MOSFETs may also be used. Additional MOSFETs may be used for charge injection cancellation, using the well- known technique in which both source and drain of a compensating MOSFET are connected to the high-impedance side of the switch, and in which the gate of the compensating MOSFET is driven with the logical inverse of the gate of the switch MOSFET, and in which the compensating MOSFET is one half the size of the switch MOSFET. While this invention has been particularly shown and described with references to particular embodiments, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the scope of the invention encompassed by the appended claims.

Claims

CLAIMSWhat is claimed is:
1. A data scanner for driving a liquid crystal display (LCD), comprising: a data bus, the data bus containing digital data; a row buffer coupled to the data bus for receiving and distributing the digital data received from the data bus; and a switch network coupled to the row buffer, the switch network converting digital data received from the row buffer to analog data using column load capacitances on pairs of column lines of the LCD.
2. The data scanner of claim 1, wherein the switch network includes a plurality of switching devices, each switching device coupled to a respective pair of column lines of the LCD.
3. The device of claim 2, wherein each switching device includes: a logic circuit, the logic circuit receiving digital data from the row buffer; at least three MOSFETs, the MOSFETs converting the received digital data received from the logic circuit to analog data and transmitting the analog data through respective column lines.
4. The device of claim 3, wherein the MOSFETs are n-channel MOSFETS.
5. The device of claim 3, wherein the MOSFETs are p-channel MOSFETS.
6. The device of claim 3', wherein the MOSFETs are a combination of n- channel MOSFETS and p-channel MOSFETs.
7. The device of claim 1, where a first column line of the pair of column lines is coupled to alternating pixels in a first column of pixels and a second column line of the pair of column lines is coupled to alternating pixels in a second column of pixels, the pixels of the first column line being in alternating rows with respect to the pixels in the second column line.
8. The device of claim 7, where the pixels are arranged in a rectangular layout.
9. The device of claim 7, where the pixels are arranged in a delta layout.
10. A method for driving a liquid crystal display (LCD), comprising: receiving digital data in a row buffer; distributing the digital data to a switch network; converting the digital data to analog data using column load capacitances on pairs of column lines of the LCD.
11. The method of claim 10, wherein the switch network includes a plurality of switching devices, each switching device coupled to a respective pair of column lines of the LCD.
12. The method of claim 11, wherein each switching device includes: a logic circuit, the logic circuit receiving digital data from the row buffer; and at least three MOSFETs, the MOSFETs converting the received digital data received from the logic circuit to analog data and transmitting the analog data through respective column lines.
13. The method of claim 12, wherein the MOSFETs are n-channel MOSFETS.
14. The method of claim 12, wherein the MOSFETs are p-channel MOSFETS.
15. The method of claim 12, wherein the MOSFETs are a combination of n- channel MOSFETS and p-channel MOSFETs.
16. The method of claim 10, where a first column line of the pair of column lines is coupled to alternating pixels in a first column of pixels and a second column line of the pair of column lines is coupled to alternating pixels in a second column of pixels, the pixels of the first column line being in alternating rows with respect to the pixels in the second column line.
17. The method of claim 16, where the pixels are arranged in a rectangular layout.
18. The method of claim 16, where the pixels are arranged in a delta layout.
PCT/US2004/003805 2003-02-11 2004-02-10 Liquid crystal display with integrated digital-analog-converters using the capacitance of data lines WO2004072936A2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP2006503441A JP2006517687A (en) 2003-02-11 2004-02-10 Liquid crystal display with integrated digital-to-analog converter using data line capacitance
CN200480003635.1A CN1748239B (en) 2003-02-11 2004-02-10 Data scanner for driving liquid crystal display and drive method thereof

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US44665103P 2003-02-11 2003-02-11
US60/446,651 2003-02-11

Publications (3)

Publication Number Publication Date
WO2004072936A2 true WO2004072936A2 (en) 2004-08-26
WO2004072936A3 WO2004072936A3 (en) 2004-10-14
WO2004072936A9 WO2004072936A9 (en) 2004-11-25

Family

ID=32869543

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2004/003805 WO2004072936A2 (en) 2003-02-11 2004-02-10 Liquid crystal display with integrated digital-analog-converters using the capacitance of data lines

Country Status (6)

Country Link
US (1) US7595782B2 (en)
JP (1) JP2006517687A (en)
KR (1) KR20050097542A (en)
CN (1) CN1748239B (en)
TW (1) TWI339954B (en)
WO (1) WO2004072936A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2005078696A1 (en) * 2004-02-14 2005-08-25 Koninklijke Philips Electronics N.V. Active matrix display devices

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100769448B1 (en) * 2006-01-20 2007-10-22 삼성에스디아이 주식회사 Digital-Analog Converter and Data driver, Flat Panel Display using thereof
KR100776488B1 (en) * 2006-02-09 2007-11-16 삼성에스디아이 주식회사 Data driver and Flat Panel Display device using thereof
KR100805587B1 (en) * 2006-02-09 2008-02-20 삼성에스디아이 주식회사 Digital-Analog Converter and Data driver, Flat Panel Display device using thereof
KR100776489B1 (en) * 2006-02-09 2007-11-16 삼성에스디아이 주식회사 Data driver and driving method thereof
JP5141418B2 (en) * 2008-07-24 2013-02-13 セイコーエプソン株式会社 Image display control device, program, and image display control method
TWI629634B (en) * 2017-08-17 2018-07-11 義隆電子股份有限公司 Touch sensing method for a touch with display device and the touch with display device

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0273995A1 (en) * 1987-01-08 1988-07-13 Hosiden Electronics Co., Ltd. Planar display device
US5619225A (en) * 1993-07-30 1997-04-08 Canon Kabushiki Kaisha Liquid crystal display apparatus and method of driving the same
US20020054005A1 (en) * 2000-09-11 2002-05-09 Edwards Martin John Matrix display devices
US20020135557A1 (en) * 2001-03-20 2002-09-26 Koninklijke Philips Electronics N.V. Column driving circuit and method for driving pixels in a column row matrix

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
NL8601063A (en) * 1986-04-25 1987-11-16 Philips Nv DISPLAY FOR COLOR RENDERING.
GB2245741A (en) * 1990-06-27 1992-01-08 Philips Electronic Associated Active matrix liquid crystal devices
US5589847A (en) 1991-09-23 1996-12-31 Xerox Corporation Switched capacitor analog circuits using polysilicon thin film technology
US5739805A (en) * 1994-12-15 1998-04-14 David Sarnoff Research Center, Inc. Matrix addressed LCD display having LCD age indication, and autocalibrated amplification driver, and a cascaded column driver with capacitor-DAC operating on split groups of data bits
US6281891B1 (en) * 1995-06-02 2001-08-28 Xerox Corporation Display with array and multiplexer on substrate and with attached digital-to-analog converter integrated circuit having many outputs
US6040812A (en) * 1996-06-19 2000-03-21 Xerox Corporation Active matrix display with integrated drive circuitry
KR100204794B1 (en) * 1996-12-28 1999-06-15 구본준 Thin film transistor liquid crystal display device
JP4046811B2 (en) * 1997-08-29 2008-02-13 ソニー株式会社 Liquid crystal display
KR100396160B1 (en) * 1997-11-01 2003-11-28 엘지.필립스 엘시디 주식회사 Data Driving Circuit for Liquid Crystal Panel
GB0008019D0 (en) * 2000-03-31 2000-05-17 Koninkl Philips Electronics Nv Display device having current-addressed pixels
JP3835113B2 (en) * 2000-04-26 2006-10-18 セイコーエプソン株式会社 Data line driving circuit of electro-optical panel, control method thereof, electro-optical device, and electronic apparatus
GB0028875D0 (en) * 2000-11-28 2001-01-10 Koninkl Philips Electronics Nv Active matrix liquid crystal display devices
GB0105148D0 (en) * 2001-03-02 2001-04-18 Koninkl Philips Electronics Nv Active Matrix Display Device
GB0105147D0 (en) * 2001-03-02 2001-04-18 Koninkl Philips Electronics Nv Active matrix display device
US6897843B2 (en) * 2001-07-14 2005-05-24 Koninklijke Philips Electronics N.V. Active matrix display devices
US6445325B1 (en) * 2001-08-30 2002-09-03 Texas Instruments Incorporated Piecewise linear digital to analog conversion
GB0125173D0 (en) * 2001-10-19 2001-12-12 Koninkl Philips Electronics Nv Display driver and driving method
JP3562585B2 (en) * 2002-02-01 2004-09-08 日本電気株式会社 Liquid crystal display device and driving method thereof

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0273995A1 (en) * 1987-01-08 1988-07-13 Hosiden Electronics Co., Ltd. Planar display device
US5619225A (en) * 1993-07-30 1997-04-08 Canon Kabushiki Kaisha Liquid crystal display apparatus and method of driving the same
US20020054005A1 (en) * 2000-09-11 2002-05-09 Edwards Martin John Matrix display devices
US20020135557A1 (en) * 2001-03-20 2002-09-26 Koninklijke Philips Electronics N.V. Column driving circuit and method for driving pixels in a column row matrix

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2005078696A1 (en) * 2004-02-14 2005-08-25 Koninklijke Philips Electronics N.V. Active matrix display devices

Also Published As

Publication number Publication date
US7595782B2 (en) 2009-09-29
KR20050097542A (en) 2005-10-07
TWI339954B (en) 2011-04-01
WO2004072936A9 (en) 2004-11-25
TW200423547A (en) 2004-11-01
CN1748239B (en) 2014-05-07
WO2004072936A3 (en) 2004-10-14
JP2006517687A (en) 2006-07-27
US20040207779A1 (en) 2004-10-21
CN1748239A (en) 2006-03-15

Similar Documents

Publication Publication Date Title
KR100291158B1 (en) Active matrix type liquid crystal display device
KR100367387B1 (en) High density column drivers for an active matrix display
US7382344B2 (en) Data driving apparatus and method for liquid crystal display
US6049321A (en) Liquid crystal display
US5021774A (en) Method and circuit for scanning capacitive loads
EP0821490B1 (en) Potential generating device
EP1736959B1 (en) Apparatus and method for driving image display device
US8462096B2 (en) Shift register, display and method for driving shift register
KR101222949B1 (en) A driving circuit of liquid crystal display device and a method for driving the same
US7151520B2 (en) Liquid crystal driver circuits
US20160171938A1 (en) Liquid crystal display device
EP0899713A2 (en) Column driver for an active matrix liquid crystal display
US10971091B2 (en) Array substrate, display panel and driving method thereof, and display device
KR20060054811A (en) Driving chip for display device and display device having the same
JP2001134245A (en) Liquid crystal display device
US20120120040A1 (en) Drive Device For Display Circuit, Display Device, And Electronic Apparatus
US7595782B2 (en) Liquid crystal display with integrated digital-analog-converters
JP2000181394A (en) Electrooptical device and driving method therefor and electronic equipment
US20210020135A1 (en) Output circuit of driver
US11069278B2 (en) Gamma reference voltage output circuit of display device
KR20030033016A (en) Device and method for addressing lcd pixels
CN101540147A (en) Liquid crystal display driving device with independent voltage conversion unit
US20070296272A1 (en) Driving device with common driver
KR101080197B1 (en) Data transferring circuit and flat display device
US20060202928A1 (en) Active matrix display devices

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): BW GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
COP Corrected version of pamphlet

Free format text: PAGES 1/17-17/17, DRAWINGS, REPLACED BY NEW PAGES 1/12-12/12; DUE TO LATE TRANSMITTAL BY THE RECEIVING OFFICE

WWE Wipo information: entry into national phase

Ref document number: 20048036351

Country of ref document: CN

Ref document number: 2006503441

Country of ref document: JP

WWE Wipo information: entry into national phase

Ref document number: 1020057014561

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 1020057014561

Country of ref document: KR

122 Ep: pct application non-entry in european phase