WO2004079797A2 - High speed electronics interconnect and method of manufacture - Google Patents

High speed electronics interconnect and method of manufacture Download PDF

Info

Publication number
WO2004079797A2
WO2004079797A2 PCT/US2004/006694 US2004006694W WO2004079797A2 WO 2004079797 A2 WO2004079797 A2 WO 2004079797A2 US 2004006694 W US2004006694 W US 2004006694W WO 2004079797 A2 WO2004079797 A2 WO 2004079797A2
Authority
WO
WIPO (PCT)
Prior art keywords
dielectric
chip
pcb
trench
interconnection
Prior art date
Application number
PCT/US2004/006694
Other languages
French (fr)
Other versions
WO2004079797A3 (en
Inventor
Achyut Dutta
Original Assignee
Achyut Dutta
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Achyut Dutta filed Critical Achyut Dutta
Publication of WO2004079797A2 publication Critical patent/WO2004079797A2/en
Publication of WO2004079797A3 publication Critical patent/WO2004079797A3/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/58Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
    • H01L23/64Impedance arrangements
    • H01L23/66High-frequency adaptations
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5383Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0655Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next to each other
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01PWAVEGUIDES; RESONATORS, LINES, OR OTHER DEVICES OF THE WAVEGUIDE TYPE
    • H01P1/00Auxiliary devices
    • H01P1/20Frequency-selective devices, e.g. filters
    • H01P1/2005Electromagnetic photonic bandgaps [EPB], or photonic bandgaps [PBG]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01PWAVEGUIDES; RESONATORS, LINES, OR OTHER DEVICES OF THE WAVEGUIDE TYPE
    • H01P3/00Waveguides; Transmission lines of the waveguide type
    • H01P3/02Waveguides; Transmission lines of the waveguide type with two longitudinal conductors
    • H01P3/08Microstrips; Strip lines
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • H05K1/0216Reduction of cross-talk, noise or electromagnetic interference
    • H05K1/0236Electromagnetic band-gap structures
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • H05K1/0237High frequency adaptations
    • H05K1/024Dielectric details, e.g. changing the dielectric material around a transmission line
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • H05K1/0237High frequency adaptations
    • H05K1/025Impedance arrangements, e.g. impedance matching, reduction of parasitic impedance
    • H05K1/0253Impedance adaptations of transmission lines by special lay-out of power planes, e.g. providing openings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/58Structural electrical arrangements for semiconductor devices not otherwise provided for
    • H01L2223/64Impedance arrangements
    • H01L2223/66High-frequency adaptations
    • H01L2223/6605High-frequency electrical connections
    • H01L2223/6627Waveguides, e.g. microstrip line, strip line, coplanar line
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05568Disposition the whole external layer protruding from the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05573Single external layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/095Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
    • H01L2924/097Glass-ceramics, e.g. devitrified glass
    • H01L2924/09701Low temperature co-fired ceramic [LTCC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12044OLED
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • H01L2924/13091Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1903Structure including wave guides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1903Structure including wave guides
    • H01L2924/19032Structure including wave guides being a microstrip line type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1903Structure including wave guides
    • H01L2924/19033Structure including wave guides being a coplanar line type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0213Electrical arrangements not otherwise provided for
    • H05K1/0216Reduction of cross-talk, noise or electromagnetic interference
    • H05K1/0218Reduction of cross-talk, noise or electromagnetic interference by printed shielding conductors, ground planes or power plane
    • H05K1/0224Patterned shielding planes, ground planes or power planes
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0296Conductive pattern lay-out details not covered by sub groups H05K1/02 - H05K1/0295
    • H05K1/0298Multilayer circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/03Use of materials for the substrate
    • H05K1/0306Inorganic insulating substrates, e.g. ceramic, glass
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/03Use of materials for the substrate
    • H05K1/0313Organic insulating material
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/01Dielectrics
    • H05K2201/0183Dielectric layers
    • H05K2201/0187Dielectric layers with regions of different dielectrics in the same layer, e.g. in a printed capacitor for locally changing the dielectric properties
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/01Dielectrics
    • H05K2201/0183Dielectric layers
    • H05K2201/0191Dielectric layers wherein the thickness of the dielectric plays an important role
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/07Electric details
    • H05K2201/0707Shielding
    • H05K2201/0715Shielding provided by an outer layer of PCB
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09009Substrate related
    • H05K2201/09036Recesses or grooves in insulating substrate
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09009Substrate related
    • H05K2201/09063Holes or slots in insulating substrate not used for electrical connections
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/09Shape and layout
    • H05K2201/09209Shape and layout details of conductors
    • H05K2201/09654Shape and layout details of conductors covering at least two types of conductors provided for in H05K2201/09218 - H05K2201/095
    • H05K2201/09681Mesh conductors, e.g. as a ground plane
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02PCLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
    • Y02P80/00Climate change mitigation technologies for sector-wide applications
    • Y02P80/30Reducing waste in manufacturing processes; Calculations of released waste quantities

Definitions

  • This invention relates to interconnection of electronics elements in on-chip (intra-chip) and off-chip (inter chip) level interconnection, high-speed connector, cable fabrication, and also high-speed packaging. More particularly, this invention is related to, (a) connecting two or more electronic devices inside the chip (for intrachip connection), (b) connecting the high speed signal line of single or multi processor chips to signal line of single or multi memory chips, which are used in all kinds of computers covering from personnel computer to super-computer, server, storage system, and also in game system, (c) also interface means (as the connector or cable) to connect two or multiple high speed electronics elements, and (d) also high speed packaging to connect the chip to package.
  • This invention is also related to the high-speed electrical interconnection, optical interconnection or both electrical and optical interconnection where two or more high-speed electronics and/or optical elements are required to be connected.
  • FIG. 1 and FIG.2 are the schematic showing part of conventional on-chip (intra) and off-chip (inter-chip) interconnections.
  • on-chip interconnection as shown in FIG. 1 , single substrate 100 comprises with many electronics devices 102, and are connected by the metal conductor 104.
  • Dielectric layer 106 such as silicon oxide for Si device isolates each device.
  • Metal conductor such as Al, Cu, W, and WSi etc. is used for connecting on-chip devices.
  • the chip 120 for example processor
  • chip 130 for example 3
  • multilayered electrical signal lines 110 in the PCB 105 Conventional BGA (ball grid array) and CSP (chip-scaled package) based packaging
  • BPIL-04-001-PCT for high-speed single chip package (for example processor).
  • dies are attached with the ceramic or polymer substrate, containing the matrix of pins. Outside pins located at the bottom-side of chip package (in both packaging cases) connect with the PCB, whereas topside of the package is connected with the heat sink to dissipate heat from the die.
  • Both types of packages provide closer proximity of signal as on-chip. The fidelity of signal occurred due to the conventional interchip electrical signal connections 110 and ground/power 112 through multiplayer PCB 108. It is highly desirable having the board-level electrical interconnects for high-speed interchip connection, which could be compatible with existing IC package such as BGA, CSP etc., and also could be employed conventional PCB technologies.
  • FIG. 3A shows a cross-sectional of a microstrip layout, which refers to a trace routed as the top or bottom layer for example of a PCB for the case of off-chip interconnection.
  • the electrical conductor 140A with width W and thickness T are laid on the dielectric material 142A having height H.
  • the ground or power line 144A is located opposite of the signal conductor 140A.
  • 3B is the cross-sectional view of strip line layout, which uses a trace 140B routed on the inside layer 142B for example of a PCB and has two voltage-reference planes (i.e. power and/or ground) 144B and 144B'.
  • the impedance of the transmission line is directly proport onal to the dielectric constant D r , trace height H, and the inversely proport onal to the trace width !V and trace thickness T.
  • effective dielectri c constant stripline layout compared to microstrip layouts. Besides, these also causes the less dielectric loss in microstripline as compared with stripline. Higher effective dielectric loss experiences much dispersion or signal loss as compared with that of the microstrip line layout.
  • FIG. 4 shows the top view and cross-sectional view of the microstrip line transmission layout, showing the electrical field distribution.
  • the electrical field 146A is spreading both side of the electrical signal line 140A.
  • the effective dielectric constant (using of the same material) of the strip line layout is higher than that of the microstrip line layout.
  • the signal is attenuated more in strip line layout in compared with increasing of the frequency,
  • Microstrip line has comparatively lower propagation delay than the strip line layout for the fixed dielectric constant r . These causes signal skews for the different length signal lines. To minimize the signal skews, lower dielectric constant material is necessary in the interconnection. This is true for both on-chip and off-chip interconnection.
  • Lower dielectric constant material with low dielectric loss offers functions such as (1 ) Higher density interconnection is possible due to reduction of the cross-talk, (2) reducing the capacitance of the interconnection, helping to transfer the signal longer distance, (3) lower propagation delay, and (4) reducing the microwave loss as the field is spread closer to the electrical conductor, and help to transmit the longer distance. In other words, help to transmit the higher speed signal as compared with the higher dielectric constant and with same loss tangent.
  • the microwave loss due to dielectric material and also metal conductor also limits the bandwidth of the interconnection.
  • Microwave-loss occurs due to the electrode structure mainly from skin-depth of the signal. As Cu's skin-depth at 100 GHz is 0.2 jUm, the skin-depth due to the conductor structure is neglected. So, the bandwidth of the interconnection (for both on-chip and off-chip interconnection) is mainly dependent on the factors which include (1) length of the interconnects; (2) microwave-loss, mainly originated from (a) dielectric constant, (b) dielectric loss tangent, and (c) electrode structure.
  • the length dependency can be neglected.
  • the interconnection bandwidth is dependent on the dielectric constant and the material loss tangent. It is very straight forward that increasing the bandwidth can be possible using of the material having the lower loss tangent (dielectric loss).
  • dielectric loss loss
  • the interconnection structure where large portion of the signal (electromagnetic wave) is allowed to pass through the air or dielectric material having the dielectric loss less than the dielectric material on which the signal line is laid out.
  • Another object of the present invention is to provide the interconnection structure for intra-chip (on-chip) interconnection, which is compatible with available IC fabrication technology.
  • Another object of the present invention is to provide the interconnection structure for inter-chip (off-chip) interconnection on the board, which is compatible to available PCB technology.
  • Another object of this invention is to provide the structure for making the high bandwidth connector and cable. This helps to increase the bandwidth of the cable/connector tremendously using the existing material system.
  • Another object of this invention is to provide the fabrication technology of the technique implem ⁇ ntabl ⁇ in on-chip interconnection using the standard fabrication process.
  • Another object of this invention is to provide the fabrication technology of the off-chip interconnection on the PCB board using the PCB technology.
  • the interconnects system comprises:
  • a dielectric system comprising with the structure of back slot or trenches with deepness and width, and located under the signal line (conductor);
  • BPIL--04-001-PCT wherein the shape of the back-slot or trench could be rectangular or square or circular or any shapes convenient for manufacturing, and covering the length same less or more than the metal conductor carrying the signal.
  • the interconnects system comprises:
  • a dielectric system comprising with the structure of back slot or trench with deepness and width, and located under the signal line (conductor);
  • the shape of the back-slot or trench could be rectangular or square or circular, or any shapes convenient for manufacturing, and covering the length same less or more than the metal conductor carrying the signal.
  • the electrical signal line could be microstrip type or strip line type or coplanar type waveguide.
  • the electrical signal line could be microstrip type or strip line type or coplanar type waveguide.
  • the signal line could be a signal-ended or differential pair.
  • the dielectric material having lower dielectric loss than the dielectric material on which the signal line is drawn can fill the trench or back-slot of the dielectric system.
  • the trench or back-slot of the dielectric system can be filled with air or kept in vacuum.
  • the trench or back-slot of the dielectric system can be filled by the liquid crystal material, which can tune the dielectric constant and loss.
  • the high-speed communication can be possible between two or among more than two electrical (or optical) elements where
  • the effective loss tangent and effective dielectric constant of the dielectric system is reduced, which reduce the microwave-loss and makes to increase the interconnects bandwidth for high speed electrical signal propagation, and also reduce the signal propagation delay.
  • the lower the microwave loss the closer to be the electromagnetic wave to the speed of the light.
  • the invention offers to connect the signal line of one electronics elements to other electronic elements to communicate without sacrificing each electronic element's signal speed. These inventions could be easily implementable as today's manufacturing technology can be used.
  • the methods described in this disclosure enables to make the electronics interconnects for intra-chip, inter-chip connection in cost-effective manner and suitable for practical application. These inventions also used to high speed (bandwidth) electronic connector, and cable where two or more electronic elements are to be connected.
  • Another advantage of this invention is that conventional IC fabrication technology for on-chip interconnection, and conventional PCB technology for off-chip interconnection, and also conventional manufacturing technologies available for connector and cable manufacturing.
  • the other object of this invention is to minimize the skew in the signal interconnection, occurred due to the signal propagation delay, by reducing the microwave loss.
  • FIG. 1 is the cross-sectional view showing the prior art intra-chip (on-chip) electrical interconnection. For simplicity, MOS-transistors and their electrical interconnections is shown;
  • FIGS. 2A, 2B, and 2C are the top, front and side cross-sectional views' showing prior art of electrical interconnects for inter-chip (off-chip) connection;
  • FIGS. 3A and 3B are the simplified cross-sectional views of the microstrip and stripline transmission line. This is an explanatory diagram showing the prior-art based on which today's electronic interconnection is made;
  • FIGS. 4A and 4B are the top and cross-sectional views, showing the electrical field distribution for the microstrip line transmission line. This is an explanatory diagram showing the prior-art based on which today's electronic interconnection;
  • FIG. 5A is the top view
  • FIGS. 5B, 5C, 5D, and 5E are the cross- sectional views taken along AA' section, illustrating the signal line configuration on the dielectric system having backside slot or trench under the signal line, in a first preferred embodiment according to the inventions;
  • FIG. 6A is the top view
  • FIGS. 6B, and 6C are the cross-sectional views taken along AA' section, illustrating the signal line configuration on the dielectric system having backside slot or trench under the signal line in a second preferred embodiment according to the invention
  • FIG.7 is the frequency responses (S21 ) comparing the conventional microstrip transmission line on the uniform dielectric, and microstrip transmission line on the proposed dielectric system third preferred embodiment according to the invention.
  • FIGS. 8A and 8B are the cross-sectional views, illustrating the on-chip (intra-chip) interconnections where signal lines are laid on dielectric system having
  • FIG. 8B is taken along AA' direction of FIG. 8A;
  • FIG. 9 is the schematics illustrating the fabrication process of the PCB based having the dielectric system with backside slot or trench in the fifth preferred embodiment in accordance to the present invention.
  • FIGS. 10A is the top view and 10B and 10C are the side and front cross- sectional views along AA' and BB' direction of FIG. 10A, illustrating the interchip (off- chip) interconnections consisting of the multilayered PCB in the sixth preferred embodiment according to the present invention;
  • FIGS. 11A is the top-view and 11 B and 11C are the side and front cross- sectional views along AA' and BB' directions of FIG. 11 A, illustrating mountable/stackable the interchip (off-chip) interconnections consisting of the multilayered PCB in the seventh preferred embodiment according to the present invention.
  • microwave loss is to be reduced by reducing the effective dielectric constant, resulting in increasing the bandwidth of the interconnects and keeping the signal-speed of the interconnection system closer to the source speed.
  • technique is also kept into mind that the technique is to be cost effective, and compatible to standard manufacturing technology can be used.
  • the signal can be conveyed electrically through the wire (electrical conductor) laid on the dielectric medium.
  • wire electrical conductor
  • For high speed signal transmission electrical conductor is to be transmission line of type microstrip or strip line.
  • the signal speed in the interconnects i.e. bandwidth of the interconnects system
  • the signal speed in the interconnects is mainly dominated by; (a) signal conductor parameters (i) length and (ii) thickness, and (b) dielectric material properties (i) dielectric constant, and (ii) loss tangent.
  • FIG. 5A is the top view and the FIGS. 5B, 5C, 5D, and 5E are the cross- sectional views of the portion of the interconnects system, taken along AA' direction of FIG. 5A, in the first preferred embodiment in accordance to the present invention, wherein like parts are indicated by like reference numerals as used previously, so that repeated explanation is omitted here.
  • the microstrip line configuration consisting of signal line 140D (140E, 140F, and 140G) and backside ground 144D (144E, 144F, and 144G), is used on dielectric system 150 with
  • the backside slot 152 is filled with the air or dielectric material (not shown) having lower dielectric loss than the dielectric material 168.
  • the effective dielectric loss (loss tangent of dielectric system) can be reduced and the signal attenuation while attenuating through the signal line can be reduced.
  • signal transmission is less dispersive, and higher bandwidth of the interconnects system is ascertained, as compared with the conventional interconnects where signal conductor is laid onto the uniform dielectric medium, as shown in FIG. 4 as prior art example. Less cross talk is also expected as the filed is more localized.
  • the effective dielectric constant i.e.
  • the microwave index is also considerably decreased, and the signal propagation time (delay) can be tremendously reduced.
  • the electrical field intensity 154 inside the slot increased, which is due to the electric field, leaks out effectively into the backside (air or lower dielectric loss material). This helps to reduce the effective dielectric loss and the effective dielectric constant (microwave index).
  • the width of the trench or backside slot 152 can be adjusted based on the signal line width 156.
  • the signal line impedance can be designed by designing the trench and the signal line.
  • FIG. 6A is the top view and the FIGS. 6B and 6C are the cross-sectional views of the portion of the interconnects system, taken along AA' direction of FIG. 6A, in the second preferred embodiment in accordance to the present invention, wherein like parts are indicated by like reference numerals as used in FIGS. 4 and 5, so that repeated explanation is omitted here.
  • the coplanar line configuration consisting of signal line 140C and both sides ground 144C is used on dielectric system 160 with backside slotted (162A or 162B).
  • the effective dielectric loss and dielectric constant i.e. microwave index
  • FIG. 7 comparing the frequency responses of microstrip configurations shown in FIG. 4 and FIG. 5, as the prior art and the preferred embodiment in the third embodiment according to the invention. Due to reduction of the microwave-
  • the frequency response can be improved tremendously as compared with the conventional mircrostrip line where the electrical field is uniformly distributed away from the signal line.
  • the effective dielectric loss and effective dielectric constant of the interconnect system can be controlled. This helps to add many features in the interconnection such as varying the phase velocity (which is function of the dielectric constant), varying the bandwidth of the interconnect; help to adjust the skews of the signal etc. in the single interconnect system.
  • the speed of the signal in the signal line can be made to speed of the light in the air, if other loss due to the signal line structure such as the electrode parameter (resistance, capacitance) are neglected.
  • the bandwidth of the electronic interconnect system can be possible to make the closer or greater than optical fiber (closer to the light).
  • the dielectric system consisting of the backside-trench or backside slot is considered.
  • This invention covers all high- speed interconnect systems applying in the on-chip and off-chip application. This also includes the means such as the connector and cable used to high-speed connection of electronic elements covering transistor to instruments.
  • broadband interconnects can be designed.
  • single layer transmission line we have shown single layer transmission line, however this present invention also includes the system with more than single layer having the trench or slot under the signal line to increase the bandwidth of the interconnection system.
  • the microstrip line configuration with single electrode is shown for signal line in the object of explaining the inventions.
  • single and multi electrodes and also any configuration such as stripline, microstripline or coplanar or combination of their configuration in each layer.
  • preferred embodiments mainly can be used for high speed interconnects for connecting highspeed multiple (two or more) electronics elements.
  • the application includes, but not limited to, (a) on-chip interconnects for example, for connecting the electronics devices and/or connection electrical and optical devices, (b) off-chip interconnects for example, connecting two or more electronics chips on the board, (c) high speed chip (die) packaging, (d) high speed electrical cable for connecting multiple electrical modules for example board-to-board interconnection, rack-to-rack interconnection, etc. and (e) high speed connector, used as interface means to connect high speed electronics elements.
  • FIG. 8A is the cross-sectional view of a portion of on-chip interconnects system in the fourth preferred embodiment in accordance to the present invention, wherein like parts are indicated by like reference numerals, so that repeated explanation is omitted here.
  • FIG. 8B is the cross-section view along AA' direction of FIG. 8A.
  • electronic MOS (metal-oxide semiconductor)- device 224 on semiconductor substrate 226 e.g. silicon
  • semiconductor substrate 226 e.g. silicon
  • signal line 228A plural types of electronics devices on semiconductor substrate (for example Si (226)) can be interconnected by signal lines like 228A and 228B.
  • the signal line 228A (and also 228B) is made on the dielectric system 230 having the trench or slot 232 A and 232 B , into the dielectric
  • the portion of the dielectric 234A (and 234B) over which the signal line is to be laid, are kept uniform. Coverage (not shown) can be used on top of the interconnects using the same dielectric material used in the dielectric system 230.
  • the dielectric layer 230 is deposited using standard IC fabrication technology such as chemical vapor deposition (CVD), or sputtering, or evaporation technique. The single or plural of the steps of deposition and dry etching are required to make the trench. For dry-etching conventional etching such as reactive ion beam etching (RIBE), reactive ion etching (RIE), or milling etc. can be used.
  • on-chip interconnects using the dielectric system can have single or multiple techniques (for reducing the microwave loss), as explained in FIGS 5 and 6.
  • Air hole arrays can be used in the dielectric system.
  • the low dielectric constant material or the liquid crystal polymer fills up the hole.
  • Dielectric materials include all kinds vapor deposited dielectric material such as silicon oxide, silicon nitride, silicon oxynitride, silicon carbide etc.
  • Microporous silicon can also be used as dielectric layer 230.
  • Dielectric materials also include all kinds of the vapor deposited films such as silicon oxide, silicon nitride, silicon carbide, or polymer or spin-coated polymers such as benzocyclobutene, acrylate based polymer, elastomer or monomer etc.
  • signal line configuration is considered.
  • Other signal line configurations also includes, which are strip line, microstrip line or coplanar line configuration with single or multiple signal lines (as single or differential). Dielectric coverage (not shown) using of the same or different dielectric material can be used.
  • the board here considered is the board made from FR4 material or any other kind of dielectric material as mentioned previously. Similar technique can be applicable for other dielectric material board as explained earlier.
  • FIG. 9 shows the flow-chart of the printed circuit board fabrication process for the off-chip interconnects in the fifth embodiment in accordance to the invention, where in the like parts are indicated by the like numerals, so that repeated explanation is omitted here.
  • the dielectric sheet (not shown) is made using the standard PCB technology for example using the slurry casting process. The slurry is cast into about 200 ⁇ m to 500 ⁇ m thick ceramic sheets by slip cast process.
  • the PCB core layer 244 is the conventional PCB layer.
  • Metallization sheet 246 is made using the conventional PCB technology.
  • the trench or slot is opened in sheet 248 by using the processes such as laser drilling, or dry-etching or wet-etching (following patterning for etching) or mechanical drilling.
  • Via holes are formed through the dielectric sheet with air holes 244 by a punching machine with punches and dies.
  • a ceramic sheet 244 may have more than 10,000 via holes in a 250 mm square area.
  • the dielectric system have air holes. Additional process may necessary to fill the trench by air and filling the via holes which followed by wet etching of the to take filler out.
  • Low electrical resistivity material such as silver-palladium, and gold instead of molybdenum or tungsten refractory material can be used.
  • the sheets are sintered at high temperature, which makes lower electrical resistivity.
  • Metallization sheet 246 is made using the conventional PCB technology.
  • the trenched sheets 248 are precisely stacked in a pressing die in sequence by the stacking machine. These sheets 250 are laminated together by hot press. Density heterogeneities in the laminated samples influence any shrinkage in the sintered substrate. Therefore, this lamination process is homogenously carried out by means of the correct dimensional die and punch with flat surfaces. Burn out and sintering process for the multilayered PCB board 252, may necessary after lamination at the temperature suitable to ceramic material used as the sheet.
  • FIGS. 10A is the top view and FIGS. 10B and 10C are cross-sectional views along AA' and BB' directions of FIG. 10A in the sixth preferred embodiment wherein the like parts are indicated by the like numerals, so that similar explanations are omitted here.
  • two chips interconnection are shown.
  • processor 120 and memory 130 interconnection are shown using the techniques explained earlier.
  • the high speed signal line 254 can be taken from
  • high speed (e.g. processor and memory) chips portion interconnects are only shown.
  • Complete PCB portion with considering lower speed chip interconnects are not shown.
  • FIG. 11A is the top view and FIGS. 15B and 15C are enlarged cross- sectional views along AA' and BB' directions of FIG. 11 A in the seventh preferred embodiment wherein the like parts are indicated by the like numerals as used in FIGS. 2 and 10, so that similar explanations are omitted here.
  • two chips interconnection are shown.
  • the high-speed chips interconnect in the separate board 256 consisting of the periodic dielectric structure.
  • board with back-trench or slot can be used and they can be fabricated using the process as explained in FIGS. 9.
  • Each board has the pins 258 coming out from the outside of the PCB board 256 which can be mountable on to the conventional PCB board for ground/power and low speed connections.
  • high speed connects and cable for multigigahertz signal interface/carry can also be designed based on the techniques as explained in FIGS. 5 and 6. Reducing the microwave loss implementing the backside slots explained previously can able to increase the bandwidth of the connector and also cables.
  • Single or differential connectors (and also cables) can be designed based on the techniques as explained previously, where the effective dielectric loss and effective dielectric constant are reduced.
  • high-speed chip packaging can also be designed based on the techniques as explained in FIGS. 5 and 6. Reducing the microwave loss implementing the backside slots explained previously can able to increase the bandwidth of the interconnects that connect the chip (die) and its package.
  • Single or differential pairs lines can be designed using the inhomogeneous dielectric system comprising with two or more dielectrics wherein single or plurality of the dielectrics have the lower dielectric loss and dielectric constant as explained previously. High speed signal flowing through the interconnects are made to flow most portion of it into the lower dielectric loss material in dielectric system, resulting in the significant high bandwidth of the interconnects.
  • the dielectric substrate or material is mentioned in an object to cover all dielectric materials, which show the dielectric properties.
  • the dielectric materials include all kinds of ceramic materials such as Duroid, FR4, AIN, AI 2 O 3 , Mullite (3AI 2 O 3 : 2SiO 2 ), SiC, SiO 2 , Silcion nitride, silicon carbide, Silicon-Oxy-Nitride, BeO, Cordie-rite(magnesium alumina silicate), BN, Glass (with different compositions), epoxy glass, CaO, MnO, ZrO2, PbO, alkali- halide (e.g.
  • Polymer dielectric material also includes, but not limited to, Teflon, liquid crystal polymer, epoxy, parylene, silicone-polyimide, silicone-gel, and fluorinated ethylene propylene
  • dielectric materials which can be made using high temperature ceramics processing or using the IC fabrication process, also include this category. All standard polymers can be available from the standard manufacturer for example, Du-pont, Hitachi-Chemical, Mitsui, and Mitsubishi- Chemical Industries. Gore-Tex, Japan markets liquid crystal polymer.
  • dielectric systems having back-trench or back slot into the dielectric substrate are considered.
  • the trench or slot could be the any dielectric material having lower dielectric constant than the dielectric substrate.
  • the lower dielectric constant material can be air or vacuum.
  • trench or slot can be filled up fully by the liquid crystal material or coated by liquid crystal.
  • the electrical field can change the orientation of the liquid crystal and can have the control of the effective dielectric constant and dielectric loss of the dielectric system. This could also provide the tunability of the effective dielectric constant of the dielectric system.
  • microstrip line configurations are considered.
  • other signal lines not mentioned here, such as strip line, or coplanar line configuration with single or multiple signal lines (as single or differential) also include.
  • Dielectric coverage (not shown) using of the same or different dielectric material can be used.
  • any dielectric material including conventional dielectric material and the manufacturing technology
  • preferred embodiments are described mostly considering the microstrip line configuration.
  • all line configurations such as strip line, coplanar line with single or multiple signal line (including differential line) also cover this invention.
  • interconnect system uses inhomogeneous dielectric system to reduce the effective dielectric loss and dielectric constant, wherein the inhomogeneous dielectric system has two or more dielectrics,
  • dielectrics has lower dielectric loss and dielectric constant.
  • the interconnects using the dielectric system can have single or multiple techniques (for reducing the microwave loss), as explained in FIGS 5 and 6. Trench or slot can be used in the dielectric system. Alternatively the low dielectric loss (and/or dielectric constant) material or the liquid crystal polymer fills up the hole.
  • the present invention is described here, considering only onto the highspeed electrical signal.
  • the present invention can be also used in the interconnects system where both electrical and optical signal can be transmitted using the same signal line.
  • the trench portion is used to reduce the effective dielectric loss and effective dielectric constant.
  • the signal is mostly flowing through the trench filled up with air or lower dielectric loss material.
  • the trench or backside slot used can be used for flowing the optical and electrical signal, and significant bandwidth of the interconnects system with high integration capability can be realized.
  • the present invention is expected to be found practically use in the highspeed on-chip, off-chip interconnects, where the signal speed 5 Gb/s and beyond are necessary using of the conventional material, and the bandwidth of the
  • interconnects can be made to ideally to speed of the light for no-loss transmission line.
  • the present invention can also be implemented in the high-speed single or multiple signal connectors, and high-speed cables (not shown).
  • the applications include on-chip interconnects where high-speed electronics chips or electronics chips with optical chips are need to be connected. As ideally the bandwidth of the interconnect system can be made to close to fiber, future monolithic (and also hybrid near future) integration of electronics and optical chips can also interconnected without (much or none at all) sacrificing the chips speed.
  • the application also includes the high speed multichip module interconnection, 3-D chip or memory interconnection, high speed parallel system for computer animation and graphics for high speed 2-D or 3-D video transmission, and high bandwidth image display, high speed router where high speed electronics switches (or IC) are needed to be interconnected.
  • the application also include the high speed (5 Gb/s and beyond) connectors and cables for high speed board-to-board, rack-to-rack interconnection, and also single or multiple high-density signal connections and carrying from one side to other in longer path.

Abstract

An interconnection system is disclosed which includes a dielectric system (230) with at least one signal line (228A, 228B) located on a surface thereof. The dielectric system (230) further includes at least one trench or slot (232A, 232B) respectively located under corresponding signal lines (228A, 228B). The dielectric system (230) is located over a semiconductor substrate (226).

Description

C . ! - -
HIGH SPEED ELECTRONICS INTERCONNECT AND METHOD OF
MANUFACTURE
[0001] BACKGROUND OF THE INVENTION
[0002] Field of the invention
[0003] This invention relates to interconnection of electronics elements in on-chip (intra-chip) and off-chip (inter chip) level interconnection, high-speed connector, cable fabrication, and also high-speed packaging. More particularly, this invention is related to, (a) connecting two or more electronic devices inside the chip (for intrachip connection), (b) connecting the high speed signal line of single or multi processor chips to signal line of single or multi memory chips, which are used in all kinds of computers covering from personnel computer to super-computer, server, storage system, and also in game system, (c) also interface means (as the connector or cable) to connect two or multiple high speed electronics elements, and (d) also high speed packaging to connect the chip to package. This invention is also related to the high-speed electrical interconnection, optical interconnection or both electrical and optical interconnection where two or more high-speed electronics and/or optical elements are required to be connected.
[0004] Description of the prior art
[0005] The increase in higher level of integration within electrical integrated circuit (IC) leads to both higher data rates and larger number of IC interconnections. Today, the inherent signal speed of IC is increased to 3 GHz, and shortly it will be reached to 10 GHz and beyond. The number of pin connection is also increased, with single IC requiring close to 2000 interconnection (i.e. single processor), and shortly it will be increased to over 5000. Simultaneously achieving higher data rates and higher interconnect densities for both on-chip and also off-chip, will be increasingly difficult as the IC technologies continue to evolve increasing signal speed of electronic devices and interconnection number. In on-chip cases (intra chip), as the number of the electronic devices such as transistors are increasing with
BPIL--04-001-PCT development of the fabrication technology, the interconnecting the electronic devices without sacrificing their inherent signal speed is getting challenging. In off-chip case, high density interconnects, covering from die-level packaging to chip-to-chip (hereafter chip indicates the die with package) interconnection on the printed circuit board (PCB), will also be getting increasingly difficult as the IC technologies continue to evolve increasing the signal speed and interconnection number.
[0006] With increasing of the signal speed and interconnection number within and outside of the IC, low-cost high-level interconnect technique compatible to today's manufacturing process are highly desirable to make available in consumer level.
[0007] Generally, it is known that if the electronic devices (for both on-chip and off-chip) are connected with the help of the metal conductor, electrical signal can be flown and the electronic device can be communicated with each other. This is true for the low-speed signal, below few MHz. In high-speed interconnection for both on- chip and off-chip interconnects, all connected signals should be considered to be propagated through well impedance matched transmission line. At multi GHz frequencies, interconnect lengths become a significant fraction of the wavelength of the high frequency harmonics, and therefore interconnects must be design with proper concern of impedance, cross talk, and attenuation. Significant attenuation and rise-time degradation can be caused by losses in the transmission line. The transmission line loss is the sum of the conductor loss and dielectric loss, both of which are dependent on the frequency.
[0008] FIG. 1 and FIG.2 are the schematic showing part of conventional on-chip (intra) and off-chip (inter-chip) interconnections. In on-chip interconnection as shown in FIG. 1 , single substrate 100 comprises with many electronics devices 102, and are connected by the metal conductor 104. Dielectric layer 106 such as silicon oxide for Si device isolates each device. Metal conductor such as Al, Cu, W, and WSi etc. is used for connecting on-chip devices. In off-chip interconnection, as shown in FIG. 2, the chip 120 (for example processor) is connected with chip 130 (for example 3) by multilayered electrical signal lines 110 in the PCB 105. Conventional BGA (ball grid array) and CSP (chip-scaled package) based packaging
BPIL-04-001-PCT for high-speed single chip package (for example processor). In both type of packaging, dies are attached with the ceramic or polymer substrate, containing the matrix of pins. Outside pins located at the bottom-side of chip package (in both packaging cases) connect with the PCB, whereas topside of the package is connected with the heat sink to dissipate heat from the die. Both types of packages provide closer proximity of signal as on-chip. The fidelity of signal occurred due to the conventional interchip electrical signal connections 110 and ground/power 112 through multiplayer PCB 108. It is highly desirable having the board-level electrical interconnects for high-speed interchip connection, which could be compatible with existing IC package such as BGA, CSP etc., and also could be employed conventional PCB technologies.
[0009] Today's interconnection technology for both on-chip (intra-chip) and off- chip (inter-chip) are mainly based on the microstrip line or strip-line transmission layout on the dielectric material. FIG. 3A shows a cross-sectional of a microstrip layout, which refers to a trace routed as the top or bottom layer for example of a PCB for the case of off-chip interconnection. The electrical conductor 140A with width W and thickness T are laid on the dielectric material 142A having height H. The ground or power line 144A is located opposite of the signal conductor 140A. FIG. 3B is the cross-sectional view of strip line layout, which uses a trace 140B routed on the inside layer 142B for example of a PCB and has two voltage-reference planes (i.e. power and/or ground) 144B and 144B'. The impedance of the transmission line is directly proport onal to the dielectric constant Dr, trace height H, and the inversely proport onal to the trace width !V and trace thickness T. In stripline layout, effective dielectri c constant stripline layout compared to microstrip layouts. Besides, these also causes the less dielectric loss in microstripline as compared with stripline. Higher effective dielectric loss experiences much dispersion or signal loss as compared with that of the microstrip line layout. FIG. 4 shows the top view and cross-sectional view of the microstrip line transmission layout, showing the electrical field distribution. The electrical field 146A is spreading both side of the electrical signal line 140A. As the effective dielectric constant (using of the same material) of the strip line layout is higher than that of the microstrip line layout. The signal is attenuated more in strip line layout in compared with increasing of the frequency,
BPIL--04-001-PCT p » i ' " r - -
which suggests that effective dielectric loss should be kept low to increase the bandwidth of the interconnection.
[0010] High-speed signal while propagating through the transmission line experiences the signal propagation delay, and it is dependent on the dielectric constant of the material. Microstrip line has comparatively lower propagation delay than the strip line layout for the fixed dielectric constant r. These causes signal skews for the different length signal lines. To minimize the signal skews, lower dielectric constant material is necessary in the interconnection. This is true for both on-chip and off-chip interconnection. Lower dielectric constant material with low dielectric loss offers functions such as (1 ) Higher density interconnection is possible due to reduction of the cross-talk, (2) reducing the capacitance of the interconnection, helping to transfer the signal longer distance, (3) lower propagation delay, and (4) reducing the microwave loss as the field is spread closer to the electrical conductor, and help to transmit the longer distance. In other words, help to transmit the higher speed signal as compared with the higher dielectric constant and with same loss tangent.
[0011] Besides the dielectric constant, the microwave loss due to dielectric material and also metal conductor also limits the bandwidth of the interconnection. Microwave-loss occurs due to the electrode structure mainly from skin-depth of the signal. As Cu's skin-depth at 100 GHz is 0.2 jUm, the skin-depth due to the conductor structure is neglected. So, the bandwidth of the interconnection (for both on-chip and off-chip interconnection) is mainly dependent on the factors which include (1) length of the interconnects; (2) microwave-loss, mainly originated from (a) dielectric constant, (b) dielectric loss tangent, and (c) electrode structure. As the length of the interconnections in on-chip and off-ship varies from the few micrometers to 10 to 30 cm, the length dependency can be neglected. Mainly, the interconnection bandwidth is dependent on the dielectric constant and the material loss tangent. It is very straight forward that increasing the bandwidth can be possible using of the material having the lower loss tangent (dielectric loss). However, in this case, for both on-chip and off-chip interconnection new material development is necessary. Besides, manufacturing technology is needed to be developed to implement in the product level.
BPIL-04-001-PCT I it / ιuι» t - -
[0012] Much work can be found in both on-chip and off-chip interconnection technology focusing on the material development. As for example, in on-chip interconnection, low-K (dielectric constant) material is under development stage, to achieve lower dielectric constant than non-doped silicon oxide. Lowering the dielectric constant than silicon oxide is possible in some extend from material characteristic point view, which is not long-term technique, and beyond that different materials are necessary. Besides, implementing new material in chip fabrication process will cost tremendously to make it mature. Having low-K material for on-chip interconnection is not only time consuming development, but also the costly short- term solution. On the other hands, in off-chip interconnection, especially for the chip- to-chip interconnection, more focused are being paid on shortening the length or on the interconnection layout. In both cases, implementing technology would need to pay high cost. As explained above, the conventional electronics interconnect technology being used in on-chip and off-chip interconnection cannot be used as the need of the signal speed is increasing. And also exiting conventional electrical interconnects have the limitation of achieving the bandwidth in certain level, beyond that complete manufacturing technology is needed to be changed which is costly for IC and PCB industries. It is highly desirable to have lower dielectric constant and lower dielectric loss (loss tangent) by adopt a technique or method which can be easily implemented, and which can use the standard dielectric material and IC and PCB technology.
[0013] SUMMARY OF THE INVENTION
[0014] Accordingly, it is an object of the invention to provide the technique to reduce the effective dielectric constant and effective dielectric. loss of interconnection system material especially dielectric material, to increase the bandwidth of the interconnection.
[0015] Accordingly, it is an object of this invention to use the inhomogeneous dielectric system to reduce the effective dielectric loss and effective dielectric constant.
BPIL-04-001-PCT - -
[0016] It is also an object to provide the technique to localize the electrical field (while transmitting), mostly outside the dielectric system where the dielectric loss is minimum and help to reduce the signal attenuation while transmitting through the signal line.
[0017] According to the invention it is an object to provide the interconnection structure where large portion of the signal (electromagnetic wave) is allowed to pass through the air or dielectric material having the dielectric loss less than the dielectric material on which the signal line is laid out. Another object of the present invention is to provide the interconnection structure for intra-chip (on-chip) interconnection, which is compatible with available IC fabrication technology. Another object of the present invention is to provide the interconnection structure for inter-chip (off-chip) interconnection on the board, which is compatible to available PCB technology. Another object of this invention is to provide the structure for making the high bandwidth connector and cable. This helps to increase the bandwidth of the cable/connector tremendously using the existing material system. Another object of this invention is to provide the fabrication technology of the technique implemβntablβ in on-chip interconnection using the standard fabrication process.
[0018] Another object of this invention is to provide the fabrication technology of the off-chip interconnection on the PCB board using the PCB technology.
[0019] According to the invention, the interconnects system comprises:
[0020] (i) single or multiple electrical conductors for carrying the electrical signal from one electronics elements to another and vice-versa for electrical communication;
[0021] (ii) a dielectric system comprising with the structure of back slot or trenches with deepness and width, and located under the signal line (conductor);
[0022] (iii) a ground or power line opposite side of the dielectric system;
BPIL--04-001-PCT [0023] wherein the shape of the back-slot or trench could be rectangular or square or circular or any shapes convenient for manufacturing, and covering the length same less or more than the metal conductor carrying the signal.
[0024] According to the invention, the interconnects system comprises:
[0025] (i) single or multiple electrical conductors for carrying the electrical signal fr electronics elements to another and vice-versa for electrical communication;
[0026] (ii) a dielectric system comprising with the structure of back slot or trench with deepness and width, and located under the signal line (conductor);
[0027] (iii) a ground or power line opposite side of the dielectric system, and;
[0028] (iv) a dielectric system coverage on the electrical signal line
(conductor),
[0029] wherein the shape of the back-slot or trench could be rectangular or square or circular, or any shapes convenient for manufacturing, and covering the length same less or more than the metal conductor carrying the signal.
[0030] According to this invention, the electrical signal line could be microstrip type or strip line type or coplanar type waveguide. Alternatively, the electrical signal line could be microstrip type or strip line type or coplanar type waveguide. The signal line could be a signal-ended or differential pair. Alternatively, the dielectric material having lower dielectric loss than the dielectric material on which the signal line is drawn can fill the trench or back-slot of the dielectric system. Alternatively, the trench or back-slot of the dielectric system can be filled with air or kept in vacuum. Alternatively also, According to the invention, the trench or back-slot of the dielectric system can be filled by the liquid crystal material, which can tune the dielectric constant and loss.
[0031] According to this invention, the high-speed communication can be possible between two or among more than two electrical (or optical) elements where
BPIL--04-001-PCT
Figure imgf000009_0001
" - -
electrical, optical or both electrical and optical signal are used for transmission through the interconnects. According to this invention, the effective loss tangent and effective dielectric constant of the dielectric system is reduced, which reduce the microwave-loss and makes to increase the interconnects bandwidth for high speed electrical signal propagation, and also reduce the signal propagation delay. The lower the microwave loss, the closer to be the electromagnetic wave to the speed of the light.
[0032] The invention offers to connect the signal line of one electronics elements to other electronic elements to communicate without sacrificing each electronic element's signal speed. These inventions could be easily implementable as today's manufacturing technology can be used. The methods described in this disclosure enables to make the electronics interconnects for intra-chip, inter-chip connection in cost-effective manner and suitable for practical application. These inventions also used to high speed (bandwidth) electronic connector, and cable where two or more electronic elements are to be connected.
[0033] Another advantage of this invention is that conventional IC fabrication technology for on-chip interconnection, and conventional PCB technology for off-chip interconnection, and also conventional manufacturing technologies available for connector and cable manufacturing. The other object of this invention is to minimize the skew in the signal interconnection, occurred due to the signal propagation delay, by reducing the microwave loss. Other objects, features, and advantages of the present invention will be apparent from the accompanying drawings and from the detailed description that follows below.
[0034] BRIEF DESCRIPTION OF THE DRAWING
[0035] The invention will be explained in more detail in conjunction with the appended drawings wherein,
BPIL--04-001-PCT t, . - -
[0036] FIG. 1 is the cross-sectional view showing the prior art intra-chip (on-chip) electrical interconnection. For simplicity, MOS-transistors and their electrical interconnections is shown;
[0037] FIGS. 2A, 2B, and 2C are the top, front and side cross-sectional views' showing prior art of electrical interconnects for inter-chip (off-chip) connection;
[0038] FIGS. 3A and 3B are the simplified cross-sectional views of the microstrip and stripline transmission line. This is an explanatory diagram showing the prior-art based on which today's electronic interconnection is made;
[0039] FIGS. 4A and 4B are the top and cross-sectional views, showing the electrical field distribution for the microstrip line transmission line. This is an explanatory diagram showing the prior-art based on which today's electronic interconnection;
FIG. 5A is the top view, and FIGS. 5B, 5C, 5D, and 5E are the cross- sectional views taken along AA' section, illustrating the signal line configuration on the dielectric system having backside slot or trench under the signal line, in a first preferred embodiment according to the inventions;
[0041] FIG. 6A is the top view, and FIGS. 6B, and 6C are the cross-sectional views taken along AA' section, illustrating the signal line configuration on the dielectric system having backside slot or trench under the signal line in a second preferred embodiment according to the invention;
[0042] FIG.7 is the frequency responses (S21 ) comparing the conventional microstrip transmission line on the uniform dielectric, and microstrip transmission line on the proposed dielectric system third preferred embodiment according to the invention;
[0043] FIGS. 8A and 8B are the cross-sectional views, illustrating the on-chip (intra-chip) interconnections where signal lines are laid on dielectric system having
BPIL--04-001-PCT , , - -
backside slots or trenches, in the fourth preferred embodiment according to the invention. FIG. 8B is taken along AA' direction of FIG. 8A;
[0044] FIG. 9 is the schematics illustrating the fabrication process of the PCB based having the dielectric system with backside slot or trench in the fifth preferred embodiment in accordance to the present invention;
[0045] FIGS. 10A is the top view and 10B and 10C are the side and front cross- sectional views along AA' and BB' direction of FIG. 10A, illustrating the interchip (off- chip) interconnections consisting of the multilayered PCB in the sixth preferred embodiment according to the present invention;
[0046] FIGS. 11A is the top-view and 11 B and 11C are the side and front cross- sectional views along AA' and BB' directions of FIG. 11 A, illustrating mountable/stackable the interchip (off-chip) interconnections consisting of the multilayered PCB in the seventh preferred embodiment according to the present invention.
[0047] DETAILED DESCRIPTION OF THE INVENTION
[0048] The best modes for carrying out the present invention will be described in turn with reference to the accompanying drawings. In the following description, the same reference numerals denote components having substantially the same functions and arrangements, and duplicate explanation will be made only where necessary.
[0049] An important point of high speed electronic interconnects system according to the first embodiment is that the microwave loss is to be reduced by reducing the effective dielectric constant, resulting in increasing the bandwidth of the interconnects and keeping the signal-speed of the interconnection system closer to the source speed. Other point is also kept into mind that the technique is to be cost effective, and compatible to standard manufacturing technology can be used.
BPIL--04-001-PCT , , » - - -
[0050] In interconnects system for two or more electronics elements (on-chip electronic devices such as transistors, or two or more ICs etc.) connections, the signal can be conveyed electrically through the wire (electrical conductor) laid on the dielectric medium. For high speed signal transmission electrical conductor is to be transmission line of type microstrip or strip line. The signal speed in the interconnects (i.e. bandwidth of the interconnects system) is mainly dominated by; (a) signal conductor parameters (i) length and (ii) thickness, and (b) dielectric material properties (i) dielectric constant, and (ii) loss tangent. Longer interconnect length will increase the capacitance by A&Ud, where A is the area of the signal conductor, Dthe dielectric constant of the material, and d the thickness of dielectric material. With optimized design, capacitance is mostly limited by the dielectric constant. As frequency increases the signal is started to attenuate due to the skin effect. For example Cu at 100GHz, the skin-depth (^B-piφm. This skin effect can be neglected for comparatively lower frequency. Therefore, bandwidth of the interconnect system is mainly dominated by the dielectric material properties such as dielectric constant and loss tangent. For increasing the bandwidth of the interconnects, their values should be low. It is very straight forward that increasing interconnects bandwidth can be possible by using of the low dielectric constant material in both on-chip and off-chip interconnects. However, in both applications, new materials are needed to be developed and manufacturing technologies are to be developed to implement new material into practical interconnects. It is highly desirable to invent the interconnect structure which have low effective dielectric constant, and which could use conventional manufacturing technology. In the preferred embodiments explanation, first the techniques to reduce the effective dielectric constant will be explained considering the single signal, and later part of this section cover the applications of the preferred embodiments.
[0051] FIG. 5A is the top view and the FIGS. 5B, 5C, 5D, and 5E are the cross- sectional views of the portion of the interconnects system, taken along AA' direction of FIG. 5A, in the first preferred embodiment in accordance to the present invention, wherein like parts are indicated by like reference numerals as used previously, so that repeated explanation is omitted here. In FIG. 5A, the microstrip line configuration consisting of signal line 140D (140E, 140F, and 140G) and backside ground 144D (144E, 144F, and 144G), is used on dielectric system 150 with
BPIL-04-001-PCT _
backside slot 152. The backside slot 152 is filled with the air or dielectric material (not shown) having lower dielectric loss than the dielectric material 168. According to this invention, the effective dielectric loss (loss tangent of dielectric system) can be reduced and the signal attenuation while attenuating through the signal line can be reduced. In other words, signal transmission is less dispersive, and higher bandwidth of the interconnects system is ascertained, as compared with the conventional interconnects where signal conductor is laid onto the uniform dielectric medium, as shown in FIG. 4 as prior art example. Less cross talk is also expected as the filed is more localized. Based on the design, the significant of the electromagnetic wave can be made to pass through the backside slot 152. The effective dielectric constant (i.e. microwave index) is also considerably decreased, and the signal propagation time (delay) can be tremendously reduced. The electrical field intensity 154 inside the slot increased, which is due to the electric field, leaks out effectively into the backside (air or lower dielectric loss material). This helps to reduce the effective dielectric loss and the effective dielectric constant (microwave index). The width of the trench or backside slot 152 can be adjusted based on the signal line width 156. The signal line impedance can be designed by designing the trench and the signal line.
[0052] FIG. 6A is the top view and the FIGS. 6B and 6C are the cross-sectional views of the portion of the interconnects system, taken along AA' direction of FIG. 6A, in the second preferred embodiment in accordance to the present invention, wherein like parts are indicated by like reference numerals as used in FIGS. 4 and 5, so that repeated explanation is omitted here. In FIG. 6A, the coplanar line configuration consisting of signal line 140C and both sides ground 144C is used on dielectric system 160 with backside slotted (162A or 162B). According to this invention the effective dielectric loss and dielectric constant (i.e. microwave index) are considerably decreased as mentioned in earlier. The explanation on for getting the high bandwidth is already explained in FIGS. 5, so that related explanation is omitted here.
[0053] FIG. 7 comparing the frequency responses of microstrip configurations shown in FIG. 4 and FIG. 5, as the prior art and the preferred embodiment in the third embodiment according to the invention. Due to reduction of the microwave-
BPIL-04-001-PCT „ " - -
loss, the frequency response can be improved tremendously as compared with the conventional mircrostrip line where the electrical field is uniformly distributed away from the signal line.. According to the invention, based on the interconnect structure design, the effective dielectric loss and effective dielectric constant of the interconnect system can be controlled. This helps to add many features in the interconnection such as varying the phase velocity (which is function of the dielectric constant), varying the bandwidth of the interconnect; help to adjust the skews of the signal etc. in the single interconnect system. According to the preferred embodiment, ideally, the speed of the signal in the signal line can be made to speed of the light in the air, if other loss due to the signal line structure such as the electrode parameter (resistance, capacitance) are neglected. The bandwidth of the electronic interconnect system can be possible to make the closer or greater than optical fiber (closer to the light). In the example, the dielectric system consisting of the backside-trench or backside slot is considered. This invention covers all high- speed interconnect systems applying in the on-chip and off-chip application. This also includes the means such as the connector and cable used to high-speed connection of electronic elements covering transistor to instruments.
[0054] Using single or plural of dielectric layer with trench or slot under the high- speed signal line, broadband interconnects can be designed. For simplicity, we have shown single layer transmission line, however this present invention also includes the system with more than single layer having the trench or slot under the signal line to increase the bandwidth of the interconnection system. According to the present invention, it is our object to control the propagation of the significant electrical field inside the trench or slot (filling with the air or low loss (and/or dielectric constant) material which thereby increasing the bandwidth of the interconnection system and reduce the signal propagation delay. In the preferred embodiments, as explained above from FIGS. 5, the microstrip line configuration with single electrode is shown for signal line in the object of explaining the inventions. These inventions also cover single or multiple signal lines in other configuration such as strip line or coplanar-line configurations. Signal lines in these cases could be single or differential line. In the preferred embodiment, the single layer configuration with single electrode is shown for signal line, the present invention also cover other multi-layer configurations with
BPIL-04-001-PCT S - - -
single and multi electrodes and also any configuration such as stripline, microstripline or coplanar or combination of their configuration in each layer.
[0055] According to the present invention, the technique of reducing the micro- loss by reducing the effective dielectric constant are explained in the preferred embodiments as shown in FIGS. 5 and 6. The preferred embodiments can be applied in much application in different ways and forms. For examples, preferred embodiments mainly can be used for high speed interconnects for connecting highspeed multiple (two or more) electronics elements. The application includes, but not limited to, (a) on-chip interconnects for example, for connecting the electronics devices and/or connection electrical and optical devices, (b) off-chip interconnects for example, connecting two or more electronics chips on the board, (c) high speed chip (die) packaging, (d) high speed electrical cable for connecting multiple electrical modules for example board-to-board interconnection, rack-to-rack interconnection, etc. and (e) high speed connector, used as interface means to connect high speed electronics elements.
[0056] In the preferred embodiments as explained below, different applications are explained in an object of showing the application (of the techniques to reduce the microwave loss and dielectric constant to increase the bandwidth and to reduce the signal propagation delay), but not limited to, the specific description provided.
[0057] On-Chip Interconnection:
[0058] FIG. 8A is the cross-sectional view of a portion of on-chip interconnects system in the fourth preferred embodiment in accordance to the present invention, wherein like parts are indicated by like reference numerals, so that repeated explanation is omitted here. FIG. 8B is the cross-section view along AA' direction of FIG. 8A. In the preferred embodiment, electronic MOS (metal-oxide semiconductor)- device 224 on semiconductor substrate 226 (e.g. silicon) is connecting with other electronic device (not shown) by signal line 228A. Plurality of electronics devices on semiconductor substrate (for example Si (226)) can be interconnected by signal lines like 228A and 228B. The signal line 228A (and also 228B) is made on the dielectric system 230 having the trench or slot 232 A and 232 B , into the dielectric
BPIL-04-001-PCT p C - -
layer 230. The portion of the dielectric 234A (and 234B) over which the signal line is to be laid, are kept uniform. Coverage (not shown) can be used on top of the interconnects using the same dielectric material used in the dielectric system 230. The dielectric layer 230 is deposited using standard IC fabrication technology such as chemical vapor deposition (CVD), or sputtering, or evaporation technique. The single or plural of the steps of deposition and dry etching are required to make the trench. For dry-etching conventional etching such as reactive ion beam etching (RIBE), reactive ion etching (RIE), or milling etc. can be used.
[0059] According to preferred embodiment, on-chip interconnects using the dielectric system can have single or multiple techniques (for reducing the microwave loss), as explained in FIGS 5 and 6. Air hole arrays can be used in the dielectric system. Alternatively the low dielectric constant material or the liquid crystal polymer fills up the hole. Dielectric materials include all kinds vapor deposited dielectric material such as silicon oxide, silicon nitride, silicon oxynitride, silicon carbide etc. Microporous silicon can also be used as dielectric layer 230. Dielectric materials also include all kinds of the vapor deposited films such as silicon oxide, silicon nitride, silicon carbide, or polymer or spin-coated polymers such as benzocyclobutene, acrylate based polymer, elastomer or monomer etc. In the preferred embodiments as explained in FIGS. 8 signal line configuration is considered. Other signal line configurations also includes, which are strip line, microstrip line or coplanar line configuration with single or multiple signal lines (as single or differential). Dielectric coverage (not shown) using of the same or different dielectric material can be used.
[0060] Off-Chip Interconnections:
[0061] In the preferred embodiment as explained below, it is an object to use the techniques as explained in FIGS. 5 and 6, in the off-chip interconnects for multiple chip interconnection on the board. The board here considered is the board made from FR4 material or any other kind of dielectric material as mentioned previously. Similar technique can be applicable for other dielectric material board as explained earlier.
BPIL-04-001-PCT -'' ι - -
[0062] FIG. 9 shows the flow-chart of the printed circuit board fabrication process for the off-chip interconnects in the fifth embodiment in accordance to the invention, where in the like parts are indicated by the like numerals, so that repeated explanation is omitted here. The dielectric sheet (not shown) is made using the standard PCB technology for example using the slurry casting process. The slurry is cast into about 200 μm to 500 μm thick ceramic sheets by slip cast process. The PCB core layer 244 is the conventional PCB layer. Metallization sheet 246 is made using the conventional PCB technology. After the metallization, the trench or slot is opened in sheet 248 by using the processes such as laser drilling, or dry-etching or wet-etching (following patterning for etching) or mechanical drilling. Via holes are formed through the dielectric sheet with air holes 244 by a punching machine with punches and dies. A ceramic sheet 244 may have more than 10,000 via holes in a 250 mm square area. Low resistivity conductor paste onto the punch sheet. In this process, via holes are filled with the paste to form the contacts between the signal lines. As the dielectric system have air holes. Additional process may necessary to fill the trench by air and filling the via holes which followed by wet etching of the to take filler out. Low electrical resistivity material such as silver-palladium, and gold instead of molybdenum or tungsten refractory material can be used. The sheets are sintered at high temperature, which makes lower electrical resistivity. Metallization sheet 246 is made using the conventional PCB technology. The trenched sheets 248 are precisely stacked in a pressing die in sequence by the stacking machine. These sheets 250 are laminated together by hot press. Density heterogeneities in the laminated samples influence any shrinkage in the sintered substrate. Therefore, this lamination process is homogenously carried out by means of the correct dimensional die and punch with flat surfaces. Burn out and sintering process for the multilayered PCB board 252, may necessary after lamination at the temperature suitable to ceramic material used as the sheet.
[0063] FIGS. 10A is the top view and FIGS. 10B and 10C are cross-sectional views along AA' and BB' directions of FIG. 10A in the sixth preferred embodiment wherein the like parts are indicated by the like numerals, so that similar explanations are omitted here. In the preferred embodiment, two chips interconnection are shown. As an example, processor 120 and memory 130 interconnection are shown using the techniques explained earlier. The high speed signal line 254 can be taken from
BPIL-04-001-PCT p i , - - -
the top of the PCB layer and lower speed signal line can be take brought to the lower layer. This would reduce the possibility any discontinuities, which may arise due to the vias. Bandwidth of the interconnects using of the technique as mentioned previously, can be attained and thereby on-chip's signal speed can be preserved. According to the preferred embodiment as shown in FIGS. 10, either whole portion of the PCB comprise with the periodic dielectric structure or the portion where the high speed chips needed to be connected, can have the back-trench or slot and the rest where low speed chips are needed to be connected, are having the uniform dielectric structure in the PCB. For simplicity in drawing, enlarge portion of cross- sectional views for high speed (e.g. processor and memory) chips portion interconnects are only shown. Complete PCB portion with considering lower speed chip interconnects are not shown.
[0064] FIG. 11A is the top view and FIGS. 15B and 15C are enlarged cross- sectional views along AA' and BB' directions of FIG. 11 A in the seventh preferred embodiment wherein the like parts are indicated by the like numerals as used in FIGS. 2 and 10, so that similar explanations are omitted here. In the preferred embodiment, two chips interconnection are shown. In the preferred embodiments, alternatively, the high-speed chips interconnect in the separate board 256 consisting of the periodic dielectric structure. For example for connecting the processor and memory, board with back-trench or slot can be used and they can be fabricated using the process as explained in FIGS. 9. Each board has the pins 258 coming out from the outside of the PCB board 256 which can be mountable on to the conventional PCB board for ground/power and low speed connections.
[0065] High Speed Connectors and Cables:
[0066] According to this invention, high speed connects and cable for multigigahertz signal interface/carry, can also be designed based on the techniques as explained in FIGS. 5 and 6. Reducing the microwave loss implementing the backside slots explained previously can able to increase the bandwidth of the connector and also cables. Single or differential connectors (and also cables) can be designed based on the techniques as explained previously, where the effective dielectric loss and effective dielectric constant are reduced.
BP1L-04-001-PCT p » ϋ" - -
[0067] High-Speed Chip Packaging:
According to this invention, high-speed chip packaging can also be designed based on the techniques as explained in FIGS. 5 and 6. Reducing the microwave loss implementing the backside slots explained previously can able to increase the bandwidth of the interconnects that connect the chip (die) and its package. Single or differential pairs lines can be designed using the inhomogeneous dielectric system comprising with two or more dielectrics wherein single or plurality of the dielectrics have the lower dielectric loss and dielectric constant as explained previously. High speed signal flowing through the interconnects are made to flow most portion of it into the lower dielectric loss material in dielectric system, resulting in the significant high bandwidth of the interconnects.
[0068] The present invention has been described above by way of its embodiments. However, those skilled in the art can reach various changes and modifications within the scope of the idea of the present invention. Therefore it is to be understood that those changes and modifications also belong to the range of this invention. For example, the present invention can be variously changed without departing from the gist of the invention, as indicated below.
[0069] In the preferred embodiments, the dielectric substrate or material is mentioned in an object to cover all dielectric materials, which show the dielectric properties. The dielectric materials include all kinds of ceramic materials such as Duroid, FR4, AIN, AI2O3, Mullite (3AI2O3: 2SiO2), SiC, SiO2, Silcion nitride, silicon carbide, Silicon-Oxy-Nitride, BeO, Cordie-rite(magnesium alumina silicate), BN, Glass (with different compositions), epoxy glass, CaO, MnO, ZrO2, PbO, alkali- halide (e.g. NaBr, NaCI) etc.) BN, BeO, and all kinds of low temperature cofired ceramics etc., and all kinds of the polyimides and benzocyclobutenes (BCBs) having dielectric properties. All kinds of polymer materials having dielectric properties falls also under this dielectric material. These dielectric materials can be made using high temperature ceramics processing or using the IC fabrication process. Polymer dielectric material also includes, but not limited to, Teflon, liquid crystal polymer, epoxy, parylene, silicone-polyimide, silicone-gel, and fluorinated ethylene propylene
BPIL--04-001-PCT „„. i " - - -
copolymer. It also includes materials of elastomers (e.g. silicone elastomer), monomers, and gels. Dielectric materials, which can be made using high temperature ceramics processing or using the IC fabrication process, also include this category. All standard polymers can be available from the standard manufacturer for example, Du-pont, Hitachi-Chemical, Mitsui, and Mitsubishi- Chemical Industries. Gore-Tex, Japan markets liquid crystal polymer. In the preferred embodiments as explained FIGS.5, and 11 , dielectric systems having back-trench or back slot into the dielectric substrate are considered. The trench or slot could be the any dielectric material having lower dielectric constant than the dielectric substrate. Alternatively, the lower dielectric constant material can be air or vacuum. Alternatively, in the preferred embodiment, trench or slot can be filled up fully by the liquid crystal material or coated by liquid crystal. The electrical field can change the orientation of the liquid crystal and can have the control of the effective dielectric constant and dielectric loss of the dielectric system. This could also provide the tunability of the effective dielectric constant of the dielectric system.
[0070] In the preferred embodiments as explained in FIGS. 5 to 11 , only microstrip line configurations are considered. However, in accordance with the present invention, other signal lines, not mentioned here, such as strip line, or coplanar line configuration with single or multiple signal lines (as single or differential) also include. Dielectric coverage (not shown) using of the same or different dielectric material can be used. According to the present invention, it is the object to provide the interconnects technique by which the microwave loss can be reduce and increase the bandwidth of the interconnects. It is also the object to use any dielectric material (including conventional dielectric material and the manufacturing technology) in the technique and could increase the bandwidth tremendously. In simplicity of drawing, preferred embodiments are described mostly considering the microstrip line configuration. However, all line configurations such as strip line, coplanar line with single or multiple signal line (including differential line) also cover this invention.
[0071] According to the present invention, interconnect system uses inhomogeneous dielectric system to reduce the effective dielectric loss and dielectric constant, wherein the inhomogeneous dielectric system has two or more dielectrics,
BPIL-04-001-PCT , ' a i- i" - -
and one of them dielectrics has lower dielectric loss and dielectric constant. The interconnects using the dielectric system can have single or multiple techniques (for reducing the microwave loss), as explained in FIGS 5 and 6. Trench or slot can be used in the dielectric system. Alternatively the low dielectric loss (and/or dielectric constant) material or the liquid crystal polymer fills up the hole.
[0072] The present invention is described here, considering only onto the highspeed electrical signal. However, the present invention can be also used in the interconnects system where both electrical and optical signal can be transmitted using the same signal line. For example, the trench portion is used to reduce the effective dielectric loss and effective dielectric constant. By using the opened backside slot or opened trench the signal is mostly flowing through the trench filled up with air or lower dielectric loss material. In the interconnects where both high speed electrical signal and high speed optical signal are considered, the trench or backside slot used can be used for flowing the optical and electrical signal, and significant bandwidth of the interconnects system with high integration capability can be realized.
[0073] Several preferred embodiments for high-speed on-chip and off-chips interconnects are described considering the microstrip line configuration and also the dielectric system with back-trench or slot. All signal line configurations as mentioned earlier covers under this invention. The shape of the trench could be could be any type such as square, rectangular, circular, trapezoidal or any polynomial shape, or any shape convenient for manufacturing. These can be filled up by dielectric material having the lower dielectric constant than the dielectric substrate. Although the invention has been described with respect to specific embodiment for complete and clear disclosure, the appended claims are not to be thus limited but are to be construed as embodying all modification and alternative constructions that may be occurred to one skilled in the art which fairly fall within the basic teaching here is set forth.
[0074] The present invention is expected to be found practically use in the highspeed on-chip, off-chip interconnects, where the signal speed 5 Gb/s and beyond are necessary using of the conventional material, and the bandwidth of the
BPIL-04-001-PCT , ,
)f» H«.i' -
interconnects can be made to ideally to speed of the light for no-loss transmission line. The present invention can also be implemented in the high-speed single or multiple signal connectors, and high-speed cables (not shown). The applications include on-chip interconnects where high-speed electronics chips or electronics chips with optical chips are need to be connected. As ideally the bandwidth of the interconnect system can be made to close to fiber, future monolithic (and also hybrid near future) integration of electronics and optical chips can also interconnected without (much or none at all) sacrificing the chips speed. The application also includes the high speed multichip module interconnection, 3-D chip or memory interconnection, high speed parallel system for computer animation and graphics for high speed 2-D or 3-D video transmission, and high bandwidth image display, high speed router where high speed electronics switches (or IC) are needed to be interconnected. The application also include the high speed (5 Gb/s and beyond) connectors and cables for high speed board-to-board, rack-to-rack interconnection, and also single or multiple high-density signal connections and carrying from one side to other in longer path.
[0075] Various additional modifications of this invention will occur to those skilled in the art. Accordingly, all deviations from the specific teachings of this specification that basically rely upon the principles and their equivalents through which the art has been advanced are properly considered within the scope of the invention as described and claimed.
BPIL--04-001-PCT

Claims

:;;n ι ' - -claim:
1. A high speed electronics interconnection system comprising, (a) one or more electrical signal lines; (b) one or more ground/power lines; (c) a dielectric system, separating the ground/power and electrical signal lines, and isolating electronics elements, said dielectric system comprising; one or more layers of uniform dielectric material having a backside slot or trench located under the electrical signal lines and formed into the dielectric material to reduce the microwave loss.
2. The interconnection system according to claim 1 further comprising one or more ground plan(s) located on a side of the system other than the side of said dielectric system.
3. The interconnection system according to claim 1 wherein the backside slot or trench into the said dielectric material is located in close proximity with the ground or power line and the said signal line is located on the dielectric material left after the trench is opened.
4. The interconnection system according to claim 1 wherein the backside slot or trench into the said dielectric material is located in close proximity with the signal lines and the said ground/power line is located under the dielectric material left after trench or slot is opened.
5. The interconnection system according to claim 1 wherein the dielectric system comprises: a uniform dielectric layer, and; a dielectric system with backside-slot or trench opened into the bulk of the dielectric material.
BP1L--04-001-PCT
6. The interconnection system according to claim 1 wherein the dielectric system comprises: a uniform dielectric layer; a dielectric system with backside-slot or trench opened into the bulk of the dielectric material, and; a uniform dielectric layer.
7. The interconnection system according to claim 1 wherein the dielectric system comprises: a dielectric system with backside-slot or trench opened into the dielectric material, and; a uniform dielectric layer.
8. The interconnection system according to claim 1 wherein said dielectric system comprises: a periodic dielectric structure forming 2 dimensional and 3-dimensional crystal created in the dielectric slab by making cylindrical or spherical air holes arrays having cell and lattice size and shape into the bulk of the dielectric materials resulting in a periodic variation of the permittivity, and; the backside slot or trench into the said periodic structure and located under the signal line.
9. The interconnection system according to claim 1 wherein said dielectric system is stacked together.
10. The interconnection system according to claim 1 , in which two or more electronics elements on-chip or off-chip or board-to-board are interconnected.
11. The interconnection system according to claim 1 in which the one or more signal lines have a microstrip line configuration and wherein a side of the signal line(s) are laid on the said dielectric system and an other side is exposed to air.
BPIL--04-001-PCT "'' a '
12. The interconnection system according to claim 1 in which the one or more signal lines has a strip line configuration, and wherein the signal line(s) are laid onto the dielectric system, and an other side is exposed to the dielectric system.
13. The interconnection system according to claim 1 in which the one or more signal lines has a coplanar line configuration, and wherein the signal line (s) and ground plan are in the same plan, laid on the dielectric system, and are also exposed to either the dielectric media or air media.
14. The interconnection system according to claim 1 in which said dielectric system has the open slot or trench which shaped such that it is convenient for manufacturing.
15. The interconnection system according to claim 1 in which said slot or trench is filled with the air or lower dielectric loss (and/or dielectric constant material) as compared with the dielectric slab.
16. The interconnection system according to claim 1 in which said slot or trench as is filled up or coated by a liquid crystal polymer such that it exhibits the tunability of the dielectric constant (or dielectric loss).
17. The interconnection system according to claim 1 in which said dielectric system includes a ceramic dielectric material and a polymeric dielectric material.
18. The interconnection system according to claim 1 , fabricated using IC fabrication technology and PCB fabrication technology for on-chip and off-chip interconnects, respectively.
19 An electronics chip-to-chip interconnection system comprising, a first packaged chip located in close physical proximity of the board; a second multilayerd planar circuit board (PCB) which comprises: one or more layers, wherein the one or more layers is similar to single or multiple said dielectric systems;
BPIL-04-001-PCT
Figure imgf000026_0001
one or more signal lines, ground and power lines; and; a second package chip located in close physical proximity and connected to the first package chip through the PCB.
20. An electronics chip-to-chip interconnection system comprising, a first packaged chip located in close physical proximity of the board; a second multilayerd planar circuit board (PCB) comprising; one or more layers, wherein the one or more layers is similar to the said dielectric systems; and single or plurality of signal lines, ground and power lines; a second package chip, located in close physical proximity and connected to the first package chip through the PCB; and a third or plural package chips, located in close physical proximity of each other and connected to each chip through the PCB.
21. An electronics chip-to-chip interconnection system comprising, a first PCB with high speed chips, comprising; a first packaged chip located in close physical proximity of the board; a second multilayerd planar circuit board (PCB) having of; one or more layers, similar to the dielectric systems, one or more signal lines, ground and power lines passing through the PCB; and a set of the electrical connectors on a backside of the PCB; a second package chip, located in close physical proximity and connected to the first package chip through the PCB, and; a second PCB board on which the first PCB is mounted and also on which other low speed chips are connected.
22. An electronics chip-to-chip interconnection system comprising: (a) a first PCB board with high speed chips, including; a first packaged chip located in close physical proximity of the board; a second multilayerd planar circuit board (PCB) having;
BPIL--04-0Q1-PCT CT/U?3M - one or more of the dielectric layers, wherein the layers are similar to the said dielectric systems, one or more signal lines, ground and power lines passing through the PCB, and a set of electrical connections on a back side of the PCB; a second package chip located in close physical proximity of board and connected to the first package chip through the PCB;
a third packaged high speed chip, located in close physical proximity and connected to each chip through the first said PCB, and ; (b) a second PCB board on which the said first PCB is mounted and also on which other low speed chips are connected.
BPIL-04-001-PCT
PCT/US2004/006694 2003-03-05 2004-03-04 High speed electronics interconnect and method of manufacture WO2004079797A2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US45195003P 2003-03-05 2003-03-05
US60/451,950 2003-03-05

Publications (2)

Publication Number Publication Date
WO2004079797A2 true WO2004079797A2 (en) 2004-09-16
WO2004079797A3 WO2004079797A3 (en) 2006-06-15

Family

ID=32962666

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2004/006694 WO2004079797A2 (en) 2003-03-05 2004-03-04 High speed electronics interconnect and method of manufacture

Country Status (2)

Country Link
US (4) US7372144B2 (en)
WO (1) WO2004079797A2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7349196B2 (en) 2005-06-17 2008-03-25 Industrial Technology Research Institute Composite distributed dielectric structure
US7781222B2 (en) 2006-02-27 2010-08-24 Bayer Healthcare Llc Temperature-adjusted analyte determination for biosensor system

Families Citing this family (55)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6730540B2 (en) * 2002-04-18 2004-05-04 Tru-Si Technologies, Inc. Clock distribution networks and conductive lines in semiconductor integrated circuits
US7372144B2 (en) * 2003-03-05 2008-05-13 Banpil Photonics, Inc. High speed electronics interconnect and method of manufacture
US7880556B2 (en) * 2004-03-04 2011-02-01 Banpil Photonics, Inc. Interconnection system with a dielectric system having holes therein that run uninterrupted through the dielectric system
TWI286916B (en) * 2004-10-18 2007-09-11 Via Tech Inc Circuit structure
US7207807B2 (en) * 2004-12-02 2007-04-24 Tyco Electronics Corporation Noise canceling differential connector and footprint
JP4819639B2 (en) * 2005-10-12 2011-11-24 キヤノン株式会社 Printed circuit board
CN100490605C (en) * 2005-11-11 2009-05-20 鸿富锦精密工业(深圳)有限公司 Pcb
JP2007166115A (en) * 2005-12-12 2007-06-28 Matsushita Electric Ind Co Ltd Antenna device
US20070145595A1 (en) * 2005-12-27 2007-06-28 Hall Stephen H High speed interconnect
US7427719B2 (en) * 2006-03-21 2008-09-23 Intel Corporation Shifted segment layout for differential signal traces to mitigate bundle weave effect
JP2007272984A (en) * 2006-03-31 2007-10-18 Hitachi Global Storage Technologies Netherlands Bv Disk drive device, and head assembly used for the device
US9504156B1 (en) * 2006-04-07 2016-11-22 Altera Corporation Distribution of return paths for improved impedance control and reduced crosstalk
US7727806B2 (en) * 2006-05-01 2010-06-01 Charles Stark Draper Laboratory, Inc. Systems and methods for high density multi-component modules
WO2008023506A1 (en) 2006-08-02 2008-02-28 Murata Manufacturing Co., Ltd. Chip device
US7561006B2 (en) * 2006-08-25 2009-07-14 Banpil Photonics, Inc. Low loss electrical delay line
US20080265377A1 (en) * 2007-04-30 2008-10-30 International Business Machines Corporation Air gap with selective pinchoff using an anti-nucleation layer
US20080284545A1 (en) * 2007-05-15 2008-11-20 George Andrew Keefe Fixed impedance low pass metal powder filter with a planar buried stripline geometry
US7999638B2 (en) * 2007-06-28 2011-08-16 Bae Systems Plc Microwave circuit assembly comprising a microwave component suspended in a gas or vacuum region
US8269344B2 (en) * 2008-03-28 2012-09-18 Broadcom Corporation Method and system for inter-chip communication via integrated circuit package waveguides
JP2009246157A (en) * 2008-03-31 2009-10-22 Toshiba Corp High frequency band semiconductor device
US8017451B2 (en) 2008-04-04 2011-09-13 The Charles Stark Draper Laboratory, Inc. Electronic modules and methods for forming the same
US8273603B2 (en) 2008-04-04 2012-09-25 The Charles Stark Draper Laboratory, Inc. Interposers, electronic modules, and methods for forming the same
US7896698B2 (en) * 2008-10-13 2011-03-01 Tyco Electronics Corporation Connector assembly having multiple contact arrangements
US7637777B1 (en) 2008-10-13 2009-12-29 Tyco Electronics Corporation Connector assembly having a noise-reducing contact pattern
US7867032B2 (en) * 2008-10-13 2011-01-11 Tyco Electronics Corporation Connector assembly having signal and coaxial contacts
US7740489B2 (en) * 2008-10-13 2010-06-22 Tyco Electronics Corporation Connector assembly having a compressive coupling member
US7736183B2 (en) * 2008-10-13 2010-06-15 Tyco Electronics Corporation Connector assembly with variable stack heights having power and signal contacts
US8113851B2 (en) * 2009-04-23 2012-02-14 Tyco Electronics Corporation Connector assemblies and systems including flexible circuits
US7975378B1 (en) * 2010-01-06 2011-07-12 Banpil Photonics, Inc. Method of manufacturing high speed printed circuit board interconnects
US8274340B2 (en) * 2010-01-26 2012-09-25 Agilent Technologies, Inc. Parallel transmission lines having different path lengths and including different properties for equalizing the path lengths there between
US7918683B1 (en) 2010-03-24 2011-04-05 Tyco Electronics Corporation Connector assemblies and daughter card assemblies configured to engage each other along a side interface
KR101128546B1 (en) * 2010-09-06 2012-03-27 삼성전기주식회사 Solar cell module and method for manufacturing the same, and mobile apparatus with the solar cell module
US8754338B2 (en) * 2011-05-28 2014-06-17 Banpil Photonics, Inc. On-chip interconnects with reduced capacitance and method of afbrication
JP5938223B2 (en) * 2012-02-10 2016-06-22 日東電工株式会社 Wiring circuit board and manufacturing method thereof
US9405064B2 (en) * 2012-04-04 2016-08-02 Texas Instruments Incorporated Microstrip line of different widths, ground planes of different distances
KR20140024593A (en) * 2012-08-20 2014-03-03 에스케이하이닉스 주식회사 System package
US9136236B2 (en) 2012-09-28 2015-09-15 Intel Corporation Localized high density substrate routing
US9190380B2 (en) 2012-12-06 2015-11-17 Intel Corporation High density substrate routing in BBUL package
JP6281868B2 (en) * 2013-03-08 2018-02-21 国立大学法人大阪大学 Photonic crystal slab electromagnetic wave absorber and high-frequency metal wiring circuit, electronic component, transmitter, receiver and proximity wireless communication system
JP6215577B2 (en) * 2013-05-31 2017-10-18 株式会社ヨコオ Semiconductor package container, semiconductor device, electronic equipment
US9159690B2 (en) 2013-09-25 2015-10-13 Intel Corporation Tall solders for through-mold interconnect
US9349703B2 (en) * 2013-09-25 2016-05-24 Intel Corporation Method for making high density substrate interconnect using inkjet printing
TWI477209B (en) * 2014-04-08 2015-03-11 Azotek Co Ltd Composite substrate
US9621063B2 (en) 2015-03-11 2017-04-11 DRS Consolidated Controls, Inc. Reference current generation in bidirectional power converter
US9698700B2 (en) 2015-03-11 2017-07-04 DRS Consolidated Controls, Inc. Predictive current control in bidirectional power converter
US10854761B1 (en) * 2015-03-30 2020-12-01 Southern Methodist University Electronic switch and active artificial dielectric
US10375823B2 (en) 2015-06-03 2019-08-06 Fci Usa Llc Differential signal traces including a solder mask disposed thereon
KR102549402B1 (en) 2016-08-04 2023-06-28 삼성전자주식회사 Semiconductor package and method for fabricating the same
CN106507580B (en) * 2016-12-12 2018-11-27 郑州云海信息技术有限公司 A kind of PCB and signal transmission system
CN108990258B (en) * 2018-08-24 2021-06-29 郑州云海信息技术有限公司 PCB and electronic equipment
CN109583094B (en) * 2018-12-03 2022-03-08 郑州云海信息技术有限公司 Method for compensating length of high-speed line on PCB and related device
US10986730B2 (en) * 2019-03-08 2021-04-20 Microsemi Semiconductor Ulc Techniques for routing electrical signals through electrical components and related methods
CN115088393A (en) 2020-01-17 2022-09-20 安费诺有限公司 Bend compensation for conductive traces on printed circuit boards
US11658411B2 (en) 2020-07-09 2023-05-23 Dr. Alan Evans Business and Scientific Consulting, LLC Electrically-controlled RF, microwave, and millimeter wave devices using tunable material-filled vias
CN112436242A (en) * 2020-10-26 2021-03-02 中国电子科技集团公司第十三研究所 High integrated microwave assembly

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5724012A (en) * 1994-02-03 1998-03-03 Hollandse Signaalapparaten B.V. Transmission-line network
US5729047A (en) * 1996-03-25 1998-03-17 Micron Technology, Inc. Method and structure for providing signal isolation and decoupling in an integrated circuit device
US6518864B1 (en) * 1999-03-15 2003-02-11 Nec Corporation Coplanar transmission line

Family Cites Families (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5227742A (en) * 1982-07-02 1993-07-13 Junkosha Co., Ltd. Stripline cable having a porous dielectric tape with openings disposed therethrough
GB2232822A (en) * 1989-06-05 1990-12-19 Marconi Co Ltd Signal carrier support
DE69020319T2 (en) * 1989-12-11 1996-03-14 Toyoda Chuo Kenkyusho Kk Mobile antenna system.
US5066928A (en) * 1990-05-02 1991-11-19 General Atomics Soliton pulse compressor
US5065122A (en) * 1990-09-04 1991-11-12 Motorola, Inc. Transmission line using fluroplastic as a dielectric
US5105055A (en) * 1990-10-17 1992-04-14 Digital Equipment Corporation Tunnelled multiconductor system and method
JP3241139B2 (en) * 1993-02-04 2001-12-25 三菱電機株式会社 Film carrier signal transmission line
US5686764A (en) * 1996-03-20 1997-11-11 Lsi Logic Corporation Flip chip package with reduced number of package layers
JP4482949B2 (en) * 1999-01-29 2010-06-16 ソニー株式会社 Flat display element and wiring method thereof
US6525695B2 (en) * 2001-04-30 2003-02-25 E-Tenna Corporation Reconfigurable artificial magnetic conductor using voltage controlled capacitors with coplanar resistive biasing network
US20020183013A1 (en) * 2001-05-25 2002-12-05 Auckland David T. Programmable radio frequency sub-system with integrated antennas and filters and wireless communication device using same
US20030043071A1 (en) * 2001-08-27 2003-03-06 E-Tenna Corporation Electro-mechanical scanned array system and method
WO2003050914A1 (en) * 2001-12-05 2003-06-19 E-Tenna Corporation Capacitively-loaded bent-wire monopole on an artificial magnetic conductor
US6819373B2 (en) * 2002-10-03 2004-11-16 International Business Machines Corporation Lamination of liquid crystal polymer dielectric films
US7372144B2 (en) * 2003-03-05 2008-05-13 Banpil Photonics, Inc. High speed electronics interconnect and method of manufacture
US7298234B2 (en) * 2003-11-25 2007-11-20 Banpil Photonics, Inc. High speed electrical interconnects and method of manufacturing
US20050110138A1 (en) * 2003-11-25 2005-05-26 Banpil Photonics, Inc. High Speed Electrical On-Chip Interconnects and Method of Manufacturing
US7468645B2 (en) * 2004-01-29 2008-12-23 Sanyo Electric Co., Ltd. Signal line circuit device
US7755445B2 (en) * 2004-08-03 2010-07-13 Banpil Photonics, Inc. Multi-layered high-speed printed circuit boards comprised of stacked dielectric systems

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5724012A (en) * 1994-02-03 1998-03-03 Hollandse Signaalapparaten B.V. Transmission-line network
US5729047A (en) * 1996-03-25 1998-03-17 Micron Technology, Inc. Method and structure for providing signal isolation and decoupling in an integrated circuit device
US6518864B1 (en) * 1999-03-15 2003-02-11 Nec Corporation Coplanar transmission line

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7349196B2 (en) 2005-06-17 2008-03-25 Industrial Technology Research Institute Composite distributed dielectric structure
US7781222B2 (en) 2006-02-27 2010-08-24 Bayer Healthcare Llc Temperature-adjusted analyte determination for biosensor system
US8148162B2 (en) 2006-02-27 2012-04-03 Bayer Healthcare Llc Temperature-adjusted analyte determination for biosensor system
US8445290B2 (en) 2006-02-27 2013-05-21 Bayer Healthcare Llc Temperature-adjusted analyte determination for biosensor systems

Also Published As

Publication number Publication date
US20090096082A1 (en) 2009-04-16
WO2004079797A3 (en) 2006-06-15
US20040173822A1 (en) 2004-09-09
US7432775B2 (en) 2008-10-07
US7719105B2 (en) 2010-05-18
US20040173880A1 (en) 2004-09-09
US20040174223A1 (en) 2004-09-09
US7453143B2 (en) 2008-11-18
US7372144B2 (en) 2008-05-13

Similar Documents

Publication Publication Date Title
US7372144B2 (en) High speed electronics interconnect and method of manufacture
US7880555B2 (en) Interconnection system with a dielectric system having holes therein that run uninterrupted through the dielectric system
US7663064B2 (en) High-speed flex printed circuit and method of manufacturing
US7298234B2 (en) High speed electrical interconnects and method of manufacturing
US7755445B2 (en) Multi-layered high-speed printed circuit boards comprised of stacked dielectric systems
US7889031B2 (en) High-speed electrical interconnects and method of manufacturing
JP6879925B2 (en) Package structures with integrated waveguides for high-speed communication, semiconductor wafers and waveguides
US7975378B1 (en) Method of manufacturing high speed printed circuit board interconnects
US20050139390A1 (en) Printed circuit board and package having oblique vias
US8019187B1 (en) Super high-speed chip to chip interconnects
WO2003046975A1 (en) Single and multiple layer packaging of high-speed/high-density ics
KR101702717B1 (en) System and method for a millimeter wave circuit board
US6767140B2 (en) Ceramic optical sub-assembly for opto-electronic module utilizing LTCC (low-temperature co-fired ceramic) technology
US20060082422A1 (en) Connection structure of high frequency lines and optical transmission module using the connection structure
US20030095014A1 (en) Connection package for high-speed integrated circuit
US20050110138A1 (en) High Speed Electrical On-Chip Interconnects and Method of Manufacturing
GB2189084A (en) Integrated circuit packaging
CN216902914U (en) Silicon-based substrate and chip
EP4131638A1 (en) Component carrier and method of manufacturing a component carrier
CN116053230A (en) Silicon-based substrate, manufacturing method thereof and chip

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): BW GH GM KE LS MW MZ SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
122 Ep: pct application non-entry in european phase