WO2005006440A2 - Non-volatile semiconductor memory - Google Patents

Non-volatile semiconductor memory Download PDF

Info

Publication number
WO2005006440A2
WO2005006440A2 PCT/US2004/021078 US2004021078W WO2005006440A2 WO 2005006440 A2 WO2005006440 A2 WO 2005006440A2 US 2004021078 W US2004021078 W US 2004021078W WO 2005006440 A2 WO2005006440 A2 WO 2005006440A2
Authority
WO
WIPO (PCT)
Prior art keywords
source
drain region
stracture
conductivity
floating gate
Prior art date
Application number
PCT/US2004/021078
Other languages
French (fr)
Other versions
WO2005006440A3 (en
Inventor
Leonard Forbes
Original Assignee
Micron Technology, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology, Inc. filed Critical Micron Technology, Inc.
Priority to JP2006518744A priority Critical patent/JP2007527614A/en
Priority to EP04756458A priority patent/EP1639646A2/en
Publication of WO2005006440A2 publication Critical patent/WO2005006440A2/en
Publication of WO2005006440A3 publication Critical patent/WO2005006440A3/en

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B41/00Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
    • H10B41/20Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels
    • H10B41/23Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels
    • H10B41/27Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by three-dimensional arrangements, e.g. with cells on different height levels with source and drain on different levels, e.g. with sloping channels the channels comprising vertical portions, e.g. U-shaped channels
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B43/00EEPROM devices comprising charge-trapping gate insulators
    • H10B43/10EEPROM devices comprising charge-trapping gate insulators characterised by the top-view layout
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B43/00EEPROM devices comprising charge-trapping gate insulators
    • H10B43/30EEPROM devices comprising charge-trapping gate insulators characterised by the memory core region
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices

Definitions

  • the present invention relates generally to semiconductor memory devices, and in particular to floating gate transistor stractures used in non-volatile semiconductor memory devices such as flash memory devices.
  • Flash memory devices are high density, non-volatile memory devices having low power consumption, fast access times and low cost. Flash memory devices are thus well suited for use in a variety of portable electronic devices that require high density storage but cannot support a disk drive, or other mass storage devices due to high power consumption or the additional weight of such devices.
  • An additional advantage of flash memory is that it offers in-circuit programmability. A flash memory device may thus be reprogrammed under software control while the device resides on a circuit board within an electronic device.
  • Figure 1 is a flash memory cell 10 according to the prior art.
  • the flash memory cell 10 has a metal oxide semiconductor (MOS) structure that includes a substrate 12, a pair of source/drain regions 14, a floating gate 18 overlying a MOS channel region 16, and a control gate 20 overlying the floating gate 18.
  • An oxide structure 22 separates the floating gate 18 from the channel region 16, and also separates the floating gate 18 from the control gate 20.
  • the substrate 12 is doped with P-type impurities, and the source/drain regions 14 are doped with N-type impurities.
  • the memory cell 10 may be programmed by applying a sufficiently positive gate voltage V CG and a positive drain voltage VQ to the device 10, while maintaining the source voltage Vs at a zero, or ground potential.
  • the device 10 attains a logic state "0". Alternately, if little or no charge is present at the floating gate 18, a logic state corresponding to "1 " is stored on the device 10.
  • a positive voltage VC G of predetermined magnitude is applied to the control gate 18, while V D is maintained positive. If the voltage applied to the control gate 18 is sufficient to turn the device 10 on, a current flows from one source/drain region 14 to the other source/drain region 14 that may be detected by other external circuits, thus indicating the logic state "1".
  • a logic state of "0" is read.
  • a logic state may be erased from the device 10 by applying a positive source voltage Vs to the source/drain region 14 while V CG is maintained at a negative potential.
  • the device 10 attains a logic state "1" following an erase cycle.
  • the foregoing flash memory cell 10 is highly effective to store a logic state in a memory device, it has been observed that the programming efficiency of the memory cell 10 is degraded as the number of accumulated program/erase cycles increases. As a result, the cell 10 may fail after the number of program/erase cycles exceeds a limiting value, which is termed the endurance limit for the cell 10.
  • the endurance limit is relatively unimportant in cases where the cell 10 is programmed only once, it may be a critical concern where the device 10 is erased and reprogrammed numerous times.
  • the source/drain current ID S or the cycled cell 10 is significantly lower that that obtained from a non-cycled cell 10 for a comparable fixed control gate voltage V CG .
  • the determination of a logic state during a read cycle is adversely affected due to the lowered source/drain current in the cycled cell 10.
  • Figure 3 shows that the source/drain current I DS of the cell 10 is observed to steadily decrease as the number of cycles accumulates on the cell 10.
  • Figure 3 also shows that the endurance limit for the cell 10 may occur between approximately 10 5 and 10 6 cycles.
  • Figure 4 shows the variation of a threshold voltage Nr for the cell 10 as the number of program/erase cycles is increased.
  • the threshold voltage Vx is defined as the minimum required voltage to turn on a cell 10 during a read cycle.
  • V ⁇ , ⁇ corresponds the threshold value required to turn on the cell 10 when the floating gate of the cell 10 is charged (indicating logic state "0")
  • V T ⁇ corresponds to the threshold value required to turn on the cell 10 when the floating gate 18 is not charged.
  • the difference between the V ⁇ , ⁇ and V ⁇ ,2 values thus defines a threshold voltage "window", as shown in Figure 4. As the cell 10 is subjected to cycling, the "window" becomes progressively smaller, so that it becomes more difficult to distinguish between the two logic states stored in the cell 10.
  • One prior art solution to the foregoing endurance limit problem is a flash memory cell having a floating gate asymmetrically positioned towards the source, with the control gate overlying the floating gate and also directly overlying the channel region of the cell, as disclosed in detail in an article by P. Pavan, et al., entitled “Flash Memories-An Overview", IEEE Proceedings, vol. 85, No. 8, pp. 1248-1271 , 1997. Since the programming and erase functions occur in the portion of the channel region adjacent, to the source, damage to the gate oxide is limited to only a portion of the channel region.
  • flash memory cell arrangement achieves some increase in the endurance limit, the damage to the oxide layer underlying the floating gate eventually becomes excessive, so that it is no longer possible to read the logic state stored in the cell.
  • Another prior art flash memory cell includes a source region that is surrounded by an N- region to further protect the source junction of the cell from the large electric field strengths that arise when the cell is erased.
  • One significant drawback present in this configuration is that the source and drain regions may not be interchanged to extend the endurance of the cell.
  • the asymmetrical arrangement adds to the overall fabrication costs of the flash memory device. Accordingly, there is a need in the art for a flash memory device having an enhanced endurance limit.
  • the present invention is directed towards systems, apparatuses and methods for forming floating gate transistor structures used in non-volatile semiconductor memory devices such as flash memory devices.
  • the system may include a central processing unit (CPU), and a memory device coupled to the processor that includes an array having memory cells, each cell including a first columnar stracture and a spaced apart second columnar structure having a floating gate structure interposed between the first columnar structure and the second columnar structure and spaced apart from the first and second structures, the floating gate being positioned closer to a selected one of the first and second structures.
  • CPU central processing unit
  • memory device coupled to the processor that includes an array having memory cells, each cell including a first columnar stracture and a spaced apart second columnar structure having a floating gate structure interposed between the first columnar structure and the second columnar structure and spaced apart from the first and second structures, the floating gate being positioned closer to a selected one of the first and second structures.
  • a memory device in another aspect, includes an array having memory cells having first and second adjacent field effect transistors (FETs) having respective source/drain regions and a common floating gate structure that is spaced apart from the source/drain regions of the first FET by a first distance, and spaced apart from the source/drain regions of the second FET by a second distance.
  • FETs field effect transistors
  • a method of forming a memory device having a plurality of interconnected memory cells includes positioning a first columnar structure on a substrate, positioning a second columnar structure on the substrate that is spaced apart from the first columnar structure, forming a gate structure between the first structure and the second stracture; and interposing a floating gate structure between the first stracture and the gate stracture and between the second stracture and the gate stracture, the floating gate stracture being positioned closer to selected one of the first structure and the second structure.
  • Figure 1 is a cross sectional view of a flash memory cell according to the prior art.
  • Figure 2 is a graph that qualitatively compares the drain/source current performance for a cycled and a non-cycled flash memory cell.
  • Figure 3 is graph that qualitatively illustrates the degradation of the drain/source current performance as the number of cycles is increased for a flash memory cell.
  • Figure 4 is graph that qualitatively illustrates the narrowing of the voltage threshold window of a flash memory cell as the number of cycles is increased.
  • Figure 5 is a block diagram of a computer system 100 according to an embodiment of the invention.
  • Figure 6 is a block diagram of a memory device according to another embodiment of the present invention.
  • Figure 7 is a partial schematic diagram of a memory cell array according to an embodiment of the invention.
  • Figure 8 is a partial isometric view of a portion of a memory cell array according to an embodiment of the invention.
  • Figure 9 is a partial cross sectional view of a memory array according to an embodiment of the invention.
  • Figure 10 is a partial plan view of a memory array according to an embodiment of the invention.
  • Figure 1 1 is a partial cross sectional view that illustrates a step in a method for forming a memory array according to another embodiment of the invention.
  • Figure 12 is a partial cross sectional view that illustrates a step in a method for forming a memory array according to another embodiment of the invention.
  • Figure 13 is a partial cross sectional view that illustrates a step in a method for forming a memory array according to another embodiment of the invention.
  • Figure 14 is a partial cross sectional view that illustrates a step in a method for forming a memory array according to another embodiment of the invention.
  • Figure 15 is a partial plan view that illustrates a step in a method for forming a memory array according to another embodiment of the invention.
  • Figure 16 is a partial cross sectional view that illustrates a step in a method for forming a memory array according to another embodiment of the invention.
  • Figure 17 is a partial cross sectional view that illustrates a step in a method for forming a memory array according to another embodiment of the invention.
  • the present invention is generally directed to semiconductor memory devices, and in particular to floating gate transistor structures used in non-volatile semiconductor memory devices such as flash memory devices.
  • Many of the specific details of certain embodiments of the invention are set forth in the following description and in Figures 5-17 to provide a thorough understanding of such embodiments.
  • One skilled in the art will understand, however, that the present invention may be practiced without several of the details described in the following description.
  • the figures related to the various embodiments are not to be interpreted as conveying any specific or relative physical dimension. Instead, it is understood that specific or relative dimensions related to the embodiments, if stated, are not to be considered limiting unless the claims expressly state otherwise.
  • FIG. 5 shows an embodiment of a computer system 100 that may use the memory device of Figures 6- 17 or some other embodiment of a memory device according to the present invention.
  • the computer system 100 includes a processor 102 for performing various computing functions, such as executing specific software to perform specific calculations or tasks.
  • the processor 102 includes a processor bus 104 that normally includes an address bus, a control bus, and a data bus.
  • the processor bus 104 is coupled to a memory controller 106, which is, in turn, coupled to a number of other components.
  • the processor 102 is also typically coupled through the processor bus 104 to a cache memory 107, which is usually a static random access memory (“SRAM”) device.
  • SRAM static random access memory
  • the memory controller 106 is coupled to system memory in the form of a synchronous random access memory (“SDRAM") device 108 through an address bus 1 10 and a control bus 1 12.
  • SDRAM synchronous random access memory
  • An external data bus 113 of the SDRAM device 108 is coupled to the data bus of the processor 102, either directly or through the memory controller 106.
  • the memory controller 106 is also coupled to one or more input devices 114, such as a keyboard or a mouse, to allow an operator to interface with the computer system 100.
  • the computer system 100 also includes one or more output devices 1 16 coupled to the processor 102 through the memory controller 106, such output devices typically being a printer or a video terminal.
  • One or more data storage devices 1 18 are also typically coupled to the processor 102 through the memory controller 106 to store data or retrieve data from external storage media (not shown). Examples of typical storage devices 118 include hard and floppy disks, tape cassettes, and compact disk read-only memories (CD-ROMs).
  • the memory controller 106 is coupled to a basic input-output (“BIOS”) read only memory (“ROM”) device 120 for storing a BIOS program that is executed by the processor 102 at power-up.
  • the processor 102 may execute the processor 102 either directly from the BIOS ROM device 120 or from the SDRAM device 108 after the BIOS program has been shadowed by transferring it from the BIOS ROM device 120 to the SDRAM device 108.
  • the BIOS ROM device 120 is preferably a non-volatile memory device according to the present invention, such as the embodiments of the invention shown in the memory device of Figures 6-17. Memory devices according to present embodiments may also be used in the computer system 100 for other functions.
  • Figure 6 is a block diagram of a memory device 200 according to an embodiment of the present invention, which may comprise at least a portion of the memory 108 shown in Figure 5.
  • the memory device 200 includes a memory cell array 210 that includes memory cells comprised of floating gate FET transistor devices as will be described in greater detail below.
  • the memory device 200 also includes an x-gate decoder 230 that provides a plurality of gate lines XG1 , XG2...XGN for addressing the cells in the memory cell array 210.
  • a y-source/drain decoder 240 provides a plurality of source/drain lines YD1, YD2...YDN for accessing the first source/drain regions of the floating gate FET transistor cells in the array 210.
  • An x-source/drain decoder 250 similarly provides a plurality of data lines XS1, XS2...XSN for accessing second source/drain regions of the cells in the memory array 210.
  • the x-source/drain decoder 250 may also include sense amplifiers and input output (I/O) devices for reading, writing or erasing data from the memory cell array 210.
  • the memory device 200 further includes address buffers 220 that receive address signals A0...AN from the address bus 140 (as shown in Figure 5).
  • FIG. 7 is a partial schematic diagram illustrating an embodiment of the memory cell array 210, as shown in Figure 6.
  • the memory cell array 210 includes a plurality of adjacent and interconnected memory cells 300 of substantially similar configuration that extend in a first direction along a row of the array 210 from a cell 300AA to a cell 300AN. The array further extends in a second direction to a row 300 NA that further extends in the first direction to a cell 300NN.
  • Each of the memory cells 300AA through 300NN includes a pair of field effect transistors (FETs) 310 having an electrically isolated floating gate that controls the conduction between the source and drain regions in the FETs 310.
  • the FETs 310 in each of the cells 300 AA to 300 NN share a common gate, such as XGl , XG2....XGN, and are formed in columnar stractures, as described in greater detail below.
  • Figure 8 is a partial isometric view illustrating a portion of the memory cell array 210 of Figure 7. For clarity of illustration, only memory cells 300AA and 300AB of the array 210 are shown, and in the following description, only memory cell 300AA will be described.
  • the array 210 includes a substantial number of cells having a substantially similar structure, so that the array 210 extends in a first direction (the "x" direction, as shown in Figure 8), and also in a second direction (the "y” direction, also as shown in Figure 8) that is substantially perpendicular to the first direction.
  • the cell 300AA includes a pair of columnar structures 328A and 328B formed on a p-type substrate 320.
  • Each of the columnar stractures 328 includes a first source/drain region 322 comprised of a material having an N+ conductivity that extends along the substrate 320 in the x- direction.
  • the stractures 328A and 328B further include a second source/drain region 326 also having an N+ conductivity that is positioned adjacent to the first source/drain region 322.
  • a separation layer 324 of material doped to have a conductivity of P- is interposed between the first source/drain region 322 and the second source/drain region 328.
  • the columnar stractures 328A and 328B are spaced apart to permit the gate line XGl to be positioned between the stractures 328A and 328B.
  • a floating gate 330 is interposed between the stracture 328A and the gate line XGl , and between the stracture 328B and the gate line XGl .
  • the floating gate 330 further extends below the gate line XGl so that the floating gate 330 is also interposed between the gate line XGl and the underlying substrate 320 to form a single control gate 330 between the stractures 328A and 328B.
  • the floating gate 330 is electrically isolated from the gate line XGl by a first dielectric layer 340 that is interposed between the gate line XGl and the floating gate 330.
  • the floating gate 330 is further electrically isolated from the first structure 328A and the second stracture 328B by a second dielectric layer 350 interposed between the floating gate 330 and the stractures 328A and 328B.
  • the floating gate 330 is further positioned between the first stracture 328A and the second structure 328B so that the floating gate 330 is positioned closer to the first stracture 328A than to the second stracture 328B, as will be shown in greater detail below. Accordingly, a portion of the second dielectric 350 that is substantially adjacent to the first stracture 328A is thinner than a corresponding portion of the second dielectric 350 that is adjacent to the second stracture 328B.
  • the thinner portion of the second dielectric 350 may be positioned adjacent to the second structure 328B, while a thicker portion of the second dielectric 350 is positioned adjacent to the first stracture 328A.
  • the floating gate 330 may be comprised of a polysilicon material that is deposited on the array 210 during a fabrication process, as will also be described in greater detail below.
  • the first dielectric layer 340 and the second dielectric layer 350 may be comprised of silicon dioxide that is grown or deposited during the fabrication of the array 210, although other similar dielectric materials may also be used.
  • the second source/drain region 326A of the first stracture 328A and the second source/drain region 326B of the second stracture 328B are interconnected by a data line YD1 that is comprised of a metallic or other interconnection line that is substantially electrically isolated from the underlying topology of the array 210.
  • the array 210 as shown in Figure 8 may be overlaid by a layer of a dielectric material (not shown) that includes contact penetrations that are etched in the dielectric material in order to permit the data line YD1 to be connected to the first stracture 328A and the second stracture 328B.
  • Figure 9 is a partial cross sectional view of the memory array 210 that is viewed from the section line 9-9 of Figure 8, and thus viewed generally parallel to the x-direction shown in Figure 8.
  • the floating gate 330 is separated from the first stracture 328A and the second stracture 328B by dissimilar thicknesses of the second dielectric layer 350.
  • the first stracture 328A is spaced apart from the floating gate 330 by a first distance di
  • the second stracture 328B is spaced apart from the floating gate 330 by a second distance d 2 , where the first distance di is less than the second distance d 2 .
  • the second distance d 2 is approximately about two times the thickness of the first distance dj.
  • the floating gate 330 has a height d 3 of approximately about 0.1 ⁇ m, and is spaced apart from the first and second structures 328A and 328B by a first distance dj of approximately about 33 A and a second distance d 2 of approximately about 66 A.
  • Figure 10 is a partial plan view of the memory array 210 shown in Figure 9.
  • the cell 300AA has a pitch that extends in the y-direction of approximately about 2F, and a pitch that extends in the x-direction approximately about 2F, where F is characteristic dimension associated with a minimum lithographic feature size. Accordingly, a logic state corresponding to a single data bit may be advantageously stored in an area of approximately about 4F". This compares favorably with a feature size of 8F for the well- known folded array architecture commonly found in DRAM memory arrays. The foregoing embodiment provides still other advantages over the prior art.
  • FIGS. 11-16 are partial cross sectional views that illustrate steps in a method for forming a memory array according to another embodiment of the invention. Referring first to Figure 1 1, a substrate 320 formed from silicon and doped to a P- conductivity is used as a starting material. A first source/drain region 322 is formed on the substrate 320.
  • the region 322 may be formed on the substrate 320 by ion implantation or other similar processes in order to attain the desired N+ conductivity. Alternately, an epitaxial layer of N+ silicon may be grown on a surface of the substrate 320. A separation layer 324 may then be formed on the first source/drain region 322 by an epitaxial growth of P- silicon to a desired thickness. A second source/drain layer 326 may be formed on the separation layer 324 by another epitaxial growth of N+ silicon. A pad layer 400 comprised of silicon oxide may be formed on an exposed surface of the second source/drain layer 326, which may be overlayed by a pad layer 420, comprised of silicon nitride.
  • first trenches 440 and a plurality of second trenches 460 are formed in the stracture shown in Figure 1 1.
  • the first trenches 440 and the second trenches 460 are formed in the structure of Figure 11 in a direction that is approximately perpendicular to the y-direction and are further substantially mutually parallel.
  • the first trenches 440 and the second trenches 460 project downwardly into the stracture to the p-subtrate layer 320.
  • the first trenches 440 and the second trenches 460 may be formed by patterning an exposed surface of the stracture shown in Figure 11 with a layer of photoresist (not shown in Figure 12) to form an etch barrier having exposed surface portions that coincide with the intended locations of the first trenches 440 and the second trenches 460.
  • the substrate material underlying the exposed surface portions may be removed by plasma etch methods, or by wet etching method known in the art.
  • the first trenches 440 and the second trenches 460 are substantially filled with silicon dioxide 480 that is grown in the first trenches 440 and second trenches 460 through an oxidation process, or deposited in the first trenches 440 and second trenches 460 by other well-known methods.
  • the material positioned between the first trenches 440 and the second trenches 460 is removed by forming another etch stop layer of photoresist (not shown) and removing the material by wet or plasma etch methods to form voids 500, as shown in Figure 13.
  • a bottom portion 510 comprising a silicon dioxide material is formed by oxidation, or other well-known deposition processes to form the second dielectric layer 350.
  • a polysilicon layer 520 is formed on the stracture of Figure 13, which extends downwardly into each of the voids 500 of Figure 13.
  • the polysilicon layer 520 may be deposited on the stracture by various well-known methods.
  • An oxide layer 530 is then formed on the polysilicon layer 520 by exposing the polysilicon layer 520 to an oxidation process.
  • a polysilicon or metal layer 540 may then be formed over the oxide layer 530 by various well-known polysilicon or metal deposition methods.
  • Figure 15 is a partial plan view that illustrates the formation of a plurality of substantially parallel grooves 520 that extend in the y-direction.
  • the grooves 520 are formed by selectively etching the stracture shown in Figure 14, so that the polysilicon or metallic interconnections 530 extend across the grooves 520.
  • the interconnections 530 form the gate lines XGl, XG2...XGN as described in detail in connection with Figures 8-10.
  • the polysilicon layer 520, the oxide layer 530 and the polysilicon or metal layer 540 may then be removed from the upper surfaces 540, as shown in greater detail in Figure 16.
  • the layers 520, 530 and 540 may be removed using chemical-mechanical planarization.
  • a surface oxide layer 550 may be deposited on a surface 550 and patterned using a photoresist (not shown) to form an etch-stop layer to form a plurality of protrasions 590 that extend through the surface oxide layer 550 to the second source/drain regions 326.
  • a metal layer 570 is then deposited on the surface oxide layer 550 that extends downwardly into each of the protrusions 590 to electrically couple the second source/drain regions 326, forming the data lines YD1, YD2.. NDN described in detail in connection with Figures 8-10.

Abstract

The present invention includes floating gate transistor structures used in non-volatile memory devices such as flash memory devices. In one embodiment, a system includes a CPU and a memory device including an array having memory cells having columnar structures and a floating gate structure interposed between the structures that is positioned closer to one of the structures. In another embodiment, a memory device 10 includes an array having memory cells having adjacent FETs having source/drain regions and a common floating gate structure that is spaced apart from the source/drain region of one FET by a first distance, and spaced apart from the source/drain region of the opposing FET by a second distance. In still another embodiment, a memory device is formed by positioning columnar structures on a substrate, and interposing a floating gate between the structures that is closer to one of the structures.

Description

APPARATUS AND METHOD FOR SPLIT TRANSISTOR MEMORY HAVING IMPROVED ENDURANCE TECHNICAL FIELD The present invention relates generally to semiconductor memory devices, and in particular to floating gate transistor stractures used in non-volatile semiconductor memory devices such as flash memory devices.
BACKGROUND OF THE INVENTION Flash memory devices are high density, non-volatile memory devices having low power consumption, fast access times and low cost. Flash memory devices are thus well suited for use in a variety of portable electronic devices that require high density storage but cannot support a disk drive, or other mass storage devices due to high power consumption or the additional weight of such devices. An additional advantage of flash memory is that it offers in-circuit programmability. A flash memory device may thus be reprogrammed under software control while the device resides on a circuit board within an electronic device. Figure 1 is a flash memory cell 10 according to the prior art. The flash memory cell 10 has a metal oxide semiconductor (MOS) structure that includes a substrate 12, a pair of source/drain regions 14, a floating gate 18 overlying a MOS channel region 16, and a control gate 20 overlying the floating gate 18. An oxide structure 22 separates the floating gate 18 from the channel region 16, and also separates the floating gate 18 from the control gate 20. For the device shown, the substrate 12 is doped with P-type impurities, and the source/drain regions 14 are doped with N-type impurities. The memory cell 10 may be programmed by applying a sufficiently positive gate voltage VCG and a positive drain voltage VQ to the device 10, while maintaining the source voltage Vs at a zero, or ground potential. As charge is moved to the floating gate 18 from the source/drain region 14, the device 10 attains a logic state "0". Alternately, if little or no charge is present at the floating gate 18, a logic state corresponding to "1 " is stored on the device 10. To read the state of the device 10, a positive voltage VCG of predetermined magnitude is applied to the control gate 18, while VD is maintained positive. If the voltage applied to the control gate 18 is sufficient to turn the device 10 on, a current flows from one source/drain region 14 to the other source/drain region 14 that may be detected by other external circuits, thus indicating the logic state "1". Correspondingly, if sufficient charge exists at the floating gate 18 to prevent the device 10 from turning on, a logic state of "0" is read. A logic state may be erased from the device 10 by applying a positive source voltage Vs to the source/drain region 14 while VCG is maintained at a negative potential. The device 10 attains a logic state "1" following an erase cycle. Although the foregoing flash memory cell 10 is highly effective to store a logic state in a memory device, it has been observed that the programming efficiency of the memory cell 10 is degraded as the number of accumulated program/erase cycles increases. As a result, the cell 10 may fail after the number of program/erase cycles exceeds a limiting value, which is termed the endurance limit for the cell 10. Although the endurance limit is relatively unimportant in cases where the cell 10 is programmed only once, it may be a critical concern where the device 10 is erased and reprogrammed numerous times. The degradation of the programming efficiency is believed to result from hot electrons that become trapped in the relatively thin oxide layer separating the floating gate 18 from the substrate 12 during a programming cycle, which permanently damages the oxide layer. In addition, extremely high electric field strengths are generated during erase, cycles that cause holes having relatively low momentum to become trapped in the oxide layer separating the floating gate 18 and the substrate 12. As the cell 10 is subjected to repeated program/erase cycles, the trapped holes accumulate in the oxide layer and thus cause the electric fields applied during a read cycle to be degraded. The qualitative effects of degradation of the flash memory cell 10 are shown in Figures 2-4. Figure 2 compares the performance of a non-cycled flash memory cell 10 with the performance of the cell 10 after it has been subjected to a substantial number of erase and programming cycles. As shown in Figure 2, the source/drain current IDS or the cycled cell 10 is significantly lower that that obtained from a non-cycled cell 10 for a comparable fixed control gate voltage VCG . As a consequence, the determination of a logic state during a read cycle is adversely affected due to the lowered source/drain current in the cycled cell 10. This effect is further shown to Figure 3, where the source/drain current IDS of the cell 10 is observed to steadily decrease as the number of cycles accumulates on the cell 10. Figure 3 also shows that the endurance limit for the cell 10 may occur between approximately 105 and 106 cycles. Figure 4 shows the variation of a threshold voltage Nr for the cell 10 as the number of program/erase cycles is increased. The threshold voltage Vx is defined as the minimum required voltage to turn on a cell 10 during a read cycle. In Figure 4, Vχ,ι corresponds the threshold value required to turn on the cell 10 when the floating gate of the cell 10 is charged (indicating logic state "0"), while V corresponds to the threshold value required to turn on the cell 10 when the floating gate 18 is not charged. The difference between the Vτ,ι and Vτ,2 values thus defines a threshold voltage "window", as shown in Figure 4. As the cell 10 is subjected to cycling, the "window" becomes progressively smaller, so that it becomes more difficult to distinguish between the two logic states stored in the cell 10. One prior art solution to the foregoing endurance limit problem is a flash memory cell having a floating gate asymmetrically positioned towards the source, with the control gate overlying the floating gate and also directly overlying the channel region of the cell, as disclosed in detail in an article by P. Pavan, et al., entitled "Flash Memories-An Overview", IEEE Proceedings, vol. 85, No. 8, pp. 1248-1271 , 1997. Since the programming and erase functions occur in the portion of the channel region adjacent, to the source, damage to the gate oxide is limited to only a portion of the channel region. Although the foregoing flash memory cell arrangement achieves some increase in the endurance limit, the damage to the oxide layer underlying the floating gate eventually becomes excessive, so that it is no longer possible to read the logic state stored in the cell. Another prior art flash memory cell includes a source region that is surrounded by an N- region to further protect the source junction of the cell from the large electric field strengths that arise when the cell is erased. One significant drawback present in this configuration is that the source and drain regions may not be interchanged to extend the endurance of the cell. Further, the asymmetrical arrangement adds to the overall fabrication costs of the flash memory device. Accordingly, there is a need in the art for a flash memory device having an enhanced endurance limit. SUMMARY OF THE INVENTION The present invention is directed towards systems, apparatuses and methods for forming floating gate transistor structures used in non-volatile semiconductor memory devices such as flash memory devices. In one aspect, the system may include a central processing unit (CPU), and a memory device coupled to the processor that includes an array having memory cells, each cell including a first columnar stracture and a spaced apart second columnar structure having a floating gate structure interposed between the first columnar structure and the second columnar structure and spaced apart from the first and second structures, the floating gate being positioned closer to a selected one of the first and second structures. In another aspect, a memory device includes an array having memory cells having first and second adjacent field effect transistors (FETs) having respective source/drain regions and a common floating gate structure that is spaced apart from the source/drain regions of the first FET by a first distance, and spaced apart from the source/drain regions of the second FET by a second distance. In still another aspect of the invention, a method of forming a memory device having a plurality of interconnected memory cells includes positioning a first columnar structure on a substrate, positioning a second columnar structure on the substrate that is spaced apart from the first columnar structure, forming a gate structure between the first structure and the second stracture; and interposing a floating gate structure between the first stracture and the gate stracture and between the second stracture and the gate stracture, the floating gate stracture being positioned closer to selected one of the first structure and the second structure.
BRIEF DESCRIPTION OF THE DRAWINGS Figure 1 is a cross sectional view of a flash memory cell according to the prior art. Figure 2 is a graph that qualitatively compares the drain/source current performance for a cycled and a non-cycled flash memory cell. Figure 3 is graph that qualitatively illustrates the degradation of the drain/source current performance as the number of cycles is increased for a flash memory cell. Figure 4 is graph that qualitatively illustrates the narrowing of the voltage threshold window of a flash memory cell as the number of cycles is increased. Figure 5 is a block diagram of a computer system 100 according to an embodiment of the invention. Figure 6 is a block diagram of a memory device according to another embodiment of the present invention. Figure 7 is a partial schematic diagram of a memory cell array according to an embodiment of the invention. Figure 8 is a partial isometric view of a portion of a memory cell array according to an embodiment of the invention. Figure 9 is a partial cross sectional view of a memory array according to an embodiment of the invention. Figure 10 is a partial plan view of a memory array according to an embodiment of the invention. Figure 1 1 is a partial cross sectional view that illustrates a step in a method for forming a memory array according to another embodiment of the invention. Figure 12 is a partial cross sectional view that illustrates a step in a method for forming a memory array according to another embodiment of the invention. Figure 13 is a partial cross sectional view that illustrates a step in a method for forming a memory array according to another embodiment of the invention. Figure 14 is a partial cross sectional view that illustrates a step in a method for forming a memory array according to another embodiment of the invention. Figure 15 is a partial plan view that illustrates a step in a method for forming a memory array according to another embodiment of the invention. Figure 16 is a partial cross sectional view that illustrates a step in a method for forming a memory array according to another embodiment of the invention. Figure 17 is a partial cross sectional view that illustrates a step in a method for forming a memory array according to another embodiment of the invention. DETAILED DESCRIPTION OF THE INVENTION The present invention is generally directed to semiconductor memory devices, and in particular to floating gate transistor structures used in non-volatile semiconductor memory devices such as flash memory devices. Many of the specific details of certain embodiments of the invention are set forth in the following description and in Figures 5-17 to provide a thorough understanding of such embodiments. One skilled in the art will understand, however, that the present invention may be practiced without several of the details described in the following description. Moreover, in the description that follows, it is understood that the figures related to the various embodiments are not to be interpreted as conveying any specific or relative physical dimension. Instead, it is understood that specific or relative dimensions related to the embodiments, if stated, are not to be considered limiting unless the claims expressly state otherwise. Figure 5 shows an embodiment of a computer system 100 that may use the memory device of Figures 6- 17 or some other embodiment of a memory device according to the present invention. The computer system 100 includes a processor 102 for performing various computing functions, such as executing specific software to perform specific calculations or tasks. The processor 102 includes a processor bus 104 that normally includes an address bus, a control bus, and a data bus. The processor bus 104 is coupled to a memory controller 106, which is, in turn, coupled to a number of other components. The processor 102 is also typically coupled through the processor bus 104 to a cache memory 107, which is usually a static random access memory ("SRAM") device. The memory controller 106 is coupled to system memory in the form of a synchronous random access memory ("SDRAM") device 108 through an address bus 1 10 and a control bus 1 12. An external data bus 113 of the SDRAM device 108 is coupled to the data bus of the processor 102, either directly or through the memory controller 106. The memory controller 106 is also coupled to one or more input devices 114, such as a keyboard or a mouse, to allow an operator to interface with the computer system 100. Typically, the computer system 100 also includes one or more output devices 1 16 coupled to the processor 102 through the memory controller 106, such output devices typically being a printer or a video terminal. One or more data storage devices 1 18 are also typically coupled to the processor 102 through the memory controller 106 to store data or retrieve data from external storage media (not shown). Examples of typical storage devices 118 include hard and floppy disks, tape cassettes, and compact disk read-only memories (CD-ROMs). Finally, the memory controller 106 is coupled to a basic input-output ("BIOS") read only memory ("ROM") device 120 for storing a BIOS program that is executed by the processor 102 at power-up. The processor 102 may execute the processor 102 either directly from the BIOS ROM device 120 or from the SDRAM device 108 after the BIOS program has been shadowed by transferring it from the BIOS ROM device 120 to the SDRAM device 108. The BIOS ROM device 120 is preferably a non-volatile memory device according to the present invention, such as the embodiments of the invention shown in the memory device of Figures 6-17. Memory devices according to present embodiments may also be used in the computer system 100 for other functions. Figure 6 is a block diagram of a memory device 200 according to an embodiment of the present invention, which may comprise at least a portion of the memory 108 shown in Figure 5. The memory device 200 includes a memory cell array 210 that includes memory cells comprised of floating gate FET transistor devices as will be described in greater detail below. The memory device 200 also includes an x-gate decoder 230 that provides a plurality of gate lines XG1 , XG2...XGN for addressing the cells in the memory cell array 210. A y-source/drain decoder 240 provides a plurality of source/drain lines YD1, YD2...YDN for accessing the first source/drain regions of the floating gate FET transistor cells in the array 210. An x-source/drain decoder 250 similarly provides a plurality of data lines XS1, XS2...XSN for accessing second source/drain regions of the cells in the memory array 210. The x-source/drain decoder 250 may also include sense amplifiers and input output (I/O) devices for reading, writing or erasing data from the memory cell array 210. The memory device 200 further includes address buffers 220 that receive address signals A0...AN from the address bus 140 (as shown in Figure 5). The address buffers 220 are coupled to the x-gate decoder 230, the y-source/drain decoder 240 and the x-source/drain decoder 250 to control the reading, writing and erasing operations on the memory cells in the memory cell array 210. Figure 7 is a partial schematic diagram illustrating an embodiment of the memory cell array 210, as shown in Figure 6. The memory cell array 210 includes a plurality of adjacent and interconnected memory cells 300 of substantially similar configuration that extend in a first direction along a row of the array 210 from a cell 300AA to a cell 300AN. The array further extends in a second direction to a row 300 NA that further extends in the first direction to a cell 300NN. Each of the memory cells 300AA through 300NN includes a pair of field effect transistors (FETs) 310 having an electrically isolated floating gate that controls the conduction between the source and drain regions in the FETs 310. The FETs 310 in each of the cells 300 AA to 300 NN share a common gate, such as XGl , XG2....XGN, and are formed in columnar stractures, as described in greater detail below. Figure 8 is a partial isometric view illustrating a portion of the memory cell array 210 of Figure 7. For clarity of illustration, only memory cells 300AA and 300AB of the array 210 are shown, and in the following description, only memory cell 300AA will be described. It is understood, however, that the array 210 includes a substantial number of cells having a substantially similar structure, so that the array 210 extends in a first direction (the "x" direction, as shown in Figure 8), and also in a second direction (the "y" direction, also as shown in Figure 8) that is substantially perpendicular to the first direction. The cell 300AA includes a pair of columnar structures 328A and 328B formed on a p-type substrate 320. Each of the columnar stractures 328 includes a first source/drain region 322 comprised of a material having an N+ conductivity that extends along the substrate 320 in the x- direction. The stractures 328A and 328B further include a second source/drain region 326 also having an N+ conductivity that is positioned adjacent to the first source/drain region 322. A separation layer 324 of material doped to have a conductivity of P- is interposed between the first source/drain region 322 and the second source/drain region 328. Still referring to Figure 8, the columnar stractures 328A and 328B are spaced apart to permit the gate line XGl to be positioned between the stractures 328A and 328B. A floating gate 330 is interposed between the stracture 328A and the gate line XGl , and between the stracture 328B and the gate line XGl . The floating gate 330 further extends below the gate line XGl so that the floating gate 330 is also interposed between the gate line XGl and the underlying substrate 320 to form a single control gate 330 between the stractures 328A and 328B. The floating gate 330 is electrically isolated from the gate line XGl by a first dielectric layer 340 that is interposed between the gate line XGl and the floating gate 330. The floating gate 330 is further electrically isolated from the first structure 328A and the second stracture 328B by a second dielectric layer 350 interposed between the floating gate 330 and the stractures 328A and 328B. The floating gate 330 is further positioned between the first stracture 328A and the second structure 328B so that the floating gate 330 is positioned closer to the first stracture 328A than to the second stracture 328B, as will be shown in greater detail below. Accordingly, a portion of the second dielectric 350 that is substantially adjacent to the first stracture 328A is thinner than a corresponding portion of the second dielectric 350 that is adjacent to the second stracture 328B. One skilled in the art will recognize, however, that the thinner portion of the second dielectric 350 may be positioned adjacent to the second structure 328B, while a thicker portion of the second dielectric 350 is positioned adjacent to the first stracture 328A. The floating gate 330 may be comprised of a polysilicon material that is deposited on the array 210 during a fabrication process, as will also be described in greater detail below. The first dielectric layer 340 and the second dielectric layer 350 may be comprised of silicon dioxide that is grown or deposited during the fabrication of the array 210, although other similar dielectric materials may also be used. The second source/drain region 326A of the first stracture 328A and the second source/drain region 326B of the second stracture 328B are interconnected by a data line YD1 that is comprised of a metallic or other interconnection line that is substantially electrically isolated from the underlying topology of the array 210. Accordingly, it is understood that the array 210 as shown in Figure 8 may be overlaid by a layer of a dielectric material (not shown) that includes contact penetrations that are etched in the dielectric material in order to permit the data line YD1 to be connected to the first stracture 328A and the second stracture 328B. Figure 9 is a partial cross sectional view of the memory array 210 that is viewed from the section line 9-9 of Figure 8, and thus viewed generally parallel to the x-direction shown in Figure 8. As noted above, the floating gate 330 is separated from the first stracture 328A and the second stracture 328B by dissimilar thicknesses of the second dielectric layer 350. Accordingly, the first stracture 328A is spaced apart from the floating gate 330 by a first distance di, and the second stracture 328B is spaced apart from the floating gate 330 by a second distance d2, where the first distance di is less than the second distance d2. In a particular embodiment, the second distance d2 is approximately about two times the thickness of the first distance dj. In another particular embodiment, the floating gate 330 has a height d3 of approximately about 0.1 μm, and is spaced apart from the first and second structures 328A and 328B by a first distance dj of approximately about 33 A and a second distance d2 of approximately about 66 A. Figure 10 is a partial plan view of the memory array 210 shown in Figure 9.
In particular, the cell 300AA has a pitch that extends in the y-direction of approximately about 2F, and a pitch that extends in the x-direction approximately about 2F, where F is characteristic dimension associated with a minimum lithographic feature size. Accordingly, a logic state corresponding to a single data bit may be advantageously stored in an area of approximately about 4F". This compares favorably with a feature size of 8F for the well- known folded array architecture commonly found in DRAM memory arrays. The foregoing embodiment provides still other advantages over the prior art. For example, and with reference again to Figure 9, since programming and erase functions are performed on the first stracture 328A that is spaced apart from the floating gate 330 by a generally thinner portion of the dielectric layer 350, charge trapping in the thinner oxide layer will have only a minor effect on the opposing second structure 328B that is positioned adjacent to a generally thicker portion of the dielectric layer 350 during read operations. Figures 11-16 are partial cross sectional views that illustrate steps in a method for forming a memory array according to another embodiment of the invention. Referring first to Figure 1 1, a substrate 320 formed from silicon and doped to a P- conductivity is used as a starting material. A first source/drain region 322 is formed on the substrate 320. The region 322 may be formed on the substrate 320 by ion implantation or other similar processes in order to attain the desired N+ conductivity. Alternately, an epitaxial layer of N+ silicon may be grown on a surface of the substrate 320. A separation layer 324 may then be formed on the first source/drain region 322 by an epitaxial growth of P- silicon to a desired thickness. A second source/drain layer 326 may be formed on the separation layer 324 by another epitaxial growth of N+ silicon. A pad layer 400 comprised of silicon oxide may be formed on an exposed surface of the second source/drain layer 326, which may be overlayed by a pad layer 420, comprised of silicon nitride. Turning now to Figure 12, a plurality of first trenches 440 and a plurality of second trenches 460 are formed in the stracture shown in Figure 1 1. The first trenches 440 and the second trenches 460 are formed in the structure of Figure 11 in a direction that is approximately perpendicular to the y-direction and are further substantially mutually parallel. The first trenches 440 and the second trenches 460 project downwardly into the stracture to the p-subtrate layer 320. The first trenches 440 and the second trenches 460 may be formed by patterning an exposed surface of the stracture shown in Figure 11 with a layer of photoresist (not shown in Figure 12) to form an etch barrier having exposed surface portions that coincide with the intended locations of the first trenches 440 and the second trenches 460. The substrate material underlying the exposed surface portions may be removed by plasma etch methods, or by wet etching method known in the art. Still referring to Figure 12, the first trenches 440 and the second trenches 460 are substantially filled with silicon dioxide 480 that is grown in the first trenches 440 and second trenches 460 through an oxidation process, or deposited in the first trenches 440 and second trenches 460 by other well-known methods. The material positioned between the first trenches 440 and the second trenches 460 (as shown in Figure 12) is removed by forming another etch stop layer of photoresist (not shown) and removing the material by wet or plasma etch methods to form voids 500, as shown in Figure 13. A bottom portion 510 comprising a silicon dioxide material is formed by oxidation, or other well-known deposition processes to form the second dielectric layer 350. Referring now to Figure 14, a polysilicon layer 520 is formed on the stracture of Figure 13, which extends downwardly into each of the voids 500 of Figure 13. The polysilicon layer 520 may be deposited on the stracture by various well-known methods. An oxide layer 530 is then formed on the polysilicon layer 520 by exposing the polysilicon layer 520 to an oxidation process. A polysilicon or metal layer 540 may then be formed over the oxide layer 530 by various well-known polysilicon or metal deposition methods. Figure 15 is a partial plan view that illustrates the formation of a plurality of substantially parallel grooves 520 that extend in the y-direction. The grooves 520 are formed by selectively etching the stracture shown in Figure 14, so that the polysilicon or metallic interconnections 530 extend across the grooves 520. The interconnections 530 form the gate lines XGl, XG2...XGN as described in detail in connection with Figures 8-10. The polysilicon layer 520, the oxide layer 530 and the polysilicon or metal layer 540 may then be removed from the upper surfaces 540, as shown in greater detail in Figure 16. The layers 520, 530 and 540 may be removed using chemical-mechanical planarization. Turning to Figure 17, a surface oxide layer 550 may be deposited on a surface 550 and patterned using a photoresist (not shown) to form an etch-stop layer to form a plurality of protrasions 590 that extend through the surface oxide layer 550 to the second source/drain regions 326. A metal layer 570 is then deposited on the surface oxide layer 550 that extends downwardly into each of the protrusions 590 to electrically couple the second source/drain regions 326, forming the data lines YD1, YD2.. NDN described in detail in connection with Figures 8-10. From the foregoing it will be appreciated that, although specific embodiments of the invention have been described herein for purposes of illustration, various modifications may be made without deviating from the spirit and scope of the invention. For example, certain features shown in the context of one embodiment of the invention may be incorporated into other embodiments as well. Accordingly, the invention is not limited by the foregoing description of embodiments except as by the following claims.

Claims

1. A computer system, comprising: a central processing unit (CPU); and at least one memory device coupled to the processor, the memory device including an array having memory cells arranged in rows and columns for storing a desired logic state, each cell including a first columnar stracture and a spaced apart second columnar structure having a floating gate structure interposed between the first columnar stracture and the second columnar stracture and spaced apart from the first and second structures, the floating gate being positioned closer to a selected one of the first and second stractures.
2. The computer system of claim 1, wherein the memory device further comprises a gate line positioned within the floating gate structure and electrically isolated from the floating gate stracture, a first source/drain region and a second source/drain region coupling the first and second stractures.
3. The computer system of claim 2, wherein the first and the second source/drain regions comprise a semiconductor material having a first conductivity.
4. The computer system of claim 3, further comprising a separation layer of a semiconductor material interposed between the first and second source/drain regions, the layer having a second conductivity.
5. The computer system of claim 3, wherein the first and the second source/drain regions comprise silicon and the first conductivity is an N+ conductivity.
6. The computer system of claim 4, wherein the separation layer comprises silicon and the second conductivity is a P- conductivity.
7. The computer system of claim 2, wherein the memory device further comprises a decoder coupled to each of the first source/drain region, the second source/drain region and the gate line.
8. The computer system of claim 7, further comprising an address buffer coupled to the decoders.
9. The computer system of claim 1 , further comprising an address bus, a data bus and a control bus that couples the CPU to the at least one memory device.
10. The computer system of claim 9, further comprising a system controller coupled to the address bus, the data bus and the control bus.
11. The computer system of claim 10, further comprising at least one of a keyboard, a mouse, a display device and a modem coupled to the input/output module.
12. The computer system of claim 9, further comprising an external secondary mass storage device.
13. A semiconductor memory device, comprising: an array having memory cells for storing a desired logic state, each cell further comprising first and second adjacent field effect transistors (FETs) having respective source/drain regions and a common floating gate stracture that is spaced apart from the source/drain regions of the first FET by a first distance, and spaced apart from the source/drain regions of the second FET by a second distance, wherein the first distance is less than the second distance.
14. The semiconductor memory device of claim 13, wherein each of the respective source/drain regions further comprise a first source/drain region and a spaced apart second drain region configured in a columnar stracture extending upwardly from an underlying substrate, and further wherein a separation layer is interposed between the first source/drain region and the second drain region.
15. The semiconductor memory device of claim 14, wherein the first source/drain region and the second drain region are comprised of a semiconductor material having an N+ conductivity, and further wherein the separation layer is comprised of a semiconductor material having a P- conductivity.
16. The semiconductor memory device of claim 13, wherein the common floating gate structure is comprised of polysilicon.
17. The semiconductor memory device of claim 13, wherein the second distance is approximately about two times the first distance.
18. The semiconductor memory device of claim 13, wherein the first distance is approximately about 30 A.
19. The semiconductor memory device of claim 13, wherein the array further comprises a drain line extending in a first direction and coupling second source/drain regions of the first and second FETs, and further wherein the first source/drain region of the first and second FETs extend in a second direction that is perpendicular to the first direction.
20. The semiconductor memory device of claim 19, wherein the array further comprises a gate line that extends in the second direction.
21. The semiconductor device of claim 20, further comprising a decoder coupled to each of the drain line, the first source/drain region and the gate line.
22. A method of forming a memory device having a plurality of interconnected memory cells, each cell comprising: positioning a first columnar stracture on a substrate; positioning a second columnar stracture on the substrate that is spaced apart from the first columnar stracture; forming a gate stracture between the first stracture and the second stracture; and interposing a floating gate stracture between the first structure and the gate structure and between the second stracture and the gate stracture, the floating gate stracture being positioned closer to selected one of the first stracture and the second stracture.
23. The method of claim 22, wherein positioning a first and second columnar stractures on the substrate further comprises positioning the first and second columnar on a silicon substrate that is doped to have a first conductivity.
24. The method of claim 23, wherein positioning the first and second columnar on a silicon substrate that is doped to have a first conductivity includes doping the substrate to have a P conductivity.
25. The method of claim 22, wherein positioning a first and second columnar structures on the substrate further comprises: forming a first source/drain region having a first conductivity on the substrate; forming a second source/drain region proximate to the first source/drain region, the second source/drain region having the first conductivity; and interposing a separation layer between the first source/drain region and the second source/drain region.
26. The method of claim 25, wherein forming a first source/drain region having a first conductivity comprises forming a source/drain region having an N+ conductivity.
27. The method of claim 25, wherein forming a second source/drain region proximate to the first source/drain region comprises forming a source drain region having an N+ conductivity above the second source/drain region.
28. The method of claim 25, wherein interposing a separation layer between the first source/drain region and the second source/drain region comprises forming a layer between the first source/drain region and the second source/drain region having a second conductivity.
29. The method of claim 28, wherein forming a layer between the first source/drain region and the second source/drain region having a second conductivity comprises forming a layer that is doped to a P- conductivity between the first source/drain region and the second source/drain region.
30. The method of claim 22, wherein interposing a floating gate stracture between the first stracture and the gate stracture and between the second stracture and the gate stracture further comprises positioning an insulating layer between the floating gate stracture and the first and second columnar structures.
31. The method of claim 30, wherein positioning an insulating layer between the floating gate stracture and the first and second columnar stractures comprises forming a first insulating layer between the first structure and the floating gate structure having a first thickness and forming a second insulating layer between the second stracture and the floating gate structure having a second thickness, the first thickness being less than the second thickness.
32. The method of claim 25, further comprising coupling the second source/drain region of the first columnar stracture and the second source/drain region of the second columnar stracture with a drain line.
PCT/US2004/021078 2003-07-01 2004-06-29 Non-volatile semiconductor memory WO2005006440A2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
JP2006518744A JP2007527614A (en) 2003-07-01 2004-06-29 Isolated transistor memory with improved durability and method of manufacturing the same
EP04756458A EP1639646A2 (en) 2003-07-01 2004-06-29 Apparatus and method for split transistor memory having improved endurance

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/612,725 2003-07-01
US10/612,725 US7095075B2 (en) 2003-07-01 2003-07-01 Apparatus and method for split transistor memory having improved endurance

Publications (2)

Publication Number Publication Date
WO2005006440A2 true WO2005006440A2 (en) 2005-01-20
WO2005006440A3 WO2005006440A3 (en) 2005-03-31

Family

ID=33552575

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2004/021078 WO2005006440A2 (en) 2003-07-01 2004-06-29 Non-volatile semiconductor memory

Country Status (6)

Country Link
US (2) US7095075B2 (en)
EP (1) EP1639646A2 (en)
JP (1) JP2007527614A (en)
KR (1) KR100772742B1 (en)
CN (1) CN100492645C (en)
WO (1) WO2005006440A2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10120635B2 (en) 2016-03-09 2018-11-06 Samsung Electronics Co., Ltd. Configuration and operation of display devices including device management

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4560820B2 (en) * 2006-06-20 2010-10-13 エルピーダメモリ株式会社 Manufacturing method of semiconductor device
KR101528823B1 (en) * 2009-01-19 2015-06-15 삼성전자주식회사 Semiconductor memory device and method of manufacturing the same
JP2010199154A (en) * 2009-02-23 2010-09-09 Canon Inc Solid-state imaging element
AU2011222601B2 (en) * 2010-03-04 2013-09-26 University Of Florida Research Foundation Inc. Semiconductor devices including an electrically percolating source layer and methods of fabricating the same
US9559216B2 (en) 2011-06-06 2017-01-31 Micron Technology, Inc. Semiconductor memory device and method for biasing same
US8495285B2 (en) 2011-08-31 2013-07-23 Micron Technology, Inc. Apparatuses and methods of operating for memory endurance
KR102084288B1 (en) 2012-11-05 2020-03-03 유니버시티 오브 플로리다 리서치 파운데이션, 아이엔씨. Brightness compensation in a display
CN107658298A (en) * 2016-07-25 2018-02-02 闪矽公司 Recessed channel Nonvolatile semiconductor memory device and its manufacture method
US11456319B2 (en) 2020-06-05 2022-09-27 Industry-University Cooperation Foundation Hanyang University Three-dimensional semiconductor memory device, operating method of the same and electronic system including the same

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4558344A (en) * 1982-01-29 1985-12-10 Seeq Technology, Inc. Electrically-programmable and electrically-erasable MOS memory device
EP0485018A2 (en) * 1990-11-08 1992-05-13 Koninklijke Philips Electronics N.V. Electrically erasable and programmable read only memory with trench structure
US5973352A (en) * 1997-08-20 1999-10-26 Micron Technology, Inc. Ultra high density flash memory having vertically stacked devices
US6143636A (en) * 1997-07-08 2000-11-07 Micron Technology, Inc. High density flash memory
US6377070B1 (en) * 2001-02-09 2002-04-23 Micron Technology, Inc. In-service programmable logic arrays with ultra thin vertical body transistors

Family Cites Families (148)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4161039A (en) * 1976-12-15 1979-07-10 Siemens Aktiengesellschaft N-Channel storage FET
US4184207A (en) 1978-01-27 1980-01-15 Texas Instruments Incorporated High density floating gate electrically programmable ROM
US4420504A (en) 1980-12-22 1983-12-13 Raytheon Company Programmable read only memory
US4785199A (en) * 1983-11-28 1988-11-15 Stanford University Programmable complementary transistors
JPS60182174A (en) * 1984-02-28 1985-09-17 Nec Corp Non-volatile semiconductor memory
JPS61150369A (en) 1984-12-25 1986-07-09 Toshiba Corp Read-only semiconductor memory device and manufacture thereof
US4774556A (en) 1985-07-25 1988-09-27 Nippondenso Co., Ltd. Non-volatile semiconductor memory device
JPS62256476A (en) * 1986-04-30 1987-11-09 Nec Corp Nonvolatile semiconductor memory device
US4881114A (en) 1986-05-16 1989-11-14 Actel Corporation Selectively formable vertical diode circuit element
JPS6378573A (en) * 1986-09-22 1988-04-08 Hitachi Ltd Semiconductor device
US5241496A (en) 1991-08-19 1993-08-31 Micron Technology, Inc. Array of read-only memory cells, eacch of which has a one-time, voltage-programmable antifuse element constructed within a trench shared by a pair of cells
US5461249A (en) * 1991-10-31 1995-10-24 Rohm Co., Ltd. Nonvolatile semiconductor memory device and manufacturing method therefor
US7071060B1 (en) * 1996-02-28 2006-07-04 Sandisk Corporation EEPROM with split gate source side infection with sidewall spacers
DE4205729C2 (en) * 1992-02-25 2001-02-22 Siemens Ag Semiconductor memory, the memory cells of which have two field effect transistors with a common floating gate and method for its operation
US5467305A (en) 1992-03-12 1995-11-14 International Business Machines Corporation Three-dimensional direct-write EEPROM arrays and fabrication methods
US5379253A (en) 1992-06-01 1995-01-03 National Semiconductor Corporation High density EEPROM cell array with novel programming scheme and method of manufacture
JP2877642B2 (en) * 1992-12-25 1999-03-31 ローム株式会社 Semiconductor memory device and driving method thereof
US5330930A (en) 1992-12-31 1994-07-19 Chartered Semiconductor Manufacturing Pte Ltd. Formation of vertical polysilicon resistor having a nitride sidewall for small static RAM cell
US5378647A (en) 1993-10-25 1995-01-03 United Microelectronics Corporation Method of making a bottom gate mask ROM device
US5397725A (en) 1993-10-28 1995-03-14 National Semiconductor Corporation Method of controlling oxide thinning in an EPROM or flash memory array
US5429967A (en) 1994-04-08 1995-07-04 United Microelectronics Corporation Process for producing a very high density mask ROM
US5576236A (en) 1995-06-28 1996-11-19 United Microelectronics Corporation Process for coding and code marking read-only memory
TW326553B (en) 1996-01-22 1998-02-11 Handotai Energy Kenkyusho Kk Semiconductor device and method of fabricating same
US5998263A (en) 1996-05-16 1999-12-07 Altera Corporation High-density nonvolatile memory cell
US5620913A (en) * 1996-05-28 1997-04-15 Chartered Semiconductor Manufacturing Pte Ltd. Method of making a flash memory cell
US5768192A (en) 1996-07-23 1998-06-16 Saifun Semiconductors, Ltd. Non-volatile semiconductor memory cell utilizing asymmetrical charge trapping
JP3191693B2 (en) * 1996-08-29 2001-07-23 日本電気株式会社 Method for manufacturing semiconductor memory device
US6028342A (en) 1996-11-22 2000-02-22 United Microelectronics Corp. ROM diode and a method of making the same
US5792697A (en) 1997-01-07 1998-08-11 United Microelectronics Corporation Method for fabricating a multi-stage ROM
TW319904B (en) 1997-01-20 1997-11-11 United Microelectronics Corp Three dimensional read only memory and manufacturing method thereof
TW347581B (en) 1997-02-05 1998-12-11 United Microelectronics Corp Process for fabricating read-only memory cells
US6190966B1 (en) * 1997-03-25 2001-02-20 Vantis Corporation Process for fabricating semiconductor memory device with high data retention including silicon nitride etch stop layer formed at high temperature with low hydrogen ion concentration
US6222769B1 (en) 1997-06-06 2001-04-24 Kabushiki Kaisha Toshiba Nonvolatile semiconductor storage device having buried electrode within shallow trench
US6297096B1 (en) 1997-06-11 2001-10-02 Saifun Semiconductors Ltd. NROM fabrication method
US5966603A (en) 1997-06-11 1999-10-12 Saifun Semiconductors Ltd. NROM fabrication method with a periphery portion
US6150687A (en) 1997-07-08 2000-11-21 Micron Technology, Inc. Memory cell having a vertical transistor with buried source/drain and dual gates
US6072209A (en) 1997-07-08 2000-06-06 Micro Technology, Inc. Four F2 folded bit line DRAM cell structure having buried bit and word lines
US6191470B1 (en) 1997-07-08 2001-02-20 Micron Technology, Inc. Semiconductor-on-insulator memory cell with buried word and body lines
US5909618A (en) 1997-07-08 1999-06-01 Micron Technology, Inc. Method of making memory cell with vertical transistor and buried word and body lines
US5973356A (en) 1997-07-08 1999-10-26 Micron Technology, Inc. Ultra high density flash memory
IL125604A (en) * 1997-07-30 2004-03-28 Saifun Semiconductors Ltd Non-volatile electrically erasable and programmble semiconductor memory cell utilizing asymmetrical charge
US6768165B1 (en) 1997-08-01 2004-07-27 Saifun Semiconductors Ltd. Two bit non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping
US6121655A (en) * 1997-12-30 2000-09-19 Matsushita Electric Industrial Co., Ltd. Nonvolatile semiconductor memory device and method for fabricating the same and semiconductor integrated circuit
TW406378B (en) 1998-02-03 2000-09-21 Taiwan Semiconductor Mfg The structure of read-only memory (ROM) and its manufacture method
US5991225A (en) 1998-02-27 1999-11-23 Micron Technology, Inc. Programmable memory address decode array with vertical transistors
US6030871A (en) 1998-05-05 2000-02-29 Saifun Semiconductors Ltd. Process for producing two bit ROM cell utilizing angled implant
US6348711B1 (en) 1998-05-20 2002-02-19 Saifun Semiconductors Ltd. NROM cell with self-aligned programming and erasure areas
US6215148B1 (en) 1998-05-20 2001-04-10 Saifun Semiconductors Ltd. NROM cell with improved programming, erasing and cycling
US6133102A (en) 1998-06-19 2000-10-17 Wu; Shye-Lin Method of fabricating double poly-gate high density multi-state flat mask ROM cells
TW380318B (en) 1998-07-29 2000-01-21 United Semiconductor Corp Manufacturing method for flash erasable programmable ROM
US6208164B1 (en) 1998-08-04 2001-03-27 Micron Technology, Inc. Programmable logic array with vertical transistors
US6134175A (en) 1998-08-04 2000-10-17 Micron Technology, Inc. Memory address decode array with vertical transistors
US6251731B1 (en) 1998-08-10 2001-06-26 Acer Semiconductor Manufacturing, Inc. Method for fabricating high-density and high-speed nand-type mask roms
JP2000090019A (en) * 1998-09-10 2000-03-31 Canon Inc System and method for data communication and record medium
US6184089B1 (en) 1999-01-27 2001-02-06 United Microelectronics Corp. Method of fabricating one-time programmable read only memory
US6108240A (en) 1999-02-04 2000-08-22 Tower Semiconductor Ltd. Implementation of EEPROM using intermediate gate voltage to avoid disturb conditions
US6256231B1 (en) 1999-02-04 2001-07-03 Tower Semiconductor Ltd. EEPROM array using 2-bit non-volatile memory cells and method of implementing same
US6147904A (en) 1999-02-04 2000-11-14 Tower Semiconductor Ltd. Redundancy method and structure for 2-bit non-volatile memory cells
US6134156A (en) 1999-02-04 2000-10-17 Saifun Semiconductors Ltd. Method for initiating a retrieval procedure in virtual ground arrays
US6157570A (en) 1999-02-04 2000-12-05 Tower Semiconductor Ltd. Program/erase endurance of EEPROM memory cells
US6181597B1 (en) 1999-02-04 2001-01-30 Tower Semiconductor Ltd. EEPROM array using 2-bit non-volatile memory cells with serial read operations
US6081456A (en) 1999-02-04 2000-06-27 Tower Semiconductor Ltd. Bit line control circuit for a memory array using 2-bit non-volatile memory cells
US6487050B1 (en) 1999-02-22 2002-11-26 Seagate Technology Llc Disc drive with wear-resistant ramp coating of carbon nitride or metal nitride
US6044022A (en) 1999-02-26 2000-03-28 Tower Semiconductor Ltd. Programmable configuration for EEPROMS including 2-bit non-volatile memory cell arrays
US6174758B1 (en) 1999-03-03 2001-01-16 Tower Semiconductor Ltd. Semiconductor chip having fieldless array with salicide gates and methods for making same
US6208557B1 (en) 1999-05-21 2001-03-27 National Semiconductor Corporation EPROM and flash memory cells with source-side injection and a gate dielectric that traps hot electrons during programming
US6218695B1 (en) 1999-06-28 2001-04-17 Tower Semiconductor Ltd. Area efficient column select circuitry for 2-bit non-volatile memory cells
US6255166B1 (en) 1999-08-05 2001-07-03 Aalo Lsi Design & Device Technology, Inc. Nonvolatile memory cell, method of programming the same and nonvolatile memory array
US6204529B1 (en) 1999-08-27 2001-03-20 Hsing Lan Lung 8 bit per cell non-volatile semiconductor memory structure utilizing trench technology and dielectric floating gate
US6337808B1 (en) 1999-08-30 2002-01-08 Micron Technology, Inc. Memory circuit and method of using same
US6383871B1 (en) 1999-08-31 2002-05-07 Micron Technology, Inc. Method of forming multiple oxide thicknesses for merged memory and logic applications
US6303436B1 (en) 1999-09-21 2001-10-16 Mosel Vitelic, Inc. Method for fabricating a type of trench mask ROM cell
FR2799570B1 (en) * 1999-10-08 2001-11-16 Itt Mfg Enterprises Inc IMPROVED ELECTRICAL SWITCH WITH MULTI-WAY TACTILE EFFECT AND SINGLE TRIGGER
US6240020B1 (en) 1999-10-25 2001-05-29 Advanced Micro Devices Method of bitline shielding in conjunction with a precharging scheme for nand-based flash memory devices
US6175523B1 (en) 1999-10-25 2001-01-16 Advanced Micro Devices, Inc Precharging mechanism and method for NAND-based flash memory devices
US6429063B1 (en) 1999-10-26 2002-08-06 Saifun Semiconductors Ltd. NROM cell with generally decoupled primary and secondary injection
US6291854B1 (en) 1999-12-30 2001-09-18 United Microelectronics Corp. Electrically erasable and programmable read only memory device and manufacturing therefor
US6272043B1 (en) 2000-01-28 2001-08-07 Advanced Micro Devices, Inc. Apparatus and method of direct current sensing from source side in a virtual ground array
US6201737B1 (en) 2000-01-28 2001-03-13 Advanced Micro Devices, Inc. Apparatus and method to characterize the threshold distribution in an NROM virtual ground array
US6222768B1 (en) 2000-01-28 2001-04-24 Advanced Micro Devices, Inc. Auto adjusting window placement scheme for an NROM virtual ground array
US6417049B1 (en) 2000-02-01 2002-07-09 Taiwan Semiconductor Manufacturing Company Split gate flash cell for multiple storage
TW439276B (en) 2000-02-14 2001-06-07 United Microelectronics Corp Fabricating method of read only memory
US6243300B1 (en) 2000-02-16 2001-06-05 Advanced Micro Devices, Inc. Substrate hole injection for neutralizing spillover charge generated during programming of a non-volatile memory cell
US6266281B1 (en) 2000-02-16 2001-07-24 Advanced Micro Devices, Inc. Method of erasing non-volatile memory cells
US6215702B1 (en) 2000-02-16 2001-04-10 Advanced Micro Devices, Inc. Method of maintaining constant erasing speeds for non-volatile memory cells
US6204126B1 (en) 2000-02-18 2001-03-20 Taiwan Semiconductor Manufacturing Company Method to fabricate a new structure with multi-self-aligned for split-gate flash
US6249460B1 (en) 2000-02-28 2001-06-19 Micron Technology, Inc. Dynamic flash memory cells with ultrathin tunnel oxides
US6384448B1 (en) 2000-02-28 2002-05-07 Micron Technology, Inc. P-channel dynamic flash memory cells with ultrathin tunnel oxides
JP3679970B2 (en) * 2000-03-28 2005-08-03 株式会社東芝 Nonvolatile semiconductor memory device and manufacturing method thereof
US6275414B1 (en) 2000-05-16 2001-08-14 Advanced Micro Devices, Inc. Uniform bitline strapping of a non-volatile memory cell
US6269023B1 (en) 2000-05-19 2001-07-31 Advanced Micro Devices, Inc. Method of programming a non-volatile memory cell using a current limiter
KR100390889B1 (en) * 2000-05-25 2003-07-10 주식회사 하이닉스반도체 non-volatile semiconductor memory device and fabricating method thereof
US6219299B1 (en) 2000-05-31 2001-04-17 Micron Technology, Inc. Programmable memory decode circuits with transistors with vertical gates
US6436764B1 (en) 2000-06-08 2002-08-20 United Microelectronics Corp. Method for manufacturing a flash memory with split gate cells
EP1172856A1 (en) * 2000-07-03 2002-01-16 Matsushita Electric Industrial Co., Ltd. Nonvolatile semiconductor memory device and method for fabricating the same
KR100370129B1 (en) * 2000-08-01 2003-01-30 주식회사 하이닉스반도체 Semiconductor Device and Method for the Same
US6282118B1 (en) 2000-10-06 2001-08-28 Macronix International Co. Ltd. Nonvolatile semiconductor memory device
TW469601B (en) 2000-12-08 2001-12-21 Ememory Technology Inc Dual bit trench type gate non-volatile flash memory cell structure and the operating method thereof
US6602805B2 (en) 2000-12-14 2003-08-05 Macronix International Co., Ltd. Method for forming gate dielectric layer in NROM
JP3966707B2 (en) 2001-02-06 2007-08-29 株式会社東芝 Semiconductor device and manufacturing method thereof
US6424001B1 (en) 2001-02-09 2002-07-23 Micron Technology, Inc. Flash memory with ultra thin vertical body transistors
US6566682B2 (en) * 2001-02-09 2003-05-20 Micron Technology, Inc. Programmable memory address and decode circuits with ultra thin vertical body transistors
US6448601B1 (en) 2001-02-09 2002-09-10 Micron Technology, Inc. Memory address and decode circuits with ultra thin body transistors
US6496034B2 (en) 2001-02-09 2002-12-17 Micron Technology, Inc. Programmable logic arrays with ultra thin body transistors
US6461949B1 (en) 2001-03-29 2002-10-08 Macronix International Co. Ltd. Method for fabricating a nitride read-only-memory (NROM)
TW480677B (en) 2001-04-04 2002-03-21 Macronix Int Co Ltd Method of fabricating a nitride read only memory cell
TW480678B (en) 2001-04-13 2002-03-21 Macronix Int Co Ltd Method for producing nitride read only memory (NROM)
US6576511B2 (en) * 2001-05-02 2003-06-10 Macronix International Co., Ltd. Method for forming nitride read only memory
TW494541B (en) 2001-05-28 2002-07-11 Macronix Int Co Ltd Method for producing silicon nitride read-only-memory
US20020182829A1 (en) 2001-05-31 2002-12-05 Chia-Hsing Chen Method for forming nitride read only memory with indium pocket region
US6531887B2 (en) * 2001-06-01 2003-03-11 Macronix International Co., Ltd. One cell programmable switch using non-volatile cell
US6580135B2 (en) * 2001-06-18 2003-06-17 Macronix International Co., Ltd. Silicon nitride read only memory structure and method of programming and erasure
TW495974B (en) 2001-06-21 2002-07-21 Macronix Int Co Ltd Manufacturing method for nitride read only memory
US6933556B2 (en) 2001-06-22 2005-08-23 Fujio Masuoka Semiconductor memory with gate at least partially located in recess defined in vertically oriented semiconductor layer
US6432778B1 (en) 2001-08-07 2002-08-13 Macronix International Co. Ltd. Method of forming a system on chip (SOC) with nitride read only memory (NROM)
US6617204B2 (en) 2001-08-13 2003-09-09 Macronix International Co., Ltd. Method of forming the protective film to prevent nitride read only memory cell charging
US6744094B2 (en) * 2001-08-24 2004-06-01 Micron Technology Inc. Floating gate transistor with horizontal gate layers stacked next to vertical body
US6800899B2 (en) * 2001-08-30 2004-10-05 Micron Technology, Inc. Vertical transistors, electrical devices containing a vertical transistor, and computer systems containing a vertical transistor
US7068544B2 (en) * 2001-08-30 2006-06-27 Micron Technology, Inc. Flash memory with low tunnel barrier interpoly insulators
TW495977B (en) * 2001-09-28 2002-07-21 Macronix Int Co Ltd Erasing method for p-channel silicon nitride read only memory
JP2005506354A (en) * 2001-10-16 2005-03-03 スリル バイオメディカル コーポレイション Oligoamine compounds and their derivatives for cancer treatment
TW507369B (en) 2001-10-29 2002-10-21 Macronix Int Co Ltd Silicon nitride read only memory structure for preventing antenna effect
US6514831B1 (en) * 2001-11-14 2003-02-04 Macronix International Co., Ltd. Nitride read only memory cell
US6486028B1 (en) 2001-11-20 2002-11-26 Macronix International Co., Ltd. Method of fabricating a nitride read-only-memory cell vertical structure
US6417053B1 (en) 2001-11-20 2002-07-09 Macronix International Co., Ltd. Fabrication method for a silicon nitride read-only memory
KR100416380B1 (en) * 2001-12-18 2004-01-31 삼성전자주식회사 Method of forming flash memory
US20030113669A1 (en) * 2001-12-19 2003-06-19 Jao-Chin Cheng Method of fabricating passive device on printed circuit board
US6885585B2 (en) * 2001-12-20 2005-04-26 Saifun Semiconductors Ltd. NROM NOR array
TW519756B (en) * 2002-01-16 2003-02-01 Macronix Int Co Ltd Non-volatile memory structure and its manufacturing method
US6421275B1 (en) 2002-01-22 2002-07-16 Macronix International Co. Ltd. Method for adjusting a reference current of a flash nitride read only memory (NROM) and device thereof
TW521429B (en) * 2002-03-11 2003-02-21 Macronix Int Co Ltd Structure of nitride ROM with protective diode and method for operating the same
US6498377B1 (en) 2002-03-21 2002-12-24 Macronix International, Co., Ltd. SONOS component having high dielectric property
TW529168B (en) * 2002-04-02 2003-04-21 Macronix Int Co Ltd Initialization method of P-type silicon nitride read only memory
TW554489B (en) * 2002-06-20 2003-09-21 Macronix Int Co Ltd Method for fabricating mask ROM device
US6996009B2 (en) 2002-06-21 2006-02-07 Micron Technology, Inc. NOR flash memory cell with high storage density
US6853587B2 (en) 2002-06-21 2005-02-08 Micron Technology, Inc. Vertical NROM having a storage density of 1 bit per 1F2
US20030235076A1 (en) 2002-06-21 2003-12-25 Micron Technology, Inc. Multistate NROM having a storage density much greater than 1 Bit per 1F2
US7019353B2 (en) * 2002-07-26 2006-03-28 Micron Technology, Inc. Three dimensional flash cell
US6607957B1 (en) 2002-07-31 2003-08-19 Macronix International Co., Ltd. Method for fabricating nitride read only memory
US6657250B1 (en) 2002-08-21 2003-12-02 Micron Technology, Inc. Vertical flash memory cell with buried source rail
US6680508B1 (en) * 2002-08-28 2004-01-20 Micron Technology, Inc. Vertical floating gate transistor
US6610586B1 (en) 2002-09-04 2003-08-26 Macronix International Co., Ltd. Method for fabricating nitride read-only memory
US6768162B1 (en) * 2003-08-05 2004-07-27 Powerchip Semiconductor Corp. Split gate flash memory cell and manufacturing method thereof
TW588438B (en) * 2003-08-08 2004-05-21 Nanya Technology Corp Multi-bit vertical memory cell and method of fabricating the same
US7097316B2 (en) * 2003-08-29 2006-08-29 Calsonic Kansei Corporation Display unit for vehicle
US7241654B2 (en) * 2003-12-17 2007-07-10 Micron Technology, Inc. Vertical NROM NAND flash memory array
US6878991B1 (en) * 2004-01-30 2005-04-12 Micron Technology, Inc. Vertical device 4F2 EEPROM memory
US7075146B2 (en) 2004-02-24 2006-07-11 Micron Technology, Inc. 4F2 EEPROM NROM memory arrays with vertical devices

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4558344A (en) * 1982-01-29 1985-12-10 Seeq Technology, Inc. Electrically-programmable and electrically-erasable MOS memory device
EP0485018A2 (en) * 1990-11-08 1992-05-13 Koninklijke Philips Electronics N.V. Electrically erasable and programmable read only memory with trench structure
US6143636A (en) * 1997-07-08 2000-11-07 Micron Technology, Inc. High density flash memory
US5973352A (en) * 1997-08-20 1999-10-26 Micron Technology, Inc. Ultra high density flash memory having vertically stacked devices
US6377070B1 (en) * 2001-02-09 2002-04-23 Micron Technology, Inc. In-service programmable logic arrays with ultra thin vertical body transistors

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10120635B2 (en) 2016-03-09 2018-11-06 Samsung Electronics Co., Ltd. Configuration and operation of display devices including device management
US11853635B2 (en) 2016-03-09 2023-12-26 Samsung Electronics Co., Ltd. Configuration and operation of display devices including content curation

Also Published As

Publication number Publication date
US7719046B2 (en) 2010-05-18
KR100772742B1 (en) 2007-11-01
WO2005006440A3 (en) 2005-03-31
KR20060055477A (en) 2006-05-23
US20060197143A1 (en) 2006-09-07
JP2007527614A (en) 2007-09-27
CN100492645C (en) 2009-05-27
US20050001229A1 (en) 2005-01-06
US7095075B2 (en) 2006-08-22
EP1639646A2 (en) 2006-03-29
CN1816913A (en) 2006-08-09

Similar Documents

Publication Publication Date Title
US6979857B2 (en) Apparatus and method for split gate NROM memory
US7719046B2 (en) Apparatus and method for trench transistor memory having different gate dielectric thickness
US5936274A (en) High density flash memory
US5973356A (en) Ultra high density flash memory
US8951865B2 (en) Memory arrays where a distance between adjacent memory cells at one end of a substantially vertical portion is greater than a distance between adjacent memory cells at an opposing end of the substantially vertical portion and formation thereof
US6744094B2 (en) Floating gate transistor with horizontal gate layers stacked next to vertical body
US8053302B2 (en) Non-volatile memory device and method of manufacturing same
EP1745511B1 (en) Bitline implant utilizing dual poly
US10811430B2 (en) Three-dimensional semiconductor memory devices
US7480186B2 (en) NROM flash memory with self-aligned structural charge separation

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200480019004.9

Country of ref document: CN

AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
DPEN Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed from 20040101)
WWE Wipo information: entry into national phase

Ref document number: 2006518744

Country of ref document: JP

WWE Wipo information: entry into national phase

Ref document number: 1020057025236

Country of ref document: KR

WWE Wipo information: entry into national phase

Ref document number: 2004756458

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 2004756458

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1020057025236

Country of ref document: KR