WO2005045727A3 - Scheduling memory access between a plurality of processors - Google Patents

Scheduling memory access between a plurality of processors Download PDF

Info

Publication number
WO2005045727A3
WO2005045727A3 PCT/US2004/035863 US2004035863W WO2005045727A3 WO 2005045727 A3 WO2005045727 A3 WO 2005045727A3 US 2004035863 W US2004035863 W US 2004035863W WO 2005045727 A3 WO2005045727 A3 WO 2005045727A3
Authority
WO
WIPO (PCT)
Prior art keywords
request
service
ordinal number
processors
memory access
Prior art date
Application number
PCT/US2004/035863
Other languages
French (fr)
Other versions
WO2005045727A2 (en
Inventor
Wolf-Dietrich Weber
Original Assignee
Sonics Inc
Wolf-Dietrich Weber
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sonics Inc, Wolf-Dietrich Weber filed Critical Sonics Inc
Priority to EP04796678A priority Critical patent/EP1678620B1/en
Priority to AT04796678T priority patent/ATE514132T1/en
Priority to JP2006538262A priority patent/JP5144934B2/en
Priority to KR1020067010659A priority patent/KR101196048B1/en
Publication of WO2005045727A2 publication Critical patent/WO2005045727A2/en
Publication of WO2005045727A3 publication Critical patent/WO2005045727A3/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/16Handling requests for interconnection or transfer for access to memory bus
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06QINFORMATION AND COMMUNICATION TECHNOLOGY [ICT] SPECIALLY ADAPTED FOR ADMINISTRATIVE, COMMERCIAL, FINANCIAL, MANAGERIAL OR SUPERVISORY PURPOSES; SYSTEMS OR METHODS SPECIALLY ADAPTED FOR ADMINISTRATIVE, COMMERCIAL, FINANCIAL, MANAGERIAL OR SUPERVISORY PURPOSES, NOT OTHERWISE PROVIDED FOR
    • G06Q10/00Administration; Management
    • G06Q10/06Resources, workflows, human or project management; Enterprise or organisation planning; Enterprise or organisation modelling
    • G06Q10/063Operations research, analysis or management
    • G06Q10/0639Performance analysis of employees; Performance analysis of enterprise or organisation operations
    • G06Q10/06395Quality analysis or management
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/46Multiprogramming arrangements
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L47/00Traffic control in data switching networks
    • H04L47/10Flow control; Congestion control
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L47/00Traffic control in data switching networks
    • H04L47/10Flow control; Congestion control
    • H04L47/24Traffic characterised by specific attributes, e.g. priority or QoS
    • H04L47/2425Traffic characterised by specific attributes, e.g. priority or QoS for supporting services specification, e.g. SLA
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L47/00Traffic control in data switching networks
    • H04L47/70Admission control; Resource allocation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L47/00Traffic control in data switching networks
    • H04L47/70Admission control; Resource allocation
    • H04L47/80Actions related to the user profile or the type of traffic
    • H04L47/805QOS or priority aware
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L47/00Traffic control in data switching networks
    • H04L47/70Admission control; Resource allocation
    • H04L47/82Miscellaneous aspects
    • H04L47/821Prioritising resource allocation or reservation requests
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L47/00Traffic control in data switching networks
    • H04L47/70Admission control; Resource allocation
    • H04L47/82Miscellaneous aspects
    • H04L47/827Aggregation of resource allocation or reservation requests

Abstract

In general, methods and apparatus for implementing a Quality of Service (QoS) model are disclosed. A Quality of Service (QoS) contract with an initiating network device may be satisfied. A request may be received from the initiating network device initiator in a first time less than or equal to an ordinal number times an arrival interval. The ordinal number signifies a position of the request among a group of requests. The request that has been serviced may be returned to the initiator in a second time less than or equal to a constant term plus the ordinal number times a service interval.
PCT/US2004/035863 2003-10-31 2004-10-27 Scheduling memory access between a plurality of processors WO2005045727A2 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
EP04796678A EP1678620B1 (en) 2003-10-31 2004-10-27 Scheduling memory access between a plurality of processors
AT04796678T ATE514132T1 (en) 2003-10-31 2004-10-27 ALLOCATION OF MEMORY ACCESS BETWEEN MULTIPLE PROCESSORS
JP2006538262A JP5144934B2 (en) 2003-10-31 2004-10-27 Method and apparatus for establishing a quality of service model
KR1020067010659A KR101196048B1 (en) 2003-10-31 2004-10-27 Scheduling memory access between a plurality of processors

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US10/698,905 US7665069B2 (en) 2003-10-31 2003-10-31 Method and apparatus for establishing a quality of service model
US10/698,905 2003-10-31

Publications (2)

Publication Number Publication Date
WO2005045727A2 WO2005045727A2 (en) 2005-05-19
WO2005045727A3 true WO2005045727A3 (en) 2005-10-06

Family

ID=34550794

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2004/035863 WO2005045727A2 (en) 2003-10-31 2004-10-27 Scheduling memory access between a plurality of processors

Country Status (6)

Country Link
US (1) US7665069B2 (en)
EP (1) EP1678620B1 (en)
JP (1) JP5144934B2 (en)
KR (1) KR101196048B1 (en)
AT (1) ATE514132T1 (en)
WO (1) WO2005045727A2 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8868397B2 (en) 2006-11-20 2014-10-21 Sonics, Inc. Transaction co-validation across abstraction layers
US9087036B1 (en) 2004-08-12 2015-07-21 Sonics, Inc. Methods and apparatuses for time annotated transaction level modeling

Families Citing this family (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8370825B2 (en) * 2003-10-22 2013-02-05 Hewlett-Packard Development Company, L.P. Program-update prioritization according to program-usage tracking
US7665069B2 (en) 2003-10-31 2010-02-16 Sonics, Inc. Method and apparatus for establishing a quality of service model
US8504992B2 (en) * 2003-10-31 2013-08-06 Sonics, Inc. Method and apparatus for establishing a quality of service model
US7433904B1 (en) * 2004-02-24 2008-10-07 Mindspeed Technologies, Inc. Buffer memory management
US8180884B1 (en) * 2005-11-30 2012-05-15 At&T Intellectual Property Ii, L.P. Method and apparatus for monitoring, reporting and charging for services in an application network
US7853950B2 (en) * 2007-04-05 2010-12-14 International Business Machines Corporarion Executing multiple threads in a processor
US9292436B2 (en) 2007-06-25 2016-03-22 Sonics, Inc. Various methods and apparatus to support transactions whose data address sequence within that transaction crosses an interleaved channel address boundary
TWI411264B (en) * 2008-05-02 2013-10-01 Realtek Semiconductor Corp Non-block network system and packet arbitration method thereof
TWI362860B (en) * 2008-06-27 2012-04-21 Realtek Semiconductor Corp Network system with quality of service management and associated management method
US8650270B2 (en) * 2008-07-10 2014-02-11 Juniper Networks, Inc. Distributed computing with multiple coordinated component collections
US9684633B2 (en) 2013-01-24 2017-06-20 Samsung Electronics Co., Ltd. Adaptive service controller, system on chip and method of controlling the same
CN104247354B (en) 2013-02-19 2018-03-30 松下知识产权经营株式会社 Interface arrangement and bus system
US9270610B2 (en) 2013-02-27 2016-02-23 Apple Inc. Apparatus and method for controlling transaction flow in integrated circuits
US10921874B2 (en) 2017-03-06 2021-02-16 Facebook Technologies, Llc Hardware-based operating point controller for circuit regions in an integrated circuit
US11231769B2 (en) 2017-03-06 2022-01-25 Facebook Technologies, Llc Sequencer-based protocol adapter
US10481944B2 (en) * 2017-08-09 2019-11-19 Xilinx, Inc. Adaptive quality of service control circuit

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020138687A1 (en) * 2001-01-16 2002-09-26 Liuxi Yang Spin-wheel SDRAM access scheduler for high performance microprocessors
US20030074519A1 (en) * 2001-10-12 2003-04-17 Wolf-Dietrich Weber Method and apparatus for scheduling of requests to dynamic random access memory device

Family Cites Families (82)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2470412B1 (en) * 1979-11-19 1986-10-03 Bull Sa METHOD AND DEVICE FOR ACCOUNTING AND MANAGING ASYNCHRONOUS EVENTS TRANSMITTED BY PERIPHERAL DEVICES IN A DATA PROCESSING SYSTEM
US4476498A (en) * 1982-02-05 1984-10-09 Rca Corporation Deviation detector for FM video recording system
GB8401804D0 (en) * 1984-01-24 1984-02-29 Int Computers Ltd Data storage apparatus
JP3255908B2 (en) * 1988-06-30 2002-02-12 エルジー・セミコン・カンパニー・リミテッド Memory control unit
US5274769A (en) * 1988-08-29 1993-12-28 Fujitsu Limited System for transferring data between blocks
JPH02303242A (en) * 1989-05-17 1990-12-17 Nec Corp Bus repeater
US5265257A (en) * 1990-06-22 1993-11-23 Digital Equipment Corporation Fast arbiter having easy scaling for large numbers of requesters, large numbers of resource types with multiple instances of each type, and selectable queuing disciplines
US5287464A (en) * 1990-10-24 1994-02-15 Zilog, Inc. Semiconductor multi-device system with logic means for controlling the operational mode of a set of input/output data bus drivers
JP2575557B2 (en) * 1990-11-13 1997-01-29 インターナショナル・ビジネス・マシーンズ・コーポレイション Super computer system
JPH0512011A (en) * 1991-07-04 1993-01-22 Matsushita Electric Ind Co Ltd Pipeline circuit
US5440752A (en) * 1991-07-08 1995-08-08 Seiko Epson Corporation Microprocessor architecture with a switch network for data transfer between cache, memory port, and IOU
US5218456A (en) * 1991-07-22 1993-06-08 Xerox Corporation Disk bandwidth allocations to prioritize disk requests
US5530901A (en) * 1991-11-28 1996-06-25 Ricoh Company, Ltd. Data Transmission processing system having DMA channels running cyclically to execute data transmission from host to memory and from memory to processing unit successively
JP2531903B2 (en) * 1992-06-22 1996-09-04 インターナショナル・ビジネス・マシーンズ・コーポレイション Computer system and system expansion unit
CA2095755C (en) * 1992-08-17 1999-01-26 Mark J. Baugher Network priority management
US5664153A (en) * 1993-04-21 1997-09-02 Intel Corporation Page open/close scheme based on high order address bit and likelihood of page access
US6161330A (en) * 1994-03-31 2000-12-19 Southpac Trust Int'l, Inc. Decorative covering for a flower pot
US5469473A (en) * 1994-04-15 1995-11-21 Texas Instruments Incorporated Transceiver circuit with transition detection
US5469433A (en) * 1994-04-29 1995-11-21 Bell Communications Research, Inc. System for the parallel assembly of data transmissions in a broadband network
US5546546A (en) * 1994-05-20 1996-08-13 Intel Corporation Method and apparatus for maintaining transaction ordering and arbitrating in a bus bridge
US6119183A (en) * 1994-06-02 2000-09-12 Storage Technology Corporation Multi-port switching system and method for a computer bus
US5673416A (en) * 1995-06-07 1997-09-30 Seiko Epson Corporation Memory request and control unit including a mechanism for issuing and removing requests for memory access
US6002667A (en) * 1995-07-19 1999-12-14 Fujitsu Network Communications, Inc. Minimum guaranteed cell rate method and apparatus
SE515901C2 (en) * 1995-12-28 2001-10-22 Dynarc Ab Resource management, plans and arrangements
US5809538A (en) * 1996-02-07 1998-09-15 General Instrument Corporation DRAM arbiter for video decoder
US5745913A (en) * 1996-08-05 1998-04-28 Exponential Technology, Inc. Multi-processor DRAM controller that prioritizes row-miss requests to stale banks
US5917804A (en) * 1996-09-05 1999-06-29 Northern Telecom Limited Connection admission control for ATM networks handling CBR and VBR services
US5912872A (en) * 1996-09-27 1999-06-15 Digital Optics Corporation Integrated optical apparatus providing separated beams on a detector and associated methods
US5926649A (en) * 1996-10-23 1999-07-20 Industrial Technology Research Institute Media server for storage and retrieval of voluminous multimedia data
US5996037A (en) * 1997-06-03 1999-11-30 Lsi Logic Corporation System and method for arbitrating multi-function access to a system bus
GB2326065B (en) * 1997-06-05 2002-05-29 Mentor Graphics Corp A scalable processor independent on-chip bus
KR100252752B1 (en) * 1997-06-26 2000-04-15 김영환 Multi stage control bus arbitration apparatus
US6006303A (en) * 1997-08-28 1999-12-21 Oki Electric Industry Co., Inc. Priority encoding and decoding for memory architecture
US5948089A (en) * 1997-09-05 1999-09-07 Sonics, Inc. Fully-pipelined fixed-latency communications system with a real time dynamic bandwidth allocation
US6198724B1 (en) * 1997-10-02 2001-03-06 Vertex Networks, Inc. ATM cell scheduling method and apparatus
US6092137A (en) * 1997-11-26 2000-07-18 Industrial Technology Research Institute Fair data bus arbitration system which assigns adjustable priority values to competing sources
US6199131B1 (en) * 1997-12-22 2001-03-06 Compaq Computer Corporation Computer system employing optimized delayed transaction arbitration technique
JP3927714B2 (en) * 1997-12-31 2007-06-13 ユーティースターコム コリア リミテッド Traffic control method for providing anticipatory / guaranteed services
US6105094A (en) * 1998-01-26 2000-08-15 Adaptec, Inc. Method and apparatus for allocating exclusive shared resource requests in a computer system
US6023720A (en) * 1998-02-09 2000-02-08 Matsushita Electric Industrial Co., Ltd. Simultaneous processing of read and write requests using optimized storage partitions for read and write request deadlines
JP3389090B2 (en) 1998-02-27 2003-03-24 日本電気株式会社 PCI bus usage right arbitration device
JP3497988B2 (en) * 1998-04-15 2004-02-16 株式会社ルネサステクノロジ Graphic processing apparatus and graphic processing method
US6721325B1 (en) * 1998-04-23 2004-04-13 Alcatel Canada Inc. Fair share scheduling of multiple service classes with prioritized shaping
US6628609B2 (en) * 1998-04-30 2003-09-30 Nortel Networks Limited Method and apparatus for simple IP-layer bandwidth allocation using ingress control of egress bandwidth
US6539011B1 (en) * 1998-06-10 2003-03-25 Merlot Communications, Inc. Method for initializing and allocating bandwidth in a permanent virtual connection for the transmission and control of audio, video, and computer data over a single network fabric
US6335935B2 (en) * 1998-07-08 2002-01-01 Broadcom Corporation Network switching architecture with fast filtering processor
US6260127B1 (en) * 1998-07-13 2001-07-10 Compaq Computer Corporation Method and apparatus for supporting heterogeneous memory in computer systems
US6215797B1 (en) * 1998-08-19 2001-04-10 Path 1 Technologies, Inc. Methods and apparatus for providing quality of service guarantees in computer networks
US6266718B1 (en) * 1998-10-14 2001-07-24 Micron Technology, Inc. Apparatus for controlling data transfer operations between a memory and devices having respective latencies
US6363445B1 (en) * 1998-10-15 2002-03-26 Micron Technology, Inc. Method of bus arbitration using requesting device bandwidth and priority ranking
US6167445A (en) * 1998-10-26 2000-12-26 Cisco Technology, Inc. Method and apparatus for defining and implementing high-level quality of service policies in computer networks
US6212611B1 (en) * 1998-11-03 2001-04-03 Intel Corporation Method and apparatus for providing a pipelined memory controller
US6141355A (en) * 1998-11-06 2000-10-31 Path 1 Network Technologies, Inc. Time-synchronized multi-layer network switch for providing quality of service guarantees in computer networks
US6195724B1 (en) 1998-11-16 2001-02-27 Infineon Technologies Ag Methods and apparatus for prioritization of access to external devices
US6510497B1 (en) * 1998-12-09 2003-01-21 Advanced Micro Devices, Inc. Method and system for page-state sensitive memory control and access in data processing systems
US6253269B1 (en) * 1998-12-22 2001-06-26 3Com Corporation Bus arbiter system and method for managing communication buses
JP2000250853A (en) 1999-03-02 2000-09-14 Nec Corp Bus arbitration controller
US6499090B1 (en) * 1999-12-28 2002-12-24 Intel Corporation Prioritized bus request scheduling mechanism for processing devices
US6609171B1 (en) * 1999-12-29 2003-08-19 Intel Corporation Quad pumped bus architecture and protocol
US6496899B1 (en) * 2000-02-28 2002-12-17 Sun Microsystems, Inc. Disk scheduling system with bounded request reordering
US20020174227A1 (en) * 2000-03-03 2002-11-21 Hartsell Neal D. Systems and methods for prioritization in information management environments
JP4338285B2 (en) * 2000-03-30 2009-10-07 富士通株式会社 Packet scheduling method and apparatus
CN1452745A (en) 2000-04-03 2003-10-29 先进微装置公司 Bus bridge including memory controller having improved memory request arbitration mechanism
US6862265B1 (en) * 2000-04-13 2005-03-01 Advanced Micro Devices, Inc. Weighted fair queuing approximation in a network switch using weighted round robin and token bucket filter
FR2809513B1 (en) * 2000-05-23 2003-09-12 Bull Sa QUALITY OF SERVICE CONTROL, ESPECIALLY TELECOMMUNICATION
US6330225B1 (en) * 2000-05-26 2001-12-11 Sonics, Inc. Communication system and method for different quality of service guarantees for different data flows
US7325221B1 (en) * 2000-08-08 2008-01-29 Sonics, Incorporated Logic system with configurable interface
US6636482B2 (en) * 2001-03-08 2003-10-21 Arris International, Inc. Method and apparatus for controlling traffic loading of different service levels in a cable data system
US7165094B2 (en) * 2001-03-09 2007-01-16 Sonics, Inc. Communications system and method with non-blocking shared interface
US6578117B2 (en) * 2001-10-12 2003-06-10 Sonics, Inc. Method and apparatus for scheduling requests using ordered stages of scheduling criteria
US7194561B2 (en) 2001-10-12 2007-03-20 Sonics, Inc. Method and apparatus for scheduling requests to a resource using a configurable threshold
US6804738B2 (en) 2001-10-12 2004-10-12 Sonics, Inc. Method and apparatus for scheduling a resource to meet quality-of-service restrictions
US7356633B2 (en) * 2002-05-03 2008-04-08 Sonics, Inc. Composing on-chip interconnects with configurable interfaces
US7254603B2 (en) * 2002-05-03 2007-08-07 Sonics, Inc. On-chip inter-network performance optimization using configurable performance parameters
US7302691B2 (en) * 2002-05-10 2007-11-27 Sonics, Incorporated Scalable low bandwidth multicast handling in mixed core systems
US6880133B2 (en) * 2002-05-15 2005-04-12 Sonics, Inc. Method and apparatus for optimizing distributed multiplexed bus interconnects
US6976106B2 (en) * 2002-11-01 2005-12-13 Sonics, Inc. Method and apparatus for speculative response arbitration to improve system latency
US6816814B2 (en) * 2002-11-12 2004-11-09 Sonics, Inc. Method and apparatus for decomposing and verifying configurable hardware
US7149829B2 (en) * 2003-04-18 2006-12-12 Sonics, Inc. Various methods and apparatuses for arbitration among blocks of functionality
US7296105B2 (en) * 2003-10-03 2007-11-13 Sonics, Inc. Method and apparatus for configuring an interconnect to implement arbitration
US7665069B2 (en) 2003-10-31 2010-02-16 Sonics, Inc. Method and apparatus for establishing a quality of service model
US7277975B2 (en) * 2004-11-02 2007-10-02 Sonics, Inc. Methods and apparatuses for decoupling a request from one or more solicited responses

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020138687A1 (en) * 2001-01-16 2002-09-26 Liuxi Yang Spin-wheel SDRAM access scheduler for high performance microprocessors
US20030074519A1 (en) * 2001-10-12 2003-04-17 Wolf-Dietrich Weber Method and apparatus for scheduling of requests to dynamic random access memory device

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
IVO ADAN, JACQUES RESING: "Queueing Theory", 14 February 2001, EINDOVEN UNIVERSITY OF TECHNOLOGY, EINDOVEN, XP002329104 *
LAMPORT L: "HOW TO MAKE A MULTIPROCESSOR COMPUTER THAT CORRECTLY EXECUTES MULTIPROCESS PROGRAMS", IEEE TRANSACTIONS ON COMPUTERS, IEEE INC. NEW YORK, US, vol. C-28, no. 9, September 1979 (1979-09-01), pages 690 - 691, XP009029909, ISSN: 0018-9340 *

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9087036B1 (en) 2004-08-12 2015-07-21 Sonics, Inc. Methods and apparatuses for time annotated transaction level modeling
US8868397B2 (en) 2006-11-20 2014-10-21 Sonics, Inc. Transaction co-validation across abstraction layers

Also Published As

Publication number Publication date
US7665069B2 (en) 2010-02-16
EP1678620B1 (en) 2011-06-22
WO2005045727A2 (en) 2005-05-19
JP2007510229A (en) 2007-04-19
KR20060111544A (en) 2006-10-27
ATE514132T1 (en) 2011-07-15
US20050096970A1 (en) 2005-05-05
JP5144934B2 (en) 2013-02-13
EP1678620A2 (en) 2006-07-12
KR101196048B1 (en) 2012-11-02

Similar Documents

Publication Publication Date Title
WO2005045727A3 (en) Scheduling memory access between a plurality of processors
WO2006049672A3 (en) Empirical scheduling of networks packets using coarse and fine testing periods
WO2009120937A3 (en) Memory rank burst scheduling
WO2006083433A3 (en) Method and system for evaluating number of additional admissible calls for use in call admission control
WO2004102981A3 (en) Buffer occupancy used in uplink scheduling for a communication device
WO2010041217A3 (en) Methods and systems for license distribution for telecom applications
WO2005117393A3 (en) Methods and systems for computer security
WO2004075593A3 (en) Method and apparatus for controlling data rate of a reverse link in a communication system
WO2006055421A3 (en) Method and apparatus for provisioning software
CA2265248A1 (en) Dynamic staffing of service centers to provide substantially zero-delay service
WO2003063415A3 (en) Method of managing time slots in a wireless network through the use of contention groups
TW200729872A (en) Method for establishing a voice over IP call in a WLAM
EP1942618A3 (en) Distributed determination of dynamic frame sizes in a network
WO2009006039A3 (en) Security based network access selection
WO2008008653A3 (en) Systems and methods to prioritize a queue
RU2009120630A (en) MOBILE COMMUNICATION SYSTEM, MOBILE COMMUNICATION METHOD, BASE STATION AND MOBILE STATION
FI3741181T3 (en) Apparatus and method for performing vehicle to everything communication
WO2004036381A3 (en) System and method for receive queue provisioning
WO2006019862A3 (en) Reducing delay in setting up calls
WO2007127544A3 (en) Method and apparatus for uplink allocation placement in an uplink frame
WO2000060808A3 (en) Method and apparatus for avoiding packet reordering in multiple-priority queues
EP3905620A4 (en) Message scheduling method, scheduler, network device and network system
JP2007510229A5 (en)
WO2008009030A3 (en) A method and apparatus for suppressing a response from a terminal operating in a group communications system
EP3998832A4 (en) Scheduling request sending method, scheduling request receiving method, terminal and network device

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): BW GH GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2004796678

Country of ref document: EP

WWE Wipo information: entry into national phase

Ref document number: 2006538262

Country of ref document: JP

WWE Wipo information: entry into national phase

Ref document number: 1020067010659

Country of ref document: KR

WWP Wipo information: published in national office

Ref document number: 2004796678

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1020067010659

Country of ref document: KR