WO2006036847A2 - Measurement of the dynamic characteristics of interferometric modulators - Google Patents

Measurement of the dynamic characteristics of interferometric modulators Download PDF

Info

Publication number
WO2006036847A2
WO2006036847A2 PCT/US2005/034307 US2005034307W WO2006036847A2 WO 2006036847 A2 WO2006036847 A2 WO 2006036847A2 US 2005034307 W US2005034307 W US 2005034307W WO 2006036847 A2 WO2006036847 A2 WO 2006036847A2
Authority
WO
WIPO (PCT)
Prior art keywords
modulators
interferometnc
voltage
response time
actuation
Prior art date
Application number
PCT/US2005/034307
Other languages
French (fr)
Other versions
WO2006036847A3 (en
Inventor
Manish Kothari
Yongkang Tang
Brian J. Gally
William J. Cummings
Original Assignee
Idc, Llc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Idc, Llc filed Critical Idc, Llc
Priority to JP2007533683A priority Critical patent/JP2008515003A/en
Publication of WO2006036847A2 publication Critical patent/WO2006036847A2/en
Publication of WO2006036847A3 publication Critical patent/WO2006036847A3/en

Links

Classifications

    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B26/00Optical devices or arrangements for the control of light using movable or deformable optical elements
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/3433Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using light modulating elements actuated by an electric field and being other than liquid crystal devices and electrochromic devices
    • G09G3/3466Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using light modulating elements actuated by an electric field and being other than liquid crystal devices and electrochromic devices based on interferometric effect
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • GPHYSICS
    • G02OPTICS
    • G02BOPTICAL ELEMENTS, SYSTEMS OR APPARATUS
    • G02B26/00Optical devices or arrangements for the control of light using movable or deformable optical elements
    • G02B26/001Optical devices or arrangements for the control of light using movable or deformable optical elements based on interference in an adjustable optical cavity
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/06Details of flat display driving waveforms
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/006Electronic inspection or testing of displays and display drivers, e.g. of LED or LCD displays

Definitions

  • the field of the invention relates to microelectromechanical systems (MEMS)
  • MEMS Microelectromechanical systems
  • Micromechanical elements may be created using deposition, etching, and or other micromachining processes that etch away parts of substrates and/or deposited mate ⁇ al layers or that add layers to form electrical and electromechanical devices
  • an interferometric modulator As used herein, the term interferometnc modulator or interferometnc light modulator refers to a device that selectively absorbs and/or reflects light using the principles of optical interference
  • an interferometnc modulator may compnse a pair of conductive plates, one or both of which may be transparent and/or reflective m whole or part and capable of relative motion upon application of an appropnate electrical signal
  • one plate may comprise a stationary layer deposited on a substrate and the other plate may compnse a metallic membrane separated from the stationary layer by an air gap
  • an air gap As descnbed herein in more detail,
  • a method of testing a plurality of mterferometric modulators includes applying a voltage waveform to the interferometnc modulators to vary the mterferometric modulators between an actuated and a non-actuated state, or an non-actuated state and an actuated state, detecting light reflected from the interferometnc modulators, and determining one or more response time parameters of the interferometnc modulators based on said detecting.
  • a system for testing a plurality of mterferometric modulators comprises an illumination source adapted to provide incident light to a plurality of interferometnc modulators, a voltage source adapted to apply a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated and a non-actuated state, or an non-actuated state and an actuated state, an optical detector adapted to detect light reflected from the plurality of interferometnc modulators and produce a signal corresponding to the detected light, and a computer configured to receive the signal from the optical detector and determine one or more response time parameters of the interferometnc modulators based on the signal.
  • a system for testing a plurality of interferometnc modulators comprises means for providing light to the plurality of interferometnc modulators, means for applying a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated and a non-actuated state, or an non-actuated state and an actuated state, means for detecting light reflected from the plurality of interferometnc modulators, means for producing a signal corresponding to the detected light, and means for determining one or more response time parameters of the interferometnc modulators based on the signal.
  • a method of manufacturing a system for testing a plurality of interferometnc modulators comprises disposing an illumination source adapted to provide incident light to a plurality of interferometnc modulators, disposing a voltage source adapted to apply a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated and a released state, or a released state and an actuated state, disposing an optical detector adapted to detect light reflected from the plurality of interferometnc modulators and produce a signal corresponding to the detected light, and disposing a computer configured to receive the signal from the optical detector and determine one or more response time parameters of the interferometnc modulators based on the signal.
  • a method of testing a plurality of mterferometric modulators comprises applying a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated state and a released state, or a released state and an actuated state, where the voltage applied to change the state of the mterferometric modulators is applied while the interferometnc modulators are subject to a bias voltage, detecting light reflected from the interferometnc modulators while applying the voltage waveform, and determining one or more response time parameters of at least a portion of the interferometnc modulators based on said detecting the reflected light
  • a system of testing a plurality of interferometnc modulators comprises a voltage source configured to apply a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated and a non-actuated state, or an non-actuated state and an actuated state, a light source positioned to illuminate the interferometnc modulators, a detector disposed to receive light from the interferometnc modulators and produce a corresponding signal, and a computer configured to receive the signal from the detector and determine, based on the signal, one or more response time parameters of the interferometnc modulators during application of an actuation voltage or a release voltage.
  • a system for testing a plurality of interferometnc modulators comprises means for applying a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated and a non-actuated state, or an non-actuated state and an actuated state, means for illuminating the interferometnc modulators, means for sensing light reflected from the interferometnc modulators and producing a corresponding signal, and means for determining, based on the signal, one or more response time parameters of the interferometnc modulators during application of an actuation voltage or a release voltage
  • a method of manufacturing a system for testing a plurality of interferometnc modulators comprises providing a voltage source configured to apply a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated and a released state, or released state and an actuated state, positioning a light source to illuminate the interferometnc modulators, positioning a detector to receive light reflected from the interferometnc modulators, said detector configured to produce a signal corresponding to the received light, and coupling a computer to said detector, said computer configured receive the signal from said detector and determine, based on said signal, one or more response time parameters of said interferometnc modulators dunng application of an actuation voltage or a release voltage
  • a method of testing a plurality of interferometnc modulators comprises setting a time period dunng which to apply a switching voltage level, said switching voltage level being sufficient to change the interferometnc modulators between a released state and an actuated state, or an actuated state and a released state, applying a voltage waveform comprising the switching voltage level for the time penod, detecting light reflected from the interferometnc modulators, determining one or more response time parameters of the interferometnc modulators based on said detecting, and repeating said setting, applying, detecting, and determining step to identify a minimum time period during which a threshold value is achieved, the threshold value indicating a pre-determined number of pixels have actuated or released
  • a system for testing a plurality of interferometnc modulators comprises a computer configured to determine a time pe ⁇ od du ⁇ ng which to apply a switching voltage level, said switching voltage level being sufficient to change the interferometnc modul
  • a system for testing a plurality of interferometnc modulators comprises means for determining a time penod dunng which to apply a switching voltage level, said switching voltage level being sufficient to change said plurality of interferometnc modulators between a non-actuated state and an actuated state, or an actuated state and a non-actuated state, means for applying a voltage waveform to said plurality of interferometnc modulators, said applying means configured to apply said voltage waveform for said determined time pe ⁇ od, means for illuminating the interferometnc modulators, and means for sensing light reflected from the interferometnc modulators and produce a signal corresponding to the received light, wherein said determining means receives said signal from said sensing means, and wherein said determining means is configured to control said applying means to iteratively apply said voltage waveform for a plurality of determined time penods and identify, based on said signal, a minimum time period of said determined time peno
  • a method of manufacturing a system for testing a plurality of interferometnc modulators comprises providing a computer configured to determine a time penod dunng which to apply a switching voltage level, said switching voltage level being sufficient to change the interferometnc modulators between a released state and an actuated state, or an actuated state and a released state, coupling a voltage source to said computer, said voltage source configured to apply a voltage waveform compnsing the switching voltage level for the time penod, positioning a light source to illuminate the interferometnc modulators, and positioning a detector to receive light reflecting from the interferometnc modulators and produce a signal corresponding to the received light, where the computer is configured to receive the signal from the detector, and based on the signal, to iteratively vary the length of time for applying the voltage waveform to identify a minimum time penod during which the number of pixels that have actuated or released dunng the determined time pe ⁇ od meets a threshold value and to determine one
  • FIG 1 is an isometric view schematically depicting a portion of one embodiment of an mterferomet ⁇ c modulator display in which a movable reflective layer of a first interferomet ⁇ c modulator is in a relaxed position and a movable reflective layer of a second interferomet ⁇ c modulator is m an actuated position.
  • FIG. 2 is a system block diagram schematically illustrating one embodiment of an electronic device incorporating a 3x3 interferomet ⁇ c modulator display
  • FIG. 3 is a schematic diagram of movable mirror position versus applied voltage for one exemplary embodiment of an interferomet ⁇ c modulator of FIG. 1.
  • FIG. 4 is a schematic illustration of a set of row and column voltages that may be used to drive an interferomet ⁇ c modulator display.
  • FIGs. 5A and 5B schematically illustrate one exemplary timing diagram for row and column signals that may be used to write a frame of display data to the 3x3 interferomet ⁇ c modulator display of FIG. 2.
  • FIGs. 6A and 6B are system block diagrams schematically illustrating an embodiment of a visual display device comprising a plurality of interferometric modulators.
  • FIG. 7A is a schematic cross section of the device of FIG. 1.
  • FIG. 7B is a schematic cross section of an alternative embodiment of an interferomet ⁇ c modulator.
  • FIG. 7C is a schematic cross section of another alternative embodiment of an interferomet ⁇ c modulator.
  • FIG. 7D is a schematic cross section of yet another alternative embodiment of an interferomet ⁇ c modulator.
  • FIG. 7E is a schematic cross section of an additional alternative embodiment of an interferometric modulator.
  • FIG. 8 is a schematic illustrating a system for visually observing reflectance of MEMS interferometric modulators
  • FIG. 9 is a schematic illustrating a system for automatically determining reflectance of MEMS interferomet ⁇ c modulators.
  • FIG. 10 is a schematic illustrating another embodiment of a system for automatically determining reflectance of MEMS interferometric modulators.
  • FIG. 11 is a schematic illustrating observing portions of an array of MEMS interferomet ⁇ c modulators
  • FIG. 12 is a graph illustrating a driving voltage for MEMS mterferomet ⁇ c modulators and the resulting reflectance of the modulators.
  • FIG. 13 is a graph illustrating an optical response of a MEMS mterferomet ⁇ c modulators.
  • FIG. 14 is a schematic illustrating another graphical waveform used to drive MEMS mterferomet ⁇ c modulator pixels to determine a quality characteristic and a resulting optical response.
  • FIG. 15 is a flowchart illustrating a process for determining a response time of MEMS mterferomet ⁇ c modulators.
  • FIG. 16A is a schematic graphically illustrating a waveform used to d ⁇ ve mterferomet ⁇ c modulators to determine a response time
  • FIG. 16B is a schematic illustrating graphically illustrating an optical response of the interferometnc modulators.
  • FIG. 17A is a schematic graphically illustrating a waveform used to d ⁇ ve interferometnc modulators to determine a response time.
  • FIG. 17B is a schematic graphically illustrating an optical response of the interferometnc modulators
  • FIG. 18 is a flowchart illustrating a process for determining a minimum response time of MEMS interferometnc modulators.
  • the embodiments may be implemented in any device that is configured to display an image, whether in motion (e g., video) or stationary (e.g., still image), and whether textual or pictorial More particularly, it is contemplated that the embodiments may be implemented in or associated with a vanety of electronic devices such as, but not limited to, mobile telephones, wireless devices, personal data assistants (PDAs), hand-held or portable computers, GPS receivers/navigators, cameras, MP3 players, camcorders, game consoles, wnst watches, clocks, calculators, television monitors, flat panel displays, computer monitors, auto displays (e.g., odometer display, etc.), cockpit controls and/or displays, display of camera views (e
  • PDAs personal data assistants
  • MEMS devices of similar structure to those described herein can also be used in non-display applications such as m electronic switching devices
  • Testing the performance of mterferomet ⁇ c modulators before incorporating them in a display product is useful for discovering fabrication problems and identifying defective modulators early in the manufacturing process of the display product.
  • the operation of an array of mterferomet ⁇ c modulators is tested to ensure it meets response time appropriate c ⁇ te ⁇ a for its intended use.
  • the response time is the length of time it takes the interferometric modulators to change from an actuated state to a released state, or vice-versa, in response to an approp ⁇ ate applied voltage signal.
  • the operation of the array of interferometric modulators is tested by detecting the light reflected from the array while setting the interferometric modulators to an actuated or released state.
  • a response time of the array of interferometric modulators can be determined by applying a driving voltage that causes the array of interferometnc modulators to change state, and determining how long it takes for the pre-determined number of interferometric modulators to change state, based on the light reflected from the array.
  • the reflected light is detected either visually by an operator or automatically (e.g., by a computerized inspection system) Measu ⁇ ng the actuation and release response time is especially important when the interferometric modulators are going to be used in a device that requires relatively fast refresh rates, for example, displaying image data at a video data rate.
  • the measured response time reflects the slowest response of the va ⁇ ables that affect response time.
  • One way to measure a response time is to first apply an offset voltage to the interferometnc modulators to ensure they are in a released state, and then an actuation voltage is applied.
  • an offset voltage is first applied to release the interferometnc modulators, then a bias voltage is applied, and finally an actuation voltage is applied, thus testing a response time in the manner the interferometnc modulators and typically operated (e.g., within a hysteresis window)
  • the actuation voltage is applied for a relatively long period of time compared to the response time.
  • the length of time that an actuation (or release) voltage is applied can be vaned to determine the minimum amount of time required to actuate (or release) a predetermined number of interferometnc modulators.
  • FIG. 1 One interferometnc modulator display embodiment comprising an interferometnc MEMS display element is illustrated m FIG. 1.
  • the pixels are in either a b ⁇ ght or dark state
  • the display element In the bnght ("on” or “open") state, the display element reflects a large portion of incident visible light to a user.
  • the dark (“off or “closed”) state When in the dark (“off or “closed”) state, the display element reflects little incident visible light to the user.
  • the light reflectance properties of the "on” and “off states may be reversed MEMS pixels can be configured to reflect predominantly at selected colors, allowing for a color display in addition to black and white.
  • FIG. 1 is an isometric view depicting two adjacent pixels in a series of pixels of a visual display, wherein each pixel comprises a MEMS interferometric modulator.
  • an interferometric modulator display comprises a row/column array of these mterferomet ⁇ c modulators.
  • Each interferometric modulator includes a pair of reflective layers positioned at a va ⁇ able and controllable distance from each other to form a resonant optical cavity with at least one variable dimension.
  • one of the reflective layers may be moved between two positions. In the first position, referred to herein as the relaxed position, the movable reflective layer is positioned at a relatively large distance from a fixed partially reflective layer.
  • the movable reflective layer In the second position, referred to herein as the actuated position, the movable reflective layer is positioned more closely adjacent to the partially reflective layer. Incident light that reflects from the two layers interferes constructively or destructively depending on the position of the movable reflective layer, producing either an overall reflective or non-reflective state for each pixel.
  • the depicted portion of the pixel array in FIG. 1 includes two adjacent interferometric modulators 12a and 12b.
  • a movable reflective layer 14a is illustrated in a relaxed position at a predetermined distance from an optical stack 16a, which includes a partially reflective layer.
  • the movable highly reflective layer 14b is illustrated in an actuated position adjacent to the optical stack 16b
  • optical stack 16 typically comprise of several fused layers, which can include an electrode layer, such as mdium tin oxide (ITO), a partially reflective layer, such as chromium, and a transparent dielectric.
  • ITO mdium tin oxide
  • the optical stack 16 is thus electrically conductive, partially transparent and partially reflective, and may be fab ⁇ cated, for example, by depositing one or more of the above layers onto an optically transmissive (e.g. transparent) substrate 20.
  • the layers are patterned into parallel strips, and may form row electrodes m a display device as desc ⁇ bed further below
  • the movable reflective layers 14a, 14b may be formed as a series of parallel strips of a deposited metal layer or layers (orthogonal to the row electrodes of 16a, 16b) deposited on top of posts 18 and an intervening sacrificial material deposited between the posts 18.
  • the movable reflective layers 14a, 14b are separated from the optical stacks 16a, 16b by a defined gap 19.
  • a highly conductive and reflective mate ⁇ al such as aluminum may be used for the reflective layers 14, and these strips may form column electrodes in a display device.
  • FIGs. 2-5 illustrate one exemplary process and system for using an array of mterferomet ⁇ c modulators in a display application.
  • FIG. 2 is a system block diagram illustrating one embodiment of an electronic device that may incorporate aspects of the invention
  • the electronic device includes a processor 21 which may be any general purpose single- or multi-chip microprocessor such as an ARM, Pentium ® , Pentium II ® , Pentium III ® , Pentium IV ® , Pentium ® Pro, an 8051, a MIPS ® , a Power PC ® , an ALPHA ® , or any special purpose microprocessor such as a digital signal processor, microcontroller, or a programmable gate array.
  • the processor 21 may be configured to execute one or more software modules.
  • the processor may be configured to execute one or more software applications, including a web browser, a telephone application, an email program, or any other software application
  • the processor 21 is also configured to communicate with an array d ⁇ ver 22
  • the array d ⁇ ver 22 includes a row d ⁇ ver circuit 24 and a column d ⁇ ver circuit 26 that provide signals to a display array or panel 30.
  • the cross section of the array illustrated in FIG. 1 is shown by the lines 1-1 in FIG. 2.
  • the row/column actuation protocol may take advantage of a hysteresis property of these devices illustrated in FIG.
  • the row/column actuation protocol can be designed such that during row strobing, pixels in the strobed row that are to be actuated are exposed to a voltage difference of about 10 volts, and pixels that are to be relaxed are exposed to a voltage difference of close to zero volts. After the strobe, the pixels are exposed to a steady state voltage difference of about 5 volts such that they remain in whatever state the row strobe put them in. After being written, each pixel sees a potential difference within the "stability window" of 3-7 volts in this example. This feature makes the pixel design illustrated m FIG. 1 stable under the same applied voltage conditions in either an actuated or relaxed pre-existing state.
  • each pixel of the interferometric modulator is essentially a capacitor formed by the fixed and moving reflective layers, this stable state can be held at a voltage withm the hysteresis window with almost no power dissipation. Essentially no current flows into the pixel if the applied potential is fixed
  • a display frame may be created by asserting the set of column electrodes in accordance with the desired set of actuated pixels in the first row.
  • a row pulse is then applied to the row 1 electrode, actuating the pixels corresponding to the asserted column lines.
  • the asserted set of column electrodes is then changed to correspond to the desired set of actuated pixels in the second row.
  • a pulse is then applied to the row 2 electrode, actuating the approp ⁇ ate pixels in row 2 m accordance with the asserted column electrodes.
  • the row 1 pixels are unaffected by the row 2 pulse, and remain in the state they were set to du ⁇ ng the row 1 pulse This may be repeated for the entire series of rows in a sequential fashion to produce the frame Generally, the frames are refreshed and/or updated with new display data by continually repeating this process at some desired number of frames per second.
  • a wide variety of protocols for d ⁇ ving row and column electrodes of pixel arrays to produce display frames are also well known and may be used m conjunction with the present invention.
  • FIGs. 4 and 5 illustrate one possible actuation protocol for creating a display frame on the 3x3 array of FIG. 2.
  • FIG. 4 illustrates a possible set of column and row voltage levels that may be used for pixels exhibiting the hysteresis curves of FIG. 3.
  • actuating a pixel involves setting the appropriate column to -V blaSJ and the appropriate row to + ⁇ V, which may correspond to -5 volts and +5 volts respectively Relaxing the pixel is accomplished by setting the approp ⁇ ate column to +V bias , and the approp ⁇ ate row to the same + ⁇ V, producing a zero volt potential difference across the pixel.
  • actuating a pixel can involve setting the approp ⁇ ate column to +Vb,a S , and the appropriate row to - ⁇ V.
  • releasing the pixel is accomplished by setting the approp ⁇ ate column to -V bias , and the approp ⁇ ate row to the same - ⁇ V, producing a zero volt potential difference across the pixel.
  • FIG. 5B is a timing diagram showing a series of row and column signals applied to the 3x3 array of FIG. 2 which will result in the display arrangement illustrated in FIG. 5A, where actuated pixels are non-reflective.
  • the pixels can be in any state, and in this example, all the rows are at 0 volts, and all the columns are at +5 volts
  • pixels (1,1), (1,2), (2,2), (3,2) and (3,3) are actuated.
  • du ⁇ ng a "line time" for row 1 columns 1 and 2 are set to -5 volts, and column 3 is set to +5 volts This does not change the state of any pixels, because all the pixels remain in the 3-7 volt stability window.
  • Row 1 is then strobed with a pulse that goes from 0, up to 5 volts, and back to zero. This actuates the (1,1) and (1,2) pixels and relaxes the (1,3) pixel. No other pixels in the array are affected
  • column 2 is set to -5 volts
  • columns 1 and 3 are set to +5 volts.
  • Row 3 is similarly set by setting columns 2 and 3 to -5 volts, and column 1 to +5 volts.
  • the row 3 strobe sets the row 3 pixels as shown in FIG. 5A. After writing the frame, the row potentials are zero, and the column potentials can remain at either +5 or -5 volts, and the display is then stable in the arrangement of FIG. 5A.
  • FIGs. 6A and 6B are system block diagrams illustrating an embodiment of a display device 40.
  • the display device 40 can be, for example, a cellular or mobile telephone.
  • the same components of display device 40 or slight variations thereof are also illustrative of various types of display devices such as televisions and portable media players.
  • the display device 40 includes a housing 41, a display 30, an antenna 43, a speaker 44, an input device 48, and a microphone 46.
  • the housing 41 is generally formed from any of a variety of manufacturing processes as are well known to those of skill in the art, including injection molding, and vacuum forming
  • the housing 41 may be made from any of a variety of materials, including but not limited to plastic, metal, glass, rubber, and ceramic, or a combination thereof.
  • the housing 41 includes removable portions (not shown) that may be interchanged with other removable portions of different color, or containing different logos, pictures, or symbols.
  • the display 30 of exemplary display device 40 may be any of a variety of displays, including a bi-stable display, as desc ⁇ bed herein
  • the display 30 includes a flat-panel display, such as plasma, EL, OLED, STN LCD, or TFT LCD as described above, or a non-flat-panel display, such as a CRT or other tube device, as is well known to those of skill in the art.
  • the display 30 includes an interferometnc modulator display, as described herein
  • the components of one embodiment of exemplary display device 40 are schematically illustrated in FIG. 6B.
  • the illustrated exemplary display device 40 includes a housing 41 and can include additional components at least partially enclosed therein
  • the exemplary display device 40 includes a network interface 27 that includes an antenna 43 which is coupled to a transceiver 47.
  • the transceiver 47 is connected to a processor 21, which is connected to conditioning hardware 52.
  • the conditioning hardware 52 may be configured to condition a signal (e.g filter a signal).
  • the conditioning hardware 52 is connected to a speaker 45 and a microphone 46
  • the processor 21 is also connected to an input device 48 and a driver controller 29.
  • the driver controller 29 is coupled to a frame buffer 28, and to an array driver 22, which in turn is coupled to a display array 30.
  • a power supply 50 provides power to all components as required by the particular exemplary display device 40 design
  • the network interface 27 includes the antenna 43 and the transceiver 47 so that the exemplary display device 40 can communicate with one ore more devices over a network
  • the network interface 27 may also have some processing capabilities to relieve requirements of the processor 21
  • the antenna 43 is any antenna known to those of skill in the art for transmitting and receiving signals
  • the antenna transmits and receives RF signals according to the IEEE 802.11 standard, including IEEE 802.11 (a), (b), or (g)
  • the antenna transmits and receives RF signals according to the BLUETOOTH standard.
  • the antenna is designed to receive CDMA, GSM, AMPS or other known signals that are used to communicate withm a wireless cell phone network
  • the transceiver 47 pre-processes the signals received from the antenna 43 so that they may be received by and further manipulated by the processor 21.
  • the transceiver 47 also processes signals received from the processor 21 so that they may be transmitted from the exemplary display device 40 via the antenna 43
  • the transceiver 47 can be replaced by a receiver
  • network interface 27 can be replaced by an image source, which can store or generate image data to be sent to the processor 21
  • the image source can be a digital video disc (DVD) or a hard-disc d ⁇ ve that contains image data, or a software module that generates image data
  • Processor 21 generally controls the overall operation of the exemplary display device 40
  • the processor 21 receives data, such as compressed image data from the network interface 27 or an image source, and processes the data into raw image data or into a format that is readily processed into raw image data
  • the processor 21 then sends the processed data to the d ⁇ ver controller 29 or to frame buffer 28 for storage
  • Raw data typically refers to the information that identifies the image characteristics at each location within an image For example, such image characteristics can include color, saturation, and gray-scale level
  • the processor 21 includes a microcontroller, CPU, or logic unit to control operation of the exemplary display device 40
  • Conditioning hardware 52 generally includes amplifiers and filters for transmitting signals to the speaker 45, and for receiving signals from the microphone 46 Conditioning hardware 52 may be discrete components within the exemplary display device 40, or may be incorporated within the processor 21 or other components
  • the d ⁇ ver controller 29 takes the raw image data generated by the processor 21 either directly from the processor 21 or from the frame buffer 28 and reformats the raw image data approp ⁇ ately for high speed transmission to the array driver 22 Specifically, the driver controller 29 reformats the raw image data into a data flow having a raster-like format, such that it has a time order suitable for scanning across the display array 30 Then the d ⁇ ver controller 29 sends the formatted information to the array dnver 22
  • a d ⁇ ver controller 29, such as a LCD controller is often associated with the system processor 21 as a stand-alone Integrated Circuit (IC), such controllers may be implemented m many ways They may be embedded in the processor 21 as hardware, embedded m the processor 21 as software, or fully integrated in hardware with the array driver 22
  • the array d ⁇ ver 22 receives the formatted information from the d ⁇ ver controller 29 and reformats the video data into a parallel set of waveforms that are applied many times per second to the hundreds and sometimes thousands of leads coming from the display's x-y matrix of pixels
  • the driver controller 29, array driver 22, and display array 30 are approp ⁇ ate for any of the types of displays desc ⁇ bed herein
  • d ⁇ ver controller 29 is a conventional display controller or a bi-stable display controller (e g , an interferometnc modulator controller)
  • array driver 22 is a conventional driver or a bi-stable display d ⁇ ver (e g , an interferometnc modulator display)
  • a d ⁇ ver controller 29 is integrated with the array driver 22
  • display array 30 is a typical display array or a bi-stable display array (e g , a display including an array of interferometnc modulators)
  • the input device 48 allows a user to control the operation of the exemplary display device
  • input device 48 includes a keypad, such as a QWERTY keyboard or a telephone keypad, a button, a switch, a touch-sensitive screen, a pressure or heat-sensitive membrane.
  • the microphone 46 is an input device for the exemplary display device 40 When the microphone 46 is used to input data to the device, voice commands may be provided by a user for controlling operations of the exemplary display device 40.
  • Power supply 50 can include a variety of energy storage devices as are well known in the art.
  • power supply 50 is a rechargeable battery, such as a mckel- cadmium battery or a lithium ion battery.
  • power supply 50 is a renewable energy source, a capacitor, or a solar cell, including a plastic solar cell, and solar-cell paint.
  • power supply 50 is configured to receive power from a wall outlet.
  • control programmability resides, as desc ⁇ bed above, in a driver controller which can be located in several places m the electronic display system. In some cases control programmability resides in the array driver 22. Those of skill in the art will recognize that the above-described optimization may be implemented in any number of hardware and/or software components and in various configurations.
  • FIGs. 7A-7E illustrate five different embodiments of the movable reflective layer 14 and its supporting structures
  • FIG. 7A is a cross section of the embodiment of FIG. 1, where a strip of metal mate ⁇ al 14 is deposited on orthogonally extending supports 18.
  • FIG. 7B the moveable reflective layer 14 is attached to supports at the corners only, on tethers 32
  • FIG. 7A-7E illustrate five different embodiments of the movable reflective layer 14 and its supporting structures
  • FIG. 7A is a cross section of the embodiment of FIG. 1, where a strip of metal mate ⁇ al 14 is deposited on orthogonally extending supports 18.
  • FIG. 7B the moveable reflective layer 14 is attached to supports at the corners only, on tethers 32
  • FIG. 7A-7E illustrate five different embodiments of the movable reflective layer 14 and its supporting structures
  • FIG. 7A is a cross section of the embodiment of FIG. 1, where a strip of metal mate ⁇ al 14 is deposited on orthogonally extending supports 18.
  • FIG. 7B
  • the moveable reflective layer 14 is suspended from a deformable layer 34, which may comp ⁇ se a flexible metal
  • the deformable layer 34 connects, directly or indirectly, to the substrate 20 around the pe ⁇ meter of the deformable layer 34 These connections are herein referred to as support posts.
  • the embodiment illustrated in FIG. 7D has support post plugs 42 upon which the deformable layer 34 rests.
  • the movable reflective layer 14 remains suspended over the cavity, as in FIGs. 7A-7C, but the deformable layer 34 does not form the support posts by filling holes between the deformable layer 34 and the optical stack 16. Rather, the support posts are formed of a plana ⁇ zation mate ⁇ al, which is used to form support post plugs 42.
  • FIG. 7D has support post plugs 42 upon which the deformable layer 34 rests.
  • the movable reflective layer 14 remains suspended over the cavity, as in FIGs. 7A-7C, but the deformable layer 34 does not form the support posts by filling holes between the deformable layer
  • FIG. 7E is based on the embodiment shown in FIG. 7D, but may also be adapted to work with any of the embodiments illustrated in FIGs. 7A-7C as well as additional embodiments not shown
  • an extra layer of metal or other conductive material has been used to form a bus structure 44 This allows signal routing along the back of the interferometnc modulators, eliminating a number of electrodes that may otherwise have had to be formed on the substrate 20.
  • the interferometnc modulators function as direct-view devices, in which images are viewed from the front side of the optically transmissive substrate 20, the side opposite to that upon which the modulator is arranged.
  • the reflective layer 14 optically shields the portions of the interferometnc modulator on the side of the reflective layer opposite the substrate 20, including the deformable layer 34 and the bus structure 44. This allows the shielded areas to be configured and operated upon without negatively affecting the image quality.
  • This separable modulator architecture allows the structural design and materials used for the electromechanical aspects and the optical aspects of the modulator to be selected and to function independently of each other. Moreover, the embodiments shown in FIGs.
  • MEMS interferometnc modulator may use conventional semiconductor manufacturing techniques such as photolithography, deposition (e.g., "dry” methods such as chemical vapor deposition (CVD) and wet methods such as spin coating), masking, and etching (e g., dry methods such as plasma etch and wet methods), etc.
  • deposition e.g., "dry” methods such as chemical vapor deposition (CVD) and wet methods such as spin coating
  • masking e g., dry methods such as plasma etch and wet methods
  • etching e.g., dry methods such as plasma etch and wet methods
  • the operation of an array of interferometnc modulators is tested by detecting the light reflected from the array while setting the interferometnc modulators to an actuated or released state in a predetermined process, for example, those processes which are described further herein.
  • Such testing can be done to determine desired quality checks, including to test the uniformity of the array m a released or actuated state, or to determine the actuation and/or release response times.
  • the reflected light can be detected with either visually (e.g., by an operator) or automatically (e.g., by a computenzed inspection system) For example, FIG.
  • FIG. 8 illustrates an embodiment of a system to inspect an array for defect detection by visually inspecting the light reflected from an illuminated array while the array is being driven to various known states
  • a MEMS interferometnc modulator array is placed m a probe mount 102
  • the probe mount 102 is interfaced with a switch box 104 and/or control computer 106 to control the dnven states of the array using drive schemes that are described hereinbelow.
  • a diffuser plate 108 may be placed over the array so that the viewer 110 observes a non-specular display.
  • a continuous spectrum light source 112 can be provided to assist visual observation of the reflected light.
  • multiple displays may be viewed by the viewer 110 simultaneously to increase throughput.
  • the systems and processes disclosed herein for testing an array can also be used to test single or multiple interferometnc modulators that are not configured in an array.
  • the testing process may be automated.
  • detection of reflectivity as a function of applied voltage stimulus may be automatically performed at pre-determmed areas on an interferometnc modulator array.
  • the calculation of parameters and quality control determinations may be automatically performed using suitable algorithms executed on a computing device.
  • positioning of interferometnc modulator arrays withm a testing apparatus may be automated so that high throughput of mass-manufactured interferometnc modulator displays may be accomplished. In some embodiments, a selected percentage sample of mass-manufactured displays are tested for quality control purposes.
  • FIG. 9 One embodiment of an apparatus suitable for measuring the reflectivity of an array of interferometnc modulators using an automated detection system is depicted in FIG. 9.
  • An array 120 that includes a plurality of interferometnc modulators, for example, similar to the interferometnc modulator illustrated in FIG. 1, is electrically connected to a voltage driving source 122.
  • the voltage driving source 122 applies the time-varying voltage stimulus, such as a square voltage waveform, to the array 120.
  • the voltage signal may be applied to all interferometnc modulators in the array 120 simultaneously. Alternatively, a voltage signal may be applied to only those interferometnc modulators from which reflectivity are being measured.
  • a light source 124 illuminates the array 120
  • a standard D65 light source is used for the light source 124.
  • Light source 124 provides light 126 to the interferometnc modulator array 120, which is then reflected upward.
  • a photo detector 128 may be used to detect the intensity of the reflected light 130 from the interferometnc modulator array 120
  • a diffuser film 132 may be optionally placed over the interferometnc modulator array 120. The diffuser film 132 scatters the light 130 reflected from the interferometnc modulator array 120. Such scattenng allows the light source 124 and detector 128 to be placed at angles 134 and 136 relative to the array 120.
  • the incident light reflected from the array 120 may be at a maximum if angles 134 and 136 are complementary, the use of a diffuser film 132 allows for detection at an angle diffenng from the angle of greatest specular reflection If a diffuser film 132 is not used, then it can be advantageous that incident light 126 fall incident on and reflect back from the array 120 at an angle close to perpendicular to the array 120. Such a configuration is desirable because interferometnc modulators can have a narrow viewing angle causing the intensity of reflected light to fall rapidly at wider angles.
  • a computer 138 in communication with the detector 128 can be used to record reflectivity versus voltage charactenstics (e g , the hysteresis curve) and calculate electrical parameters.
  • the computer 138 can be connected to the voltage driving source 122 to provide interferometnc modulator response time information relative to the time when the dnvmg voltage is applied to the array 120
  • the measured response time reflects the slowest response of the vanables that affect response time.
  • a MEMS interferometric modulator display is reflective and inherently specular in nature, it can be advantageous to detect a measure of reflectance of the array of incident light and reflected light that are both normal to the substrate surface (e.g., m-hne lighting).
  • m-hne lighting is accomplished using a system illustrated in FIG. 10.
  • a beam splitter 150 is provided that reflects light from a light source 152 onto the array 120 being evaluated.
  • the path of the light 126 reflected by the beam splitter 150 is normal to the array 120.
  • the voltage driving source 122 applies a desired time-varying voltage stimulus to the array 120 while the light source 152 illuminates the array 120.
  • a detection module 128 is positioned to detect light 130 reflected from the array 120 and passing through the beamsplitter 150. In this way, both the incident light 126 and the reflected light 130 are normal to the array 120
  • the system may additionally comp ⁇ se a microscope objective 154 for evaluating only a small portion of the total active surface area.
  • the array 120 may be placed m probe mount 156 which may then be secured to an X-Y stage 158 for moving the array 120 so that the desired portion of the active area is under the microscope objective 154 for evaluation
  • the detection module 128 may comprise one or more detectors such as a photo detector or spectrometer, and a CCD camera 160.
  • One or more beam splitters 162 may be used for simultaneous measurement by more than one detector.
  • the light source 152 may be chosen to provide light having the desirable spectral and intensity characte ⁇ stics. For example, it may be desirable to have the light source 152 approximate the characte ⁇ stics of the light source that will typically be used to view a display the array 120 is intended to be incorporated in. In one embodiment, a standard D65 light source is used.
  • the light source 152 may be coupled to an illumination control device 164, preferably of the Koehler design. The aperture of the illumination control device 164 may be adjusted to illuminate only the area of interest on the array 120.
  • a computer 138 m communication with the detector 128 can be used to record reflectivity versus voltage charactenstics (e g., the hysteresis curve) and calculate parameters including response times of the interferometric modulators.
  • the computer 138 can be connected to the voltage driving source 122 to provide interferometric modulator response time information relative to the time when the driving voltage is applied to the array 120.
  • the computer 138 can also be used to control the d ⁇ ving voltage source 122 during testing of interferometric modulators
  • a bundle of fiber optics some of which provide incident light and others which detect reflected light may be aligned over the desired area of array 120.
  • One or more fibers in the bundle may be connected to a light source while one or more other fibers m the bundle are connected to detectors.
  • multiple outer fibers in the bundle are connected to a light source while one or more inner fibers in the bundle are connected to one or more detectors such as a spectrometer and/or a photodetector.
  • the end of* the fiber bundle is positioned such that a beam splitter, such as beam splitter 150 in FIG. 10, directs incident and reflected light normal to the array 120.
  • This configuration allows additional detectors in detection module 128, such as a CCD camera 160, to be used simultaneously.
  • the fiber bundle may be positioned so that the end is already normal to the array 120.
  • FIG. 11 depicts an interferometric modulator array 120 containing a plurality of interferometnc modulator elements 202
  • a microscopic lens 154 may be used to focus detection of reflectivity on a portion of the interferometnc modulator array 120 while the array is d ⁇ ven using a desired voltage waveform, as discussed in reference to FIGs. 12- 19.
  • area 204 may be the area that is detected du ⁇ ng testing
  • the area 204 tested may be of any suitable size.
  • only a few interferometnc modulator elements 202 are included.
  • an approximately 1 mm diameter spot is measured.
  • multiple areas such as areas 204, 206, 208, 210, and 212 are measured sequentially on the same array 120.
  • the number of areas and location of the areas may be selected based on the desired testing standard. For example, the suggested number of spot measurements and their locations recommended by ANSI or VESA for display testing may be used.
  • a single area 204 near the center of the array 120 is measured.
  • An optical system such as described above with reference to FIGs. 8-11 may be used to charactenze the electro-optical characte ⁇ stics of one or more pixels or regions of the array while it is dnven to actuate and/or release
  • the uniformity of bright and dark states when the interferometnc modulators are driven by a memory waveform is measured.
  • the entire array can be dnven by a gang drive such that all interferometnc modulators are driven together (e.g , all rows are shorted and grounded while all columns are shorted and dnven).
  • a region of the interferometnc modulators array may be examined using, for example, the system described in FIG. 10 having a detector 128 and an analysis computer 138.
  • a viewer can asses the uniformity of bright and dark states by visually observing CCD images.
  • analysis of the CCD images may be automated using a computer algorithm.
  • one or more memory charactenstics of a pixel or region are tested and/or measured by focusing the microscope objective 230 on a single pixel, or a group of pixels, and adjusting the m-line lighting to illuminate that pixel or group.
  • one or more memory charactenstics of the entire array or a large region of the array are tested.
  • it may be desirable to "gang" drive the array by, for example, connecting all row leads to ground and all column leads to the same voltage waveform, so that the entire group of pixels or the array can exhibit the uniform reflectance characteristics.
  • FIG. 12 exemplifies the actuation and release charactenstics of one embodiment of a gang dnven array of interferometnc modulators
  • the memory charactenstics are illustrated by dnvmg the array with a voltage waveform 228.
  • Hysteresis occurs because the voltage differential required to actuate the modulators in the array is higher than a voltage required to maintain the modulators in their current state, which in turn is higher than the voltage required to release the modulators in the array.
  • FIG. 12 illustrates the drive voltage 228 and the reflectance 230 from the array (e.g , as measured by the photodetector) as a function of time.
  • the response may be depicted as a hysteresis plot as in FIG. 13, which plots reflectivity as a function of drive voltage.
  • a response that does not reveal the expected hysteresis shape of FIG. 13 will be indicative of an anomaly in the pixel or region of the array.
  • the response of the mterferomet ⁇ c modulators may be characterized by four voltage levels: positive actuation (+Vact), positive release (+Vrel), negative actuation (-Vact), and negative release voltage (-Vrel). These voltage levels themselves are arbitrary as the actual positive actuation voltage, positive release voltage, negative actuation voltage, and negative release voltage will vary depending on the structure of the particular interferometnc modulator.
  • +Vact 220 corresponds to the voltage at which the MEMS interferometnc modulator will be driven from a released state to an actuated state as voltage is increased.
  • +Vrel 222 corresponds to the voltage at which the MEMS interferometnc modulator will release from an actuated state when the voltage is decreased
  • -Vact 224 corresponds to the voltage at which the MEMS interferometnc modulator will be dnven from a released state to an actuated state as voltage is decreased
  • -Vrel 226 corresponds to the voltage at which the MEMS interferometnc modulator will release from an actuated state when the voltage is increased.
  • the appropnate parameters for setting up a memory waveform for some testing processes can be determined using these four voltage levels These parameters include the amplitude of bias (Vbias), the DC offset voltage (Voffset), the memory window ( ⁇ Vmem), and the pulse needed to actuate the pixel (Vact). In some embodiments, these parameters can be determined as follows.
  • V b ⁇ as [( ⁇ +Vact + +Vrel)/2) - ⁇ (-Vact + -Vtel)/2)]/2
  • V offset [( ⁇ +Vact + +Vrel)/2) +((-Vact + -Vrel)/ ⁇ )]l2 ⁇
  • Vmem Min[(+ Vact - +Vrel),(-(-Vact - -Vrel)]
  • Vact 2 X +V bias
  • V btas corresponds generally to the voltage that the center of the memory window is offset from the symmetncal center of the hysteresis plot.
  • V ojfSCt corresponds generally to the voltage that the symmetrical center is offset from OV, for example, it is typically calculated as the average of the positive actuation voltage (+Vact) and the negative actuation voltage (-Vact).
  • ⁇ Vmem corresponds to the voltage window in which the state of the interferometnc modulator will not change.
  • the actuation voltage corresponds to a potential that will ensure actuation of the interferometric modulator.
  • the response time of a pixel or a region (e.g., a portion) of a MEMS interferometric modulator array can be measured by asserting a drive voltage step across the interferometric modulators and measuring the reflectance response using a photodetector.
  • FIG. 14 illustrates one example of a voltage waveform that includes such a voltage step.
  • plot 300 is a graphical representation illustrating a drive voltage waveform as a function of time.
  • the asserted voltage waveform includes a voltage step 304 from a first voltage level 301 at about the offset voltage (Voff), at which the interferometric modulators are in a released state, to a second voltage level 302 at a positive actuation voltage (Vact).
  • Voff offset voltage
  • Vact positive actuation voltage
  • a response time for positive actuation can be determined by measuring the time it takes for the interferometric modulators to achieve a
  • the voltage step 308 from a positive actuation voltage level 302 to a release voltage level 306 allows a similar detection of the positive release response time (Tpr).
  • the negative actuation (Tna) 314 and negative release (Tnr) 316 response times may be determined by detecting the reflected light while actuating the interferometric modulators with a voltage step at a negative actuation voltage (-Vact), and then while asserting a voltage level 316 which releases the interferometric modulators.
  • offset voltage may be used to describe the average of the positive actuation voltage (+Vact) and the negative actuation voltage (-Vact), illustrated in FIG. 12. In typical applications for testing response times, the measured response time reflects the slowest response of the tested interferometric modulators.
  • a response time is defined as the time it takes the reflectance response 312 of the interferometric modulators to reach a certain level of the total reflectance response as triggered by a voltage level change to actuate or release the interferometric modulators.
  • a response time is defined as the time it takes the reflectance response 312 of the interferometric modulators to reach 90% of the total reflectance response. In other embodiments, other percentages (or levels) of reflectance less than 90% or greater than 90% can be used. In some embodiments, the response time is repeatedly measured to determine its consistency. The criteria for an acceptable response time may vary depending on the application. For example, for display applications that do not require rapid changes in the picture displayed, a longer response time can be acceptable. One skilled m the art will recognize that there are many alternative embodiments of the voltage waveform depicted in FIG. 14. Depending on the display application, the preferred embodiment for the response time waveform may be altered to mimic the expected drive signals of the final display. The waveform illustrated in FIG.
  • a waveform 14 is one example of a waveform that can be used for determining response times
  • a first portion as indicated between numerals 301 and 306 can be used to test the positive actuation and release response times (positive relative to the offset voltage).
  • this portion of the waveform can be applied to the interferometric modulators multiple times.
  • a pe ⁇ od of this portion of the waveform can be defined (e.g., between numerals 303 and 306) and a frequency of applying the waveform portion can also be defined. Similar pe ⁇ ods and frequencies can be defined for all the waveforms and/or portions of waveforms desc ⁇ bed herein.
  • another periodic waveform may be defined between numerals 303 and 316, which includes both the positive actuation and release with the negative actuation and release.
  • the waveforms, or portions thereof are applied to the interferometric modulators at a frequency of about 10 Hz - 5000 Hz, depending on the response time being measured.
  • FIG. 15 is a flowchart of a process 330 for determining one or more response time parameters of interferometric modulators.
  • state 332 a voltage waveform is applied to the array to change the state of the pixels from an actuated state to a released state, or from a released state to an actuated state.
  • the voltage waveform should be asserted long enough to allow the actuation or release of all the interferometric modulators, that is, the length of time of asserting the voltage should be longer than the response time so that the length of time is not a limiting factor to the response time measurement.
  • the reflectivity of the array is measured relative to the time of applying the voltage waveform using a detector
  • the process 330 determines one or more response time parameters of the pixels based on the detected reflectance, for example, as illustrated in FIG. 14, or in FIGs. 16A and 16B.
  • an actuation voltage is applied to the interferometric modulators without when they are not subject to a bias voltage (e.g., FIG. 14).
  • Other response time measurements are made by applying an actuation voltage to interferometric modulators that are first subject to a bias voltage (e.g., FIG 16A and 16B).
  • FIG. 16A is a graphical representation of a voltage waveform 380, as a function of time, that can be used to d ⁇ ve one or more MEMS interferometric modulators to determine a response time.
  • FIG. 16B is a graphical representation of a corresponding measured reflectance 382 as a function of time from interferometnc modulators driven by the voltage waveform 380 shown in FIG.
  • the voltage waveform 380 is shown centered at an offset voltage, which can be set at different voltage levels in various embodiments of MEMS interferometnc modulators and/or drive schemes Accordingly, the positive and negative bias voltages, and the positive and negative actuation voltages are discussed relative to the offset voltage, and do not imply that the voltages are necessa ⁇ ly positive or negative relative to a ground voltage of zero
  • the actuation and release response times are determined for interferometnc modulators that are subject to a voltage level that is withm the hysteresis window
  • the voltage waveform is at a positive bias voltage (+Vbias) that is within the hysteresis window of the interferometnc modulators, the numerals herein relating to time refernng to points in time as indicated along the x-axis (time)
  • the voltage waveform 380 is set to the voltage offset, and then increased to the positive bias voltage (+Vbias) Setting the voltage at the offset voltage ensures that the pixels are in a released state at time 354
  • the voltage is increased from the bias positive bias voltage (+Vbias) to a positive actuation voltage (+Vact) and held there for a duration of time delta t ( ⁇ t) which extends until time 358
  • the actuation voltage is applied, the pixels correspondingly actuate over a discrete time period causing the
  • FIG. 16B illustrates the change in reflectance 382 of the interferometnc modulators as a function of time, the time axis of FIG. 16A corresponding with the time axis of FIG. 16B
  • the reflectance changes, and the time during which the reflectance changes is the positive actuation response time (Tpa)
  • Tpa positive actuation response time
  • the response can be deemed complete when the reflectance decreases to certain thresholds, such as 90%, 95%, or 99% of the total reflectance response
  • certain thresholds may be appropnate for the various displays that the pixels may be incorporated into
  • the thresholds can be predetermined, or dynamically determined based on one or more operating conditions or application requirements
  • the time period ⁇ t during which the actuation voltage is asserted is of a relatively large duration compared to the response time being measured to ensure that any pixel that can actuate will actuate
  • the voltage is decreased to the offset voltage, which is the release voltage for the pixels When this occurs, the pixels release and the reflectance of the pixels increases As illustrated in FIG.
  • this time period du ⁇ ng which the mterferomet ⁇ c modulators release is the positive release response time (Tpr)
  • the positive release response time can be determined by measuring the time pe ⁇ od that it takes for the reflectance of the pixels to reach a certain threshold once the voltage has been set to the offset voltage at time 360.
  • the voltage waveform 380 is set to a negative bias voltage (-Vbias). Then at time 366, the voltage waveform 380 is set to a negative actuation voltage (-Vact) to actuate the mterferomet ⁇ c modulators
  • a negative actuation voltage (-Vact)
  • the pixels are actuated so that they become darker, and the negative actuation response time (Tna) can be determined based on measu ⁇ ng the reflectance of the pixels
  • Tna negative actuation response time
  • the negative release response time (Tnr) can be determined based on measuring how long it takes for the change in reflectance of the interferometnc modulators to reach a certain threshold.
  • FIG. 16B also illustrates the negative actuation time (Tna) and the negative release time (Tna) which corresponds to the negative actuation at time 366 and the negative release at time 370, respectively.
  • the response times determined here are based on the interferometnc modulators being operated with hysteresis, for example, the response times are based on changing the voltage from a voltage that is withm the hysteresis window, e.g., +Vbias, to a voltage outside the hysteresis window, e g., +Vact.
  • the pixels are tested under operating conditions that may closer mimic their actual operating conditions.
  • the actuation and release response times are calculated for MEMS interferometnc modulators by varying the length of the time ⁇ t of applying the actuation voltage (positive or negative) while monitonng the pixels to determine when they have actuated or released.
  • the time period ⁇ t is varied until a minimum time value is determined during which an acceptable number (or percentage) of the pixels are able to actuate (or release) withm that minimum time period This process is referred to herein as the "minimum time line process.”
  • FIG. 17A illustrates a voltage waveform 480 generally similar to the voltage wave 380 shown m FIG.
  • the voltage waveform 480, or a portion thereof is applied to the interferometnc modulators multiple times, and each time a response time is determined based on detecting light reflecting from the interferometnc modulators, as previously descnbed.
  • the length of time dunng which an actuation voltage is applied can be vaned to determine a minimum time to apply the actuation voltage that still allows the interferometers to actuate, illustrated in FIG. 17B by At 1 and ⁇ t 3 .
  • the length of time during which a release voltage is applied can be varied to determine a minimum time for applying the release voltage that still allows the interferometers to release, illustrated in FIG.
  • the reflectance curve 482 will look like the third dotted line 485 because the modulators did not respond to the negative actuation voltage, and if the times At 2 or At 4 are too short, the reflectance curve 482 will look like the second and fourth dotted lines 484, 485 because the modulators will not respond to the applied respective positive or negative release voltages. These times (At 2 , ⁇ t 3i and At 4 ) can also be increased until the desired response is observed.
  • FIG. 17B illustrates one method of using the minimum time line process to determine all response times by analyzing the reflectance verses time plot.
  • the actuation and/or release of the pixels can be detected by various means, including by detecting the reflectance of the pixels using one of the systems described herein, or another suitable system.
  • the perceived or measured actuation or release indicates the actuation or release of the slowest responding interferometric modulator(s).
  • the reflectance is measured to determine if certain reflectance thresholds are met, indicating that certain acceptable percentage of the pixels are actuating or releasing.
  • the determined acceptable threshold value of the percentage of pixels that actuate and/or release is 90% or higher, and in other embodiments the percentage can be lower than 90%, e.g., 80%.
  • the minimum time line process is advantageously used to determine pixel response times when the pixels are going to be used in a device that requires fast refresh rates, for example, displaying image data at a video data rate, because it allows for qualitative measurements that can be standardized. Using a standardized value can also facilitate its implementation and various manufacturers.
  • FIG. 18 is a flowchart that illustrates a process 400 of testing a plurality of interferometric modulator pixels.
  • the process 400 sets a time period during which to apply an actuation voltage level, the actuation voltage level being sufficient to change the interferometric modulators between a non-actuated state and an actuated state, or an actuated state and a non-actuated state.
  • a voltage waveform that includes the actuation voltage for the duration of the time period is applied to the pixels.
  • the reflectivity of the pixels is detected and used to determine a sufficient number of pixels are actuated or released.
  • a response time parameter of the pixels is determined based on the detected reflected light.
  • the process in state 410 repeats the setting, applying, detecting, and determining step to identify a minimum time period where a sufficient number of pixels have actuated or released, wherein said subsequent setting of the time pe ⁇ od is done based on one or more determined response time parameters.
  • visual observation or a measurement of the reflectance of the interferometnc modulators can be used to determine a quality parameter.
  • the quality parameter can be determined by using the color response of the interferometnc modulators, for example, by using the change in contrast to determine when the interferometnc modulators are actuated or released, the uniformity of the actuation or release relative to time, or the actuation or release response times.
  • the color response of the array 120 of interferometnc modulators can be detected from the reflected light 130 and measured using a system similar to FIG.
  • the detector 128 composes a spectrometer
  • the system may be adjusted to focus on a single pixel or area of the array 120. It may be advantageous when testing a single pixel that holes, posts, and any masking in the array not be included m the test area.
  • the array is connected to a gang drive, such as descnbed above.
  • Color measurements can then be made under a vanety of stimulus waveforms.
  • the interferometnc modulators are measured in both an undnven state and under a driving memory waveform, such as described above. Both bnght and dark states under the driving memory waveform may be spectrally measured. Color information collected from reflected light 130 may be converted to color parameters, for example, the X, Y, Z CIE color tn- stimulus values.
  • the ratio of Yb ⁇ ght (e.g , non-actuated) to Ydark (e.g., actuated) provides a contrast ratio for contrast characterization, which can be used to determine a measure of uniformity similarly to reflectance.
  • one or more of the color measurements are made separately. In some embodiments, this measurement is performed by illuminating the interferometnc modulators with different colored illumination sources and measuring the light reflected by each source. In other embodiments, the reflected light passes through a predetermined filter to select the desired wavelength to be measured

Abstract

Various systems and methods of lighting a display are disclosed. In one embodiment, for example, a method includes applying a voltage waveform to the interferometric modulators, applying a voltage pulse to the interferometric modulators, detecting reflectivity of light from the interferometric modulators, and determining one or more quality parameters of the interferometric modulators based on the detecting reflectivity of light, where the applied voltage pulse causes the interferometric modulators to vary between an actuated and a non-actuated state, or an non-actuated state and an actuated state.

Description

MEASUREMENT OF THE DYNAMIC CHARACTERISTICS OF INTERFEROMETRIC MODULATORS
Background
Field of the Invention
The field of the invention relates to microelectromechanical systems (MEMS)
Descnption of the Related Technology Microelectromechanical systems (MEMS) include micro mechanical elements, actuators, and electronics Micromechanical elements may be created using deposition, etching, and or other micromachining processes that etch away parts of substrates and/or deposited mateπal layers or that add layers to form electrical and electromechanical devices One type of MEMS device is called an interferometric modulator As used herein, the term interferometnc modulator or interferometnc light modulator refers to a device that selectively absorbs and/or reflects light using the principles of optical interference In certain embodiments, an interferometnc modulator may compnse a pair of conductive plates, one or both of which may be transparent and/or reflective m whole or part and capable of relative motion upon application of an appropnate electrical signal In a particular embodiment, one plate may comprise a stationary layer deposited on a substrate and the other plate may compnse a metallic membrane separated from the stationary layer by an air gap As descnbed herein in more detail, the position of one plate m relation to another can change the optical interference of light incident on the interferometnc modulator It would be beneficial to be able to measure parameters of the interferometnc modulators indicative of their performance to determine whether they are adequate for a particular application Testing the performance of the MEMS interferometnc modulator before it is incorporated in a display product is useful for discovering fabrication problems and identifying defective modulators early in the manufactunng process of the display product
Summary of Certain Embodiments The system, method, and devices of the invention each have several aspects, no single one of which is solely responsible for its desirable attributes Without limiting the scope of this invention, its more prominent features will now be discussed briefly After considenng this discussion, and particularly after reading the section entitled "Detailed Description of Certain Embodiments" one will understand how the features of this invention provide advantages over other display devices In one embodiment, a method of testing a plurality of mterferometric modulators includes applying a voltage waveform to the interferometnc modulators to vary the mterferometric modulators between an actuated and a non-actuated state, or an non-actuated state and an actuated state, detecting light reflected from the interferometnc modulators, and determining one or more response time parameters of the interferometnc modulators based on said detecting.
In another embodiment, a system for testing a plurality of mterferometric modulators comprises an illumination source adapted to provide incident light to a plurality of interferometnc modulators, a voltage source adapted to apply a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated and a non-actuated state, or an non-actuated state and an actuated state, an optical detector adapted to detect light reflected from the plurality of interferometnc modulators and produce a signal corresponding to the detected light, and a computer configured to receive the signal from the optical detector and determine one or more response time parameters of the interferometnc modulators based on the signal. In another embodiment, a system for testing a plurality of interferometnc modulators, comprises means for providing light to the plurality of interferometnc modulators, means for applying a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated and a non-actuated state, or an non-actuated state and an actuated state, means for detecting light reflected from the plurality of interferometnc modulators, means for producing a signal corresponding to the detected light, and means for determining one or more response time parameters of the interferometnc modulators based on the signal.
In another embodiment, a method of manufacturing a system for testing a plurality of interferometnc modulators comprises disposing an illumination source adapted to provide incident light to a plurality of interferometnc modulators, disposing a voltage source adapted to apply a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated and a released state, or a released state and an actuated state, disposing an optical detector adapted to detect light reflected from the plurality of interferometnc modulators and produce a signal corresponding to the detected light, and disposing a computer configured to receive the signal from the optical detector and determine one or more response time parameters of the interferometnc modulators based on the signal.
In another embodiment, a method of testing a plurality of mterferometric modulators comprises applying a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated state and a released state, or a released state and an actuated state, where the voltage applied to change the state of the mterferometric modulators is applied while the interferometnc modulators are subject to a bias voltage, detecting light reflected from the interferometnc modulators while applying the voltage waveform, and determining one or more response time parameters of at least a portion of the interferometnc modulators based on said detecting the reflected light
In another embodiment, a system of testing a plurality of interferometnc modulators comprises a voltage source configured to apply a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated and a non-actuated state, or an non-actuated state and an actuated state, a light source positioned to illuminate the interferometnc modulators, a detector disposed to receive light from the interferometnc modulators and produce a corresponding signal, and a computer configured to receive the signal from the detector and determine, based on the signal, one or more response time parameters of the interferometnc modulators during application of an actuation voltage or a release voltage.
In another embodiment, a system for testing a plurality of interferometnc modulators comprises means for applying a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated and a non-actuated state, or an non-actuated state and an actuated state, means for illuminating the interferometnc modulators, means for sensing light reflected from the interferometnc modulators and producing a corresponding signal, and means for determining, based on the signal, one or more response time parameters of the interferometnc modulators during application of an actuation voltage or a release voltage
In another embodiment, a method of manufacturing a system for testing a plurality of interferometnc modulators comprises providing a voltage source configured to apply a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated and a released state, or released state and an actuated state, positioning a light source to illuminate the interferometnc modulators, positioning a detector to receive light reflected from the interferometnc modulators, said detector configured to produce a signal corresponding to the received light, and coupling a computer to said detector, said computer configured receive the signal from said detector and determine, based on said signal, one or more response time parameters of said interferometnc modulators dunng application of an actuation voltage or a release voltage
In another embodiment, a method of testing a plurality of interferometnc modulators comprises setting a time period dunng which to apply a switching voltage level, said switching voltage level being sufficient to change the interferometnc modulators between a released state and an actuated state, or an actuated state and a released state, applying a voltage waveform comprising the switching voltage level for the time penod, detecting light reflected from the interferometnc modulators, determining one or more response time parameters of the interferometnc modulators based on said detecting, and repeating said setting, applying, detecting, and determining step to identify a minimum time period during which a threshold value is achieved, the threshold value indicating a pre-determined number of pixels have actuated or released In another embodiment, a system for testing a plurality of interferometnc modulators comprises a computer configured to determine a time peπod duπng which to apply a switching voltage level, said switching voltage level being sufficient to change the interferometnc modulators between a non-actuated state and an actuated state, or an actuated state and a non- actuated state, a voltage source controlled by said computer, said voltage source configured to apply a voltage waveform comprising the switching voltage level for the time period, a light source positioned to illuminate the interferometnc modulators, and a detector positioned to receive light reflecting from the interferometnc modulators and produce a signal corresponding to the received light, wherein said computer receives the signal from the detector and determines one or more response time parameters based on the signal, and said computer is further configured to iteratively control the application of a voltage waveform for a determined time period to identify a minimum time period where the number of pixels have actuated or released dunng the determined time penod meets a threshold value
In another embodiment, a system for testing a plurality of interferometnc modulators, comprises means for determining a time penod dunng which to apply a switching voltage level, said switching voltage level being sufficient to change said plurality of interferometnc modulators between a non-actuated state and an actuated state, or an actuated state and a non-actuated state, means for applying a voltage waveform to said plurality of interferometnc modulators, said applying means configured to apply said voltage waveform for said determined time peπod, means for illuminating the interferometnc modulators, and means for sensing light reflected from the interferometnc modulators and produce a signal corresponding to the received light, wherein said determining means receives said signal from said sensing means, and wherein said determining means is configured to control said applying means to iteratively apply said voltage waveform for a plurality of determined time penods and identify, based on said signal, a minimum time period of said determined time penods dunng which the number of pixels that have actuated or released meets a threshold value
In another embodiment, a method of manufacturing a system for testing a plurality of interferometnc modulators comprises providing a computer configured to determine a time penod dunng which to apply a switching voltage level, said switching voltage level being sufficient to change the interferometnc modulators between a released state and an actuated state, or an actuated state and a released state, coupling a voltage source to said computer, said voltage source configured to apply a voltage waveform compnsing the switching voltage level for the time penod, positioning a light source to illuminate the interferometnc modulators, and positioning a detector to receive light reflecting from the interferometnc modulators and produce a signal corresponding to the received light, where the computer is configured to receive the signal from the detector, and based on the signal, to iteratively vary the length of time for applying the voltage waveform to identify a minimum time penod during which the number of pixels that have actuated or released dunng the determined time peπod meets a threshold value and to determine one or more response time parameters based on said identified minimum time period
Brief Description of the Drawings FIG 1 is an isometric view schematically depicting a portion of one embodiment of an mterferometπc modulator display in which a movable reflective layer of a first interferometπc modulator is in a relaxed position and a movable reflective layer of a second interferometπc modulator is m an actuated position.
FIG. 2 is a system block diagram schematically illustrating one embodiment of an electronic device incorporating a 3x3 interferometπc modulator display
FIG. 3 is a schematic diagram of movable mirror position versus applied voltage for one exemplary embodiment of an interferometπc modulator of FIG. 1.
FIG. 4 is a schematic illustration of a set of row and column voltages that may be used to drive an interferometπc modulator display. FIGs. 5A and 5B schematically illustrate one exemplary timing diagram for row and column signals that may be used to write a frame of display data to the 3x3 interferometπc modulator display of FIG. 2.
FIGs. 6A and 6B are system block diagrams schematically illustrating an embodiment of a visual display device comprising a plurality of interferometric modulators. FIG. 7A is a schematic cross section of the device of FIG. 1.
FIG. 7B is a schematic cross section of an alternative embodiment of an interferometπc modulator.
FIG. 7C is a schematic cross section of another alternative embodiment of an interferometπc modulator. FIG. 7D is a schematic cross section of yet another alternative embodiment of an interferometπc modulator.
FIG. 7E is a schematic cross section of an additional alternative embodiment of an interferometric modulator.
FIG. 8 is a schematic illustrating a system for visually observing reflectance of MEMS interferometric modulators
FIG. 9 is a schematic illustrating a system for automatically determining reflectance of MEMS interferometπc modulators.
FIG. 10 is a schematic illustrating another embodiment of a system for automatically determining reflectance of MEMS interferometric modulators. FIG. 11 is a schematic illustrating observing portions of an array of MEMS interferometπc modulators FIG. 12 is a graph illustrating a driving voltage for MEMS mterferometπc modulators and the resulting reflectance of the modulators.
FIG. 13 is a graph illustrating an optical response of a MEMS mterferometπc modulators.
FIG. 14 is a schematic illustrating another graphical waveform used to drive MEMS mterferometπc modulator pixels to determine a quality characteristic and a resulting optical response.
FIG. 15 is a flowchart illustrating a process for determining a response time of MEMS mterferometπc modulators.
FIG. 16A is a schematic graphically illustrating a waveform used to dπve mterferometπc modulators to determine a response time
FIG. 16B is a schematic illustrating graphically illustrating an optical response of the interferometnc modulators.
FIG. 17A is a schematic graphically illustrating a waveform used to dπve interferometnc modulators to determine a response time. FIG. 17B is a schematic graphically illustrating an optical response of the interferometnc modulators
FIG. 18 is a flowchart illustrating a process for determining a minimum response time of MEMS interferometnc modulators.
Detailed Descnption of Certain Embodiments
The following detailed descnption is directed to certain specific embodiments of the invention. However, the invention can be embodied in a multitude of different ways. In this description, reference is made to the drawings wherein like parts are designated with like numerals throughout. As will be apparent from the following descnption, the embodiments may be implemented in any device that is configured to display an image, whether in motion (e g., video) or stationary (e.g., still image), and whether textual or pictorial More particularly, it is contemplated that the embodiments may be implemented in or associated with a vanety of electronic devices such as, but not limited to, mobile telephones, wireless devices, personal data assistants (PDAs), hand-held or portable computers, GPS receivers/navigators, cameras, MP3 players, camcorders, game consoles, wnst watches, clocks, calculators, television monitors, flat panel displays, computer monitors, auto displays (e.g., odometer display, etc.), cockpit controls and/or displays, display of camera views (e.g., display of a rear view camera in a vehicle), electronic photographs, electronic billboards or signs, projectors, architectural structures, packaging, and aesthetic structures (e.g., display of images on a piece of jewelry). MEMS devices of similar structure to those described herein can also be used in non-display applications such as m electronic switching devices Testing the performance of mterferometπc modulators before incorporating them in a display product is useful for discovering fabrication problems and identifying defective modulators early in the manufacturing process of the display product. In some embodiments, the operation of an array of mterferometπc modulators is tested to ensure it meets response time appropriate cπteπa for its intended use. Generally, the response time is the length of time it takes the interferometric modulators to change from an actuated state to a released state, or vice-versa, in response to an appropπate applied voltage signal.
In some embodiments, the operation of the array of interferometric modulators is tested by detecting the light reflected from the array while setting the interferometric modulators to an actuated or released state. By first determining threshold values that associate the amount of reflected light with the number of interferometric modulators that have actuated or released, a response time of the array of interferometric modulators can be determined by applying a driving voltage that causes the array of interferometnc modulators to change state, and determining how long it takes for the pre-determined number of interferometric modulators to change state, based on the light reflected from the array. The reflected light is detected either visually by an operator or automatically (e.g., by a computerized inspection system) Measuπng the actuation and release response time is especially important when the interferometric modulators are going to be used in a device that requires relatively fast refresh rates, for example, displaying image data at a video data rate. In typical applications for testing response times for multiple mterferometπc modulators the measured response time reflects the slowest response of the vaπables that affect response time.
One way to measure a response time is to first apply an offset voltage to the interferometnc modulators to ensure they are in a released state, and then an actuation voltage is applied. In another test, an offset voltage is first applied to release the interferometnc modulators, then a bias voltage is applied, and finally an actuation voltage is applied, thus testing a response time in the manner the interferometnc modulators and typically operated (e.g., within a hysteresis window) For both of the tests, the actuation voltage is applied for a relatively long period of time compared to the response time. Alternatively, the length of time that an actuation (or release) voltage is applied can be vaned to determine the minimum amount of time required to actuate (or release) a predetermined number of interferometnc modulators.
One interferometnc modulator display embodiment comprising an interferometnc MEMS display element is illustrated m FIG. 1. In these devices, the pixels are in either a bπght or dark state In the bnght ("on" or "open") state, the display element reflects a large portion of incident visible light to a user. When in the dark ("off or "closed") state, the display element reflects little incident visible light to the user. Depending on the embodiment, the light reflectance properties of the "on" and "off states may be reversed MEMS pixels can be configured to reflect predominantly at selected colors, allowing for a color display in addition to black and white.
FIG. 1 is an isometric view depicting two adjacent pixels in a series of pixels of a visual display, wherein each pixel comprises a MEMS interferometric modulator. In some embodiments, an interferometric modulator display comprises a row/column array of these mterferometπc modulators. Each interferometric modulator includes a pair of reflective layers positioned at a vaπable and controllable distance from each other to form a resonant optical cavity with at least one variable dimension. In one embodiment, one of the reflective layers may be moved between two positions. In the first position, referred to herein as the relaxed position, the movable reflective layer is positioned at a relatively large distance from a fixed partially reflective layer. In the second position, referred to herein as the actuated position, the movable reflective layer is positioned more closely adjacent to the partially reflective layer. Incident light that reflects from the two layers interferes constructively or destructively depending on the position of the movable reflective layer, producing either an overall reflective or non-reflective state for each pixel.
The depicted portion of the pixel array in FIG. 1 includes two adjacent interferometric modulators 12a and 12b. In the interferometric modulator 12a on the left, a movable reflective layer 14a is illustrated in a relaxed position at a predetermined distance from an optical stack 16a, which includes a partially reflective layer. In the interferometric modulator 12b on the πght, the movable highly reflective layer 14b is illustrated in an actuated position adjacent to the optical stack 16b
The optical stacks 16a and 16b (collectively referred to as optical stack 16), as referenced herein, typically comprise of several fused layers, which can include an electrode layer, such as mdium tin oxide (ITO), a partially reflective layer, such as chromium, and a transparent dielectric. The optical stack 16 is thus electrically conductive, partially transparent and partially reflective, and may be fabπcated, for example, by depositing one or more of the above layers onto an optically transmissive (e.g. transparent) substrate 20. In some embodiments, the layers are patterned into parallel strips, and may form row electrodes m a display device as descπbed further below The movable reflective layers 14a, 14b may be formed as a series of parallel strips of a deposited metal layer or layers (orthogonal to the row electrodes of 16a, 16b) deposited on top of posts 18 and an intervening sacrificial material deposited between the posts 18. When the sacrificial mateπal is etched away, the movable reflective layers 14a, 14b are separated from the optical stacks 16a, 16b by a defined gap 19. A highly conductive and reflective mateπal such as aluminum may be used for the reflective layers 14, and these strips may form column electrodes in a display device.
With no applied voltage, the cavity 19 remains between the movable reflective layer 14a and optical stack 16a, with the movable reflective layer 14a in a mechanically relaxed state, as illustrated by the pixel 12a in FIG. 1 However, when a potential difference is applied to a selected row and column, the capacitor formed at the intersection of the row and column electrodes at the corresponding pixel becomes charged, and electrostatic forces pull the electrodes together. If the voltage is high enough, the movable reflective layer 14 is deformed and is forced against the optical stack 16 A dielectric layer (not illustrated in FIG. 1) within the optical stack 16 may prevent shorting and control the separation distance between layers 14 and 16, as illustrated by pixel 12b on the right in FIG. 1 The behavior is the same regardless of the polarity of the applied potential difference In this way, row/column actuation that can control the reflective vs. non-reflective pixel states is analogous in many ways to that used in conventional LCD and other display technologies
FIGs. 2-5 illustrate one exemplary process and system for using an array of mterferometπc modulators in a display application.
FIG. 2 is a system block diagram illustrating one embodiment of an electronic device that may incorporate aspects of the invention In the exemplary embodiment, the electronic device includes a processor 21 which may be any general purpose single- or multi-chip microprocessor such as an ARM, Pentium®, Pentium II®, Pentium III®, Pentium IV®, Pentium® Pro, an 8051, a MIPS®, a Power PC®, an ALPHA®, or any special purpose microprocessor such as a digital signal processor, microcontroller, or a programmable gate array. As is conventional in the art, the processor 21 may be configured to execute one or more software modules. In addition to executing an operating system, the processor may be configured to execute one or more software applications, including a web browser, a telephone application, an email program, or any other software application
In one embodiment, the processor 21 is also configured to communicate with an array dπver 22 In one embodiment, the array dπver 22 includes a row dπver circuit 24 and a column dπver circuit 26 that provide signals to a display array or panel 30. The cross section of the array illustrated in FIG. 1 is shown by the lines 1-1 in FIG. 2. For MEMS interferometnc modulators, the row/column actuation protocol may take advantage of a hysteresis property of these devices illustrated in FIG. 3 It may require, for example, a 10 volt potential difference to cause a movable layer to deform from the relaxed state to the actuated state However, when the voltage is reduced from that value, the movable layer maintains its state as the voltage drops back below 10 volts In the exemplary embodiment of FIG. 3, the movable layer does not relax completely until the voltage drops below 2 volts There is thus a range of voltage, about 3 to 7 V in the example illustrated in FIG. 3, where there exists a window of applied voltage within which the device is stable in either the relaxed or actuated state This is referred to herein as the "hysteresis window" or "stability window " For a display array having the hysteresis characteristics of FIG. 3, the row/column actuation protocol can be designed such that during row strobing, pixels in the strobed row that are to be actuated are exposed to a voltage difference of about 10 volts, and pixels that are to be relaxed are exposed to a voltage difference of close to zero volts. After the strobe, the pixels are exposed to a steady state voltage difference of about 5 volts such that they remain in whatever state the row strobe put them in. After being written, each pixel sees a potential difference within the "stability window" of 3-7 volts in this example. This feature makes the pixel design illustrated m FIG. 1 stable under the same applied voltage conditions in either an actuated or relaxed pre-existing state. Since each pixel of the interferometric modulator, whether in the actuated or relaxed state, is essentially a capacitor formed by the fixed and moving reflective layers, this stable state can be held at a voltage withm the hysteresis window with almost no power dissipation. Essentially no current flows into the pixel if the applied potential is fixed
In typical applications, a display frame may be created by asserting the set of column electrodes in accordance with the desired set of actuated pixels in the first row. A row pulse is then applied to the row 1 electrode, actuating the pixels corresponding to the asserted column lines. The asserted set of column electrodes is then changed to correspond to the desired set of actuated pixels in the second row. A pulse is then applied to the row 2 electrode, actuating the appropπate pixels in row 2 m accordance with the asserted column electrodes. The row 1 pixels are unaffected by the row 2 pulse, and remain in the state they were set to duπng the row 1 pulse This may be repeated for the entire series of rows in a sequential fashion to produce the frame Generally, the frames are refreshed and/or updated with new display data by continually repeating this process at some desired number of frames per second. A wide variety of protocols for dπving row and column electrodes of pixel arrays to produce display frames are also well known and may be used m conjunction with the present invention.
FIGs. 4 and 5 illustrate one possible actuation protocol for creating a display frame on the 3x3 array of FIG. 2. FIG. 4 illustrates a possible set of column and row voltage levels that may be used for pixels exhibiting the hysteresis curves of FIG. 3. In the FIG. 4 embodiment, actuating a pixel involves setting the appropriate column to -VblaSJ and the appropriate row to +ΔV, which may correspond to -5 volts and +5 volts respectively Relaxing the pixel is accomplished by setting the appropπate column to +Vbias, and the appropπate row to the same +ΔV, producing a zero volt potential difference across the pixel. In those rows where the row voltage is held at zero volts, the pixels are stable in whatever state they were originally in, regardless of whether the column is at +Vbias, or -Vbias- As is also illustrated in FIG. 4, it will be appreciated that voltages of opposite polaπty than those descπbed above can be used, e g., actuating a pixel can involve setting the appropriate column to +Vbias, and the appropriate row to - ΔV. In this embodiment, releasing the pixel is accomplished by setting the appropriate column to -Vbias, and the appropriate row to the same -ΔV, producing a zero volt potential difference across the pixel. As is also illustrated in FIG. 4, it will be appreciated that voltages of opposite polarity than those descπbed above can be used, e.g., actuating a pixel can involve setting the appropπate column to +Vb,aS, and the appropriate row to -ΔV. In this embodiment, releasing the pixel is accomplished by setting the appropπate column to -Vbias, and the appropπate row to the same - ΔV, producing a zero volt potential difference across the pixel.
FIG. 5B is a timing diagram showing a series of row and column signals applied to the 3x3 array of FIG. 2 which will result in the display arrangement illustrated in FIG. 5A, where actuated pixels are non-reflective. Pπor to writing the frame illustrated in FIG. 5A, the pixels can be in any state, and in this example, all the rows are at 0 volts, and all the columns are at +5 volts
With these applied voltages, all pixels are stable in their existing actuated or relaxed states.
In the FIG. 5A frame, pixels (1,1), (1,2), (2,2), (3,2) and (3,3) are actuated. To accomplish this, duπng a "line time" for row 1, columns 1 and 2 are set to -5 volts, and column 3 is set to +5 volts This does not change the state of any pixels, because all the pixels remain in the 3-7 volt stability window. Row 1 is then strobed with a pulse that goes from 0, up to 5 volts, and back to zero. This actuates the (1,1) and (1,2) pixels and relaxes the (1,3) pixel. No other pixels in the array are affected To set row 2 as desired, column 2 is set to -5 volts, and columns 1 and 3 are set to +5 volts. The same strobe applied to row 2 will then actuate pixel (2,2) and relax pixels (2,1) and (2,3). Again, no other pixels of the array are affected Row 3 is similarly set by setting columns 2 and 3 to -5 volts, and column 1 to +5 volts. The row 3 strobe sets the row 3 pixels as shown in FIG. 5A. After writing the frame, the row potentials are zero, and the column potentials can remain at either +5 or -5 volts, and the display is then stable in the arrangement of FIG. 5A. It will be appreciated that the same procedure can be employed for arrays of dozens or hundreds of rows and columns It will also be appreciated that the timing, sequence, and levels of voltages used to perform row and column actuation can be varied widely within the general principles outlined above, and the above example is exemplary only, and any actuation voltage method can be used with the systems and methods described herein. FIGs. 6A and 6B are system block diagrams illustrating an embodiment of a display device 40. The display device 40 can be, for example, a cellular or mobile telephone. However, the same components of display device 40 or slight variations thereof are also illustrative of various types of display devices such as televisions and portable media players.
The display device 40 includes a housing 41, a display 30, an antenna 43, a speaker 44, an input device 48, and a microphone 46. The housing 41 is generally formed from any of a variety of manufacturing processes as are well known to those of skill in the art, including injection molding, and vacuum forming In addition, the housing 41 may be made from any of a variety of materials, including but not limited to plastic, metal, glass, rubber, and ceramic, or a combination thereof. In one embodiment the housing 41 includes removable portions (not shown) that may be interchanged with other removable portions of different color, or containing different logos, pictures, or symbols. The display 30 of exemplary display device 40 may be any of a variety of displays, including a bi-stable display, as descπbed herein In other embodiments, the display 30 includes a flat-panel display, such as plasma, EL, OLED, STN LCD, or TFT LCD as described above, or a non-flat-panel display, such as a CRT or other tube device, as is well known to those of skill in the art. However, for purposes of descπbing the present embodiment, the display 30 includes an interferometnc modulator display, as described herein
The components of one embodiment of exemplary display device 40 are schematically illustrated in FIG. 6B. The illustrated exemplary display device 40 includes a housing 41 and can include additional components at least partially enclosed therein For example, in one embodiment, the exemplary display device 40 includes a network interface 27 that includes an antenna 43 which is coupled to a transceiver 47. The transceiver 47 is connected to a processor 21, which is connected to conditioning hardware 52. The conditioning hardware 52 may be configured to condition a signal (e.g filter a signal). The conditioning hardware 52 is connected to a speaker 45 and a microphone 46 The processor 21 is also connected to an input device 48 and a driver controller 29. The driver controller 29 is coupled to a frame buffer 28, and to an array driver 22, which in turn is coupled to a display array 30. A power supply 50 provides power to all components as required by the particular exemplary display device 40 design
The network interface 27 includes the antenna 43 and the transceiver 47 so that the exemplary display device 40 can communicate with one ore more devices over a network In one embodiment the network interface 27 may also have some processing capabilities to relieve requirements of the processor 21 The antenna 43 is any antenna known to those of skill in the art for transmitting and receiving signals In one embodiment, the antenna transmits and receives RF signals according to the IEEE 802.11 standard, including IEEE 802.11 (a), (b), or (g) In another embodiment, the antenna transmits and receives RF signals according to the BLUETOOTH standard. In the case of a cellular telephone, the antenna is designed to receive CDMA, GSM, AMPS or other known signals that are used to communicate withm a wireless cell phone network The transceiver 47 pre-processes the signals received from the antenna 43 so that they may be received by and further manipulated by the processor 21. The transceiver 47 also processes signals received from the processor 21 so that they may be transmitted from the exemplary display device 40 via the antenna 43
In an alternative embodiment, the transceiver 47 can be replaced by a receiver In yet another alternative embodiment, network interface 27 can be replaced by an image source, which can store or generate image data to be sent to the processor 21 For example, the image source can be a digital video disc (DVD) or a hard-disc dπve that contains image data, or a software module that generates image data
Processor 21 generally controls the overall operation of the exemplary display device 40 The processor 21 receives data, such as compressed image data from the network interface 27 or an image source, and processes the data into raw image data or into a format that is readily processed into raw image data The processor 21 then sends the processed data to the dπver controller 29 or to frame buffer 28 for storage Raw data typically refers to the information that identifies the image characteristics at each location within an image For example, such image characteristics can include color, saturation, and gray-scale level
In one embodiment, the processor 21 includes a microcontroller, CPU, or logic unit to control operation of the exemplary display device 40 Conditioning hardware 52 generally includes amplifiers and filters for transmitting signals to the speaker 45, and for receiving signals from the microphone 46 Conditioning hardware 52 may be discrete components within the exemplary display device 40, or may be incorporated within the processor 21 or other components
The dπver controller 29 takes the raw image data generated by the processor 21 either directly from the processor 21 or from the frame buffer 28 and reformats the raw image data appropπately for high speed transmission to the array driver 22 Specifically, the driver controller 29 reformats the raw image data into a data flow having a raster-like format, such that it has a time order suitable for scanning across the display array 30 Then the dπver controller 29 sends the formatted information to the array dnver 22 Although a dπver controller 29, such as a LCD controller, is often associated with the system processor 21 as a stand-alone Integrated Circuit (IC), such controllers may be implemented m many ways They may be embedded in the processor 21 as hardware, embedded m the processor 21 as software, or fully integrated in hardware with the array driver 22
Typically, the array dπver 22 receives the formatted information from the dπver controller 29 and reformats the video data into a parallel set of waveforms that are applied many times per second to the hundreds and sometimes thousands of leads coming from the display's x-y matrix of pixels
In one embodiment, the driver controller 29, array driver 22, and display array 30 are appropπate for any of the types of displays descπbed herein For example, in one embodiment, dπver controller 29 is a conventional display controller or a bi-stable display controller (e g , an interferometnc modulator controller) In another embodiment, array driver 22 is a conventional driver or a bi-stable display dπver (e g , an interferometnc modulator display) In one embodiment, a dπver controller 29 is integrated with the array driver 22 Such an embodiment is common in highly integrated systems such as cellular phones, watches, and other small area displays In yet another embodiment, display array 30 is a typical display array or a bi-stable display array (e g , a display including an array of interferometnc modulators) The input device 48 allows a user to control the operation of the exemplary display device
40 In one embodiment, input device 48 includes a keypad, such as a QWERTY keyboard or a telephone keypad, a button, a switch, a touch-sensitive screen, a pressure or heat-sensitive membrane. In one embodiment, the microphone 46 is an input device for the exemplary display device 40 When the microphone 46 is used to input data to the device, voice commands may be provided by a user for controlling operations of the exemplary display device 40.
Power supply 50 can include a variety of energy storage devices as are well known in the art. For example, in one embodiment, power supply 50 is a rechargeable battery, such as a mckel- cadmium battery or a lithium ion battery. In another embodiment, power supply 50 is a renewable energy source, a capacitor, or a solar cell, including a plastic solar cell, and solar-cell paint. In another embodiment, power supply 50 is configured to receive power from a wall outlet.
In some implementations control programmability resides, as descπbed above, in a driver controller which can be located in several places m the electronic display system. In some cases control programmability resides in the array driver 22. Those of skill in the art will recognize that the above-described optimization may be implemented in any number of hardware and/or software components and in various configurations.
The details of the structure of interferometnc modulators that operate in accordance with the principles set forth above may vary widely. For example, FIGs. 7A-7E illustrate five different embodiments of the movable reflective layer 14 and its supporting structures FIG. 7A is a cross section of the embodiment of FIG. 1, where a strip of metal mateπal 14 is deposited on orthogonally extending supports 18. In FIG. 7B, the moveable reflective layer 14 is attached to supports at the corners only, on tethers 32 In FIG. 7C, the moveable reflective layer 14 is suspended from a deformable layer 34, which may compπse a flexible metal The deformable layer 34 connects, directly or indirectly, to the substrate 20 around the peπmeter of the deformable layer 34 These connections are herein referred to as support posts. The embodiment illustrated in FIG. 7D has support post plugs 42 upon which the deformable layer 34 rests. The movable reflective layer 14 remains suspended over the cavity, as in FIGs. 7A-7C, but the deformable layer 34 does not form the support posts by filling holes between the deformable layer 34 and the optical stack 16. Rather, the support posts are formed of a planaπzation mateπal, which is used to form support post plugs 42. The embodiment illustrated in FIG. 7E is based on the embodiment shown in FIG. 7D, but may also be adapted to work with any of the embodiments illustrated in FIGs. 7A-7C as well as additional embodiments not shown In the embodiment shown in FIG. 7E, an extra layer of metal or other conductive material has been used to form a bus structure 44 This allows signal routing along the back of the interferometnc modulators, eliminating a number of electrodes that may otherwise have had to be formed on the substrate 20.
In embodiments such as those shown in FIG. 7, the interferometnc modulators function as direct-view devices, in which images are viewed from the front side of the optically transmissive substrate 20, the side opposite to that upon which the modulator is arranged. In these embodiments, the reflective layer 14 optically shields the portions of the interferometnc modulator on the side of the reflective layer opposite the substrate 20, including the deformable layer 34 and the bus structure 44. This allows the shielded areas to be configured and operated upon without negatively affecting the image quality. This separable modulator architecture allows the structural design and materials used for the electromechanical aspects and the optical aspects of the modulator to be selected and to function independently of each other. Moreover, the embodiments shown in FIGs. 7C-7E have additional benefits deriving from the decoupling of the optical properties of the reflective layer 14 from its mechanical properties, which are carried out by the deformable layer 34. This allows the structural design and materials used for the reflective layer 14 to be optimized with respect to the optical properties, and the structural design and materials used for the deformable layer 34 to be optimized with respect to desired mechanical properties
The fabrication of a MEMS interferometnc modulator may use conventional semiconductor manufacturing techniques such as photolithography, deposition (e.g., "dry" methods such as chemical vapor deposition (CVD) and wet methods such as spin coating), masking, and etching (e g., dry methods such as plasma etch and wet methods), etc. Testing the performance of the MEMS interferometnc modulator before it is incorporated in a display product is useful for discovering fabrication problems and identifying defective modulators early in the manufacturing process of the display product.
In some embodiments, the operation of an array of interferometnc modulators is tested by detecting the light reflected from the array while setting the interferometnc modulators to an actuated or released state in a predetermined process, for example, those processes which are described further herein. Such testing can be done to determine desired quality checks, including to test the uniformity of the array m a released or actuated state, or to determine the actuation and/or release response times. Depending on the testing methodology, the reflected light can be detected with either visually (e.g., by an operator) or automatically (e.g., by a computenzed inspection system) For example, FIG. 8 illustrates an embodiment of a system to inspect an array for defect detection by visually inspecting the light reflected from an illuminated array while the array is being driven to various known states A MEMS interferometnc modulator array is placed m a probe mount 102 The probe mount 102 is interfaced with a switch box 104 and/or control computer 106 to control the dnven states of the array using drive schemes that are described hereinbelow. In some embodiments, a diffuser plate 108 may be placed over the array so that the viewer 110 observes a non-specular display. A continuous spectrum light source 112 can be provided to assist visual observation of the reflected light. In some embodiments, multiple displays may be viewed by the viewer 110 simultaneously to increase throughput. The systems and processes disclosed herein for testing an array can also be used to test single or multiple interferometnc modulators that are not configured in an array. In some embodiments, the testing process may be automated. Thus, for example, detection of reflectivity as a function of applied voltage stimulus may be automatically performed at pre-determmed areas on an interferometnc modulator array. The calculation of parameters and quality control determinations may be automatically performed using suitable algorithms executed on a computing device. Furthermore, positioning of interferometnc modulator arrays withm a testing apparatus may be automated so that high throughput of mass-manufactured interferometnc modulator displays may be accomplished. In some embodiments, a selected percentage sample of mass-manufactured displays are tested for quality control purposes.
One embodiment of an apparatus suitable for measuring the reflectivity of an array of interferometnc modulators using an automated detection system is depicted in FIG. 9. An array 120 that includes a plurality of interferometnc modulators, for example, similar to the interferometnc modulator illustrated in FIG. 1, is electrically connected to a voltage driving source 122. The voltage driving source 122 applies the time-varying voltage stimulus, such as a square voltage waveform, to the array 120. The voltage signal may be applied to all interferometnc modulators in the array 120 simultaneously. Alternatively, a voltage signal may be applied to only those interferometnc modulators from which reflectivity are being measured. A light source 124 illuminates the array 120 In one embodiment, a standard D65 light source is used for the light source 124. Light source 124 provides light 126 to the interferometnc modulator array 120, which is then reflected upward. A photo detector 128 may be used to detect the intensity of the reflected light 130 from the interferometnc modulator array 120 A diffuser film 132 may be optionally placed over the interferometnc modulator array 120. The diffuser film 132 scatters the light 130 reflected from the interferometnc modulator array 120. Such scattenng allows the light source 124 and detector 128 to be placed at angles 134 and 136 relative to the array 120. While the incident light reflected from the array 120 may be at a maximum if angles 134 and 136 are complementary, the use of a diffuser film 132 allows for detection at an angle diffenng from the angle of greatest specular reflection If a diffuser film 132 is not used, then it can be advantageous that incident light 126 fall incident on and reflect back from the array 120 at an angle close to perpendicular to the array 120. Such a configuration is desirable because interferometnc modulators can have a narrow viewing angle causing the intensity of reflected light to fall rapidly at wider angles.
A computer 138 in communication with the detector 128 can be used to record reflectivity versus voltage charactenstics (e g , the hysteresis curve) and calculate electrical parameters. The computer 138 can be connected to the voltage driving source 122 to provide interferometnc modulator response time information relative to the time when the dnvmg voltage is applied to the array 120 In typical applications for testing response times for multiple interferometnc modulators, for example, an array of interferometnc modulators, the measured response time reflects the slowest response of the vanables that affect response time. Because a MEMS interferometric modulator display is reflective and inherently specular in nature, it can be advantageous to detect a measure of reflectance of the array of incident light and reflected light that are both normal to the substrate surface (e.g., m-hne lighting). In one embodiment, m-hne lighting is accomplished using a system illustrated in FIG. 10. In this system, a beam splitter 150 is provided that reflects light from a light source 152 onto the array 120 being evaluated. The path of the light 126 reflected by the beam splitter 150 is normal to the array 120. The voltage driving source 122 applies a desired time-varying voltage stimulus to the array 120 while the light source 152 illuminates the array 120.
A detection module 128 is positioned to detect light 130 reflected from the array 120 and passing through the beamsplitter 150. In this way, both the incident light 126 and the reflected light 130 are normal to the array 120 In some embodiments, the system may additionally compπse a microscope objective 154 for evaluating only a small portion of the total active surface area. The array 120 may be placed m probe mount 156 which may then be secured to an X-Y stage 158 for moving the array 120 so that the desired portion of the active area is under the microscope objective 154 for evaluation The detection module 128 may comprise one or more detectors such as a photo detector or spectrometer, and a CCD camera 160.
One or more beam splitters 162 may be used for simultaneous measurement by more than one detector. The light source 152 may be chosen to provide light having the desirable spectral and intensity characteπstics. For example, it may be desirable to have the light source 152 approximate the characteπstics of the light source that will typically be used to view a display the array 120 is intended to be incorporated in. In one embodiment, a standard D65 light source is used. In some embodiments, the light source 152 may be coupled to an illumination control device 164, preferably of the Koehler design. The aperture of the illumination control device 164 may be adjusted to illuminate only the area of interest on the array 120. A computer 138 m communication with the detector 128 can be used to record reflectivity versus voltage charactenstics (e g., the hysteresis curve) and calculate parameters including response times of the interferometric modulators. The computer 138 can be connected to the voltage driving source 122 to provide interferometric modulator response time information relative to the time when the driving voltage is applied to the array 120. In some embodiments, the computer 138 can also be used to control the dπving voltage source 122 during testing of interferometric modulators
Other embodiments of systems are available for achieving m-hne lighting and detection. For example, in some embodiments a bundle of fiber optics, some of which provide incident light and others which detect reflected light may be aligned over the desired area of array 120. One or more fibers in the bundle may be connected to a light source while one or more other fibers m the bundle are connected to detectors. In one embodiment, multiple outer fibers in the bundle are connected to a light source while one or more inner fibers in the bundle are connected to one or more detectors such as a spectrometer and/or a photodetector. In some embodiments, the end of* the fiber bundle is positioned such that a beam splitter, such as beam splitter 150 in FIG. 10, directs incident and reflected light normal to the array 120. This configuration allows additional detectors in detection module 128, such as a CCD camera 160, to be used simultaneously. Alternatively, the fiber bundle may be positioned so that the end is already normal to the array 120.
FIG. 11 depicts an interferometric modulator array 120 containing a plurality of interferometnc modulator elements 202 As discussed above, a microscopic lens 154 may be used to focus detection of reflectivity on a portion of the interferometnc modulator array 120 while the array is dπven using a desired voltage waveform, as discussed in reference to FIGs. 12- 19. For example, area 204 may be the area that is detected duπng testing The area 204 tested may be of any suitable size. In one embodiment, only a few interferometnc modulator elements 202 are included. In one embodiment, an approximately 1 mm diameter spot is measured. In some embodiments, multiple areas, such as areas 204, 206, 208, 210, and 212 are measured sequentially on the same array 120. The number of areas and location of the areas may be selected based on the desired testing standard. For example, the suggested number of spot measurements and their locations recommended by ANSI or VESA for display testing may be used. In one embodiment, a single area 204 near the center of the array 120 is measured.
An optical system such as described above with reference to FIGs. 8-11 may be used to charactenze the electro-optical characteπstics of one or more pixels or regions of the array while it is dnven to actuate and/or release In one embodiment, the uniformity of bright and dark states when the interferometnc modulators are driven by a memory waveform is measured. The entire array can be dnven by a gang drive such that all interferometnc modulators are driven together (e.g , all rows are shorted and grounded while all columns are shorted and dnven). A region of the interferometnc modulators array may be examined using, for example, the system described in FIG. 10 having a detector 128 and an analysis computer 138. In some embodiments, a viewer can asses the uniformity of bright and dark states by visually observing CCD images. Alternatively, analysis of the CCD images may be automated using a computer algorithm.
In some embodiments, one or more memory charactenstics of a pixel or region are tested and/or measured by focusing the microscope objective 230 on a single pixel, or a group of pixels, and adjusting the m-line lighting to illuminate that pixel or group. In other embodiments, one or more memory charactenstics of the entire array or a large region of the array are tested. In some testing, it may be desirable to "gang" drive the array by, for example, connecting all row leads to ground and all column leads to the same voltage waveform, so that the entire group of pixels or the array can exhibit the uniform reflectance characteristics. FIG. 12 exemplifies the actuation and release charactenstics of one embodiment of a gang dnven array of interferometnc modulators Here, the memory charactenstics are illustrated by dnvmg the array with a voltage waveform 228. Hysteresis occurs because the voltage differential required to actuate the modulators in the array is higher than a voltage required to maintain the modulators in their current state, which in turn is higher than the voltage required to release the modulators in the array. Thus, there is a window of voltages where the array will not change state even when the voltage is changed FIG. 12 illustrates the drive voltage 228 and the reflectance 230 from the array (e.g , as measured by the photodetector) as a function of time. Alternatively, the response may be depicted as a hysteresis plot as in FIG. 13, which plots reflectivity as a function of drive voltage. A response that does not reveal the expected hysteresis shape of FIG. 13 will be indicative of an anomaly in the pixel or region of the array. In some embodiments, the response of the mterferometπc modulators may be characterized by four voltage levels: positive actuation (+Vact), positive release (+Vrel), negative actuation (-Vact), and negative release voltage (-Vrel). These voltage levels themselves are arbitrary as the actual positive actuation voltage, positive release voltage, negative actuation voltage, and negative release voltage will vary depending on the structure of the particular interferometnc modulator. These voltage levels may be determined from the plots of FIGs. 12 or 13. +Vact 220 corresponds to the voltage at which the MEMS interferometnc modulator will be driven from a released state to an actuated state as voltage is increased. +Vrel 222 corresponds to the voltage at which the MEMS interferometnc modulator will release from an actuated state when the voltage is decreased -Vact 224 corresponds to the voltage at which the MEMS interferometnc modulator will be dnven from a released state to an actuated state as voltage is decreased -Vrel 226 corresponds to the voltage at which the MEMS interferometnc modulator will release from an actuated state when the voltage is increased.
The appropnate parameters for setting up a memory waveform for some testing processes can be determined using these four voltage levels These parameters include the amplitude of bias (Vbias), the DC offset voltage (Voffset), the memory window (ΔVmem), and the pulse needed to actuate the pixel (Vact). In some embodiments, these parameters can be determined as follows.
Vbιas = [({+Vact + +Vrel)/2) -{(-Vact + -Vtel)/2)]/2 Voffset= [({+Vact + +Vrel)/2) +((-Vact + -Vrel)/∑)]l2 Δ Vmem = Min[(+ Vact - +Vrel),(-(-Vact - -Vrel)]
Vact = 2 X +Vbias
With reference to FIG. 13, Vbtas corresponds generally to the voltage that the center of the memory window is offset from the symmetncal center of the hysteresis plot. VojfSCt corresponds generally to the voltage that the symmetrical center is offset from OV, for example, it is typically calculated as the average of the positive actuation voltage (+Vact) and the negative actuation voltage (-Vact). ΔVmem corresponds to the voltage window in which the state of the interferometnc modulator will not change. The actuation voltage corresponds to a potential that will ensure actuation of the interferometric modulator. These parameters may be used to determine the appropriate control voltages for the array under investigation or to determine whether the array will be suitable for the desired application. For example, in a display application, a memory window (ΔVmem) of less than 0.5 V may indicate that the array has failed testing and cannot be used.
In one embodiment, the response time of a pixel or a region (e.g., a portion) of a MEMS interferometric modulator array (both of which are referred to here as "the interferometric modulators") can be measured by asserting a drive voltage step across the interferometric modulators and measuring the reflectance response using a photodetector. FIG. 14 illustrates one example of a voltage waveform that includes such a voltage step. In FIG. 14, plot 300 is a graphical representation illustrating a drive voltage waveform as a function of time. Here, the asserted voltage waveform includes a voltage step 304 from a first voltage level 301 at about the offset voltage (Voff), at which the interferometric modulators are in a released state, to a second voltage level 302 at a positive actuation voltage (Vact). Upon assertion of this voltage step, the interferometric modulators begin to change their reflectance properties from a bright state
(released) to a dark state (actuated). If the light reflecting from the interferometric modulators is detected during the application of this voltage step, a response time for positive actuation (Tpa) can be determined by measuring the time it takes for the interferometric modulators to achieve a
' certain change in reflectivity. The voltage step 308 from a positive actuation voltage level 302 to a release voltage level 306 allows a similar detection of the positive release response time (Tpr). Similarly, the negative actuation (Tna) 314 and negative release (Tnr) 316 response times may be determined by detecting the reflected light while actuating the interferometric modulators with a voltage step at a negative actuation voltage (-Vact), and then while asserting a voltage level 316 which releases the interferometric modulators. The term "offset voltage" may be used to describe the average of the positive actuation voltage (+Vact) and the negative actuation voltage (-Vact), illustrated in FIG. 12. In typical applications for testing response times, the measured response time reflects the slowest response of the tested interferometric modulators.
An example of the reflectance that occurs when interferometric modulators are actuated or released is depicted in the lower plot 310 of FIG. 14. Here, the change in reflectance of the interferometric modulators is shown as a function of time. A measure of the relative change in reflectance can be used to illustrate both the change in reflectance from a bright (released) state to a dark (actuated) state, and the change from a dark state to a bright state. In one embodiment, a response time is defined as the time it takes the reflectance response 312 of the interferometric modulators to reach a certain level of the total reflectance response as triggered by a voltage level change to actuate or release the interferometric modulators. In one embodiment, a response time is defined as the time it takes the reflectance response 312 of the interferometric modulators to reach 90% of the total reflectance response. In other embodiments, other percentages (or levels) of reflectance less than 90% or greater than 90% can be used. In some embodiments, the response time is repeatedly measured to determine its consistency. The criteria for an acceptable response time may vary depending on the application. For example, for display applications that do not require rapid changes in the picture displayed, a longer response time can be acceptable. One skilled m the art will recognize that there are many alternative embodiments of the voltage waveform depicted in FIG. 14. Depending on the display application, the preferred embodiment for the response time waveform may be altered to mimic the expected drive signals of the final display. The waveform illustrated in FIG. 14 is one example of a waveform that can be used for determining response times In some embodiments, only a portion of the waveform is used, for example, a first portion as indicated between numerals 301 and 306 can be used to test the positive actuation and release response times (positive relative to the offset voltage). In some tests, this portion of the waveform can be applied to the interferometric modulators multiple times. In such cases, a peπod of this portion of the waveform can be defined (e.g., between numerals 303 and 306) and a frequency of applying the waveform portion can also be defined. Similar peπods and frequencies can be defined for all the waveforms and/or portions of waveforms descπbed herein. For example, another periodic waveform may be defined between numerals 303 and 316, which includes both the positive actuation and release with the negative actuation and release. In some applications, the waveforms, or portions thereof, are applied to the interferometric modulators at a frequency of about 10 Hz - 5000 Hz, depending on the response time being measured.
FIG. 15 is a flowchart of a process 330 for determining one or more response time parameters of interferometric modulators. In state 332, a voltage waveform is applied to the array to change the state of the pixels from an actuated state to a released state, or from a released state to an actuated state. To measure a response time, the voltage waveform should be asserted long enough to allow the actuation or release of all the interferometric modulators, that is, the length of time of asserting the voltage should be longer than the response time so that the length of time is not a limiting factor to the response time measurement. In state 334, the reflectivity of the array is measured relative to the time of applying the voltage waveform using a detector Then, in state 336, the process 330 determines one or more response time parameters of the pixels based on the detected reflectance, for example, as illustrated in FIG. 14, or in FIGs. 16A and 16B. For some response time measurements, an actuation voltage is applied to the interferometric modulators without when they are not subject to a bias voltage (e.g., FIG. 14). Other response time measurements are made by applying an actuation voltage to interferometric modulators that are first subject to a bias voltage (e.g., FIG 16A and 16B). FIG. 16A is a graphical representation of a voltage waveform 380, as a function of time, that can be used to dπve one or more MEMS interferometric modulators to determine a response time. FIG. 16B is a graphical representation of a corresponding measured reflectance 382 as a function of time from interferometnc modulators driven by the voltage waveform 380 shown in FIG. 16A The voltage waveform 380 is shown centered at an offset voltage, which can be set at different voltage levels in various embodiments of MEMS interferometnc modulators and/or drive schemes Accordingly, the positive and negative bias voltages, and the positive and negative actuation voltages are discussed relative to the offset voltage, and do not imply that the voltages are necessaπly positive or negative relative to a ground voltage of zero
In this embodiment, the actuation and release response times, both positive and negative, are determined for interferometnc modulators that are subject to a voltage level that is withm the hysteresis window At time 350, the voltage waveform is at a positive bias voltage (+Vbias) that is within the hysteresis window of the interferometnc modulators, the numerals herein relating to time refernng to points in time as indicated along the x-axis (time) At time 352 the voltage waveform 380 is set to the voltage offset, and then increased to the positive bias voltage (+Vbias) Setting the voltage at the offset voltage ensures that the pixels are in a released state at time 354 At time 356, the voltage is increased from the bias positive bias voltage (+Vbias) to a positive actuation voltage (+Vact) and held there for a duration of time delta t (Δt) which extends until time 358 When the actuation voltage is applied, the pixels correspondingly actuate over a discrete time period causing the reflectance of the pixels to change from a bright state to a dark state The actuation voltage, as well as the bias voltage can vary depending on the configuration of the interferometnc modulators In one example, the positive actuation voltage is about two times the positive bias voltage level, and the negative actuation voltage is about two times the negative bias voltage level
FIG. 16B illustrates the change in reflectance 382 of the interferometnc modulators as a function of time, the time axis of FIG. 16A corresponding with the time axis of FIG. 16B As illustrated in FIG. 16B, when the interferometnc modulators are actuated at time 356, the reflectance changes, and the time during which the reflectance changes is the positive actuation response time (Tpa) The reflectance of the pixels can be measured by using a variety of systems, including one of the systems previously descnbed herein
In various embodiments, the response can be deemed complete when the reflectance decreases to certain thresholds, such as 90%, 95%, or 99% of the total reflectance response Different thresholds may be appropnate for the various displays that the pixels may be incorporated into The thresholds can be predetermined, or dynamically determined based on one or more operating conditions or application requirements The time period Δt during which the actuation voltage is asserted is of a relatively large duration compared to the response time being measured to ensure that any pixel that can actuate will actuate At time 360, the voltage is decreased to the offset voltage, which is the release voltage for the pixels When this occurs, the pixels release and the reflectance of the pixels increases As illustrated in FIG. 16B, this time period duπng which the mterferometπc modulators release is the positive release response time (Tpr) Similarly to the positive actuation response time, the positive release response time can be determined by measuring the time peπod that it takes for the reflectance of the pixels to reach a certain threshold once the voltage has been set to the offset voltage at time 360.
At time 364 the voltage waveform 380 is set to a negative bias voltage (-Vbias). Then at time 366, the voltage waveform 380 is set to a negative actuation voltage (-Vact) to actuate the mterferometπc modulators When the voltage is changed from — Vbias to -Vact at time 366, the pixels are actuated so that they become darker, and the negative actuation response time (Tna) can be determined based on measuπng the reflectance of the pixels When the voltage is changed from -Vbias to the offset voltage at time 370, the pixels are released and their reflectance increases as they change to a bright state. Similarly to the other response time measurements described here, the negative release response time (Tnr) can be determined based on measuring how long it takes for the change in reflectance of the interferometnc modulators to reach a certain threshold. FIG. 16B also illustrates the negative actuation time (Tna) and the negative release time (Tna) which corresponds to the negative actuation at time 366 and the negative release at time 370, respectively The response times determined here are based on the interferometnc modulators being operated with hysteresis, for example, the response times are based on changing the voltage from a voltage that is withm the hysteresis window, e.g., +Vbias, to a voltage outside the hysteresis window, e g., +Vact. By actuating and releasing the interferometnc modulators when they are subject to a voltage level withm the hysteresis window, the pixels are tested under operating conditions that may closer mimic their actual operating conditions.
Referring now to FIG. 17A and 17B, in another embodiment the actuation and release response times are calculated for MEMS interferometnc modulators by varying the length of the time Δt of applying the actuation voltage (positive or negative) while monitonng the pixels to determine when they have actuated or released. The time period Δt is varied until a minimum time value is determined during which an acceptable number (or percentage) of the pixels are able to actuate (or release) withm that minimum time period This process is referred to herein as the "minimum time line process." FIG. 17A illustrates a voltage waveform 480 generally similar to the voltage wave 380 shown m FIG. 16A However, the voltage waveform 480, or a portion thereof (e.g., the positive or negative actuation voltage portion) is applied to the interferometnc modulators multiple times, and each time a response time is determined based on detecting light reflecting from the interferometnc modulators, as previously descnbed. The length of time dunng which an actuation voltage is applied can be vaned to determine a minimum time to apply the actuation voltage that still allows the interferometers to actuate, illustrated in FIG. 17B by At1 and Δt3. Similarly, the length of time during which a release voltage is applied can be varied to determine a minimum time for applying the release voltage that still allows the interferometers to release, illustrated in FIG. 17B by Δt2 and At4. These minimum times (At1, Δt2, Δt3, and At4) are long enough for the modulators to respond properly to applied voltages. If the time At1 is too short, the reflectance curve 482 will look like the first dotted line 483 because the modulators are not able to respond to a positive actuation voltage. One procedure is to increase the time At1 during which an actuation voltage is applied until actuation is observed, for example, either by an observer viewing the actuation or by a measurement system. Similarly, if the time At3 is too short, the reflectance curve 482 will look like the third dotted line 485 because the modulators did not respond to the negative actuation voltage, and if the times At2 or At4 are too short, the reflectance curve 482 will look like the second and fourth dotted lines 484, 485 because the modulators will not respond to the applied respective positive or negative release voltages. These times (At2, Δt3i and At4) can also be increased until the desired response is observed.
FIG. 17B illustrates one method of using the minimum time line process to determine all response times by analyzing the reflectance verses time plot. The actuation and/or release of the pixels can be detected by various means, including by detecting the reflectance of the pixels using one of the systems described herein, or another suitable system. The perceived or measured actuation or release indicates the actuation or release of the slowest responding interferometric modulator(s). The reflectance is measured to determine if certain reflectance thresholds are met, indicating that certain acceptable percentage of the pixels are actuating or releasing. In some embodiments, the determined acceptable threshold value of the percentage of pixels that actuate and/or release is 90% or higher, and in other embodiments the percentage can be lower than 90%, e.g., 80%.
The minimum time line process is advantageously used to determine pixel response times when the pixels are going to be used in a device that requires fast refresh rates, for example, displaying image data at a video data rate, because it allows for qualitative measurements that can be standardized. Using a standardized value can also facilitate its implementation and various manufacturers.
FIG. 18 is a flowchart that illustrates a process 400 of testing a plurality of interferometric modulator pixels. In state 402, the process 400, sets a time period during which to apply an actuation voltage level, the actuation voltage level being sufficient to change the interferometric modulators between a non-actuated state and an actuated state, or an actuated state and a non-actuated state. In state 404 a voltage waveform that includes the actuation voltage for the duration of the time period is applied to the pixels. In state 406, the reflectivity of the pixels is detected and used to determine a sufficient number of pixels are actuated or released. In state 408, a response time parameter of the pixels is determined based on the detected reflected light. Next the process in state 410 repeats the setting, applying, detecting, and determining step to identify a minimum time period where a sufficient number of pixels have actuated or released, wherein said subsequent setting of the time peπod is done based on one or more determined response time parameters. As described above, visual observation or a measurement of the reflectance of the interferometnc modulators can be used to determine a quality parameter. For example, m some testing the uniformity of the mterferometric modulators when they are all driven to an actuation or release state is evaluated, or in other testing the actuation or release response times of the interferometnc modulators is determined In another embodiment, the quality parameter can be determined by using the color response of the interferometnc modulators, for example, by using the change in contrast to determine when the interferometnc modulators are actuated or released, the uniformity of the actuation or release relative to time, or the actuation or release response times. The color response of the array 120 of interferometnc modulators can be detected from the reflected light 130 and measured using a system similar to FIG. 10, where the detector 128 composes a spectrometer The system, such as described above, may be adjusted to focus on a single pixel or area of the array 120. It may be advantageous when testing a single pixel that holes, posts, and any masking in the array not be included m the test area. In one embodiment, the array is connected to a gang drive, such as descnbed above.
Color measurements can then be made under a vanety of stimulus waveforms. In one embodiment, the interferometnc modulators are measured in both an undnven state and under a driving memory waveform, such as described above. Both bnght and dark states under the driving memory waveform may be spectrally measured. Color information collected from reflected light 130 may be converted to color parameters, for example, the X, Y, Z CIE color tn- stimulus values. Because Y in the X, Y, Z CIE color tn-stimulus values contains all luminance information, the ratio of Ybπght (e.g , non-actuated) to Ydark (e.g., actuated) provides a contrast ratio for contrast characterization, which can be used to determine a measure of uniformity similarly to reflectance. In some embodiments, one or more of the color measurements are made separately. In some embodiments, this measurement is performed by illuminating the interferometnc modulators with different colored illumination sources and measuring the light reflected by each source. In other embodiments, the reflected light passes through a predetermined filter to select the desired wavelength to be measured
While the above detailed descnption has shown, descnbed, and pointed out novel features of the invention as applied to various embodiments, it will be understood that vanous omissions, substitutions, and changes in the form and details of the device or process illustrated may be made by those skilled m the art without departing from the spirit of the invention. As will be recognized, the present invention may be embodied within a form that does not provide all of the features and benefits set forth herein, as some features may be used or practiced separately from others.

Claims

WHAT IS CLAIMED
1. A method of testing a plurality of interferometnc modulators, the method comprising. applying a voltage waveform to the interferometric modulators to change the state of the interferometnc modulators between an actuated and a released state, or a released state and an actuated state, detecting light reflected from the interferometnc modulators as a function of time while applying said voltage waveform, and determining one or more response time parameters of the interferometnc modulators based on said detecting.
2. The method of Claim 1, wherein said applying comprises applying the voltage waveform at a frequency of between 10 Hz and 5000 Hz
3. The method of Claim 2, wherein said applying comprises applying the voltage waveform at a frequency of between 50 Hz and 500 Hz
4 The method of Claim 3, wherein said applying comprises applying the voltage waveform at a frequency of between 50 Hz and 150 Hz
5. The method of Claim 4, wherein said applying comprises applying the voltage waveform at a frequency of about 100 Hz
6 The method of Claim 1, wherein the waveform is applied simultaneously to all interferometnc modulators
7 The method of Claim 1 , wherein said detecting comprises detecting the light reflected from less than all interferometnc modulators.
8. The method of Claim 1, wherein said detecting compπses measuπng the reflected light with a photodetector.
9. The method of Claim 1, wherein said detecting compπses measunng the reflected light through a diffuser positioned in front of the interferometnc modulators
10 The method of Claim 1, wherein said detecting comprises measuring the reflected light at an angle that is substantially perpendicular to the interferometnc modulators
1 1 The method of Claim 1 , wherein the voltage waveform comprises a first portion at about an offset voltage level and a second portion at an actuation voltage level.
12 The method of Claim 1 , wherein the amplitude of the waveform is less than about two times the voltage necessary to cause an actuation of the interferometnc modulators
13 The method of Claim 12, wherein the amplitude of the waveform is about 1.25 times the voltage necessary to cause an actuation of the interferometnc modulators
14 The method of Claim 1, wherein the voltage waveform compπses a first portion at an actuation voltage level and a second portion at about an offset voltage level.
15 The method of Claim 1, wherein the determining includes determining the response time for a positive actuation response time (Tpa) of the interferometnc modulators
16 The method of Claim 1, wherein the determining includes determining the response time for a negative actuation response time (Tna) of the interferometnc modulators
17 The method of Claim 1, wherein the determining includes determining the response time for a positive release response time (Tpr) of the interferometnc modulators
18 The method of Claim 1, wherein the determining includes determining the response time for a negative release response time (Tnr) of the interferometnc modulators
19 The method of Claim 1, wherein the response time parameters are based on the slowest response time of one or more of the plurality of interferometnc modulators
20 A system for testing a plurality of interferometnc modulators, comprising an illumination source adapted to provide incident light to a plurality of interferometnc modulators, a voltage source configured to apply a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated and a released state, or a released state and an actuated state, an optical detector configured to detect light reflected from the plurality of interferometnc modulators and produce a signal corresponding to the detected light, and a computer configured to receive the signal from the optical detector and determine one or more response time parameters of the interferometnc modulators based on the signal
21 The system of Claim 20, wherein said voltage source is further configured to apply the voltage waveform at a frequency of between 10 Hz and 5000 Hz
22 The system of Claim 21, wherein said voltage source is further configured to apply the voltage waveform at a frequency of between 50 Hz and 500 Hz
23 The system of Claim 20, wherein said voltage source is further configured to apply the voltage waveform at a frequency of between 50 Hz and 150 Hz
24 The system of Claim 20, wherein the waveform is applied simultaneously to all interferometnc modulators
25 The system of Claim 20, wherein said optical detector is further configured to detect the reflected light with a photodetector
26 The system of Claim 20, wherein said optical detector is further configured to detect the reflected light by measuring the reflected light through a diffuser positioned in front of the interferometnc modulators
27 The system of Claim 20, wherein said optical detector is further configured to detect the reflected light by measuring the reflected light at an angle that is substantially perpendicular to the interferometnc modulators
28 The system of Claim 20, wherein said computer receives a signal from said voltage source indicating when a voltage is applied to the mterferometπc modulators.
29. The system of Claim 20, wherein the determined response time parameter is a positive actuation response time (Tpa) of the mterferometnc modulators.
30. The system of Claim 20, wherein the determined response time parameter is a negative actuation response time (Tna) of the interferometric modulators.
31 The system of Claim 20, wherein the determined response time parameter is a positive release response time (Tpr) of the mterferometnc modulators.
32. The system of Claim 20, wherein the determined response time parameter is a negative release response time (Tnr) of the mterferometnc modulators.
33. The system of Claim 20, wherein the one or more response time parameters are based on the slowest response time of one or more of the plurality of mterferometnc modulators.
34. A system for testing a plurality of mterferometnc modulators, comprising: means for providing light to the plurality of mterferometnc modulators, means for applying a voltage waveform to the interferometric modulators to vary the interferometric modulators between an actuated and a released state, or a released state and an actuated state; means for detecting light reflected from the plurality of mterferometnc modulators; means for producing a signal corresponding to the detected light; and means for determining one or more response time parameters of the mterferometnc modulators based on the signal.
35. The system of Claim 34, wherein the light providing means comprises a broad¬ band light source.
36. The system of Claim 34 or 35, wherein the voltage applying means compnses a voltage source
37. The system of Claim 34, 35, or 36, wherein the detecting means comprises an optical detector
38 The system of Claim 34, 35, or 36, wherein the detecting means compnses a spectrometer.
39. The system of Claim 34, 35, 36, 37, or 38, wherein the signal producing means comprises an optical detector.
40. The system of Claim 34, 35, 36, 37, 38, or 39, wherein the determining means comprises a computer configured to receive the signal from the detecting means.
41 The system of Claim 34, wherein the one or more response time parameters are based on the slowest response time of one or more of the plurality of mterferometnc modulators.
42. A method of manufacturing a system for testing a plurality of interferometnc modulators, the method comprising: disposing an illumination source adapted to provide incident light to a plurality of interferometnc modulators; disposing a voltage source adapted to apply a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated and a released state, or a released state and an actuated state; disposing an optical detector adapted to detect light reflected from the plurality of interferometnc modulators and produce a signal corresponding to the detected light; and disposing a computer configured to receive the signal from the optical detector and determine one or more response time parameters of the interferometnc modulators based on the signal.
43. A system for testing a plurality of interferometnc modulators manufactured by the method of Claim 42.
44. A method of testing a plurality of interferometnc modulators, the method comprising: applying a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated state and a released state, or a released state and an actuated state wherein the voltage applied to change the state of the interferometnc modulators is applied while the interferometnc modulators are subject to a bias voltage; detecting light reflected from the interferometnc modulators while applying the voltage waveform; and determining one or more response time parameters of at least a portion of the interferometnc modulators based on said detecting the reflected light.
45. The method of Claim 44, wherein the one or more response time parameters are based on the slowest actuation time of one or more interferometnc modulators.
46 The method of Claim 44, wherein said determining determines an actuation time of at least a portion of the interferometnc modulators that were actuated by applying a negative actuation voltage.
47. The method of Claim 44, wherein said determining determines an actuation time of at least a portion of the interferometnc modulators that were actuated by applying a portion of the voltage waveform having a positive actuation voltage.
48 The method of Claim 44, wherein said determining determines a release time of at least a portion of the interferometnc modulators that were released by applying a portion of the voltage waveform having a positive release voltage.
49. The method of Claim 44, wherein said determining determines a release time of at least a portion of the interferometric modulators during the application of a portion of the voltage waveform having a negative release voltage.
50. The method of Claim 44, wherein said voltage waveform comprising a first portion a voltage level to place the interferometric modulators in an actuated state, a second portion at a bias voltage level, and a third portion at a voltage level sufficient to release the interferometric modulators.
51. The method of Claim 44, wherein said voltage waveform comprising a first portion a voltage level to place the interferometric modulators in a released state, a second portion at a bias voltage level, and a third portion at a voltage level sufficient to actuate the interferometric modulators.
52. A system of testing a plurality of interferometric modulators comprising: a voltage source configured to apply a voltage waveform to the interferometric modulators to vary the interferometric modulators between an actuated and a released state, or a released state and an actuated state; a light source positioned to illuminate the interferometric modulators; a detector disposed to receive light from the interferometric modulators and produce a corresponding signal; and a computer configured to receive the signal from the detector and determine, based on the signal, one or more response time parameters of the interferometric modulators during application of an actuation voltage or a release voltage.
53. The system of Claim 52, wherein the one or more response parameters are based on the slowest actuation time of one or more interferometric modulators.
54. The system of Claim 52, wherein said computer is further configured to determine an actuation response time of at least a portion of the interferometric modulators during the application of a portion of the voltage waveform having a negative actuation voltage level.
55. The system of Claim 52, wherein said computer is further configured to determine an actuation response time of at least a portion of the interferometric modulators during the application of a portion of the voltage waveform having a positive actuation voltage level.
56. The system of Claim 52, wherein computer is further configured to determine a release response time of at least a portion of the interferometric modulators.
57. The system of Claim 52, wherein computer is further configured to determine a release time of at least a portion of the interferometric modulators during the application of a portion of the voltage waveform having a negative release voltage.
58. The system of Claim 52, wherein computer is further configured to determine an actuation time of at least a portion of the interferometric modulators during application of a negative actuation voltage.
59. The system of Claim 52, wherein computer is further configured to determine an actuation time of at least a portion of the interferometnc modulators during application of a positive actuation voltage.
60. A system for testing a plurality of interferometnc modulators comprising: means for applying a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated and a released state, or a released state and an actuated state; means for illuminating the interferometnc modulators; means for sensing light reflected from the interferometnc modulators and producing a corresponding signal; and means for determining, based on the signal, one or more response time parameters of the interferometnc modulators dunng application of an actuation voltage or a release voltage.
61. The system of Claim 60, wherein the one or more response time parameters are based on the slowest actuation time of one or more interferometnc modulators.
62. The system of Claim 60, wherein said applying means comprises a controllable voltage source.
63. The system of Claim 60 or 62, wherein said illuminating means comprises a light source
64 The system of Claim 60, 62, or 63, wherein said sensing means comprises a photo detector.
65. The system of Claim 60, 62, 63, or 64, wherein said determining means comprises a computer.
66. A method of manufactunng a system for testing a plurality of interferometnc modulators comprising: providing a voltage source configured to apply a voltage waveform to the interferometnc modulators to vary the interferometnc modulators between an actuated and a released state, or released state and an actuated state; positioning a light source to illuminate the interferometnc modulators; positioning a detector to receive light reflected from the interferometnc modulators, said detector configured to produce a signal corresponding to the received light; and coupling a computer to said detector, said computer configured receive the signal from said detector and determine, based on said signal, one or more response time parameters of said interferometnc modulators dunng application of an actuation voltage or a release voltage.
67. A system for testing a plurality of interferometnc modulators manufactured by the method of Claim 66.
68. A method of testing a plurality of interferometnc modulators, the method comprising. setting a time period during which to apply a switching voltage level, said switching voltage level being sufficient to change the interferometnc modulators between a released state and an actuated state, or an actuated state and a released state; applying a voltage waveform compnsmg the switching voltage level for the time period; detecting light reflected from the interferometnc modulators, determining one or more response time parameters of the interferometnc modulators based on said detecting; and repeating said setting, applying, detecting, and determining step to identify a minimum time period during which a threshold value is achieved, the threshold value indicating a pre-determined number of pixels have actuated or released.
69. The method of Claim 68, wherein the one or more response time parameters are based on the slowest actuation time of one or more interferometnc modulators.
70. The method of Claim 68, wherein the voltage applied to charge the state of the interferometnc modulators is applied while the interferometnc modulators are subject to a bias voltage.
71. The method of Claim 68, wherein said detecting reflected light compnses visual analysis.
72. The method of Claim 68, wherein said detecting reflected light comprises receiving the light in an optical system and measunng contrast.
73. The method of Claim 68, wherein determining one or more response time parameters comprises determining an actuation response time
74 The method of Claim 68, wherein determining one or more response time parameters comprises determining a release response time.
75. A system for testing a plurality of interferometnc modulators, comprising: a computer configured to determine a time period dunng which to apply a switching voltage level, said switching voltage level being sufficient to change a predetermined number of interferometnc modulators between a released state and an actuated state, or an actuated state and a released state, a voltage source controlled by said computer, said voltage source configured to apply a voltage waveform compnsmg the switching voltage level for the time period; a light source positioned to illuminate the interferometnc modulators; and a detector positioned to receive light reflecting from the interferometnc modulators and produce a signal corresponding to the received light, wherein said computer is configured to receive the signal from the detector, and based on the signal, to iteratively vary the length of time for applying the voltage waveform to identify a minimum time period during which the number of pixels that have actuated or released duπng the determined time period meets a threshold value, and to determine one or more response time parameters based on said identified minimum time penod
76. The system of Claim 75, wherein the one or more response time parameters are based on the slowest actuation time or release time of one or more interferometnc modulators.
77. A system for testing a plurality of interferometnc modulators, comprising, means for determining a time period dunng which to apply a switching voltage level, said switching voltage level being sufficient to change said plurality of interferometnc modulators between a non-actuated state and an actuated state, or an actuated state and a non-actuated state; means for applying a voltage waveform to said plurality of interferometnc modulators, said applying means configured to apply said voltage waveform for said determined time penod, means for illuminating the interferometnc modulators, and means for sensing light reflected from the interferometnc modulators and produce a signal corresponding to the received light, wherein said determining means receives said signal from said sensing means, and wherein said determining means is configured to control said applying means to iteratively apply said voltage waveform for a plurality of determined time periods and identify, based on said signal, a minimum time period of said determined time periods dunng which the number of pixels that have actuated or released meets a threshold value.
78. The system of Claim 77, wherein the one or more response time parameters are based on the slowest actuation time or release time of one or more interferometnc modulators
79 The system of Claim 77, wherein said determining means comprises a computer.
80 The system of Claim 77 or 79, wherein said applying means comprises a voltage source.
81 The system of Claim 77, 79, or 80, wherein said illuminating means comprises a light source
82. The system of Claim 77, 79, 80, or 81, wherein said sensing means comprises a photo detector
83 A method of manufactunng a system for testing a plurality of interferometnc modulators, comprising- providing a computer configured to determine a time period during which to apply a switching voltage level, said switching voltage level being sufficient to change the interferometric modulators between a released state and an actuated state, or an actuated state and a released state, coupling a voltage source to said computer, said voltage source configured to apply a voltage waveform comprising the switching voltage level for the time peπod, positioning a light source to illuminate the interferometric modulators; and positioning a detector to receive light reflecting from the interferometric modulators and produce a signal corresponding to the received light, wherein said computer is configured to receive the signal from the detector, and based on the signal, to iteratively vary the length of time for applying the voltage waveform to identify a minimum time peπod during which the number of pixels that have actuated or released during the determined time peπod meets a threshold value and to determine one or more response time parameters based on said identified minimum time peπod
84. A system for testing a plurality of interferometric modulators manufactured by the method of Claim 83.
PCT/US2005/034307 2004-09-27 2005-09-23 Measurement of the dynamic characteristics of interferometric modulators WO2006036847A2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2007533683A JP2008515003A (en) 2004-09-27 2005-09-23 Measurement of dynamic characteristics of interferometric modulators.

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US61353704P 2004-09-27 2004-09-27
US60/613,537 2004-09-27
US11/223,824 2005-09-09
US11/223,824 US7453579B2 (en) 2004-09-27 2005-09-09 Measurement of the dynamic characteristics of interferometric modulators

Publications (2)

Publication Number Publication Date
WO2006036847A2 true WO2006036847A2 (en) 2006-04-06
WO2006036847A3 WO2006036847A3 (en) 2006-07-27

Family

ID=35954018

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2005/034307 WO2006036847A2 (en) 2004-09-27 2005-09-23 Measurement of the dynamic characteristics of interferometric modulators

Country Status (5)

Country Link
US (1) US7453579B2 (en)
JP (1) JP2008515003A (en)
KR (1) KR20070062588A (en)
TW (1) TW200627113A (en)
WO (1) WO2006036847A2 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2009102639A1 (en) * 2008-02-11 2009-08-20 Qualcomm Mems Technologies, Inc. Method and apparatus for sensing, measurement or characterization of display elements integrated with the display drive scheme, and system and applications using the same
JP2011514550A (en) * 2008-02-11 2011-05-06 クォルコム・メムズ・テクノロジーズ・インコーポレーテッド Interferometric modulator display adjustment method
US8115471B2 (en) 2008-02-11 2012-02-14 Qualcomm Mems Technologies, Inc. Methods for measurement and characterization of interferometric modulators
US8386201B2 (en) 2008-02-11 2013-02-26 Qualcomm Mems Technologies, Inc. Methods for measurement and characterization of interferometric modulators
US8466858B2 (en) 2008-02-11 2013-06-18 Qualcomm Mems Technologies, Inc. Sensing to determine pixel state in a passively addressed display array

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8194056B2 (en) * 2006-02-09 2012-06-05 Qualcomm Mems Technologies Inc. Method and system for writing data to MEMS display elements
US7582952B2 (en) * 2006-02-21 2009-09-01 Qualcomm Mems Technologies, Inc. Method for providing and removing discharging interconnect for chip-on-glass output leads and structures thereof
US7388704B2 (en) * 2006-06-30 2008-06-17 Qualcomm Mems Technologies, Inc. Determination of interferometric modulator mirror curvature and airgap variation using digital photographs
US7545556B2 (en) * 2006-12-21 2009-06-09 Qualcomm Mems Technologies, Inc. Method and apparatus for measuring the force of stiction of a membrane in a MEMS device
US8027800B2 (en) * 2008-06-24 2011-09-27 Qualcomm Mems Technologies, Inc. Apparatus and method for testing a panel of interferometric modulators
JP5310529B2 (en) * 2009-12-22 2013-10-09 株式会社豊田中央研究所 Oscillator for plate member
MX2012012033A (en) 2010-04-16 2013-05-20 Flex Lighting Ii Llc Illumination device comprising a film-based lightguide.
EP2558776B1 (en) 2010-04-16 2022-09-14 Azumo, Inc. Front illumination device comprising a film-based lightguide
US9181086B1 (en) 2012-10-01 2015-11-10 The Research Foundation For The State University Of New York Hinged MEMS diaphragm and method of manufacture therof
US10180402B2 (en) * 2012-12-14 2019-01-15 Sri International Method and apparatus for conducting automated integrated circuit analysis

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5459409A (en) * 1991-09-10 1995-10-17 Photon Dynamics, Inc. Testing device for liquid crystal display base plate
DE19525081A1 (en) * 1995-07-10 1997-01-16 Integrated Circuit Testing Method and device for testing the function of microstructure elements
US6088474A (en) * 1997-07-23 2000-07-11 Texas Instruments Incorporated Inspection system for micromechanical devices
US6753528B1 (en) * 2002-04-18 2004-06-22 Kla-Tencor Technologies Corporation System for MEMS inspection and characterization

Family Cites Families (106)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6347009B1 (en) * 1997-08-06 2002-02-12 Nikon Corporation Illuminating light selection device for a microscope
US2534846A (en) 1946-06-20 1950-12-19 Emi Ltd Color filter
DE1288651B (en) 1963-06-28 1969-02-06 Siemens Ag Arrangement of electrical dipoles for wavelengths below 1 mm and method for producing such an arrangement
FR1603131A (en) 1968-07-05 1971-03-22
US3813265A (en) 1970-02-16 1974-05-28 A Marks Electro-optical dipolar material
US3653741A (en) 1970-02-16 1972-04-04 Alvin M Marks Electro-optical dipolar material
DE2336930A1 (en) 1973-07-20 1975-02-06 Battelle Institut E V INFRARED MODULATOR (II.)
US3899295A (en) 1973-11-23 1975-08-12 Bio Medical Sciences Inc Integrity indicator
JPS5110798A (en) 1974-07-17 1976-01-28 Citizen Watch Co Ltd
US4099854A (en) 1976-10-12 1978-07-11 The Unites States Of America As Represented By The Secretary Of The Navy Optical notch filter utilizing electric dipole resonance absorption
US4389096A (en) 1977-12-27 1983-06-21 Matsushita Electric Industrial Co., Ltd. Image display apparatus of liquid crystal valve projection type
US4663083A (en) 1978-05-26 1987-05-05 Marks Alvin M Electro-optical dipole suspension with reflective-absorptive-transmissive characteristics
US4445050A (en) 1981-12-15 1984-04-24 Marks Alvin M Device for conversion of light power to electric power
US4224565A (en) 1978-06-05 1980-09-23 Bell Telephone Laboratories, Incorporated Moisture level determination in sealed packages
US4228437A (en) 1979-06-26 1980-10-14 The United States Of America As Represented By The Secretary Of The Navy Wideband polarization-transforming electromagnetic mirror
NL8001281A (en) 1980-03-04 1981-10-01 Philips Nv DISPLAY DEVICE.
US4377324A (en) 1980-08-04 1983-03-22 Honeywell Inc. Graded index Fabry-Perot optical filter device
US4441791A (en) 1980-09-02 1984-04-10 Texas Instruments Incorporated Deformable mirror light modulator
FR2506026A1 (en) 1981-05-18 1982-11-19 Radant Etudes METHOD AND DEVICE FOR ANALYZING A HYPERFREQUENCY ELECTROMAGNETIC WAVE RADIATION BEAM
NL8103377A (en) 1981-07-16 1983-02-16 Philips Nv DISPLAY DEVICE.
US4571603A (en) 1981-11-03 1986-02-18 Texas Instruments Incorporated Deformable mirror electrostatic printer
NL8200354A (en) 1982-02-01 1983-09-01 Philips Nv PASSIVE DISPLAY.
US4500171A (en) 1982-06-02 1985-02-19 Texas Instruments Incorporated Process for plastic LCD fill hole sealing
US4482213A (en) 1982-11-23 1984-11-13 Texas Instruments Incorporated Perimeter seal reinforcement holes for plastic LCDs
US4566935A (en) 1984-07-31 1986-01-28 Texas Instruments Incorporated Spatial light modulator and method
US4710732A (en) 1984-07-31 1987-12-01 Texas Instruments Incorporated Spatial light modulator and method
US5061049A (en) 1984-08-31 1991-10-29 Texas Instruments Incorporated Spatial light modulator and method
US5096279A (en) 1984-08-31 1992-03-17 Texas Instruments Incorporated Spatial light modulator and method
US4662746A (en) 1985-10-30 1987-05-05 Texas Instruments Incorporated Spatial light modulator and method
US4596992A (en) 1984-08-31 1986-06-24 Texas Instruments Incorporated Linear spatial light modulator and printer
US4615595A (en) 1984-10-10 1986-10-07 Texas Instruments Incorporated Frame addressed spatial light modulator
US5172262A (en) 1985-10-30 1992-12-15 Texas Instruments Incorporated Spatial light modulator and method
GB8610129D0 (en) 1986-04-25 1986-05-29 Secr Defence Electro-optical device
US4748366A (en) 1986-09-02 1988-05-31 Taylor George W Novel uses of piezoelectric materials for creating optical effects
US4786128A (en) 1986-12-02 1988-11-22 Quantum Diagnostics, Ltd. Device for modulating and reflecting electromagnetic radiation employing electro-optic layer having a variable index of refraction
US4897360A (en) 1987-12-09 1990-01-30 Wisconsin Alumni Research Foundation Polysilicon thin film process
US4956619A (en) 1988-02-19 1990-09-11 Texas Instruments Incorporated Spatial light modulator
US4856863A (en) 1988-06-22 1989-08-15 Texas Instruments Incorporated Optical fiber interconnection network including spatial light modulator
US5028939A (en) 1988-08-23 1991-07-02 Texas Instruments Incorporated Spatial light modulator system
US4982184A (en) 1989-01-03 1991-01-01 General Electric Company Electrocrystallochromic display and element
US5170156A (en) 1989-02-27 1992-12-08 Texas Instruments Incorporated Multi-frequency two dimensional display system
US5446479A (en) 1989-02-27 1995-08-29 Texas Instruments Incorporated Multi-dimensional array video processor system
US5206629A (en) 1989-02-27 1993-04-27 Texas Instruments Incorporated Spatial light modulator and memory for digitized video display
US5079544A (en) 1989-02-27 1992-01-07 Texas Instruments Incorporated Standard independent digitized video system
US5287096A (en) 1989-02-27 1994-02-15 Texas Instruments Incorporated Variable luminosity display system
US5272473A (en) 1989-02-27 1993-12-21 Texas Instruments Incorporated Reduced-speckle display system
US5162787A (en) 1989-02-27 1992-11-10 Texas Instruments Incorporated Apparatus and method for digitized video system utilizing a moving display surface
US5192946A (en) 1989-02-27 1993-03-09 Texas Instruments Incorporated Digitized color video display system
US5214419A (en) 1989-02-27 1993-05-25 Texas Instruments Incorporated Planarized true three dimensional display
US5214420A (en) 1989-02-27 1993-05-25 Texas Instruments Incorporated Spatial light modulator projection system with random polarity light
US5022745A (en) 1989-09-07 1991-06-11 Massachusetts Institute Of Technology Electrostatically deformable single crystal dielectrically coated mirror
US4954789A (en) 1989-09-28 1990-09-04 Texas Instruments Incorporated Spatial light modulator
US5381253A (en) 1991-11-14 1995-01-10 Board Of Regents Of University Of Colorado Chiral smectic liquid crystal optical modulators having variable retardation
US5124834A (en) 1989-11-16 1992-06-23 General Electric Company Transferrable, self-supporting pellicle for elastomer light valve displays and method for making the same
US5037173A (en) 1989-11-22 1991-08-06 Texas Instruments Incorporated Optical interconnection network
CH682523A5 (en) 1990-04-20 1993-09-30 Suisse Electronique Microtech A modulation matrix addressed light.
GB9012099D0 (en) 1990-05-31 1990-07-18 Kodak Ltd Optical article for multicolour imaging
US5216537A (en) 1990-06-29 1993-06-01 Texas Instruments Incorporated Architecture and process for integrating DMD with control circuit substrates
US5018256A (en) 1990-06-29 1991-05-28 Texas Instruments Incorporated Architecture and process for integrating DMD with control circuit substrates
US5099353A (en) 1990-06-29 1992-03-24 Texas Instruments Incorporated Architecture and process for integrating DMD with control circuit substrates
US5142405A (en) 1990-06-29 1992-08-25 Texas Instruments Incorporated Bistable dmd addressing circuit and method
DE69113150T2 (en) 1990-06-29 1996-04-04 Texas Instruments Inc Deformable mirror device with updated grid.
US5083857A (en) 1990-06-29 1992-01-28 Texas Instruments Incorporated Multi-level deformable mirror device
US5153771A (en) 1990-07-18 1992-10-06 Northrop Corporation Coherent light modulation and detector
US5082366A (en) 1990-08-30 1992-01-21 Laser Technology, Inc. Apparatus and method for detecting leaks in packages
US5192395A (en) 1990-10-12 1993-03-09 Texas Instruments Incorporated Method of making a digital flexure beam accelerometer
US5044736A (en) 1990-11-06 1991-09-03 Motorola, Inc. Configurable optical filter or display
US5331454A (en) 1990-11-13 1994-07-19 Texas Instruments Incorporated Low reset voltage process for DMD
US5175772A (en) 1991-01-02 1992-12-29 Motorola, Inc. Automated test for displays using display patterns
US5233459A (en) 1991-03-06 1993-08-03 Massachusetts Institute Of Technology Electric display device
CA2063744C (en) 1991-04-01 2002-10-08 Paul M. Urbanus Digital micromirror device architecture and timing for use in a pulse-width modulated display system
US5226099A (en) 1991-04-26 1993-07-06 Texas Instruments Incorporated Digital micromirror shutter device
US5148503A (en) * 1991-05-29 1992-09-15 Crystal Technology, Inc Apparatus and method for linearized cascade coupled integrated optical modulator
US5179274A (en) 1991-07-12 1993-01-12 Texas Instruments Incorporated Method for controlling operation of optical systems and devices
US5168406A (en) 1991-07-31 1992-12-01 Texas Instruments Incorporated Color deformable mirror device and method for manufacture
US5254980A (en) 1991-09-06 1993-10-19 Texas Instruments Incorporated DMD display system controller
CA2081753C (en) 1991-11-22 2002-08-06 Jeffrey B. Sampsell Dmd scanner
US5233385A (en) 1991-12-18 1993-08-03 Texas Instruments Incorporated White light enhanced color field sequential projection
US5233456A (en) 1991-12-20 1993-08-03 Texas Instruments Incorporated Resonant mirror and method of manufacture
US5296950A (en) 1992-01-31 1994-03-22 Texas Instruments Incorporated Optical signal free-space conversion board
US5231532A (en) 1992-02-05 1993-07-27 Texas Instruments Incorporated Switchable resonant filter for optical radiation
DE69310974T2 (en) 1992-03-25 1997-11-06 Texas Instruments Inc Built-in optical calibration system
US5312513A (en) 1992-04-03 1994-05-17 Texas Instruments Incorporated Methods of forming multiple phase light modulators
WO1993021663A1 (en) 1992-04-08 1993-10-28 Georgia Tech Research Corporation Process for lift-off of thin film materials from a growth substrate
US5311360A (en) 1992-04-28 1994-05-10 The Board Of Trustees Of The Leland Stanford, Junior University Method and apparatus for modulating a light beam
US5327286A (en) 1992-08-31 1994-07-05 Texas Instruments Incorporated Real time optical correlation system
US5325116A (en) 1992-09-18 1994-06-28 Texas Instruments Incorporated Device for writing to and reading from optical storage media
US5461411A (en) 1993-03-29 1995-10-24 Texas Instruments Incorporated Process and architecture for digital micromirror printer
US5365283A (en) 1993-07-19 1994-11-15 Texas Instruments Incorporated Color phase control for projection display using spatial light modulator
US5457493A (en) 1993-09-15 1995-10-10 Texas Instruments Incorporated Digital micro-mirror based image simulation system
US5459602A (en) 1993-10-29 1995-10-17 Texas Instruments Micro-mechanical optical shutter
US5452024A (en) 1993-11-01 1995-09-19 Texas Instruments Incorporated DMD display system
US5510914A (en) * 1993-11-15 1996-04-23 The Regents Of The University Of Colorado Smectic liquid crystal analog phase modulator
US5448314A (en) 1994-01-07 1995-09-05 Texas Instruments Method and apparatus for sequential color imaging
US5444566A (en) 1994-03-07 1995-08-22 Texas Instruments Incorporated Optimized electronic operation of digital micromirror devices
US5729245A (en) * 1994-03-21 1998-03-17 Texas Instruments Incorporated Alignment for display having multiple spatial light modulators
US7123216B1 (en) * 1994-05-05 2006-10-17 Idc, Llc Photonic MEMS and structures
US7619810B2 (en) * 1994-05-05 2009-11-17 Idc, Llc Systems and methods of testing micro-electromechanical devices
US5454906A (en) 1994-06-21 1995-10-03 Texas Instruments Inc. Method of providing sacrificial spacer for micro-mechanical devices
WO1998040871A1 (en) * 1997-03-12 1998-09-17 Seiko Epson Corporation Pixel circuit, display device and electronic equipment having current-driven light-emitting device
WO2003007049A1 (en) * 1999-10-05 2003-01-23 Iridigm Display Corporation Photonic mems and structures
KR20030033028A (en) * 2001-06-19 2003-04-26 코닌클리케 필립스 일렉트로닉스 엔.브이. Method and apparatus for leak-testing an electroluminescent device
JP4074502B2 (en) * 2001-12-12 2008-04-09 セイコーエプソン株式会社 Power supply circuit for display device, display device and electronic device
JP2004029553A (en) * 2002-06-27 2004-01-29 Pioneer Electronic Corp Driving device of display panel
US7476327B2 (en) * 2004-05-04 2009-01-13 Idc, Llc Method of manufacture for microelectromechanical devices
US7327510B2 (en) * 2004-09-27 2008-02-05 Idc, Llc Process for modifying offset voltage characteristics of an interferometric modulator

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5459409A (en) * 1991-09-10 1995-10-17 Photon Dynamics, Inc. Testing device for liquid crystal display base plate
DE19525081A1 (en) * 1995-07-10 1997-01-16 Integrated Circuit Testing Method and device for testing the function of microstructure elements
US6088474A (en) * 1997-07-23 2000-07-11 Texas Instruments Incorporated Inspection system for micromechanical devices
US6753528B1 (en) * 2002-04-18 2004-06-22 Kla-Tencor Technologies Corporation System for MEMS inspection and characterization

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
MILES M ET AL: "Digital Paper for reflective displays" JOURNAL OF THE SOCIETY FOR INFORMATION DISPLAY, SOCIETY FOR INFORMATION DISPLAY, SAN JOSE, US, vol. 11, no. 1, 1 November 2003 (2003-11-01), pages 209-215, XP002358481 ISSN: 1071-0922 *

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2009102639A1 (en) * 2008-02-11 2009-08-20 Qualcomm Mems Technologies, Inc. Method and apparatus for sensing, measurement or characterization of display elements integrated with the display drive scheme, and system and applications using the same
CN101946277A (en) * 2008-02-11 2011-01-12 高通Mems科技公司 Method and apparatus for sensing, measurement or characterization of display elements integrated with the display drive scheme, and system and applications using the same
JP2011514550A (en) * 2008-02-11 2011-05-06 クォルコム・メムズ・テクノロジーズ・インコーポレーテッド Interferometric modulator display adjustment method
JP2011516903A (en) * 2008-02-11 2011-05-26 クォルコム・メムズ・テクノロジーズ・インコーポレーテッド Method and apparatus for detection, measurement or characterization of display elements integrated with a display drive mechanism, and system and application using the same
US8115471B2 (en) 2008-02-11 2012-02-14 Qualcomm Mems Technologies, Inc. Methods for measurement and characterization of interferometric modulators
US8169426B2 (en) 2008-02-11 2012-05-01 Qualcomm Mems Technologies, Inc. Method and apparatus for sensing, measurement or characterization of display elements integrated with the display drive scheme, and system and applications using the same
US8258800B2 (en) 2008-02-11 2012-09-04 Qualcomm Mems Technologies, Inc. Methods for measurement and characterization of interferometric modulators
US8274299B2 (en) 2008-02-11 2012-09-25 Qualcomm Mems Technologies, Inc. Methods for measurement and characterization of interferometric modulators
US8386201B2 (en) 2008-02-11 2013-02-26 Qualcomm Mems Technologies, Inc. Methods for measurement and characterization of interferometric modulators
US8395371B2 (en) 2008-02-11 2013-03-12 Qualcomm Mems Technologies, Inc. Methods for characterizing the behavior of microelectromechanical system devices
US8466858B2 (en) 2008-02-11 2013-06-18 Qualcomm Mems Technologies, Inc. Sensing to determine pixel state in a passively addressed display array

Also Published As

Publication number Publication date
TW200627113A (en) 2006-08-01
WO2006036847A3 (en) 2006-07-27
US7453579B2 (en) 2008-11-18
KR20070062588A (en) 2007-06-15
US20060077401A1 (en) 2006-04-13
JP2008515003A (en) 2008-05-08

Similar Documents

Publication Publication Date Title
US7453579B2 (en) Measurement of the dynamic characteristics of interferometric modulators
US7417735B2 (en) Systems and methods for measuring color and contrast in specular reflective devices
US7894076B2 (en) Electro-optical measurement of hysteresis in interferometric modulators
US7618831B2 (en) Method of monitoring the manufacture of interferometric modulators
CN100538800C (en) Test method, system and the equipment of a plurality of interferometric modulators and make the method for this system
US7388704B2 (en) Determination of interferometric modulator mirror curvature and airgap variation using digital photographs
US8385714B2 (en) Methods for visually inspecting interferometric modulators for defects
US8027800B2 (en) Apparatus and method for testing a panel of interferometric modulators
US8035812B2 (en) System and method for measuring display quality with a hyperspectral imager
US7545556B2 (en) Method and apparatus for measuring the force of stiction of a membrane in a MEMS device

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A2

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KM KP KR KZ LC LK LR LS LT LU LV LY MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU LV MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWE Wipo information: entry into national phase

Ref document number: 2007533683

Country of ref document: JP

WWE Wipo information: entry into national phase

Ref document number: 200580032642.9

Country of ref document: CN

NENP Non-entry into the national phase

Ref country code: DE

WWE Wipo information: entry into national phase

Ref document number: 1020077009740

Country of ref document: KR

32PN Ep: public notification in the ep bulletin as address of the adressee cannot be established

Free format text: NOTING OF LOSS OF RIGHTS PURSUANT TO RULE 112(1) EPC, EPO FORM 1205A DATED 10.07.08

122 Ep: pct application non-entry in european phase

Ref document number: 05801191

Country of ref document: EP

Kind code of ref document: A2