WO2006044095A1 - Low voltage digital to analog converter, comparator, and sigma-delta modulator circuits - Google Patents

Low voltage digital to analog converter, comparator, and sigma-delta modulator circuits Download PDF

Info

Publication number
WO2006044095A1
WO2006044095A1 PCT/US2005/033623 US2005033623W WO2006044095A1 WO 2006044095 A1 WO2006044095 A1 WO 2006044095A1 US 2005033623 W US2005033623 W US 2005033623W WO 2006044095 A1 WO2006044095 A1 WO 2006044095A1
Authority
WO
WIPO (PCT)
Prior art keywords
coupled
drain
transistor
transistors
input
Prior art date
Application number
PCT/US2005/033623
Other languages
French (fr)
Inventor
Kong-Pang Pun
Shouri Chatterjee
Peter R. Kinget
Original Assignee
The Trustess Of Columbia University In The City Of New York
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by The Trustess Of Columbia University In The City Of New York filed Critical The Trustess Of Columbia University In The City Of New York
Priority to US11/663,378 priority Critical patent/US8305247B2/en
Publication of WO2006044095A1 publication Critical patent/WO2006044095A1/en
Priority to US13/633,245 priority patent/US8704553B2/en

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/22Circuits having more than one input and one output for comparing pulses or pulse trains with each other according to input signal characteristics, e.g. slope, integral
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/45Differential amplifiers
    • H03F3/45071Differential amplifiers with semiconductor devices only
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F2200/00Indexing scheme relating to amplifiers
    • H03F2200/331Sigma delta modulation being used in an amplifying circuit

Definitions

  • the present invention relates to circuits that can operate at low supply voltages. More particularly, the present invention provides circuits that function with supply voltages near or lower than the threshold voltage of transistors used in the circuit.
  • circuits that operate with power supplies of less than 1 Volt are presented. More particularly, circuits that operate with supply voltages near or lower than the threshold voltage of the transistors in those circuits are presented. These circuits include operational transconductance amplifiers, biasing circuits, integrators, continuous-time sigma delta modulators, track-and-hold circuits, and others.
  • the techniques and circuits can be used in a wide range of applications, and various transistors from metal-oxide-semiconductor to bipolar junction transistors may be used to implement the techniques presented herein.
  • digital-to- analog converters DACs
  • DACs include: a first PMOS transistor having a gate coupled to an input signal, a source coupled to a first reference voltage, a drain, and a body coupled to a bias voltage; a first NMOS transistor having a gate coupled to the input signal, a drain coupled to the drain of the first PMOS transistor, a source, and a body coupled to a bias voltage; and a second
  • NMOS transistor having a gate coupled to a clock signal, a drain coupled to the source of the first NMOS transistor, a source coupled to a second reference voltage, and a body coupled to a bias voltage.
  • DACs digital-to- analog converters
  • a NMOS transistor having a gate coupled to an input signal, a source coupled to a first reference voltage, a drain, and a body coupled to a bias voltage
  • a first PMOS transistor having a gate coupled to the input signal, a drain coupled to the drain of the NMOS transistor, a source, and a body coupled to a bias voltage
  • a second PMOS transistor having a gate coupled to a clock signal, a drain coupled to the source of the first PMOS transistor, a source coupled to a second reference voltage, and a body coupled to a bias voltage.
  • comparators are provided.
  • a differential pair of transistors wherein each transistor has a body coupled to an input signal, a gate coupled to a clock signal, a source coupled to a first reference voltage, and a drain; an active load coupled to the drain of each transistor of the differential pair of transistors; a first cross-coupled pair of transistors, wherein each transistor has a source coupled to the first reference voltage, a gate coupled to an inverse of the clock signal, and a drain, and wherein the body of one of the transistors of the first cross-coupled pair of transistors is coupled to the drain of the other of the transistors of the first cross- coupled pair of transistors, and the body of the other of the transistors of the first cross-coupled pair of transistors is coupled to the drain of the one of the transistors of the first cross-coupled pair of transistors; and a second cross-coupled pair of transistors, wherein each transistor has a source coupled to a second first reference voltage,
  • sigma-delta modulators include: a first operational transconductance amplifier (OTA) having a first input and a first output; a capacitor coupled having a first side and a second side, wherein the first side is coupled to the first input of the first OTA and the second side is coupled to the first output of the first OTA; a comparator having an input coupled to the first output of the first OTA, having a clock input coupled to a clock signal, and having an output; a digital-to-analog converter having an input coupled to the output of the comparator and having an output; and a resistor having a first side and a second side, wherein the first side is coupled to the output of the digital-to-analog converter and the second side is coupled to the first input of the first OTA and the first side of the capacitor, wherein the coupling, between (i) the digital-to-analog converter and (ii) the first side of the
  • sigma-delta modulators are provided.
  • OTAs operational transconductance amplifiers
  • sigma-delta modulators are provided.
  • FIG. 1 is a schematic diagram of an Operational Transconductance Amplifier (OTA) with a bulk input in accordance with certain embodiments of the present invention
  • FIGS. 2 A and 2B are schematic diagrams of a two-stage OTA in accordance with certain embodiments of the present invention
  • FIG. 3 A is schematic diagram of another embodiment of a two-stage OTA with a gate input in accordance with certain embodiments of the present invention
  • FIG. 3B is schematic diagram of an OTA configured with resistors for controlling the common mode voltages associated with the OTA in accordance with certain embodiments of the present invention
  • FIG. 4 is a schematic diagram of biasing circuitry in accordance with certain embodiments of the present invention.
  • FIG. 5A is a graph of transfer characteristics of an operational transconductance amplifier in accordance with certain embodiments of the present invention.
  • FIG. 5B is a schematic diagram of a Schmitt-trigger oscillator in accordance with certain embodiments of the present invention.
  • FIG. 6 is a schematic diagram of a low-voltage damped tunable integrator in accordance with certain embodiments of the present invention.
  • FIG. 7 is a block diagram of a filter in accordance with certain embodiments of the present invention.
  • FIG. 8A is a schematic diagram of a filter in accordance with certain embodiments of the present invention
  • FIG. 8B is a schematic diagram of a voltage controlled oscillator in accordance with certain embodiments of the present invention.
  • FIG. 9 is a schematic diagram of a track and hold circuit in accordance with certain embodiments of the present invention.
  • FIG. 10 is a schematic diagram of another gate-input OTA in accordance with certain embodiments of the present invention.
  • FIGS. 1 IA and 1 IB are schematic diagrams of a continuous-time sigma delta modulator in accordance with certain embodiments of the present invention.
  • FIGS. 12A and 12B are schematic diagrams of digital-to-analog converters (DACs) in accordance with certain embodiments of the present invention.
  • FIG. 13 is a schematic diagram of a comparator in accordance with certain embodiments of the present invention.
  • the present invention relates to circuits that can operate at low supply voltages. More particularly, the present invention provides circuits that function near or lower than the threshold voltage of its transistors without relying upon internal voltage boosting. Low-voltage techniques which may be used in various combinations are automatic biasing to control gains and signal swings, the use of weakly inverted devices, the input of a signal at the body of a transistor, and the application of forward body bias to lower voltage thresholds.
  • the transistors used in the composition of the various circuits presented herein may be fabricated with 0.18 ⁇ m process technologies down to nanometer process technologies. CMOS technology may be used.
  • the circuits illustrated and described herein may be used as circuits of discrete components or integrated circuits as would be appreciated by one skilled in the art.
  • transistors may include metal oxide semiconductor field effect transistor (MOSFET), such as PMOS and NMOS transistors, as well as any other suitable form of transistor.
  • MOSFET metal oxide semiconductor field effect transistor
  • these transistors may be used as switches.
  • the use of the term "input” in connection with such switching transistors in the specification and claims shall mean the terminal at which current flows into the transistor (e.g., the source in a PMOS transistor and the drain in an NMOS transistor), and the term “output” in connection with such switching transistors in the specification and claims shall mean the terminal at which current flows out of the transistor (e.g., the drain in a PMOS transistor and the source in an NMOS transistor).
  • resistors and capacitors may be implemented with transistor-based equivalents as known in the art when appropriate.
  • the voltage threshold of a transistor is the voltage required to switch the transistor from a blocking state to a conducting state, and the voltage threshold typically varies from a couple of hundred millivolts to a volt in standard enhancement devices (e.g., transistors formed using standard CMOS processes).
  • standard enhancement devices e.g., transistors formed using standard CMOS processes.
  • weak inversion, moderate inversion and strong inversion describe different characteristic states of transistor operation. Weak inversion is when a transistor is dominated by a diffusion current (i.e., a current caused by a free movement of electrons), moderate inversion is when a transistor has both a diffusion current and a drift current (i.e., a current caused by an electric field), and strong inversion is when a drift current dominates.
  • MOSFET metal oxide semiconductor field effect transistor
  • the full supply voltage may have to be applied as a gate bias.
  • an input signal to the transistor in this case will typically not be able to swing higher than this gate bias because it is at the maximum supply voltage, and thus portions of the input signal may be lost.
  • an input signal may be applied to the body (or bulk) of a transistor. Applying the input signal at the body of the transistor may allow the input signal to swing while the gate of the transistor is being used to put it in weak-to-moderate inversion mode of operation.
  • the body may also be forward biased to lower the transistor's threshold voltage.
  • a differential mode amplifier preferably responds only to the differential voltage between its two inputs, with a voltage that is common to the two inputs (i.e., has the same amplitude and phase) being cancelled out. This is common-mode rejection.
  • This common signal voltage is referred to as a common-mode voltage.
  • Common- mode rejection ratio is the ratio of the differential mode gain over the common mode gain - see, e.g., Gray, Hurst, Lewis & Meyer, Analysis and design of analog integrated circuits, and B. Razavi, Design of analog CMOS circuits, which are hereby incorporated by reference herein in their entireties.
  • a fully differential amplifier which is characterized by having two inputs and two outputs may use a common-mode feedback (CMFB) loop to control the common-mode voltages at different nodes and to suppress the common-mode voltage components present at different stages of an amplifier.
  • CMFB common-mode feedback
  • FIG. 1 illustrates a schematic of a low-voltage differential gain stage in accordance with certain embodiments of the present invention.
  • the two inputs Vj n + and Vj n " are at the body junctions of transistors M IA 114 and Mi B 116 (which form a differential pair).
  • Outputs V out + and V out " are taken from output terminals of transistors M[ A 114 and M I B 116.
  • Transistors M !A 114 and M IB 116 are loaded by transistors M 2A 118 and M 2 B 120 (which act as current sources and an active load), respectively.
  • Resistors R A 122 and R B 124 feed back a signal corresponding to the output common-mode voltage to the gates of transistors M ]A 114, Mi B 116, M 3A 126, and
  • a level shift is maintained by transistor M 4 130 pulling a current though resistors R A 122 and R B 124 so that a level shift is created between node 140 and the common-mode voltage at nodes 141 and 142.
  • Transistor M 4 130 and resistors R A 122 and R B 124 form a level shift bias circuit. This level shift allows the outputs, V out , of the circuit to be biased at one level while node 140 is at a second bias voltage so that operation of the transistors M I A 114, M I B 116, M 3A 126, and M 3 B 128 may be in moderate inversion.
  • V GS gate-to-source voltage
  • transistors M 3 A 126 and M 3 B 128 are cross- coupled to the drains of these transistors in order to add a negative resistance to the output of the circuit (i.e., at V out + and V 0u 0 and thereby boost the differential DC gain.
  • This cross coupling may decrease the common-mode gain as well.
  • M 3B 128 form a cross-coupled pair.
  • M 3A 126 and M 3B 128 may be sized so that g n ⁇ 3 cancels out approximately 60 percent of gdsi + gds3 + gds2 +1/R, which may result in a differential gain boost of 8 dB. Furthermore, operation near the weak to moderate inversion boundary may provide a relatively large transconductance of the body (g mb ), which may be useful when inputting signals to the body of a transistor because of a consequent gain increase.
  • a forward bias on, for example, the body- source junction (VB S ) of a MOSFET may be introduced.
  • a larger forward bias voltage may lead to greater threshold voltage reduction, but the body (or bulk) leakage current may increase exponentially with the amount of forward bias and the temperature.
  • This body leakage current can be limited by constraining the forward bias voltage V BS to about 0.4 Volts, and such a forward bias may effectively lower the voltage threshold and increase the inversion level from those typically associated with a transistor.
  • body bias may be accomplished without much risk of latch-up because the supply voltage limits the voltages in the circuit, which in certain embodiments is less than 1 Volt.
  • a supply voltage V DD of 0.5 Volts may not be enough to forward-bias parasitic pn junctions to a sufficient degree to allow latching to occur.
  • FIG. 2 illustrates a two-stage differential operational transconductance amplifier (OTA) 210 in accordance with certain embodiments of the present invention.
  • OTA operational transconductance amplifier
  • more stages may be cascaded in a similar fashion to two-stage amplifier 210.
  • Two-stage OTA 210 may be broken down into stage one 212 and stage two 214. As described herein and shown in the figures, stage two transistors and resistors are denoted with a prime symbol.
  • stage one 212 and stage two 214 are similar to circuit 100 of
  • Miller compensation capacitors Cc 216 with series resistors Rc 218 are added for zero cancellation to stabilize the amplifier.
  • Bias currents have also been applied at bias inputs biasn 220 and biasi 222 and are reflected throughout the OTA by current mirrors composed of transistors M 2 224, M 2 A 226, M 2B ' 228, M 4 230, M 4 232, and M 4 ' 234.
  • biasn may be 40 ⁇ A and biasi may be 4 ⁇ A.
  • the frequency response of OTA 210 may have a gain-bandwidth product approximately given by g,, ⁇ i/(2 ⁇ Cc), where g m ⁇ ,j is the body transconductance of the input transistors of the first stage, and may have a second pole given by g ' mb il(2 ⁇ C ⁇ , where g ' n ⁇ / is the body transconductance of the input transistors of the second stage and C L 260 is a load capacitance.
  • transistors of OTA 210 operate in a similar fashion to the transistors described in connection with FIG. 1.
  • transistors M I A 236 and M I B 238 and transistors M I A ' 244 and M I B ' 246 each form a differential pair which takes the input for the respective stage.
  • Transistors M 3A 240 and M 3B 242 and transistors M 3A ' 248 and M 3B ' 250 form a cross-coupled pair.
  • Level shifters as described herein may be formed from stage one 214 resistors R A 252 and R B 254 along with transistor M 4 232, and stage two 214 resistors R A ' 256 and R 8 ' 258 along with transistor M 4 ' 234.
  • Transistors M 2A 225 and M 2B 226 and transistors M 2A ' 227 and M 2B ' 228 form an active load for transistors M 3A 240 and M 3 B 242 and transistors M 3A ' 248 and M 3B ' 250, respectively.
  • FIG. 2B illustrates a symbolic representation of the circuit described above in connection with FIG. 2A.
  • the circuit described in connection with FIG. 2A can be represented more simply as shown in FIG. IB.
  • FIG. 3A illustrates another two-stage differential OTA 300 in accordance with certain embodiments of the present invention.
  • OTA 300 consists of first stage circuit 346 cascaded with a similar second stage circuit 348 to obtain a greater DC gain.
  • additional stages can be added as desired to change the gain as well as other characteristics of the circuit.
  • a two-stage example was chosen to illustrate how additional stages may be added in accordance with certain embodiments of the invention.
  • the DC output CM voltage may be set to 0.4 Volts at the drains of transistors Mi A 310 and Mi B 312, respectively, to bias second stage circuit 348.
  • the DC output CM of second stage circuit 348 may be set to 0.25 Volts to accommodate a maximum output signal swing between ground and the supply (where the supply is 0.5 Volts DC in this example).
  • Transistors Mj A 310 and Mi B 312 are a differential pair that amplifies differential inputs V in + 314 and V in " 316.
  • Devices M 2A 318, M 2B 320, M 3A 322, and M 3B 324 (which may be PMOS devices) form an active load and are used to load transistors M I A 310 and Mi B 312.
  • the gates and bodies of devices M 2A 318, M 2B 320, M 3A 322, and M 3B 324 are coupled to add their body-source transconductances to the overall transconductance of the respective transistors, as well as to lower their voltage thresholds V ⁇ .
  • Devices M 2A 318, M 2B 320, M 3A 322, and M 38 324 may be DC biased at about 0.1 Volts to forward bias the transistor's junction and bring the transistors close to or in moderate inversion during operation.
  • Transistor M 7 326 which is coupled to transistors Mi A 310 and Mi 8 312, may pull a level-shifting current through resistors RiA 328 and R I B 330. This level-shifting current allows the output voltage to swing into positive and negative values because the output common-mode voltage of the OTA can be set without compromising its inversion level. In this way, resistors R IA 328 and R I B 330 also set the output common-mode voltage at transistors M 2 A 318 and
  • Transistors M 2A 318 and M 2B 320 may also provide local common-mode feedback.
  • the bodies of transistors M] A 310 and M IB 312 are biased through the generation of a bias voltage V bn 332, which is discussed in further detail with reference to FIG. 4 below.
  • CMFF common-mode feed-forward
  • M 5A 334, M SB 336, M 6 338, M 3 A 322, and M 3 B 324 may be provided through M 5A 334, M SB 336, M 6 338, M 3 A 322, and M 3 B 324 to add an additional load to input transistors M IA 310 and M 1B 312.
  • the gates of M 5 A 334 and M 5B 336 are coupled to the gates of transistors M 1 A 310 and M I B 312.
  • the transistors of the CMFF cancellation path may receive a bias voltage, V bn , at their body terminals to forward bias the transistors.
  • the bodies of the transistors may be coupled to their gates.
  • a cross-coupled pair M 4 340 and M 4B 342 may be used with the differential pair M I A 310 and M I B 312 to decrease the output conductance and increase its DC gain.
  • the body voltage of the cross-coupled pair, V NR 344 sets the gain of the amplifier.
  • the cross-coupled pair also provides a negative resistance load to the first stage of the amplifier. The amount of negative resistance may be controlled through the bodies of the cross-coupled pair by changing the voltage threshold of transistors M 4 340 and M 4B 342. The generation of V NR 344 is discussed in further detail with reference to FIG. 5B below.
  • second stage circuit 348 includes transistors M 8 A 350, M 8 B 352,
  • Transistors M 8A 350 and M 8B 352 form a differential pair
  • transistors Mi i A 354 and Mi I B 356 form a cross-coupled pair
  • transistors M 9A 364 and M 9B 366 act as an active load
  • transistor M] 4 362 and resistors R 2 A 374 and R 2B 376 form a level shifting circuit. These transistors and resistors operate in a similar fashion to the corresponding transistors and resistors of first stage circuit 346 as described herein.
  • the gates of devices Mi 1A 354 and Mi 1 B 356 are connected to the inputs of the stage.
  • the bodies of devices Mi ] A 354 and Mi IB 356 may be cross-coupled to boost the differential gain, and devices Mi i A 354 and M) I B 356 may be sized conservatively so that devices Mi i A 354 and Mi I B 356 need not be tuned.
  • Operational Transconductance Amplifier (OTA) 300 may be stabilized with
  • FIG. 4 illustrates bias circuitry 400 for generating V bn and V L : As shown, this circuitry is formed from portions 420, 432, and 434 that generate Vamp, V bn , and V L , respectively.
  • portion 420 which generates V amp
  • this portion is made up of resistors 470 and 471, error amplifiers 411, 412, and 413, capacitor 418, and resistor 419.
  • Resistors 470 and 471 form a voltage divider that is used to generate a voltage Vx at node 414.
  • Error amplifiers 411, 412, and 413 are each formed from an inverter configuration of transistors 415 and 416 that amplifies the difference between its input voltage (e.g., Vx at node 414 for amplifier 411) and the switching threshold voltage of the inverter. In this way, a correction voltage is generated at the output of the inverter.
  • the switching threshold of the inverter is the input voltage at which the inverter may swing from a high output to a low output, and vice- versa.
  • the switching threshold can be set by sizing the transistors in the inverter, and can be modified by changing the voltage threshold of the transistors. In preferred embodiments, the switching threshold may be set to V DD /2.
  • error amplifiers 411, 412, and 413, capacitor 418, and resistor 419 work together as follows. If the switching threshold of error amplifier 411 increases above Vx, the output voltage of error amplifier 411 and input voltage of error amplifier 412 increases, which causes the output voltage of error amplifier 412 and the input of error amplifier 413 to decrease. This then causes the output of error amplifier 413 to increase. Because the body biases of transistors 416 are coupled to the output of error amplifier 413 (i.e., V amp ), as V anip increases, the switching threshold decreases. The switching threshold decreases because the voltage at the body of transistors 416 increases, which changes the voltage threshold of each transistor and subsequently its switching threshold.
  • V amp generating circuit 420 allows the switching threshold to be set, using V amp , independently of variations in process and temperature.
  • V anip is provided to the error amplifiers 460, 461, 462, and 463 in portions 432 and 434 of circuitry 400 so that those error amplifiers will operate independently of process and temperature.
  • transistor 415 may be implemented using two transistors with their drains and sources connected in parallel as shown in FIG. 4, with the drain of one gate connected to node 414, with the other gate connected to V amp , and with their bodies either floating or connected to ground.
  • OTA 426 is preferably a replica of an OTA which circuitry 400 is being used to bias.
  • the input to OTA 426 is a reference voltage of 0.4 Volts.
  • Error amplifier 460 compares the output of OTA 426 to a reference voltage of 0.25 Volts. Error amplifier
  • V bn the output of error amplifier 461
  • Capacitor 462 is coupled between the inverting input and the output of error amplifier 461 to stabilize V bn .
  • a bias voltage i.e., V bn
  • This bias voltage can then be used to control the operation of other OTAs independently of process and temperature.
  • the bodies of transistors M) A 310 and MiB 312 may be placed in forward bias and their voltage thresholds lowered so that OTA 300 can function with a supply voltage of less than 1 Volt.
  • portion 434 of circuitry 400 is made up of resistors 480 and 481, transistor 442, error amplifiers 462 and 463, and capacitor 482.
  • resistors 480 and 481 and transistor 442 create a variable voltage V z at the node between resistors 480 and 481 based upon the signal, V L , generated at the gate and body of transistor 442. This variable voltage is then provided to the inverting input of error amplifier 462.
  • Error amplifier 462 compares this voltage to a voltage reference of 0.25 Volts. Error amplifier 462 similarly compares the output of error amplifier 462 to a voltage reference of 0.25 Volts.
  • V L The output of error amplifier 463 then drives the signal, V L , provided to the gate and body of transistor 442.
  • Capacitor 482 is coupled between the inverting input and output of error amplifier 463 to stabilize V L .
  • a control voltage i.e., V L
  • V L a control voltage
  • IR i.e., voltage
  • body voltage V NR 344 at the bodies of transistors M 4 340 and M 46 342 can be used to determine the amplifier gain. If the current drawn by transistors M 4 340 or M 4B 342 is too large, OTA 300 may develop a hysteresis (i.e., where changes in the input may not produce the expected change in the output until the change becomes large and there is a sudden jump in the output to the expected value). The hysteresis may cause OTA 300 to behave like a Schmitt-trigger.
  • FIG. 5 illustrates the DC transfer characteristics that may be realized with an operational transconductance amplifier 300 as illustrated in FlG. 3A.
  • the transconductance gain of transistor M 4 340 or M 4B 342, g m4 increases, the gain lines may approach a slope of infinity, and split (i.e., gain lines with increasing values and decreasing values have different values along the x-axis for the same values on the y-axis). This hysteresis behavior of OTA 300 may be undesirable.
  • a Schmitt-trigger oscillator 500 may be used to control the transconductance of the cross-coupled pair of the OTA and prevent this hysteresis behavior.
  • oscillator 500 includes a replica OTA 502 (which is a replica of an OTA that this circuit is being used to control), resistors 504, 506, and 508, capacitors 510,
  • the onset of oscillation may be detected in Schmitt-trigger oscillator 500 through an XNOR gate 516.
  • XNOR gate 516 has an output that decreases when oscillations are present. Therefore, if the oscillator amplitude increases, V NR is reduced, and, when the oscillator amplitude decreases, V NR is increased. In practice, because the determined V NR may cause oscillations in Schmitt-trigger oscillator 500 that are too fast for
  • V NR may be reduced through a gain less than, but close to, one, and applied to an OTA to keep the small-signal gain positive in the OTA.
  • FIG. 3B illustrates a circuit 390 including the OTA 300 described above in connection with FIG. 3A along with resistors R b 392, R f 394 and Rj 396.
  • resistors 392 may be used without affecting the overall gain of operational transconductance amplifier (OTA) 300, if R f « A-(Rj
  • OTA operational transconductance amplifier
  • the output common-mode level, V cm , 0 may be set to V DD /2 so the output voltage signal may swing about the same magnitude in either direction.
  • the V cm , 0 of the previous stage may drive the input of the next stage.
  • Resistors 392 can also be replaced by current sources implemented with transistors — see, e.g., K. BuIt, "Analog
  • FIG. 6 illustrates a low-voltage tunable damped integrator 610 in accordance with certain embodiments of the present invention.
  • integrator 610 includes an OTA 626, which may be identical to the first stage of the OTA described above in connection with FIG. 3A.
  • OTA 626 In order to turn on the gate-input devices of OTA 626 when the CM voltages of integrator 610 inputs (Vi n " 612 and V in + 614) and outputs (V 0111 + 616 and V out ' 618) are both V DD /2 (i.e., 0.25 Volts), a common level virtual ground V cm , vg across the inputs of OTA 626 may be manipulated.
  • Such a common level virtual ground may be maintained by supply resistors 622 to V DD 0-e., 0.5 Volts) at the inputs of OTA 626.
  • Supply resistors 622 may be used without affecting the overall gain of integrator 610, if R 2 « A-(Ri
  • the output common-mode level, V cm o may be set to V DD /2 so the output voltage signal may swing about the same magnitude in either direction. In certain embodiments, where more than one stage is used in the circuit design, the Vcm, o of the previous stage, may drive the input of the next stage.
  • the tuning capacitors may be able to compensate for possible manufacturing variations in the transistors within integrator 610.
  • transistors 628 and 640 may be used as tunable capacitances between gate node 630 and source/drain node 632 and gate node 638 and source/drain node 642, respectively.
  • Gate nodes 630 and 638 are at 0.4 Volts and source/drain nodes 632 and 642 are at 0.25 Volts with the capacitance being tuned through the body voltage of transistors 628 and 640 (i.e., V t une)-
  • Fixed shunt capacitors, Cfj xed 636, across OTA 626 may reduce the voltage dependence and improve the density of integrator 610.
  • C fixed 636 is a 1 pF capacitor
  • the tuning range of transistors 628 and 640 may be from 0.8 pF to 1.2 pF for a tune voltage from 0 to 0.5 Volts.
  • FIG. 7 illustrates, on a block diagram level, how an integrated fifth-order, low- pass, elliptic filter 700 may implemented in accordance with certain embodiments of the invention.
  • integrated filter 700 may include elliptic filter 710, voltage controlled oscillator 712, XOR gate 714, filter 716, biasing circuitry 718, 720, 722, and 726, and resistors 732 and 734.
  • Fifth-order low-pass filter 700 may be constructed using a combination of the techniques discussed earlier, for example, using tunable capacitors, low-voltage
  • Low-pass filter 710 may be implemented as described below in connection with FIG. 8A.
  • Voltage-controlled oscillator 712 may be implemented as described below in connection with FIG. 8B.
  • a phase lock loop (PLL) including VCO 712, an XOR gate 714, and an external loop filter 716 is used to tune filter 710, thereby changing the operating characteristics.
  • PLL phase lock loop
  • XOR gate 714 is used as a phase detector by comparing the output of VCO 712 with the output of another clock.
  • the output of XOR 714 may be filtered by external loop filter 716.
  • Error amplifier biasing circuitry 718 may be used to generate V amp for V L biasing circuitry 720 and V bn circuitry 722, which all may be constructed as set forth above in connection with FIG. 4.
  • the V L biasing circuitry may generate a level shifting voltage V L that is used by the OTAs in V bn circuitry 722 and V NR circuitry 726, which may be constructed as set forth above in connection with FIG. 4 and FIG. 5B, respectively.
  • Vb n circuitry 722 may use a V ref of 0.4 Volts and generate a V bn used to forward bias certain transistors in the low-voltage circuit as described above.
  • V NR circuitry 726 may use V bn , V L , Ri 732, and R 2 734 to generate V NR as shown in FIGS. 3 and 5B.
  • FIG. 8A illustrates low-voltage fifth order low-pass elliptic filter 710 in accordance with certain embodiments of the present invention.
  • filter 710 is composed of five OTAs 810, 812, 814, 816, and 818. These OTAs may be substantially identical to the OTA illustrated in connection with FIG. 3A. Each OTA may additionally use V tune , V ne g, V bn , and V L (not shown in FIG. 8A) as provided by supporting circuitry shown in FIG. 7 and discussed in connection with FIGS. 3, 4 and 5B.
  • Filter 710 is designed with multiple resistors and capacitors as known in the art to achieve the desired operational characteristics.
  • FIG. 8B illustrates an embodiment of a low-voltage, voltage-controlled oscillator (VCO) 712 in accordance with certain embodiments of the present invention.
  • VCO 712 may be constructed using tunable integrators formed from OTAs 820, 822, and 824 (as described herein) and resistors R a 826, R b 828,
  • the oscillator frequency, fo is chosen to be close to the second zero of the filter, 280 kHz.
  • the OTAs have enough gain-bandwidth to set a phase lag of 60 degrees per stage along with the required gain of greater than 1, at fo, to reliably sustain oscillations.
  • the oscillator has a nominal frequency of oscillation given by:
  • R a 427 k ⁇
  • R b 207 k ⁇
  • FIG. 9 is an illustration of a track-and-hold circuit 910 implemented using an Operational Transconductance Amplifier (OTA) 912 in accordance with certain embodiments of the present invention.
  • OTA 912 may be implemented using the OTA described above in connection with FIG. 3 A. As previously described herein, OTA
  • Ri 918, R 2 920, and R 3 922 may be sized so as to provide a bias voltage of 0.4 Volts at node 924 and node 926 for some embodiments of this circuit. Selections of these resistors are described above in connection with FIG. IB. Other bias voltages may be used in different implementations of this circuit. In order to implement the circuit with unity gain, Rj 918 and R 2 920 may be equally sized.
  • Ri 918 and R 2 920 can be sized differently to provide non-unity gain in the circuit.
  • Ri 918 and R 2 920 may be equally sized, and R 3 922 may be one-third the size of Ri 918 and R 2 920 in the circuit illustrated.
  • C 2 930 may be sized as large as possible given the size of the OTA 912 and the speed and noise requirements of circuit 910.
  • OTA 912 may use tuning and biasing circuitry as shown in FIG. 4.
  • circuit 910 may track a voltage presented at inputs 914 and 916 or hold a voltage for a time.
  • Mi 932 is closed and M 2 934 is open, the circuit may track at terminals V oul " 936 and V 01U + 938 the voltages at terminals V in ' 914 and
  • Transistors Ml 932, M2 934, 940, and 942 may have a gate to body coupling to lower the voltage threshold and to operate the gates closer to moderate inversion.
  • sample-and-hold architecture 910 may be extended to develop a pipelined Analog to Digital Converter (ADC) and Digital to Analog Converter (DAC) or may be the first stage in a switched-operational amplifier realization of a switched-capacitor circuit.
  • ADC Analog to Digital Converter
  • DAC Digital to Analog Converter
  • FIG. 10 illustrates a gate-input operational transconductance amplifier 1010 with intrinsic common-mode rejection.
  • the first stage of OTA 1010 uses PMOS input transistors Mi 1012 and M 2 1014 that form a differential pair and that operate with a DC common-mode input of 0.1 Volts.
  • the signal common-mode (not shown) is V DD /2 (i.e., 0.25 Volts).
  • the difference between the signal common-mode and the DC common-mode input i.e., the virtual ground
  • FIG. IB where OTA 100 is replaced by OTA 1010.
  • level-shifting and common-mode biasing techniques are used similarly to that described above.
  • the output common-mode of OTA 1010 is set to 0.1 Volts to ensure proper biasing of the outputs connected to transistors M 7 1016 and M 8 1018.
  • Transistors M 3 1020 and M 4 1022 form active loads that act as current source loads for the differential-mode signal.
  • Resistors Rc 1024 detect the output common-mode voltage of the stage and feed it back to the gates of transistors M 3 1020 and M 4 1022 so that transistors M 3 1020 and M 4 1022 are diode connected for common-mode signals.
  • the cross-coupled transistors M 5 1026 and M 6 1028 act as differential negative resistance loads to improve the DC gain. For common-mode signals, transistors M 5 1026 and M 6 1028 are diode connected.
  • a bias voltage VcI 1030 to the bodies of input transistors Mi 1012 and M 2 1014 is used to control the DC output common-mode level as discussed above in connection with the OTA of FIG. 3A.
  • transistors M 3 1020, M 4 1022, M 5 1026, and M 6 1028 are body- gate coupled so that the body transconductances of the transistors add to their gate transconductances.
  • the resulting forward bias on the source-body junction reduces the voltage threshold and raises the inversion level of the device to being close to moderate inversion.
  • the DC current ibiasl may be generated in a similar manner to that shown in FIG. 4 for V L . AS illustrated, ibiasl is used to create a voltage shift across resistors Rc 1024 to bias the gate of M 3 1020 and M 4 1022.
  • the DC gains in differential-mode, A d , ff , and in common-mode, A cm , for one stage may be given by:
  • Transconductance g m3 is usually larger than transconductance g m i by a factor close to the electron hole mobility ratio, typically about two to three, when M 3 1020 and M 4 1022 operate at the about the same current level as Mi 1012 and M 2 1014.
  • the common-mode gain, A cm which is typically intrinsically smaller than one, is reduced due to loading by the output conductances and transconductances of M 5 1026 and M 6 1028.
  • the negative differential conductance in M 5 1026 and M 6 1028 may be conservatively sized such that it cancels out 60 percent of the output conductance and provides a DC gain boost around 8 dB.
  • the body terminals of M 5 1026 and M 6 1028 can be connected to a body voltage, V NR , as described above in connection with transistors M 4A 340 and M 4B 342 of FIG. 3A and as described in
  • stage two of OTA 1010 has a similar topology to that the first stage.
  • transistors M 9 1036, M 10 1038, Mi i 1040, and Mi 2 1042 operate in a similar manner to transistors M3 1020, M4 1022, M5 1026, and M6 1028.
  • Some differences between the two stages may include the output common-mode voltage and the biasing chosen for Vc2 1044 and ibias2 1046.
  • stage two biasing may be different than stage one biasing when certain operational characteristics are desired.
  • Miller compensation may be used.
  • Series resistors Rz 1050 for the capacitors Cc 1048 may further be used to move the zero due to Cc 1048 to improve the phase margin and stability.
  • FIGS. HA and 1 IB illustrate third-order, continuous-time sigma-delta ( ⁇ ) modulators 1110 and 1140 in accordance with certain embodiments of the present invention.
  • ⁇ modulators 1110 and 1140 are implemented in a fully differential form with active RC integrators.
  • modulator 1110 includes OTAs 1101, 1102, 1103, clocked comparator 1104, digital-to-analog converters (DACs) 1105, resistors 1111, 1112, 1121, 1122, 1131, and 1132, and capacitors 1113, 1123, and 1133.
  • Modulator 1140 includes OTAs 1101, 1102, 1103, clocked comparator 1104, digital-to-analog converters (DACs) 1141, resistors 1111, 1112, 1121, 1122, 1131, and 1132, and capacitors 1113, 1123, and 1133.
  • OTAs 1101, 1102, and 1103 may be implemented using a body-input, two- stage OTA with Miller compensation. Such an OTA is illustrated, for example, in connection with FIG. 2A above.
  • OTAs 1101, 1102, and 1103 may additionally or alternatively be implemented using any other suitable OTAs, such as those described in connection with FIGS. 1 and 3A.
  • the ratios of the resistors coupled to each amplifier represent the modulator coefficients.
  • the modulator coefficients may be obtained from a discrete-time prototype modulator through an impulse-invariant transformation with the feedback DAC waveform being taken into account, for example as described in James A. Cherry and W. Martin Snelgrove,
  • the component values shown in the following table may be used. These component values have been selected for a signal bandwidth of 25 KHz, which is suitable for audio applications.
  • high-resistivity polysilicon layer resistors and metal-insulator-metal (MIM) capacitors are used. Obviously, other values and types of resistors and capacitors could be used in accordance with the invention.
  • pulse shaping and time delay are used to modify performance of ⁇ modulators 1110 and 1140.
  • Return-to-zero pulse shaping i.e., the output of DACs 1105 and 1141 in the modulators are cleared after certain clock cycles
  • a ten percent time delay (or any other suitable delay) on the DAC waveforms may be used to minimize the effect of parasitic loop delays and to allow the comparator outputs to fully settle.
  • a return -to-open technique may be used to implement return-to-zero pulse shaping in accordance with the present invention.
  • This technique leaves the outputs of the DACs floating (or open-circuited). Because the DAC outputs are open-circuited, current will not flow to the integrating capacitors Ci 1113, C 2 1123, and C 3 1133 from the DACs. Rather, during the floating intervals, the DAC output voltages are pulled either down or up, through the resistors to the amplifier's input level, which is set in some embodiments to V DD /2.
  • FIGS. 12A and 12B illustrate DACPs 1105 and 1106 and DACNs 1141 and
  • these DACs include transistors 1216, 1218, 1220, 1222, 1230, 1232, and 1234.
  • the body terminals of these transistors are biased at 0.25 Volts.
  • the reference voltages i.e., the positive and negative rails
  • a clock input ⁇ is provided to the gates of transistors 1220, 1222, and 1234.
  • Transistors 1216, 1218, and 1220 form a tri-state buffer.
  • node 1224 is reset to 0.5 Volts by transistor 1222.
  • node 1224 may be coupled to 0.5 Volts or 0 Volts depending on the value of the input and the corresponding states of transistors 1216 and 1218. .
  • the signal at node 1224 is buffered by buffer stage 1236.
  • buffer stage 1236 When clock ⁇ is low, transistor 1234 turns off and causes the output to float.
  • clock ⁇ When clock ⁇ is high, the output buffers the signal at node 1224.
  • a split-buffering technique may be used with ⁇ modulators to avoid inter-stage signal coupling.
  • modulator 1100 when one buffer is used, the internal signals of the integrators may couple at the outputs of the DACs and thereby degrade the performance of the modulator.
  • buffers 1236, 1238, and 1240 of FIG. 12B are used to separate each integrator and to avoid coupling, as shown in FIG. 11 B.
  • FIGS. 1 IB and 12B illustrate DACs with multiple outputs
  • multiple DACs each with a single output that are connected to the same comparator may also be used to implement this aspect of the present invention.
  • the DACs in FIGS. 12A and 12B are illustrated as incorporating circuitry for creating a high impedance between (i) the DACs and (ii) the capacitors and OTAs as illustrated herein, this high impedance could be created by any suitable circuitry between these points.
  • a low jitter external clock may be used and an internal circuit may generate different phases of the clock if the continuous-time modulator is sensitive to clock jitter in the return-to-open circuit.
  • Comparator 1104 in continuous-time ⁇ modulators 1110 and 1140 serves two purposes, sampling and comparison, and may be a clocked or a latched comparator.
  • FIG. 13 illustrates one embodiment of a comparator 1104 that may be used in accordance with certain embodiments of the present invention. As shown, comparator 1104 consists of two stages, namely pre-amplifier 1312 and latch 1314. Both stages use the body terminals as inputs. In certain embodiments, because the bodies of both PMOS and NMOS transistors are used to pass signals in both stages, a CMOS process with both n-well and p-well, or a triple-well option, may be used.
  • pre-amplifier 1312 includes clock signal ⁇ , inverse clock signal ⁇ , and transistors 1320, 1322, 1324, and 1326.
  • the gates of transistors 1320 and 1322 are coupled to clock signal ⁇ , while the gates of transistors 1324 and 1326 are coupled to inverse clock signal ⁇ .
  • transistors 1320 and 1322 form a differential pair and transistors 1324 and 1326 form an active load.
  • clock ⁇ is low
  • transistors 1320 and 1322 turn on and amplify the input.
  • the amplified signal may then be stored in the parasitic capacitors at the output nodes.
  • clock ⁇ is high, transistors 1320 and 1322 turn off and transistors 1324 and 1326 turn on.
  • Transistors 1324 and 1326 have their body terminal connected to ground.
  • Latch 1314 includes clock signal ⁇ , inverse clock signal ⁇ , transistors 1328 and 1330 (which form a cross-coupled pair), and transistors 1332 and 1334 (which form a cross-coupled pair).
  • clock ⁇ When clock ⁇ is high, cross-coupled transistors 1328 and 1330 turn on and the input signal is latched.
  • transistors 1328 and 1330 turn off and transistors 1332 and 1334 turn on, which allows for a new input signal to be latched.
  • Latch 1314 may be a regenerative circuit whose speed is proportional to the Gm of the transistors used in latch 1314 and a load capacitor (not shown).

Abstract

Circuits that operate with power supplies of less than 1 Volt are presented. More particularly, circuits that operate with supply voltages near or lower than the threshold voltage of the transistors in those circuits are presented. Various circuits embodiments such as operational transconductance amplifiers (1101, 1102, 1103), biasing circuits, integrators (1113, 1123, 1133), continuous-time sigma delta modulators, track-and-hold circuits, and others are presented. The techniques and circuits can be used in a wide range of applications and various transistors from metal-oxide-semiconductor to bipolar junction transistors may implement the techniques presented herein.

Description

LOW VOLTAGE DIGITAL TO ANALOG CONVERTER, COMPARATOR, AND SIGMA-DELTA MODULATOR CIRCUITS
Cross Reference to Related Applications
This application claims the benefit of United States Provisional Patent Application Nos. 60/611,601, 60/627,070, and 60/704,466, respectively filed on September 20, 2004, November 12, 2004, and August 1, 2005, which are hereby incorporated by reference herein in their entireties.
Background of the Invention
The present invention relates to circuits that can operate at low supply voltages. More particularly, the present invention provides circuits that function with supply voltages near or lower than the threshold voltage of transistors used in the circuit.
For some time, a trend in semiconductor circuits has been to decrease the feature size of transistors and to place more transistors in the same size area of silicon. This trend of decreasing feature size promises to bring the features of transistors into the nano-scale range so that the intrinsic speed of the devices, and thus the signal processing capability, can keep increasing. With continually shrinking feature size, supply voltages for circuits have also experienced a downward trend in order to maintain reliability, to reduce power density, and to avoid thermal problems. This downward trend in power supply voltages is beneficial for digital circuits because it reduces power consumption quadratically. However, the threshold voltages at which transistors operate have not decreased proportionally to the supply voltages because the transistors' threshold voltages cannot be reduced as aggressively. This is the case because lower threshold values create static leakage (i.e., unwanted electron/hole flow when a device is off) that would result in unacceptable circuit operation. Therefore, it is desirable to provide analog circuits that can operate with supply voltages near or lower than the threshold voltage of the transistors in those circuits. Summary of the Invention
Various circuits that operate with power supplies of less than 1 Volt are presented. More particularly, circuits that operate with supply voltages near or lower than the threshold voltage of the transistors in those circuits are presented. These circuits include operational transconductance amplifiers, biasing circuits, integrators, continuous-time sigma delta modulators, track-and-hold circuits, and others. The techniques and circuits can be used in a wide range of applications, and various transistors from metal-oxide-semiconductor to bipolar junction transistors may be used to implement the techniques presented herein. In accordance with certain embodiments of the present invention, digital-to- analog converters (DACs) are provided. Features of these DACs include: a first PMOS transistor having a gate coupled to an input signal, a source coupled to a first reference voltage, a drain, and a body coupled to a bias voltage; a first NMOS transistor having a gate coupled to the input signal, a drain coupled to the drain of the first PMOS transistor, a source, and a body coupled to a bias voltage; and a second
NMOS transistor having a gate coupled to a clock signal, a drain coupled to the source of the first NMOS transistor, a source coupled to a second reference voltage, and a body coupled to a bias voltage.
In accordance with certain embodiments of the present invention, digital-to- analog converters (DACs) are provided. Features of these DACs include: a NMOS transistor having a gate coupled to an input signal, a source coupled to a first reference voltage, a drain, and a body coupled to a bias voltage; a first PMOS transistor having a gate coupled to the input signal, a drain coupled to the drain of the NMOS transistor, a source, and a body coupled to a bias voltage; and a second PMOS transistor having a gate coupled to a clock signal, a drain coupled to the source of the first PMOS transistor, a source coupled to a second reference voltage, and a body coupled to a bias voltage.
In accordance with certain embodiments of the present invention, comparators are provided. Features of these comparators include: a differential pair of transistors, wherein each transistor has a body coupled to an input signal, a gate coupled to a clock signal, a source coupled to a first reference voltage, and a drain; an active load coupled to the drain of each transistor of the differential pair of transistors; a first cross-coupled pair of transistors, wherein each transistor has a source coupled to the first reference voltage, a gate coupled to an inverse of the clock signal, and a drain, and wherein the body of one of the transistors of the first cross-coupled pair of transistors is coupled to the drain of the other of the transistors of the first cross- coupled pair of transistors, and the body of the other of the transistors of the first cross-coupled pair of transistors is coupled to the drain of the one of the transistors of the first cross-coupled pair of transistors; and a second cross-coupled pair of transistors, wherein each transistor has a source coupled to a second first reference voltage, a gate coupled to the clock signal, and a drain coupled to the drains of the first cross-coupled pair of transistors, and wherein the body of one of the transistors of the second cross-coupled pair of transistors is coupled to the drain of the other of the transistors of the second cross-coupled pair of transistors, and the body of the other of the transistors of the second cross-coupled pair of transistors is coupled to the drain of the one of the transistors of the second cross-coupled pair of transistors.
In accordance with certain embodiments of the present invention, sigma-delta modulators are provided. Features of these sigma-delta modulators include: a first operational transconductance amplifier (OTA) having a first input and a first output; a capacitor coupled having a first side and a second side, wherein the first side is coupled to the first input of the first OTA and the second side is coupled to the first output of the first OTA; a comparator having an input coupled to the first output of the first OTA, having a clock input coupled to a clock signal, and having an output; a digital-to-analog converter having an input coupled to the output of the comparator and having an output; and a resistor having a first side and a second side, wherein the first side is coupled to the output of the digital-to-analog converter and the second side is coupled to the first input of the first OTA and the first side of the capacitor, wherein the coupling, between (i) the digital-to-analog converter and (ii) the first side of the capacitor and the first input of the first OTA, enters a high impedance state based on the clock signal.
In accordance with certain embodiments of the present invention, sigma-delta modulators are provided. Features of these sigma-delta modulators include: a plurality of operational transconductance amplifiers (OTAs), each having a first input and a first output; a plurality of capacitors, each having a first side and a second side, wherein the first side of each of the plurality of capacitors is coupled to the first input of a corresponding one of the plurality of OTAs and the second side of each of the plurality of capacitors is coupled to the first output of the corresponding one of the plurality of OTAs; a comparator having an input coupled to the first output of one of the plurality of OTAs, having a clock input coupled to a clock signal, and having an output; a digital-to-analog converter having an input coupled to the output of the comparator and having a plurality of outputs; and a plurality of resistors, each coupled between a corresponding one of the plurality of outputs of the digital-to-analog converter and the first input of one of the corresponding plurality of OTAs, wherein each coupling, between (i) a corresponding one of the plurality of outputs of the digital-to-analog converter and (ii) the first side of the corresponding capacitor and the first input of the corresponding one of the plurality of OTAs, enters a high impedance state based on the clock signal.
In accordance with certain embodiments of the present invention, sigma-delta modulators are provided. Features of these sigma-delta modulators include: a plurality of operational transconductance amplifiers (OTAs), each having a first input and a first output; a plurality of capacitors, each having a first side and a second side, wherein the first side of each of the plurality of capacitors is coupled to the first input of a corresponding one of the plurality of OTAs and the second side of each of the plurality of capacitors is coupled to the first output of the corresponding one of the plurality of OTAs; a comparator having an input coupled to the first output of one of the plurality of OTAs, having a clock input coupled to a clock signal, and having an output; a plurality of digital-to-analog converters, each having an input coupled to the output of the comparator and having an output; and a plurality of resistors, each coupled between the output of a corresponding one of the plurality of digital-to- analog converters and the first input of one of the corresponding plurality of OTAs, wherein each coupling, between (i) the output of a corresponding one of the plurality of digital-to-analog converters and (ii) the first side of the corresponding capacitor and the first input of the corresponding one of the plurality of OTAs, enters a high impedance state based on the clock signal.
Other features of these embodiments of the present invention are provided below. Brief Description of the Drawings
The above and other advantages of the present invention will be apparent upon consideration of the following detailed description, taken in conjunction with accompanying drawings, in which like reference characters refer to like parts throughout, and in which:
FIG. 1 is a schematic diagram of an Operational Transconductance Amplifier (OTA) with a bulk input in accordance with certain embodiments of the present invention; FIGS. 2 A and 2B are schematic diagrams of a two-stage OTA in accordance with certain embodiments of the present invention;
FIG. 3 A is schematic diagram of another embodiment of a two-stage OTA with a gate input in accordance with certain embodiments of the present invention;
FIG. 3B is schematic diagram of an OTA configured with resistors for controlling the common mode voltages associated with the OTA in accordance with certain embodiments of the present invention;
FIG. 4 is a schematic diagram of biasing circuitry in accordance with certain embodiments of the present invention;
FIG. 5A is a graph of transfer characteristics of an operational transconductance amplifier in accordance with certain embodiments of the present invention;
FIG. 5B is a schematic diagram of a Schmitt-trigger oscillator in accordance with certain embodiments of the present invention;
FIG. 6 is a schematic diagram of a low-voltage damped tunable integrator in accordance with certain embodiments of the present invention;
FIG. 7 is a block diagram of a filter in accordance with certain embodiments of the present invention;
FIG. 8A is a schematic diagram of a filter in accordance with certain embodiments of the present invention; FIG. 8B is a schematic diagram of a voltage controlled oscillator in accordance with certain embodiments of the present invention;
FIG. 9 is a schematic diagram of a track and hold circuit in accordance with certain embodiments of the present invention; FIG. 10 is a schematic diagram of another gate-input OTA in accordance with certain embodiments of the present invention;
FIGS. 1 IA and 1 IB are schematic diagrams of a continuous-time sigma delta modulator in accordance with certain embodiments of the present invention;
FIGS. 12A and 12B are schematic diagrams of digital-to-analog converters (DACs) in accordance with certain embodiments of the present invention; and
FIG. 13 is a schematic diagram of a comparator in accordance with certain embodiments of the present invention.
Detailed Description of the Invention
The present invention relates to circuits that can operate at low supply voltages. More particularly, the present invention provides circuits that function near or lower than the threshold voltage of its transistors without relying upon internal voltage boosting. Low-voltage techniques which may be used in various combinations are automatic biasing to control gains and signal swings, the use of weakly inverted devices, the input of a signal at the body of a transistor, and the application of forward body bias to lower voltage thresholds. The transistors used in the composition of the various circuits presented herein may be fabricated with 0.18 μm process technologies down to nanometer process technologies. CMOS technology may be used. In accordance with the present invention, the circuits illustrated and described herein may be used as circuits of discrete components or integrated circuits as would be appreciated by one skilled in the art.
As the invention is described herein, reference is made to various forms of transistors. These transistors may include metal oxide semiconductor field effect transistor (MOSFET), such as PMOS and NMOS transistors, as well as any other suitable form of transistor. In certain applications within transistors, as will be apparent to one of ordinary skill in the art, these transistors may be used as switches. In such cases, the use of the term "input" in connection with such switching transistors in the specification and claims shall mean the terminal at which current flows into the transistor (e.g., the source in a PMOS transistor and the drain in an NMOS transistor), and the term "output" in connection with such switching transistors in the specification and claims shall mean the terminal at which current flows out of the transistor (e.g., the drain in a PMOS transistor and the source in an NMOS transistor). '
Also, as the invention is described herein, reference is made to various resistors and capacitors. These resistors and capacitors may be implemented with transistor-based equivalents as known in the art when appropriate.
Generally speaking, the voltage threshold of a transistor is the voltage required to switch the transistor from a blocking state to a conducting state, and the voltage threshold typically varies from a couple of hundred millivolts to a volt in standard enhancement devices (e.g., transistors formed using standard CMOS processes). In a transistor, weak inversion, moderate inversion and strong inversion describe different characteristic states of transistor operation. Weak inversion is when a transistor is dominated by a diffusion current (i.e., a current caused by a free movement of electrons), moderate inversion is when a transistor has both a diffusion current and a drift current (i.e., a current caused by an electric field), and strong inversion is when a drift current dominates. For example, in a metal oxide semiconductor field effect transistor (MOSFET), weak inversion is when there is no channel in the device and the drain of the transistor is more reversed biased than the source.
In order to operate a transistor in moderate inversion (i.e., such that it is partially turned-on) when used in a half-volt circuit, the full supply voltage may have to be applied as a gate bias. However, an input signal to the transistor in this case will typically not be able to swing higher than this gate bias because it is at the maximum supply voltage, and thus portions of the input signal may be lost.
To overcome this problem, in accordance with the present invention, an input signal may be applied to the body (or bulk) of a transistor. Applying the input signal at the body of the transistor may allow the input signal to swing while the gate of the transistor is being used to put it in weak-to-moderate inversion mode of operation. The body may also be forward biased to lower the transistor's threshold voltage.
As set forth below, various differential mode amplifiers are presented. A differential mode amplifier preferably responds only to the differential voltage between its two inputs, with a voltage that is common to the two inputs (i.e., has the same amplitude and phase) being cancelled out. This is common-mode rejection. This common signal voltage is referred to as a common-mode voltage. Common- mode rejection ratio (CMRR) is the ratio of the differential mode gain over the common mode gain - see, e.g., Gray, Hurst, Lewis & Meyer, Analysis and design of analog integrated circuits, and B. Razavi, Design of analog CMOS circuits, which are hereby incorporated by reference herein in their entireties. A fully differential amplifier which is characterized by having two inputs and two outputs may use a common-mode feedback (CMFB) loop to control the common-mode voltages at different nodes and to suppress the common-mode voltage components present at different stages of an amplifier.
FIG. 1 illustrates a schematic of a low-voltage differential gain stage in accordance with certain embodiments of the present invention. As shown, the two inputs Vjn + and Vjn " are at the body junctions of transistors MIA 114 and MiB 116 (which form a differential pair). Outputs Vout + and Vout " are taken from output terminals of transistors M[A 114 and MI B 116. The transconductances of the bodies
(gmb) of these devices provide the input transconductances. Transistors M!A 114 and MIB 116 are loaded by transistors M2A 118 and M2B 120 (which act as current sources and an active load), respectively.
Resistors RA 122 and RB 124 feed back a signal corresponding to the output common-mode voltage to the gates of transistors M]A 114, MiB 116, M3A 126, and
M3B 128 in order to provide common-mode rejection. A level shift is maintained by transistor M4 130 pulling a current though resistors RA 122 and RB 124 so that a level shift is created between node 140 and the common-mode voltage at nodes 141 and 142. Transistor M4 130 and resistors RA 122 and RB 124 form a level shift bias circuit. This level shift allows the outputs, Vout, of the circuit to be biased at one level while node 140 is at a second bias voltage so that operation of the transistors MI A 114, MI B 116, M3A 126, and M3B 128 may be in moderate inversion. For example, with a MOSFET, a level shift between the output common-mode voltage at 0.25 Volts and the gate bias at 0.07 Volts allows the gate-to-source voltage, VGS, to be set. The relationship between VGS and the threshold voltage is a determining factor of the inversion level in a MOSFET. Therefore, by pulling a current through RA 122 and RB 124 with transistor M4 130, the inversion level and operating characteristics of the circuit can be modified through a level shift.
As shown, the body inputs of transistors M3A 126 and M3B 128 are cross- coupled to the drains of these transistors in order to add a negative resistance to the output of the circuit (i.e., at Vout + and V0u0 and thereby boost the differential DC gain. This cross coupling may decrease the common-mode gain as well. Transistors M3A
126 and M3B 128 form a cross-coupled pair.
The following two equations give the differential and common-mode DC gain for the circuit illustrated in FIG. 1, where gm^vis the body transconductance of transistor N, gιnN is the gate transconductance of transistor N, and gdSN is the output conductance of transistor N.
> mb\
Adiff - ' gdsl + gdsi + gdsl + i ' R - g* nb3
Figure imgf000011_0001
8 m3
In certain embodiments, M3A 126 and M3B 128 may be sized so that gnφ3 cancels out approximately 60 percent of gdsi + gds3 + gds2 +1/R, which may result in a differential gain boost of 8 dB. Furthermore, operation near the weak to moderate inversion boundary may provide a relatively large transconductance of the body (gmb), which may be useful when inputting signals to the body of a transistor because of a consequent gain increase.
As shown, where an input common-mode is at VDD/2 (i.e., Vjn+ and Vjn- being equal to 0.25 Volts in common mode), a forward bias on, for example, the body- source junction (VBS) of a MOSFET may be introduced. A larger forward bias voltage may lead to greater threshold voltage reduction, but the body (or bulk) leakage current may increase exponentially with the amount of forward bias and the temperature. This body leakage current can be limited by constraining the forward bias voltage VBS to about 0.4 Volts, and such a forward bias may effectively lower the voltage threshold and increase the inversion level from those typically associated with a transistor. The use of body bias may be accomplished without much risk of latch-up because the supply voltage limits the voltages in the circuit, which in certain embodiments is less than 1 Volt. For example, a supply voltage VDD of 0.5 Volts may not be enough to forward-bias parasitic pn junctions to a sufficient degree to allow latching to occur.
FIG. 2 illustrates a two-stage differential operational transconductance amplifier (OTA) 210 in accordance with certain embodiments of the present invention. In other embodiments, more stages may be cascaded in a similar fashion to two-stage amplifier 210. Two-stage OTA 210 may be broken down into stage one 212 and stage two 214. As described herein and shown in the figures, stage two transistors and resistors are denoted with a prime symbol.
The circuits of stage one 212 and stage two 214 are similar to circuit 100 of
FIG. 1. However, Miller compensation capacitors Cc 216 with series resistors Rc 218 are added for zero cancellation to stabilize the amplifier. Bias currents have also been applied at bias inputs biasn 220 and biasi 222 and are reflected throughout the OTA by current mirrors composed of transistors M2 224, M2A 226, M2B' 228, M4 230, M4 232, and M4' 234. For example, biasn may be 40 μA and biasi may be 4 μA.
The frequency response of OTA 210 may have a gain-bandwidth product approximately given by g,,φi/(2πCc), where gmι,j is the body transconductance of the input transistors of the first stage, and may have a second pole given by g 'mbil(2πC{}, where g 'nφ/ is the body transconductance of the input transistors of the second stage and CL 260 is a load capacitance.
As recited above, the transistors of OTA 210 operate in a similar fashion to the transistors described in connection with FIG. 1. As shown, transistors MI A 236 and MI B 238 and transistors MI A' 244 and MI B' 246 each form a differential pair which takes the input for the respective stage. Transistors M3A 240 and M3B 242 and transistors M3A' 248 and M3B' 250 form a cross-coupled pair. Level shifters as described herein may be formed from stage one 214 resistors RA 252 and RB 254 along with transistor M4 232, and stage two 214 resistors RA' 256 and R8' 258 along with transistor M4' 234. Transistors M2A 225 and M2B 226 and transistors M2A' 227 and M2B' 228 form an active load for transistors M3A 240 and M3B 242 and transistors M3A ' 248 and M3B' 250, respectively.
An example of some values for transistor sizes and other components for OTA 210 can be found below:
Figure imgf000013_0001
FIG. 2B illustrates a symbolic representation of the circuit described above in connection with FIG. 2A. Alternatively, the circuit described in connection with FIG. 2A can be represented more simply as shown in FIG. IB.
FIG. 3A illustrates another two-stage differential OTA 300 in accordance with certain embodiments of the present invention. OTA 300 consists of first stage circuit 346 cascaded with a similar second stage circuit 348 to obtain a greater DC gain. As may be appreciated by one skilled in the art, additional stages can be added as desired to change the gain as well as other characteristics of the circuit. A two-stage example was chosen to illustrate how additional stages may be added in accordance with certain embodiments of the invention.
In FIG. 3A, the DC output CM voltage may be set to 0.4 Volts at the drains of transistors Mi A 310 and Mi B 312, respectively, to bias second stage circuit 348. Likewise, the DC output CM of second stage circuit 348 may be set to 0.25 Volts to accommodate a maximum output signal swing between ground and the supply (where the supply is 0.5 Volts DC in this example).
Transistors Mj A 310 and Mi B 312 are a differential pair that amplifies differential inputs Vin + 314 and Vin " 316. Devices M2A 318, M2B 320, M3A 322, and M3B 324 (which may be PMOS devices) form an active load and are used to load transistors MI A 310 and Mi B 312. The gates and bodies of devices M2A 318, M2B 320, M3A 322, and M3B 324 are coupled to add their body-source transconductances to the overall transconductance of the respective transistors, as well as to lower their voltage thresholds Vτ.
Devices M2A 318, M2B 320, M3A 322, and M38 324 may be DC biased at about 0.1 Volts to forward bias the transistor's junction and bring the transistors close to or in moderate inversion during operation. Transistor M7 326, which is coupled to transistors MiA 310 and Mi8 312, may pull a level-shifting current through resistors RiA 328 and RI B 330. This level-shifting current allows the output voltage to swing into positive and negative values because the output common-mode voltage of the OTA can be set without compromising its inversion level. In this way, resistors RIA 328 and RI B 330 also set the output common-mode voltage at transistors M2A 318 and
M2B 320. Transistors M2A 318 and M2B 320 may also provide local common-mode feedback.
In some embodiments, the bodies of transistors M] A 310 and MIB 312 are biased through the generation of a bias voltage Vbn 332, which is discussed in further detail with reference to FIG. 4 below.
As also shown in FIG. 3A, a common-mode feed-forward (CMFF) cancellation path may be provided through M5A 334, MSB 336, M6 338, M3A 322, and M3B 324 to add an additional load to input transistors MIA 310 and M1B 312. The gates of M5A 334 and M5B 336 are coupled to the gates of transistors M1A 310 and MI B 312. As shown, the transistors of the CMFF cancellation path may receive a bias voltage, Vbn, at their body terminals to forward bias the transistors. Alternatively, the bodies of the transistors may be coupled to their gates.
As illustrated, a cross-coupled pair, M4 340 and M4B 342, may be used with the differential pair MI A 310 and MI B 312 to decrease the output conductance and increase its DC gain. The body voltage of the cross-coupled pair, VNR 344, sets the gain of the amplifier. The cross-coupled pair also provides a negative resistance load to the first stage of the amplifier. The amount of negative resistance may be controlled through the bodies of the cross-coupled pair by changing the voltage threshold of transistors M4 340 and M4B 342. The generation of VNR 344 is discussed in further detail with reference to FIG. 5B below. As illustrated, second stage circuit 348 includes transistors M8A 350, M8B 352,
Mn A 354, M1IB 356, M,2A 358, M,2B 360, M,4 362 M9A 364, M9B 366, Mn 368, M,OA
370, and M) OB 372, resistors R2A 374 and R2B 376. Transistors M8A 350 and M8B 352 form a differential pair, transistors Mi i A 354 and Mi I B 356 form a cross-coupled pair, transistors M9A 364 and M9B 366 act as an active load, transistors Mi2A 358, Mi2B
360, Mi3 368, MIOA 370, and M)OB 372 form a CMFF cancellation path, and transistor M]4 362 and resistors R2A 374 and R2B 376 form a level shifting circuit. These transistors and resistors operate in a similar fashion to the corresponding transistors and resistors of first stage circuit 346 as described herein.
For a CM of 0.25 Volts DC, the gates of devices Mi 1A 354 and Mi 1 B 356 are connected to the inputs of the stage. The bodies of devices Mi ] A 354 and Mi IB 356 may be cross-coupled to boost the differential gain, and devices Mi i A 354 and M) I B 356 may be sized conservatively so that devices Mi i A 354 and Mi I B 356 need not be tuned.
Operational Transconductance Amplifier (OTA) 300 may be stabilized with
Miller capacitors Cc 378 and series resistors 380 across the second stage.
An example of some values for transistor sizes and other components for the circuit 300 of FIG. 3A can be found below:
Figure imgf000015_0001
FIG. 4 illustrates bias circuitry 400 for generating Vbn and VL: As shown, this circuitry is formed from portions 420, 432, and 434 that generate Vamp, Vbn, and VL, respectively.
Turning to portion 420, which generates Vamp, it can be seen that this portion is made up of resistors 470 and 471, error amplifiers 411, 412, and 413, capacitor 418, and resistor 419. Resistors 470 and 471 form a voltage divider that is used to generate a voltage Vx at node 414. Error amplifiers 411, 412, and 413 are each formed from an inverter configuration of transistors 415 and 416 that amplifies the difference between its input voltage (e.g., Vx at node 414 for amplifier 411) and the switching threshold voltage of the inverter. In this way, a correction voltage is generated at the output of the inverter. The switching threshold of the inverter is the input voltage at which the inverter may swing from a high output to a low output, and vice- versa. The switching threshold can be set by sizing the transistors in the inverter, and can be modified by changing the voltage threshold of the transistors. In preferred embodiments, the switching threshold may be set to VDD/2.
More particularly, error amplifiers 411, 412, and 413, capacitor 418, and resistor 419 work together as follows. If the switching threshold of error amplifier 411 increases above Vx, the output voltage of error amplifier 411 and input voltage of error amplifier 412 increases, which causes the output voltage of error amplifier 412 and the input of error amplifier 413 to decrease. This then causes the output of error amplifier 413 to increase. Because the body biases of transistors 416 are coupled to the output of error amplifier 413 (i.e., Vamp), as Vanip increases, the switching threshold decreases. The switching threshold decreases because the voltage at the body of transistors 416 increases, which changes the voltage threshold of each transistor and subsequently its switching threshold. As shown, capacitor 418 and resistor 419 are coupled to the input and output of error amplifier 413 to create a feedback loop that stabilizes the error amplifier's switching threshold voltage. In this way, Vamp generating circuit 420 allows the switching threshold to be set, using Vamp, independently of variations in process and temperature. Vanip is provided to the error amplifiers 460, 461, 462, and 463 in portions 432 and 434 of circuitry 400 so that those error amplifiers will operate independently of process and temperature. Although illustrated in FIG. 4 as being a single transistor, if desirable transistor 415 may be implemented using two transistors with their drains and sources connected in parallel as shown in FIG. 4, with the drain of one gate connected to node 414, with the other gate connected to Vamp, and with their bodies either floating or connected to ground.
Turning to portion 432 of circuitry 400, it can be seen that this portion is made up of OTA 426, error amplifiers 460 and 461, and capacitor 462. OTA 426 is preferably a replica of an OTA which circuitry 400 is being used to bias. As shown, the input to OTA 426 is a reference voltage of 0.4 Volts. Error amplifier 460 compares the output of OTA 426 to a reference voltage of 0.25 Volts. Error amplifier
461 similarly compares the output of error amplifier 460 to a reference voltage of 0.25 Volts. The output of error amplifier 461 (i.e., Vbn) is then coupled back to the bias input of OTA 426. Capacitor 462 is coupled between the inverting input and the output of error amplifier 461 to stabilize Vbn. In this way, a bias voltage (i.e., Vbn) is generated that causes the output of OTA 426 to equal 0.25 Volts. This bias voltage can then be used to control the operation of other OTAs independently of process and temperature. For example, using this bias voltage, the bodies of transistors M)A 310 and MiB 312 (FIG. 3A) may be placed in forward bias and their voltage thresholds lowered so that OTA 300 can function with a supply voltage of less than 1 Volt.
Turning to portion 434 of circuitry 400, it can be seen that this portion is made up of resistors 480 and 481, transistor 442, error amplifiers 462 and 463, and capacitor 482. As illustrated, resistors 480 and 481 and transistor 442 create a variable voltage Vz at the node between resistors 480 and 481 based upon the signal, VL, generated at the gate and body of transistor 442. This variable voltage is then provided to the inverting input of error amplifier 462. Error amplifier 462 compares this voltage to a voltage reference of 0.25 Volts. Error amplifier 462 similarly compares the output of error amplifier 462 to a voltage reference of 0.25 Volts. The output of error amplifier 463 then drives the signal, VL, provided to the gate and body of transistor 442. Capacitor 482 is coupled between the inverting input and output of error amplifier 463 to stabilize VL. In this way, a control voltage (i.e., VL) can be provided to establish when an IR (i.e., voltage) drop occurs and transfer the drop with an appropriate ratio to level shifters M7 326, R] A 328, RI B 330 and M)4 358, R2A 360, R2B 362 (FIG. 3A) independently of process and temperature.
Referring back to FIG. 3A, it can be seen that body voltage VNR 344 at the bodies of transistors M4 340 and M46 342 can be used to determine the amplifier gain. If the current drawn by transistors M4 340 or M4B 342 is too large, OTA 300 may develop a hysteresis (i.e., where changes in the input may not produce the expected change in the output until the change becomes large and there is a sudden jump in the output to the expected value). The hysteresis may cause OTA 300 to behave like a Schmitt-trigger.
FIG. 5 illustrates the DC transfer characteristics that may be realized with an operational transconductance amplifier 300 as illustrated in FlG. 3A. As shown, when the transconductance gain of transistor M4 340 or M4B 342, gm4, increases, the gain lines may approach a slope of infinity, and split (i.e., gain lines with increasing values and decreasing values have different values along the x-axis for the same values on the y-axis). This hysteresis behavior of OTA 300 may be undesirable.
In order to address this situation, a Schmitt-trigger oscillator (or bistable multi¬ vibrator) 500, as shown in FIG. 5B, may be used to control the transconductance of the cross-coupled pair of the OTA and prevent this hysteresis behavior. As illustrated, oscillator 500 includes a replica OTA 502 (which is a replica of an OTA that this circuit is being used to control), resistors 504, 506, and 508, capacitors 510,
512, and 514, and XNOR gate 516. Schmitt-trigger oscillator 500 oscillates at a frequency given by f0 = l/(2RC)-l/ln((l+β)/(l- β)), where β = Vhyst/VHL, and where Vhyst may be the difference between the trigger voltages for the rising and falling cases, and where VHL is the difference between the high and low outputs. The onset of oscillation may be detected in Schmitt-trigger oscillator 500 through an XNOR gate 516.
XNOR gate 516 has an output that decreases when oscillations are present. Therefore, if the oscillator amplitude increases, VNR is reduced, and, when the oscillator amplitude decreases, VNR is increased. In practice, because the determined VNR may cause oscillations in Schmitt-trigger oscillator 500 that are too fast for
XNOR gate 516 to respond, a feedback loop 518 may be used to keep these unintended oscillations down. The resulting VNR may be reduced through a gain less than, but close to, one, and applied to an OTA to keep the small-signal gain positive in the OTA.
FIG. 3B illustrates a circuit 390 including the OTA 300 described above in connection with FIG. 3A along with resistors Rb 392, Rf 394 and Rj 396. As shown, resistors 392 may be used without affecting the overall gain of operational transconductance amplifier (OTA) 300, if Rf « A-(Rj || Rf || Rb) where R; is the value of resistors 396, Rf is the value of resistors 394, Rb is the value of resistors 392, and A is the open-loop DC gain of the amplifier. For example, if VDD is 0.5 Volts and the input and output of OTA 300 are 0.25 Volts, to push Vcm>vg to 0.4 Volts, Rb = 2/3 •( Ri
Il R2). The output common-mode level, Vcm,0, may be set to VDD/2 so the output voltage signal may swing about the same magnitude in either direction. In certain embodiments, where more than one stage is used in the circuit design, the Vcm, 0 of the previous stage, may drive the input of the next stage. Resistors 392 can also be replaced by current sources implemented with transistors — see, e.g., K. BuIt, "Analog
Design In Deep Sub-Micron CMOS," Proceedings European Solid-State Circuits Conference (ESSCIRC), September 2000, pp. 11-17, and S. Karthikeyan, S. Mortezapour, A. Tammineedi, and E. Lee, "Low Voltage Analog Circuit Design Based On Biased Inverting Opamp Configuration," IEEE Trans. Circuits Syst. II, vol. 47, no. 3, pp. 176-184, March 2000, which are hereby incorporated by reference herein in their entireties.
FIG. 6 illustrates a low-voltage tunable damped integrator 610 in accordance with certain embodiments of the present invention. As shown, integrator 610 includes an OTA 626, which may be identical to the first stage of the OTA described above in connection with FIG. 3A. In order to turn on the gate-input devices of OTA 626 when the CM voltages of integrator 610 inputs (Vin " 612 and Vin + 614) and outputs (V0111 + 616 and Vout ' 618) are both VDD/2 (i.e., 0.25 Volts), a common level virtual ground Vcm,vg across the inputs of OTA 626 may be manipulated. Such a common level virtual ground may be maintained by supply resistors 622 to VDD 0-e., 0.5 Volts) at the inputs of OTA 626. Supply resistors 622 may be used without affecting the overall gain of integrator 610, if R2 « A-(Ri || R2 1| Rb) as mentioned above in connection with FIG. IB. The output common-mode level, Vcm o, may be set to VDD/2 so the output voltage signal may swing about the same magnitude in either direction. In certain embodiments, where more than one stage is used in the circuit design, the Vcm, o of the previous stage, may drive the input of the next stage.
The tuning capacitors may be able to compensate for possible manufacturing variations in the transistors within integrator 610. As shown, transistors 628 and 640 may be used as tunable capacitances between gate node 630 and source/drain node 632 and gate node 638 and source/drain node 642, respectively. Gate nodes 630 and 638 are at 0.4 Volts and source/drain nodes 632 and 642 are at 0.25 Volts with the capacitance being tuned through the body voltage of transistors 628 and 640 (i.e., Vtune)- Fixed shunt capacitors, Cfjxed 636, across OTA 626 may reduce the voltage dependence and improve the density of integrator 610. For example, if Cfixed 636 is a 1 pF capacitor, the tuning range of transistors 628 and 640 may be from 0.8 pF to 1.2 pF for a tune voltage from 0 to 0.5 Volts.
FIG. 7 illustrates, on a block diagram level, how an integrated fifth-order, low- pass, elliptic filter 700 may implemented in accordance with certain embodiments of the invention. As shown integrated filter 700 may include elliptic filter 710, voltage controlled oscillator 712, XOR gate 714, filter 716, biasing circuitry 718, 720, 722, and 726, and resistors 732 and 734.
Fifth-order low-pass filter 700 may be constructed using a combination of the techniques discussed earlier, for example, using tunable capacitors, low-voltage
OTAs, and a multiple stage amplifier design. Low-pass filter 710 may be implemented as described below in connection with FIG. 8A. Voltage-controlled oscillator 712 may be implemented as described below in connection with FIG. 8B. A phase lock loop (PLL) including VCO 712, an XOR gate 714, and an external loop filter 716 is used to tune filter 710, thereby changing the operating characteristics.
XOR gate 714 is used as a phase detector by comparing the output of VCO 712 with the output of another clock. The output of XOR 714 may be filtered by external loop filter 716. Error amplifier biasing circuitry 718 may be used to generate Vamp for VL biasing circuitry 720 and Vbn circuitry 722, which all may be constructed as set forth above in connection with FIG. 4. The VL biasing circuitry may generate a level shifting voltage VL that is used by the OTAs in Vbn circuitry 722 and VNR circuitry 726, which may be constructed as set forth above in connection with FIG. 4 and FIG. 5B, respectively. As shown, Vbn circuitry 722 may use a Vref of 0.4 Volts and generate a Vbn used to forward bias certain transistors in the low-voltage circuit as described above. VNR circuitry 726 may use Vbn, VL, Ri 732, and R2 734 to generate VNR as shown in FIGS. 3 and 5B.
FIG. 8A illustrates low-voltage fifth order low-pass elliptic filter 710 in accordance with certain embodiments of the present invention. As shown, filter 710 is composed of five OTAs 810, 812, 814, 816, and 818. These OTAs may be substantially identical to the OTA illustrated in connection with FIG. 3A. Each OTA may additionally use Vtune, Vneg, Vbn, and VL (not shown in FIG. 8A) as provided by supporting circuitry shown in FIG. 7 and discussed in connection with FIGS. 3, 4 and 5B. Filter 710 is designed with multiple resistors and capacitors as known in the art to achieve the desired operational characteristics.
An example of some values for transistor sizes and other components for the circuit 710 of FIG. 8A can be found below:
Figure imgf000021_0001
FIG. 8B illustrates an embodiment of a low-voltage, voltage-controlled oscillator (VCO) 712 in accordance with certain embodiments of the present invention. As shown, VCO 712 may be constructed using tunable integrators formed from OTAs 820, 822, and 824 (as described herein) and resistors Ra 826, Rb 828,
RVDD 830, and capacitors Ca 838 matched to those in the filter with which the VCO is being used (e.g., the filter described above in connection with FIG. 8A). The oscillator frequency, fo, is chosen to be close to the second zero of the filter, 280 kHz. The OTAs have enough gain-bandwidth to set a phase lag of 60 degrees per stage along with the required gain of greater than 1, at fo, to reliably sustain oscillations. The oscillator has a nominal frequency of oscillation given by:
/ to - ' s
and oscillations are possible only when Ra > 2Rb. For example, the following values may be used in certain embodiments of the invention: Ra = 427 kΩ; Rb = 207 kΩ;
RVDD = 93 kΩ; and Ca = 2.3 pF.
FIG. 9 is an illustration of a track-and-hold circuit 910 implemented using an Operational Transconductance Amplifier (OTA) 912 in accordance with certain embodiments of the present invention. OTA 912 may be implemented using the OTA described above in connection with FIG. 3 A. As previously described herein, OTA
912 may be designed to have a high gain for an input common-mode voltage of 0.4 Volts and an output common-mode voltage of 0.25 Volts. At terminals Vjn " 914 and Vin + 916, the common-mode is 0.25 Volts. Ri 918, R2 920, and R3 922 may be sized so as to provide a bias voltage of 0.4 Volts at node 924 and node 926 for some embodiments of this circuit. Selections of these resistors are described above in connection with FIG. IB. Other bias voltages may be used in different implementations of this circuit. In order to implement the circuit with unity gain, Rj 918 and R2 920 may be equally sized. Alternatively, Ri 918 and R2 920 can be sized differently to provide non-unity gain in the circuit. Thus, for example, Ri 918 and R2 920 may be equally sized, and R3 922 may be one-third the size of Ri 918 and R2 920 in the circuit illustrated.
Capacitor C] 928 may be sized such that capacitors Ci 928 and C2 930 and resistors Ri 918 and R2 920, maintain the relation RiCi = R2C2. This relation allows a pole introduced by R2 920 and C2 930 to be cancelled by a zero introduced by Rj 918 and Ci 928. C2 930 may be sized as large as possible given the size of the OTA 912 and the speed and noise requirements of circuit 910.
Although specific examples of component requirements are set forth above, these requirements may be altered to implement different embodiments of this circuit. For example, with a different embodiment of OTA 912, other voltage levels may be appropriate. As with previously mentioned embodiments of OTAs, OTA 912 may use tuning and biasing circuitry as shown in FIG. 4.
In operation, circuit 910 may track a voltage presented at inputs 914 and 916 or hold a voltage for a time. When Mi 932 is closed and M2 934 is open, the circuit may track at terminals Voul " 936 and V01U + 938 the voltages at terminals Vin ' 914 and
Vin + 916. When M2 934 is closed and Mi 932 is open, the circuit may hold the last voltage tracked at terminals Vjn " 914 and Vin + 916. Mi 932 and M2 934 should not be closed at the same time. Transistors Ml 932, M2 934, 940, and 942 may have a gate to body coupling to lower the voltage threshold and to operate the gates closer to moderate inversion. In some embodiments, sample-and-hold architecture 910 may be extended to develop a pipelined Analog to Digital Converter (ADC) and Digital to Analog Converter (DAC) or may be the first stage in a switched-operational amplifier realization of a switched-capacitor circuit.
FIG. 10 illustrates a gate-input operational transconductance amplifier 1010 with intrinsic common-mode rejection. The first stage of OTA 1010 uses PMOS input transistors Mi 1012 and M2 1014 that form a differential pair and that operate with a DC common-mode input of 0.1 Volts. The signal common-mode (not shown) is VDD/2 (i.e., 0.25 Volts). The difference between the signal common-mode and the DC common-mode input (i.e., the virtual ground) is maintained by the resistor technique shown in FIG. IB where OTA 100 is replaced by OTA 1010. As illustrated, level-shifting and common-mode biasing techniques are used similarly to that described above. The output common-mode of OTA 1010 is set to 0.1 Volts to ensure proper biasing of the outputs connected to transistors M7 1016 and M8 1018. Transistors M3 1020 and M4 1022 form active loads that act as current source loads for the differential-mode signal. Resistors Rc 1024 detect the output common-mode voltage of the stage and feed it back to the gates of transistors M3 1020 and M4 1022 so that transistors M3 1020 and M4 1022 are diode connected for common-mode signals. The cross-coupled transistors M5 1026 and M6 1028 act as differential negative resistance loads to improve the DC gain. For common-mode signals, transistors M5 1026 and M6 1028 are diode connected. A bias voltage VcI 1030 to the bodies of input transistors Mi 1012 and M2 1014 is used to control the DC output common-mode level as discussed above in connection with the OTA of FIG. 3A. As shown, transistors M3 1020, M4 1022, M5 1026, and M6 1028 are body- gate coupled so that the body transconductances of the transistors add to their gate transconductances. The resulting forward bias on the source-body junction reduces the voltage threshold and raises the inversion level of the device to being close to moderate inversion.
The DC current ibiasl may be generated in a similar manner to that shown in FIG. 4 for VL. AS illustrated, ibiasl is used to create a voltage shift across resistors Rc 1024 to bias the gate of M3 1020 and M4 1022.
The DC gains in differential-mode, Ad,ff, and in common-mode, Acm, for one stage may be given by:
ό m
Aώff ~
[8 Al + 8*3 + 8*5 + 1 / Rl - (gm5 + 8mb5 )]
g
4» =
[gm3 + gnΦ3 + 8,n5 + 8 nώi + 8 Λl + S*3 + 8 ds51
where gmi, gmbl, and gdS1 denote the transconductance, body transconductance and output conductance of device M, respectively. Transconductance gm3 is usually larger than transconductance gmi by a factor close to the electron hole mobility ratio, typically about two to three, when M3 1020 and M4 1022 operate at the about the same current level as Mi 1012 and M2 1014. The common-mode gain, Acm, which is typically intrinsically smaller than one, is reduced due to loading by the output conductances and transconductances of M5 1026 and M6 1028.
The negative differential conductance in M5 1026 and M6 1028 may be conservatively sized such that it cancels out 60 percent of the output conductance and provides a DC gain boost around 8 dB. Alternatively, the body terminals of M5 1026 and M6 1028 can be connected to a body voltage, VNR, as described above in connection with transistors M4A 340 and M4B 342 of FIG. 3A and as described in
FIGS. 5 A and 5B. As shown in FIG. 10, stage two of OTA 1010 has a similar topology to that the first stage. In fact, transistors M9 1036, M10 1038, Mi i 1040, and Mi2 1042 operate in a similar manner to transistors M3 1020, M4 1022, M5 1026, and M6 1028. Some differences between the two stages may include the output common-mode voltage and the biasing chosen for Vc2 1044 and ibias2 1046. For example, stage two biasing may be different than stage one biasing when certain operational characteristics are desired. In between the two stages, Miller compensation may be used. Series resistors Rz 1050 for the capacitors Cc 1048 may further be used to move the zero due to Cc 1048 to improve the phase margin and stability.
An example of some values for transistor sizes and other components for the circuit of FIG. 10 can be found below:
Figure imgf000025_0001
FIGS. HA and 1 IB illustrate third-order, continuous-time sigma-delta (ΣΔ) modulators 1110 and 1140 in accordance with certain embodiments of the present invention. ΣΔ modulators 1110 and 1140 are implemented in a fully differential form with active RC integrators.
As shown, modulator 1110 includes OTAs 1101, 1102, 1103, clocked comparator 1104, digital-to-analog converters (DACs) 1105, resistors 1111, 1112, 1121, 1122, 1131, and 1132, and capacitors 1113, 1123, and 1133. Modulator 1140 includes OTAs 1101, 1102, 1103, clocked comparator 1104, digital-to-analog converters (DACs) 1141, resistors 1111, 1112, 1121, 1122, 1131, and 1132, and capacitors 1113, 1123, and 1133. OTAs 1101, 1102, and 1103 may be implemented using a body-input, two- stage OTA with Miller compensation. Such an OTA is illustrated, for example, in connection with FIG. 2A above. OTAs 1101, 1102, and 1103 may additionally or alternatively be implemented using any other suitable OTAs, such as those described in connection with FIGS. 1 and 3A.
The ratios of the resistors coupled to each amplifier (e.g., Ru 1111 / Rib 1112 for error amplifier 1101) represent the modulator coefficients. The modulator coefficients may be obtained from a discrete-time prototype modulator through an impulse-invariant transformation with the feedback DAC waveform being taken into account, for example as described in James A. Cherry and W. Martin Snelgrove,
"Excess Loop Delay in Continuous-Time Delta-Sigma Modulators", IEEE Transactions On Circuits And Systems — II: Analog And Digital Signal Processing, vol. 46, no. 4, pp.376-389, April 1999, which is hereby incorporated by reference herein in its entirety.
In some embodiments, the component values shown in the following table may be used. These component values have been selected for a signal bandwidth of 25 KHz, which is suitable for audio applications. Preferably, high-resistivity polysilicon layer resistors and metal-insulator-metal (MIM) capacitors are used. Obviously, other values and types of resistors and capacitors could be used in accordance with the invention.
Figure imgf000026_0001
In some embodiments of the present invention, pulse shaping and time delay are used to modify performance of ΣΔ modulators 1110 and 1140. Return-to-zero pulse shaping (i.e., the output of DACs 1105 and 1141 in the modulators are cleared after certain clock cycles) is used to avoid inter-symbol-interference (or the memory effect) that can exist in continuous-time ΣΔ modulators. A ten percent time delay (or any other suitable delay) on the DAC waveforms may be used to minimize the effect of parasitic loop delays and to allow the comparator outputs to fully settle.
More particularly, a return -to-open technique may be used to implement return-to-zero pulse shaping in accordance with the present invention. This technique leaves the outputs of the DACs floating (or open-circuited). Because the DAC outputs are open-circuited, current will not flow to the integrating capacitors Ci 1113, C2 1123, and C3 1133 from the DACs. Rather, during the floating intervals, the DAC output voltages are pulled either down or up, through the resistors to the amplifier's input level, which is set in some embodiments to VDD/2.
FIGS. 12A and 12B illustrate DACPs 1105 and 1106 and DACNs 1141 and
1142, respectively, which implement the return-to-open technique, in accordance with certain embodiments of the present invention. As shown, these DACs include transistors 1216, 1218, 1220, 1222, 1230, 1232, and 1234. The body terminals of these transistors are biased at 0.25 Volts. The reference voltages (i.e., the positive and negative rails) are 0.5 Volts and 0 Volts. In other embodiments, different biasing and reference voltages may be appropriate for operation of the circuits.
The operation of the DACs is described as follows. A clock input φ is provided to the gates of transistors 1220, 1222, and 1234. Transistors 1216, 1218, and 1220 form a tri-state buffer. When the clock φ is low transistor 1220 turns off, and node 1224 is reset to 0.5 Volts by transistor 1222. When the clock φ is high, node 1224 may be coupled to 0.5 Volts or 0 Volts depending on the value of the input and the corresponding states of transistors 1216 and 1218. .
As shown in FIG. 12A, the signal at node 1224 is buffered by buffer stage 1236. Thus, when clock φ is low, transistor 1234 turns off and causes the output to float. When clock φ is high, the output buffers the signal at node 1224.
As shown in FIG. 12B, in some embodiments, a split-buffering technique may be used with ΣΔ modulators to avoid inter-stage signal coupling. In modulator 1100, when one buffer is used, the internal signals of the integrators may couple at the outputs of the DACs and thereby degrade the performance of the modulator. With a split-buffer approach, buffers 1236, 1238, and 1240 of FIG. 12B are used to separate each integrator and to avoid coupling, as shown in FIG. 11 B.
Although FIGS. 1 IB and 12B illustrate DACs with multiple outputs, multiple DACs each with a single output that are connected to the same comparator may also be used to implement this aspect of the present invention. Also, although the DACs in FIGS. 12A and 12B are illustrated as incorporating circuitry for creating a high impedance between (i) the DACs and (ii) the capacitors and OTAs as illustrated herein, this high impedance could be created by any suitable circuitry between these points.
In some embodiments, a low jitter external clock may be used and an internal circuit may generate different phases of the clock if the continuous-time modulator is sensitive to clock jitter in the return-to-open circuit.
Comparator 1104 in continuous-time ΣΔ modulators 1110 and 1140 serves two purposes, sampling and comparison, and may be a clocked or a latched comparator. FIG. 13 illustrates one embodiment of a comparator 1104 that may be used in accordance with certain embodiments of the present invention. As shown, comparator 1104 consists of two stages, namely pre-amplifier 1312 and latch 1314. Both stages use the body terminals as inputs. In certain embodiments, because the bodies of both PMOS and NMOS transistors are used to pass signals in both stages, a CMOS process with both n-well and p-well, or a triple-well option, may be used.
As illustrated, pre-amplifier 1312 includes clock signal φ, inverse clock signal φ , and transistors 1320, 1322, 1324, and 1326. The gates of transistors 1320 and 1322 are coupled to clock signal φ, while the gates of transistors 1324 and 1326 are coupled to inverse clock signal φ . As shown, transistors 1320 and 1322 form a differential pair and transistors 1324 and 1326 form an active load. In operation when clock φ is low, transistors 1320 and 1322 turn on and amplify the input. The amplified signal may then be stored in the parasitic capacitors at the output nodes. When clock φ is high, transistors 1320 and 1322 turn off and transistors 1324 and 1326 turn on. Transistors 1324 and 1326 have their body terminal connected to ground. Latch 1314 includes clock signal φ, inverse clock signal φ , transistors 1328 and 1330 (which form a cross-coupled pair), and transistors 1332 and 1334 (which form a cross-coupled pair). When clock φ is high, cross-coupled transistors 1328 and 1330 turn on and the input signal is latched. When clock φ is low, transistors 1328 and 1330 turn off and transistors 1332 and 1334 turn on, which allows for a new input signal to be latched. Latch 1314 may be a regenerative circuit whose speed is proportional to the Gm of the transistors used in latch 1314 and a load capacitor (not shown).
Other embodiments, extensions, and modifications of the ideas presented above are comprehended and within the reach of one versed in the art upon reviewing the present disclosure. Accordingly, the scope of the present invention in its various aspects should not be limited by the examples and embodiments presented above. The individual aspects of the present invention, and the entirety of the invention should be regarded so as to allow for such design modifications and future developments within the scope of the present disclosure. The present invention is limited only by the claims that follow.

Claims

What is claimed is:
1. A digital-to-analog converter (DAC) comprising: a first PMOS transistor having a gate coupled to an input signal, a source coupled to a first reference voltage, a drain, and a body coupled to a bias voltage;
a first NMOS transistor having a gate coupled to the input signal, a drain coupled to the drain of the first PMOS transistor, a source, and a body coupled to a bias voltage; and
a second NMOS transistor having a gate coupled to a clock signal, a drain coupled to the source of the first NMOS transistor, a source coupled to a second reference voltage, and a body coupled to a bias voltage.
2. The DAC of claim 1 , further comprising a second PMOS transistor having a gate coupled to the clock signal, a source coupled to the first reference voltage, a drain coupled to the drain of the first PMOS transistor, and a body coupled to the bias voltage.
3. The DAC of claim 1, further comprising a first buffer, comprising:
a third PMOS transistor having a gate coupled to the drain of the first
PMOS transistor, a source coupled to a first reference voltage, an drain, and a body coupled to a bias voltage;
a third NMOS transistor having a gate coupled to the drain of the first PMOS transistor, a drain coupled to the drain of the third PMOS transistor, a source, and a body coupled to a bias voltage; and
a fourth NMOS transistor having a gate coupled to the clock signal, a drain coupled to the source of the third NMOS transistor, an source coupled to a second reference voltage, and a body coupled to a bias voltage.
4. The DAC of claim 3, further comprising a second buffer, comprising:
a fourth PMOS transistor having a gate coupled to the drain of the first PMOS transistor, a source coupled to a first reference voltage, an drain, and a body coupled to a bias voltage;
a fifth NMOS transistor having a gate coupled to the drain of the first PMOS transistor, a drain coupled to the drain of the fourth PMOS transistor, a source, and a body coupled to a bias voltage; and
a sixth NMOS transistor having a gate coupled to the clock signal, a drain coupled to the source of the fifth NMOS transistor, an source coupled to a second reference voltage, and a body coupled to a bias voltage.
5. The DAC of claim 1 , wherein the first reference voltage is a half volt and the second reference voltage is zero volts.
6. The DAC of claim 1, wherein the DAC is incorporated in a sigma-delta modulator that implements a return-to-open technique.
7. The DAC of claim 6, wherein the sigma-delta modulator comprises a operational transconductance amplifier, comprising:
an active load;
a differential pair of transistors having a first transistor and a second transistor, each of the first transistor and the second transistor having a source, having a gate coupled to the first input of the OTA, having a body coupled to a bias voltage, and having a drain coupled to the first output of the OTA and the active load; and a level shift bias circuit that creates a common mode feedback and that is coupled to the drain of the first transistor, the drain of the second transistor, and the active load.
8. A digital-to-analog converter comprising:
a NMOS transistor having a gate coupled to an input signal, a source coupled to a first reference voltage, a drain, and a body coupled to a bias voltage;
a first PMOS transistor having a gate coupled to the input signal, a drain coupled to the drain of the NMOS transistor, a source, and a body coupled to a bias voltage; and
a second PMOS transistor having a gate coupled to a clock signal, a drain coupled to the source of the first PMOS transistor, a source coupled to a second reference voltage, and a body coupled to a bias voltage.
9. The DAC of claim 8, further comprising a second NMOS transistor having a gate coupled to the clock signal, a source coupled to the first reference voltage, a drain coupled to the source of the PMOS transistor, and a body coupled to the bias voltage.
10. The DAC of claim 8, further comprising a first buffer, comprising:
a third NMOS transistor having a gate coupled to the drain of the first NMOS transistor, a source coupled to a first reference voltage, an drain, and a body coupled to a bias voltage;
a third PMOS transistor having a gate coupled to the drain of the first
NMOS transistor, a drain coupled to the drain of the third NMOS transistor, a source, and a body coupled to a bias voltage; and a fourth PMOS transistor having a gate coupled to the clock signal, a drain coupled to the source of the third PMOS transistor, a source coupled to a second reference voltage, and a body coupled to a bias voltage.
11. The DAC of claim 10, further comprising a second buffer, comprising:
a fourth NMOS transistor having a gate coupled to the drain of the first NMOS transistor, a source coupled to a first reference voltage, an drain, and a body coupled to a bias voltage;
a fifth PMOS transistor having a gate coupled to the drain of the first
NMOS transistor, a drain coupled to the drain of the fourth NMOS transistor, a source, and a body coupled to a bias voltage; and
a sixth PMOS transistor having a gate coupled to the clock signal, a drain coupled to the source of the fifth PMOS transistor, a source coupled to a second reference voltage, and a body coupled to a bias voltage.
12. The DAC of claim 8, wherein the first reference voltage is a half volt and the second reference voltage is zero volts.
13. The DAC of claim 8, wherein the DAC is incorporated in a sigma-delta modulator that implements a return-to-open technique.
14. The DAC of claim 13, wherein the sigma-delta modulator comprises a operational transconductance amplifier having a first input and a first output, comprising:
an active load; a differential pair of transistors having a first transistor and a second transistor, each of the first transistor and the second transistor having a source, having a gate coupled to the first input of the OTA, having a body coupled to a bias voltage, and having a drain coupled to the first output of the OTA and the active load; and
a level shift bias circuit that creates a common mode feedback and that is coupled to the drain of the first transistor, the drain of the second transistor, and the active load.
15. A comparator comprising:
a differential pair of transistors, wherein each transistor has a body coupled to an input signal, a gate coupled to a clock signal, a source coupled to a first reference voltage, and a drain;
an active load coupled to the drain of each transistor of the differential pair of transistors;
a first cross-coupled pair of transistors, wherein each transistor has a source coupled to the first reference voltage, a gate coupled to an inverse of the clock signal, and a drain, and wherein the body of one of the transistors of the first cross- coupled pair of transistors is coupled to the drain of the other of the transistors of the first cross-coupled pair of transistors, and the body of the other of the transistors of the first cross-coupled pair of transistors is coupled to the drain of the one of the transistors of the first cross-coupled pair of transistors; and
a second cross-coupled pair of transistors, wherein each transistor has a source coupled to a second first reference voltage, a gate coupled to the clock signal, and a drain coupled to the drains of the first cross-coupled pair of transistors, and wherein the body of one of the transistors of the second cross-coupled pair of transistors is coupled to the drain of the other of the transistors of the second cross- coupled pair of transistors, and the body of the other of the transistors of the second cross-coupled pair of transistors is coupled to the drain of the one of the transistors of the second cross-coupled pair of transistors.
16. The comparator of claim 15, wherein the first reference voltage is a half volt and the second reference voltage is zero volts.
17. The comparator of claim 15, wherein the DAC is incorporated in a sigma-delta modulator that implements a return-to-open technique.
18. The comparator of claim 17, wherein the sigma-delta modulator comprises a operational transconductance amplifier having a first input and a first output, comprising:
an active load;
a differential pair of transistors having a first transistor and a second transistor, each of the first transistor and the second transistor having a source, having a gate coupled to the first input of the OTA, having a body coupled to a bias voltage, and having a drain coupled to the first output of the OTA and the active load; and
a level shift bias circuit that creates a common mode feedback and that is coupled to the drain of the first transistor, the drain of the second transistor, and the active load.
19. A sigma-delta modulator, comprising:
a first operational transconductance amplifier (OTA) having a first input and a first output;
a capacitor coupled having a first side and a second side, wherein the first side is coupled to the first input of the first OTA and the second side is coupled to the first output of the first OTA; a comparator having an input coupled to the first output of the first OTA, having a clock input coupled to a clock signal, and having an output;
a digital-to-analog converter having an input coupled to the output of the comparator and having an output; and
a resistor having a first side and a second side, wherein the first side is coupled to the output of the digital-to-analog converter and the second side is coupled to the first input of the first OTA and the first side of the capacitor;
wherein the coupling, between (i) the digital-to-analog converter and (ii) the first side of the capacitor and the first input of the first OTA, enters a high impedance state based on the clock signal.
20. The sigma-delta modulator of claim 1 , further comprising a second OTA.
21. A sigma-delta modulator, comprising:
a plurality of operational transconductance amplifiers (OTAs), each having a first input and a first output;
a plurality of capacitors, each having a first side and a second side, wherein the first side of each of the plurality of capacitors is coupled to the first input of a corresponding one of the plurality of OTAs and the second side of each of the plurality of capacitors is coupled to the first output of the corresponding one of the plurality of OTAs;
a comparator having an input coupled to the first output of one of the plurality of OTAs, having a clock input coupled to a clock signal, and having an output;
a digital-to-analog converter having an input coupled to the output of the comparator and having a plurality of outputs; and a plurality of resistors, each coupled between a corresponding one of the plurality of outputs of the digital-to-analog converter and the first input of one of the corresponding plurality of OTAs,
wherein each coupling, between (i) a corresponding one of the plurality of outputs of the digital-to-analog converter and (ii) the first side of the corresponding capacitor and the first input of the corresponding one of the plurality of OTAs, enters a high impedance state based on the clock signal.
22. A sigma-delta modulator, comprising:
a plurality of operational transconductance amplifiers (OTAs), each having a first input and a first output;
a plurality of capacitors, each having a first side and a second side, wherein the first side of each of the plurality of capacitors is coupled to the first input of a corresponding one of the plurality of OTAs and the second side of each of the plurality of capacitors is coupled to the first output of the corresponding one of the plurality of OTAs;
a comparator having an input coupled to the first output of one of the plurality of OTAs, having a clock input coupled to a clock signal, and having an output;
a plurality of digital-to-analog converters, each having an input coupled to the output of the comparator and having an output; and
a plurality of resistors, each coupled between the output of a corresponding one of the plurality of digital-to-analog converters and the first input of one of the corresponding plurality of OTAs,
wherein each coupling, between (i) the output of a corresponding one of the plurality of digital-to-analog converters and (ii) the first side of the corresponding capacitor and the first input of the corresponding one of the plurality of OTAs, enters a high impedance state based on the clock signal.
PCT/US2005/033623 2004-09-20 2005-09-20 Low voltage digital to analog converter, comparator, and sigma-delta modulator circuits WO2006044095A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US11/663,378 US8305247B2 (en) 2004-09-20 2005-09-20 Low voltage digital to analog converter, comparator and sigma-delta modulator circuits
US13/633,245 US8704553B2 (en) 2004-09-20 2012-10-02 Low voltage comparator circuits

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
US61160104P 2004-09-20 2004-09-20
US60/611601 2004-09-20
US62707004P 2004-11-12 2004-11-12
US60/627070 2004-11-12
US70446605P 2005-08-01 2005-08-01
US60/704466 2005-08-01

Related Child Applications (2)

Application Number Title Priority Date Filing Date
US11/663,378 A-371-Of-International US8305247B2 (en) 2004-09-20 2005-09-20 Low voltage digital to analog converter, comparator and sigma-delta modulator circuits
US13/633,245 Division US8704553B2 (en) 2004-09-20 2012-10-02 Low voltage comparator circuits

Publications (1)

Publication Number Publication Date
WO2006044095A1 true WO2006044095A1 (en) 2006-04-27

Family

ID=36090354

Family Applications (4)

Application Number Title Priority Date Filing Date
PCT/US2005/033885 WO2006034371A2 (en) 2004-09-20 2005-09-20 Low voltage operational transconductance amplifier circuits
PCT/US2005/033736 WO2006034311A2 (en) 2004-09-20 2005-09-20 Low voltage track and hold circuits
PCT/US2005/033741 WO2006034313A1 (en) 2004-09-20 2005-09-20 Low voltage operational transconductance amplifier circuits
PCT/US2005/033623 WO2006044095A1 (en) 2004-09-20 2005-09-20 Low voltage digital to analog converter, comparator, and sigma-delta modulator circuits

Family Applications Before (3)

Application Number Title Priority Date Filing Date
PCT/US2005/033885 WO2006034371A2 (en) 2004-09-20 2005-09-20 Low voltage operational transconductance amplifier circuits
PCT/US2005/033736 WO2006034311A2 (en) 2004-09-20 2005-09-20 Low voltage track and hold circuits
PCT/US2005/033741 WO2006034313A1 (en) 2004-09-20 2005-09-20 Low voltage operational transconductance amplifier circuits

Country Status (2)

Country Link
US (5) US8030999B2 (en)
WO (4) WO2006034371A2 (en)

Families Citing this family (109)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4682750B2 (en) 2005-08-22 2011-05-11 ソニー株式会社 DA converter
JP4730568B2 (en) * 2006-07-19 2011-07-20 日本電気株式会社 Automatic output conductance adjustment circuit and filter circuit of differential current output type circuit
US7382307B2 (en) 2006-10-03 2008-06-03 Atmel Corpporation Pipelined analog-to-digital converter having a power optimized programmable data rate
US7595691B2 (en) * 2007-09-04 2009-09-29 Himax Technologies Limited Pre-amplifier for a receiver and a method therefor
US8143947B2 (en) * 2008-03-06 2012-03-27 National Institute Of Advanced Industrial Science And Technology Semiconductor differential amplifier
US8026968B2 (en) 2008-04-11 2011-09-27 Aptina Imaging Corporation Method and apparatus providing dynamic boosted control signal for a pixel
EP2110946A1 (en) * 2008-04-18 2009-10-21 STMicroelectronics (Grenoble) SAS Differential RF amplifier
US8203383B2 (en) * 2008-11-24 2012-06-19 Texas Instruments Incorporated Reducing the effect of bulk leakage currents
US7893766B1 (en) 2009-09-10 2011-02-22 International Business Machines Corporation Adaptive common mode bias for differential amplifier input circuits
US8134407B2 (en) * 2009-11-25 2012-03-13 Analog Devices, Inc. Enhancing dual op-amps for differential connections
TW201128918A (en) * 2010-02-12 2011-08-16 Ind Tech Res Inst Charge pump and phase-detecting apparatus, phase-locked loop and delay-locked loop using the same
US9288089B2 (en) 2010-04-30 2016-03-15 Ecole Polytechnique Federale De Lausanne (Epfl) Orthogonal differential vector signaling
US9077386B1 (en) 2010-05-20 2015-07-07 Kandou Labs, S.A. Methods and systems for selection of unions of vector signaling codes for power and pin efficient chip-to-chip communication
US9288082B1 (en) * 2010-05-20 2016-03-15 Kandou Labs, S.A. Circuits for efficient detection of vector signaling codes for chip-to-chip communication using sums of differences
US9985634B2 (en) 2010-05-20 2018-05-29 Kandou Labs, S.A. Data-driven voltage regulator
US9124557B2 (en) 2010-05-20 2015-09-01 Kandou Labs, S.A. Methods and systems for chip-to-chip communication with reduced simultaneous switching noise
US9251873B1 (en) 2010-05-20 2016-02-02 Kandou Labs, S.A. Methods and systems for pin-efficient memory controller interface using vector signaling codes for chip-to-chip communications
US8593305B1 (en) 2011-07-05 2013-11-26 Kandou Labs, S.A. Efficient processing and detection of balanced codes
US9667379B2 (en) 2010-06-04 2017-05-30 Ecole Polytechnique Federale De Lausanne (Epfl) Error control coding for orthogonal differential vector signaling
US9035704B2 (en) * 2010-10-01 2015-05-19 Northrop Grumman Systems Corporation High impedance microwave electronics
US8344795B2 (en) 2011-01-20 2013-01-01 International Business Machines Corporation Self-calibrated, broadband, tunable, active filter with unity gain cells for multi-standard and/or multiband channel selection
US8350738B2 (en) 2011-01-20 2013-01-08 International Business Machines Corporation Track and hold amplifiers and digital calibration for analog-to-digital converters
WO2012139079A2 (en) 2011-04-07 2012-10-11 Colburn Joseph S Tunable impedance surfaces
CN103636122B (en) 2011-04-07 2016-06-15 Hrl实验室有限责任公司 Non-foster circuit
US9407239B2 (en) 2011-07-06 2016-08-02 Hrl Laboratories, Llc Wide bandwidth automatic tuning circuit
JP5838650B2 (en) * 2011-08-16 2016-01-06 株式会社ソシオネクスト Output circuit
US9669427B2 (en) * 2012-01-24 2017-06-06 Texas Instruments Incorporated Methods and systems for ultrasound control with bi-directional transistor
US10103445B1 (en) 2012-06-05 2018-10-16 Hrl Laboratories, Llc Cavity-backed slot antenna with an active artificial magnetic conductor
US8823450B2 (en) 2012-07-19 2014-09-02 Honeywell International Inc. Multiple-output transconductance amplifier based instrumentation amplifier
WO2014124450A1 (en) 2013-02-11 2014-08-14 Kandou Labs, S.A. Methods and systems for high bandwidth chip-to-chip communications interface
US9356586B2 (en) 2013-03-12 2016-05-31 Qualcomm Incorporated Circuit and method to extend a signal comparison voltage range
KR102241045B1 (en) 2013-04-16 2021-04-19 칸도우 랩스 에스에이 Methods and systems for high bandwidth communications interface
US9112462B2 (en) 2013-05-15 2015-08-18 Honeywell International Inc. Variable-gain dual-output transconductance amplifier-based instrumentation amplifiers
US9020458B2 (en) * 2013-05-23 2015-04-28 Qualcomm Incorporated Mixer with channel impedance equalization
WO2014210074A1 (en) 2013-06-25 2014-12-31 Kandou Labs SA Vector signaling with reduced receiver complexity
JP6392603B2 (en) * 2013-09-27 2018-09-19 株式会社半導体エネルギー研究所 Semiconductor device
CN103560792B (en) * 2013-10-11 2016-11-09 华为技术有限公司 A kind of comparator and analog-digital converter
KR101619211B1 (en) * 2013-12-18 2016-05-10 현대자동차 주식회사 Difference amplifier
US9806761B1 (en) 2014-01-31 2017-10-31 Kandou Labs, S.A. Methods and systems for reduction of nearest-neighbor crosstalk
EP3100424B1 (en) 2014-02-02 2023-06-07 Kandou Labs S.A. Method and apparatus for low power chip-to-chip communications with constrained isi ratio
US9705201B2 (en) 2014-02-24 2017-07-11 Hrl Laboratories, Llc Cavity-backed artificial magnetic conductor
EP3672176B1 (en) 2014-02-28 2022-05-11 Kandou Labs, S.A. Clock-embedded vector signaling codes
US9246477B2 (en) * 2014-03-27 2016-01-26 Qualcomm Incorporated Systems and methods for common mode level shifting
CN103944554B (en) * 2014-04-16 2017-01-04 华为技术有限公司 A kind of level shifting circuit and digital to analog converter
US9509437B2 (en) 2014-05-13 2016-11-29 Kandou Labs, S.A. Vector signaling code with improved noise margin
US9148087B1 (en) 2014-05-16 2015-09-29 Kandou Labs, S.A. Symmetric is linear equalization circuit with increased gain
US9852806B2 (en) 2014-06-20 2017-12-26 Kandou Labs, S.A. System for generating a test pattern to detect and isolate stuck faults for an interface using transition coding
US9112550B1 (en) 2014-06-25 2015-08-18 Kandou Labs, SA Multilevel driver for high speed chip-to-chip communications
CN106797352B (en) 2014-07-10 2020-04-07 康杜实验室公司 High signal-to-noise characteristic vector signaling code
US9425769B1 (en) 2014-07-18 2016-08-23 Hrl Laboratories, Llc Optically powered and controlled non-foster circuit
WO2016014423A1 (en) 2014-07-21 2016-01-28 Kandou Labs S.A. Multidrop data transfer
US9571052B1 (en) 2014-07-21 2017-02-14 Linear Technology Corporation Transconductance (gm) boosting transistor arrangement
KR101949964B1 (en) 2014-08-01 2019-02-20 칸도우 랩스 에스에이 Orthogonal differential vector signaling codes with embedded clock
WO2016026049A1 (en) * 2014-08-21 2016-02-25 Chris Evans System and method for secure entry
US10181840B1 (en) * 2014-08-21 2019-01-15 National Technology & Engineering Solutions Of Sandia, Llc Gm-C filter and multi-phase clock circuit
US10193233B1 (en) 2014-09-17 2019-01-29 Hrl Laboratories, Llc Linearly polarized active artificial magnetic conductor
US9503121B2 (en) * 2014-10-17 2016-11-22 Infineon Technologies Ag Very high dynamic-range switched capacitor ADC with large input impedance for applications tolerating increased distortion and noise at large input signal levels
US9674014B2 (en) 2014-10-22 2017-06-06 Kandou Labs, S.A. Method and apparatus for high speed chip-to-chip communications
CN104506150B (en) * 2014-10-30 2017-11-17 华为技术有限公司 A kind of rail-to-rail operational amplifier of ultra-low operating voltage and its Differential Input amplification grade circuit and output-stage circuit
US9397622B2 (en) * 2014-10-31 2016-07-19 Stmicroelectronics International N.V. Programmable hysteresis comparator
KR102372931B1 (en) 2015-06-26 2022-03-11 칸도우 랩스 에스에이 High speed communications system
US10055372B2 (en) 2015-11-25 2018-08-21 Kandou Labs, S.A. Orthogonal differential vector signaling codes with embedded clock
US9998077B2 (en) 2015-12-23 2018-06-12 Qualcomm Incorporated Amplifier with nonlinearity compensation
US10003315B2 (en) 2016-01-25 2018-06-19 Kandou Labs S.A. Voltage sampler driver with enhanced high-frequency gain
US10003454B2 (en) 2016-04-22 2018-06-19 Kandou Labs, S.A. Sampler with low input kickback
WO2017185070A1 (en) 2016-04-22 2017-10-26 Kandou Labs, S.A. Calibration apparatus and method for sampler with adjustable high frequency gain
CN115085727A (en) 2016-04-22 2022-09-20 康杜实验室公司 High performance phase locked loop
US10153591B2 (en) 2016-04-28 2018-12-11 Kandou Labs, S.A. Skew-resistant multi-wire channel
US10193716B2 (en) 2016-04-28 2019-01-29 Kandou Labs, S.A. Clock data recovery with decision feedback equalization
WO2017189931A1 (en) 2016-04-28 2017-11-02 Kandou Labs, S.A. Vector signaling codes for densely-routed wire groups
EP3449606A4 (en) 2016-04-28 2019-11-27 Kandou Labs S.A. Low power multilevel driver
US10199997B2 (en) * 2016-06-09 2019-02-05 Qualcomm Incorporated Source-degenerated amplification stage with rail-to-rail output swing
IT201600076746A1 (en) * 2016-07-21 2018-01-21 St Microelectronics Srl HIGH SPEED COMPARATOR TIME COMPARATOR CIRCUIT
US9906358B1 (en) 2016-08-31 2018-02-27 Kandou Labs, S.A. Lock detector for phase lock loop
US10411922B2 (en) 2016-09-16 2019-09-10 Kandou Labs, S.A. Data-driven phase detector element for phase locked loops
US10200188B2 (en) 2016-10-21 2019-02-05 Kandou Labs, S.A. Quadrature and duty cycle error correction in matrix phase lock loop
US10372665B2 (en) 2016-10-24 2019-08-06 Kandou Labs, S.A. Multiphase data receiver with distributed DFE
US10200218B2 (en) 2016-10-24 2019-02-05 Kandou Labs, S.A. Multi-stage sampler with increased gain
FR3059492A1 (en) * 2016-11-29 2018-06-01 Stmicroelectronics (Grenoble 2) Sas METHOD AND APPARATUS FOR AUTOPOLARIZED AND SELF - RIGGED COMMON MODE AMPLIFICATION
US10116468B1 (en) 2017-06-28 2018-10-30 Kandou Labs, S.A. Low power chip-to-chip bidirectional communications
US10686583B2 (en) 2017-07-04 2020-06-16 Kandou Labs, S.A. Method for measuring and correcting multi-wire skew
EP3429083B1 (en) * 2017-07-13 2020-09-02 ams International AG Method and circuit for current integration
US10411652B2 (en) 2017-07-21 2019-09-10 Qualcomm Incorporated Amplifier bias technique
US9971378B1 (en) * 2017-07-25 2018-05-15 Inphi Corporation Method and device for high-speed sub-picosecond linear clock phase detection
US10203226B1 (en) 2017-08-11 2019-02-12 Kandou Labs, S.A. Phase interpolation circuit
US10326623B1 (en) 2017-12-08 2019-06-18 Kandou Labs, S.A. Methods and systems for providing multi-stage distributed decision feedback equalization
US10355646B2 (en) * 2017-12-20 2019-07-16 Globalfoundries Inc. Power amplifier for millimeter wave devices
US10554380B2 (en) 2018-01-26 2020-02-04 Kandou Labs, S.A. Dynamically weighted exclusive or gate having weighted output segments for phase detection and phase interpolation
US10498301B2 (en) * 2018-04-27 2019-12-03 Taiwan Semiconductor Manufacturing Co., Ltd. Line drivers for wireline transmission devices
US10931249B2 (en) 2018-06-12 2021-02-23 Kandou Labs, S.A. Amplifier with adjustable high-frequency gain using varactor diodes
US10742451B2 (en) 2018-06-12 2020-08-11 Kandou Labs, S.A. Passive multi-input comparator for orthogonal codes on a multi-wire bus
US10855297B2 (en) 2018-06-27 2020-12-01 Rambus Inc. Phase rotator non-linearity reduction
KR102048150B1 (en) * 2018-06-28 2019-11-22 주식회사 에프램 A Output Level Detection Circuit
KR102064081B1 (en) * 2018-07-29 2020-01-08 주식회사 에프램 A Current Limiting Resistor Control Amplifier
CN113169714A (en) 2018-09-10 2021-07-23 康杜实验室公司 Programmable continuous time linear equalizer with stable high frequency peaking function for controlling slicer working current
US11024952B1 (en) 2019-01-25 2021-06-01 Hrl Laboratories, Llc Broadband dual polarization active artificial magnetic conductor
US10608849B1 (en) 2019-04-08 2020-03-31 Kandou Labs, S.A. Variable gain amplifier and sampler offset calibration without clock recovery
US10574487B1 (en) 2019-04-08 2020-02-25 Kandou Labs, S.A. Sampler offset calibration during operation
US10721106B1 (en) 2019-04-08 2020-07-21 Kandou Labs, S.A. Adaptive continuous time linear equalization and channel bandwidth control
US10680634B1 (en) 2019-04-08 2020-06-09 Kandou Labs, S.A. Dynamic integration time adjustment of a clocked data sampler using a static analog calibration circuit
TWI720773B (en) * 2020-01-08 2021-03-01 益力半導體股份有限公司 Low-input impedance current-mode sample and hold circuit and 2-1 mash delta-sigma modulator
IT202000000844A1 (en) * 2020-01-17 2021-07-17 St Microelectronics Srl Switching converter with adaptive compensation
CN112039492B (en) * 2020-08-06 2021-04-27 浙江大学 High-linearity transconductance amplifier applied to physiological signal filter
CN112865800B (en) * 2020-12-31 2024-04-02 瑞声科技(南京)有限公司 Sigma-delta ADC modulator for optimizing OTA and electronic equipment
US11349460B1 (en) 2021-03-03 2022-05-31 Saudi Arabian Oil Company Current-mode Schmitt trigger using current output stages
US11349435B1 (en) 2021-03-03 2022-05-31 Saudi Arabian Oil Company Current-mode square wave oscillator
US11303484B1 (en) 2021-04-02 2022-04-12 Kandou Labs SA Continuous time linear equalization and bandwidth adaptation using asynchronous sampling
US11374800B1 (en) 2021-04-14 2022-06-28 Kandou Labs SA Continuous time linear equalization and bandwidth adaptation using peak detector
US11456708B1 (en) 2021-04-30 2022-09-27 Kandou Labs SA Reference generation circuit for maintaining temperature-tracked linearity in amplifier with adjustable high-frequency gain

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040108879A1 (en) * 2000-12-07 2004-06-10 Soo-Chang Choi Comparison apparatus operated at a low voltage
US20040113669A1 (en) * 2002-12-12 2004-06-17 Wodnicki Robert G. Ultrasound transmitter with voltage-controlled rise/fall time variation

Family Cites Families (50)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US93381A (en) * 1869-08-03 Improved railway-car coupling
US108879A (en) * 1870-11-01 Improvement in stereotyping
US113669A (en) * 1871-04-11 Improvement in ruffle-guides-and band-folders for sewing-machines
JPS56137598A (en) * 1980-03-27 1981-10-27 Victor Co Of Japan Ltd Sample hold circuit
US4833473A (en) * 1987-10-05 1989-05-23 Harris Semiconductor Patents, Inc. Digital to analog converter with switch function compensation
US5245223A (en) * 1992-03-17 1993-09-14 Hewlett-Packard Company CMOS latching comparator
US5644257A (en) * 1993-03-24 1997-07-01 Crystal Semiconductor Corporation Sampling circuit charge management
JP3569310B2 (en) * 1993-10-14 2004-09-22 株式会社ルネサステクノロジ Semiconductor storage device
US5408235A (en) * 1994-03-07 1995-04-18 Intel Corporation Second order Sigma-Delta based analog to digital converter having superior analog components and having a programmable comb filter coupled to the digital signal processor
US5600322A (en) * 1994-04-29 1997-02-04 Analog Devices, Inc. Low-voltage CMOS analog-to-digital converter
US5764101A (en) * 1995-08-23 1998-06-09 National Semiconductor Corporation Rail-to-rail input common mode range differential amplifier that operates with very low rail-to-rail voltages
US6147541A (en) * 1996-10-02 2000-11-14 Endress + Hauser Gmbh + Co. Monolithic MOS-SC circuit
JP3063657B2 (en) * 1996-12-28 2000-07-12 日本電気株式会社 Sample hold circuit
US5920211A (en) * 1997-03-27 1999-07-06 Lsi Logic Corporation Fully digital clock synthesizer
US6147519A (en) * 1997-10-17 2000-11-14 Photobit Corporation Low-voltage comparator with wide input voltage swing
US6020769A (en) * 1997-10-17 2000-02-01 Lucent Technologies, Inc. Low voltage sample and hold circuits
US5982205A (en) 1997-10-17 1999-11-09 Lucent Technologies, Inc. Low voltage sample and hold circuits
US5973518A (en) * 1997-10-17 1999-10-26 Lucent Technologies, Inc. Low voltage sample and hold circuit
US6111467A (en) * 1998-05-04 2000-08-29 Tritech Microelectronics, Ltd. Circuit for time constant tuning of gm-C filters
US6259316B1 (en) * 1998-05-29 2001-07-10 Texas Instruments Incorporated Low voltage buffer amplifier for high speed sample and hold applications
US6169427B1 (en) * 1998-12-10 2001-01-02 National Semiconductor Corporation Sample and hold circuit having single-ended input and differential output and method
US6147522A (en) * 1998-12-31 2000-11-14 Cirrus Logic, Inc. Reference voltage circuitry for use in switched-capacitor applications
US6633249B1 (en) * 1999-08-06 2003-10-14 Insyte Innovative Systems & Technology Corporation Low power, scalable analog to digital converter having circuit for compensating system non-linearity
US6529070B1 (en) * 1999-10-25 2003-03-04 Texas Instruments Incorporated Low-voltage, broadband operational amplifier
US6727729B2 (en) * 2000-09-11 2004-04-27 Broadcom Corporation Linear buffer
US6538491B1 (en) * 2000-09-26 2003-03-25 Oki America, Inc. Method and circuits for compensating the effect of switch resistance on settling time of high speed switched capacitor circuits
US6617921B2 (en) * 2000-11-20 2003-09-09 Texas Instruments Incorporated High output swing comparator stage
GB2371159A (en) * 2001-01-12 2002-07-17 Jennic Ltd A high-speed CMOS low-voltage differential signal receiver
DE10142707A1 (en) * 2001-08-31 2003-04-03 Infineon Technologies Ag Multistage differential amplifier includes current source that additionally feeds current into feedback loop, to prevent current mirror from being switched OFF
US6570516B1 (en) * 2001-11-09 2003-05-27 Texas Instruments Incorporated Multi-output DAC and method using single DAC and multiple s/h circuits
US6862438B2 (en) * 2002-03-25 2005-03-01 Broadcom Corporation Programmable gain amplifier (PGA) with AGC in receiver section
US6614301B2 (en) * 2002-01-31 2003-09-02 Intel Corporation Differential amplifier offset adjustment
US6614372B1 (en) * 2002-02-12 2003-09-02 Intel Corporation (N-1)/n current reduction scheme in a n-to-one parallel-to-serial conversion
GB2416080A (en) * 2002-05-20 2006-01-11 Micron Technology Inc Increasing Drive Strength and reducing propagation delays through the use of feedback
US6933744B2 (en) * 2002-06-11 2005-08-23 The Regents Of The University Of Michigan Low-leakage integrated circuits and dynamic logic circuits
AU2003298306A1 (en) 2002-11-22 2004-06-18 Walter Snoeijs Track and hold circuit
JP2006522539A (en) 2003-03-28 2006-09-28 コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ Track and hold circuit
US7088178B1 (en) * 2003-06-19 2006-08-08 University Of Rochester High-gain, bulk-driven operational amplifiers for system-on-chip applications
US7227383B2 (en) * 2004-02-19 2007-06-05 Mosaid Delaware, Inc. Low leakage and data retention circuitry
US7053712B2 (en) * 2004-07-30 2006-05-30 International Business Machines Corporation Method and apparatus for controlling common-mode output voltage in fully differential amplifiers
US7164291B2 (en) * 2004-08-11 2007-01-16 Texas Instruments Incorporated Integrated header switch with low-leakage PMOS and high-leakage NMOS transistors
US7086176B2 (en) * 2004-10-12 2006-08-08 Hsin-Yun Lin Hair dryer hot air generator retainer
US8085067B1 (en) * 2005-12-21 2011-12-27 Cypress Semiconductor Corporation Differential-to-single ended signal converter circuit and method
DE112006003542B4 (en) * 2005-12-27 2016-08-04 Analog Devices Inc. Analog-to-digital converter system with rotary flash and process
JP2007336203A (en) * 2006-06-14 2007-12-27 Toshiba Corp Comparator circuit
US7504877B1 (en) * 2006-12-15 2009-03-17 Xilinx, Inc. Charge pump and voltage regulator for body bias voltage
US7372392B1 (en) * 2007-02-26 2008-05-13 National Semiconductor Corporation Charge balancing method in a current input ADC
US7697365B2 (en) * 2007-07-13 2010-04-13 Silicon Storage Technology, Inc. Sub volt flash memory system
CN101657972A (en) * 2007-08-28 2010-02-24 松下电器产业株式会社 D/A converter, differential switch, semiconductor integrated circuit, video equipment and communication equipment
US7768242B2 (en) * 2007-10-01 2010-08-03 Silicon Laboratories Inc. DC/DC boost converter with resistorless current sensing

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040108879A1 (en) * 2000-12-07 2004-06-10 Soo-Chang Choi Comparison apparatus operated at a low voltage
US20040113669A1 (en) * 2002-12-12 2004-06-17 Wodnicki Robert G. Ultrasound transmitter with voltage-controlled rise/fall time variation

Also Published As

Publication number Publication date
US8704553B2 (en) 2014-04-22
WO2006034371A2 (en) 2006-03-30
US20080191802A1 (en) 2008-08-14
WO2006034311A2 (en) 2006-03-30
US7847633B2 (en) 2010-12-07
US20090303094A1 (en) 2009-12-10
US8030999B2 (en) 2011-10-04
WO2006034311A3 (en) 2008-10-09
WO2006034313A1 (en) 2006-03-30
WO2006034371A3 (en) 2006-10-12
US20130088262A1 (en) 2013-04-11
US8305247B2 (en) 2012-11-06
US20090015329A1 (en) 2009-01-15
US20080258826A1 (en) 2008-10-23
US8441287B2 (en) 2013-05-14

Similar Documents

Publication Publication Date Title
US8305247B2 (en) Low voltage digital to analog converter, comparator and sigma-delta modulator circuits
Kinget Scaling analog circuits into deep nanoscale CMOS: Obstacles and ways to overcome them
US10491177B2 (en) Multi-stage and feed forward compensated complementary current field effect transistor amplifiers
US7911257B2 (en) MOSFET parametric amplifier
US8049653B2 (en) Amplifier and analog/digital converter
CN107046411B (en) Switched capacitor circuit
US7474154B1 (en) Bias device clamping circuit for fast over-range recovery
US6677799B1 (en) Integrator with high gain and fast transient response
US20080079474A1 (en) Signal conditioning circuit, a comparator including such a conditioning circuit and a successive approximation converter including such a circuit
Wang et al. A micropower delta-sigma modulator based on a self-biased super inverter for neural recording systems
Chatterjee et al. A 0.5 V filter with PLL-based tuning in 0.18/spl mu/m CMOS
Vieru et al. An ultra low voltage sigma delta modulator with inverter based scalable amplifier
KR101092699B1 (en) Dynamically-biased starved inverters and low-power delta sigma modulators implemented thereof
Kinget et al. Ultra-low voltage analog design techniques for nanoscale CMOS technologies
Yavari et al. Very low-voltage, low-power and fast-settling OTA for switched-capacitor applications
US7151363B1 (en) High PSRR, fast settle time voltage regulator
Pelgrom Sample-and-Hold Circuits
JP4255821B2 (en) Current switching logic circuit
Sung et al. A comparison of second-order sigma-delta modulator between switched-capacitor and switched-current techniques
Thanachayanont et al. Low-voltage, rail-to-rail, G/sub m/-enhanced pseudo-differential class-AB OTA
Li Improvement of frequency performance of fully differential operational amplifier for switched-capacitor application
Oliaei Oversampled gain-boosting
Chatterjee Analog circuit design techniques at 0.5 V
Michel et al. Ultra low voltage ΔΣ modulation using biased inverters in 130nm CMOS
Jee et al. A low-voltage OP amp with digitally controlled algorithmic approximation

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KM KP KR KZ LC LK LR LS LT LU LV LY MA MD MG MK MN MW MX MZ NA NG NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SM SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IS IT LT LU LV MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG

121 Ep: the epo has been informed by wipo that ep was designated in this application
NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase
WWE Wipo information: entry into national phase

Ref document number: 11663378

Country of ref document: US