WO2006093886A1 - Multiple level programming in a non-volatile memory device - Google Patents
Multiple level programming in a non-volatile memory device Download PDFInfo
- Publication number
- WO2006093886A1 WO2006093886A1 PCT/US2006/006882 US2006006882W WO2006093886A1 WO 2006093886 A1 WO2006093886 A1 WO 2006093886A1 US 2006006882 W US2006006882 W US 2006006882W WO 2006093886 A1 WO2006093886 A1 WO 2006093886A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- memory
- word line
- programming
- block
- write operation
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
- G11C16/349—Arrangements for evaluating degradation, retention or wearout, e.g. by counting erase cycles
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/56—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
- G11C11/5621—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
- G11C11/5628—Programming or writing circuits; Data input circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0483—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells having several storage transistors connected in series
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
- G11C16/3436—Arrangements for verifying correct programming or erasure
- G11C16/3454—Arrangements for verifying correct programming or for detecting overprogrammed cells
- G11C16/3459—Circuits or methods to verify correct programming of nonvolatile memory cells
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/34—Determination of programming status, e.g. threshold voltage, overprogramming or underprogramming, retention
- G11C16/3418—Disturbance prevention or evaluation; Refreshing of disturbed memory data
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2211/00—Indexing scheme relating to digital stores characterized by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C2211/56—Indexing scheme relating to G11C11/56 and sub-groups for features not covered by these groups
- G11C2211/564—Miscellaneous aspects
- G11C2211/5648—Multilevel memory programming, reading or erasing operations wherein the order or sequence of the operations is relevant
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2216/00—Indexing scheme relating to G11C16/00 and subgroups, for features not directly covered by these groups
- G11C2216/12—Reading and writing aspects of erasable programmable read-only memories
- G11C2216/14—Circuits or methods to write a page or sector of information simultaneously into a nonvolatile memory, typically a complete row or word line in flash memory
Definitions
- the present invention relates generally to memory devices and in particular the present invention relates to non-volatile memory devices.
- RAM random-access memory
- ROM read only memory
- DRAM dynamic random access memory
- SDRAM synchronous dynamic random access memory
- flash memory flash memory
- Flash memory devices have developed into a popular source of non- volatile memory for a wide range of electronic applications. Flash memory devices typically use a one-transistor memory cell that allows for high memory densities, high reliability, and low power consumption. Common uses for flash memory include personal computers, personal digital assistants (PDAs), digital cameras, and cellular telephones. Program code and system data such as a basic input/output system (BIOS) are typically stored in flash memory devices for use in personal computer systems. As the performance and complexity of electronic systems increase, the requirement for additional memory in a system also increases. However, in order to continue to reduce the costs of the system, the parts count must be kept to a minimum. This can be accomplished by increasing the memory density of an integrated circuit.
- BIOS basic input/output system
- Memory density can be increased by decreasing the distance between the floating gate cells and by decreasing the size of the cells. Additionally, using multi-level cells (MLC) can increase the amount of data stored in an integrated circuit without adding additional cells and/or increasing the size of the die.
- MLC multi-level cells
- the MLC method stores two or more data bits in each memory cell.
- MLC requires tight control of the threshold voltages in order to use multiple threshold levels per cell.
- the interference shifts the threshold voltage of neighboring cells as one cell is programmed. This is referred to as a program disturb condition that may program cells that are not desired to be programmed.
- the present invention encompasses a method for programming a multiple level, non-volatile memory device.
- the memory device has a plurality of memory cells that are organized into a plurality of memory blocks. Each memory block has bit line columns and word line rows.
- the method initially programs a lower page of a first memory block of the plurality of memory blocks.
- the lower page programming starts at a lowest word line of the first memory block and continues in an increasing word line direction until the entire lower page of the first memory block is programmed.
- the upper page of the first memory block is then programmed. This programming starts at the lowest word line of the first memory block and continues in an increasing word line direction until the entire upper page of the first memory block is programmed.
- Figure 1 shows a simplified diagram of one embodiment for a NAND flash memory array of the present invention.
- Figure 2 shows a diagram of one embodiment of a method of the present invention for multiple level programming of a memory device.
- Figure 3 shows a simplified circuit diagram of a non- volatile memory array in accordance with the multiple level programming method embodiment of Figure 2.
- Figure 4 shows a series of tables of threshold voltages in accordance with the multiple level programming embodiment of Figure 2.
- Figure 5 shows a block diagram of one embodiment of an electronic system of the present invention.
- Figure 1 illustrates a simplified diagram of one embodiment for a semiconductor NAND flash memory array of the present invention.
- This memory array is for purposes of illustration only as the present invention is not limited to NAND flash but can be used for other flash architectures (e.g., NOR, AND) and other non-volatile memory technologies such as electrically erasable programmable read only memory (EEPROM).
- EEPROM electrically erasable programmable read only memory
- the memory array of Figure 1 does not show all of the elements typically required in a memory array. For example, only three bit lines are shown (BLl, BL2, and BLN) when the number of bit lines required actually depends upon the memory density and chip architecture.
- the bit lines are subsequently referred to as (BLl - BLN).
- the bit lines (BLl - BLN) are eventually coupled to sense amplifiers (not shown) that detect the state of each cell.
- the array is comprised of an array of floating gate cells 101 arranged in series strings 104, 105. Each of the floating gate cells 101 are coupled drain to source in each series chain 104, 105.
- a word line (WLO - WLN) that spans across multiple series strings 104, 105 is coupled to the control gates of every floating gate cell in a row in order to control their operation.
- an array is comprised of 32 word lines. However, the present invention is not limited to any one word line quantity.
- the word lines select the individual floating gate memory cells in the series chain 104, 105 to be written to or read from and operate the remaining floating gate memory cells in each series string 104, 105 in a pass through mode.
- Each series string 104, 105 of floating gate memory cells is coupled to a source line 106 by a source select gate 116, 117 and to an individual bit line (BLl — BLN) by a drain select gate 112, 113.
- the source select gates 116, 117 are controlled by a source select gate control line SG(S) 118 coupled to their control gates.
- the drain select gates 112, 113 are controlled by a drain select gate control line SG(D) 114.
- the top of the array i.e., WLO
- the bottom of the array i.e., WLN
- WLO the top of the array
- WLN the bottom of the array
- Each cell can be programmed as a single bit per cell (i.e., single level cell - SLC) or multiple bits per cell (i.e., multiple level cell - MLC).
- Each cell's threshold voltage (V t ) determines the data that is stored in the cell. For example, in a single bit per cell, a V t of 0.5V might indicate a programmed cell while a V t of —0.5V might indicate an erased cell.
- the multilevel cell may have multiple V t windows that each indicate a different state. Multilevel cells take advantage of the analog nature of a traditional flash cell by assigning a bit pattern to a specific voltage range stored on the cell. This technology permits the storage of two or more bits per cell, depending on the quantity of voltage ranges assigned to the cell.
- a cell may be assigned four different voltage ranges of 200 mV for each range. Typically, a dead space or margin of 0.2V to 0.4V is between each range. If the voltage stored on the cell is within the first range, the cell is storing a 01. If the voltage is within the second range, the cell is storing a 00. This continues for as many ranges that are used for the cell.
- the embodiments of the present invention are not limited to two bits per cell. Some embodiments may store more than two bits per cell, depending on the quantity of different voltage ranges that can be differentiated on the cell.
- the selected word line for the flash memory cell to be programmed is biased with a programming pulse at a voltage that, in one embodiment, is greater than 16V.
- a verification operation with a word line voltage of OV is then performed to determine if the floating gate is at the proper voltage (e.g., 0.5 V).
- the unselected word lines for the remaining cells are typically biased with at approximately 10V during the program operation. In one embodiment, the unselected word line voltages can be any voltage above ground potential.
- Each of the memory cells is programmed in a substantially similar fashion.
- a typical memory block maybe comprised of 64 pages of single level cells.
- An MLC memory block is typically comprised of 128 pages. When one of these pages is accessed, the remaining pages in the block can experience a disturb condition. This occurs for both a read and a write access. In both cases, the pages share common word lines and bitlines that can experience higher programming/read voltages whenever any one of the pages is programmed/read. These voltages can cause problems by disturbing the distributions for the cells that are not being accessed.
- Figure 2 illustrates a diagram of one embodiment of a method of the present invention for multiple level programming of a memory device. This diagram shows the order in which cells and pages of the device are programmed. For purposes of clarity, only eight cells (i.e., four word lines) are discussed. However, this method is repeated to include an entire block of memory word lines. This concept is illustrated and discussed subsequently with reference to Figure 3.
- Each row of the diagram of Figure 2 illustrates the write operation to each of cells 1 - 8 that are illustrated in Figure 1.
- Each column 200, 201 illustrates the page being programmed (i.e., first or second). Within each page 200, 201 are the circled numbers indicating the order of the write operation.
- a first write operation one bit of data is written to the first page of memory cell 1.
- a second write operation writes one bit of data to the first page (i.e., lower page) of memory cell 2.
- a third write operation writes one bit of data to the first page of memory cell 3.
- a fourth write operation writes one bit of data to the first page of memory cell 4.
- a fifth write operation writes one bit of data to the first page of memory cell 5.
- a sixth write operation writes one bit of data to the first page of memory cell 6.
- a seventh write operation writes one bit of data to the first page of memory cell 7.
- An eighth write operation writes one bit of data to the first page of memory cell 8.
- a ninth write operation writes one bit of data to the second page (i.e., upper page) of memory cell 1.
- a tenth write operation writes one bit of data to the second page of memory cell 2.
- An eleventh write operation writes one bit of data to the second page of memory cell 3.
- a twelfth write operation writes one bit of data to the second page of memory cell 4.
- a thirteenth write operation writes one bit of data to the second page of memory cell 5.
- a fourteenth write operation writes one bit of data to the second page of memory cell 6.
- a fifteenth write operation writes one bit of data to the second page of memory cell 7.
- a sixteenth write operation writes one bit of data to the second page of memory cell 8.
- an erase operation is performed on the memory block prior to the above-described write operations. This initializes the memory cells to the logical "11" state. Additionally, a verify operation is performed after the write operations to verify proper programming. The erase and verify operations are well known in the art and not discussed further.
- FIG. 4 illustrates a series of tables of threshold voltages (V t ) 400 — 402 resulting from the programming method of the present invention.
- the first table 400 illustrates the threshold voltages of a matrix of nine memory cells in an erased (i.e., logical "11") state. In this embodiment, each of the threshold voltages are —3.50V in this state.
- the second table 401 illustrates the resulting threshold voltages of the memory cell matrix after the lower page programming operation.
- the memory cells with the 1.00V threshold voltages have been programmed to a logical "01" state, while the remaining cells are still in the erased state. It can be seen that the cells adjacent to the programmed cells have exhibited a slight change in their threshold voltages.
- the third table 402 illustrates the "worst case” resulting threshold voltages of the memory cell matrix after all of the cells of the matrix have been programmed to a logical "01" state.
- the cells that have a threshold voltage of 1.15V exhibit a slight amount of program capacitance interference since they would be at 1.00 V without experiencing interference from neighboring cells.
- the center cell 410 of the matrix 402 is surrounded by cells that have been programmed and, therefore, should exhibit the most program disturb. However, this cell only experiences a disturb condition of 150 mV. In a typical prior art program operation, such a cell might have a threshold voltage that is 230 mV from the programmed threshold voltage.
- Figure 5 illustrates a functional block diagram of a memory device 500 that can incorporate the flash memory array and programming method embodiments of the present invention.
- the memory device 500 is coupled to a processor 510.
- the processor 510 may be a microprocessor or some other type of controlling circuitry.
- the memory device 500 and the processor 510 form part of an electronic system 520.
- the memory device 500 has been simplified to focus on features of the memory that are helpful in understanding the present invention.
- the memory device includes an array of flash memory cells 530 as described above with reference to Figure 1.
- the memory array 530 is arranged in banks of rows and columns.
- the control gates of each row of memory cells is coupled with a word line while the drain and source connections of the memory cells are coupled to bitlines.
- the connections of the cells to the bitlines determines whether the array is a NAND architecture, an AND architecture, or a NOR architecture.
- An address buffer circuit 540 is provided to latch address signals provided on address input connections AO-Ax 542. Address signals are received and decoded by a row decoder 544 and a column decoder 546 to access the memory array 530. It will be appreciated by those skilled in the art, with the benefit of the present description, that the number of address input connections depends on the density and architecture of the memory array 530. That is, the number of addresses increases with both increased memory cell counts and increased bank and block counts.
- the memory device 500 reads data in the memory array 530 by sensing voltage or current changes in the memory array columns using sense/buffer circuitry 550.
- the sense/buffer circuitry in one embodiment, is coupled to read and latch a row of data from the memory array 530.
- Data input and output buffer circuitry 560 is included for bi-directional data communication over a plurality of data connections 562 with the controller 510.
- Write circuitry 555 is provided to write data to the memory array.
- Control circuitry 570 decodes signals provided on control connections 572 from the processor 510. These signals are used to control the operations on the memory array 530, including data read, data write (program), and erase operations.
- the control circuitry 570 may be a state machine, a sequencer, or some other type of controller. In one embodiment, the control circuitry 570 is responsible for executing the embodiments of the programming method of the present invention for improved interference immunity in a MLC array.
- the flash memory device illustrated in Figure 5 has been simplified to facilitate a basic understanding of the features of the memory. A more detailed understanding of internal circuitry and functions of flash memories are known to those skilled in the art.
- the embodiments of the present invention improves margins between MLC levels while maintaining programming throughput. This is accomplished by initially programming all of the lower page bits of a memory block. The upper page bits of the memory block are then programmed. In one embodiment, this programming method can reduce interference by 30 - 40% in a programmed cell as compared to prior art methods of programming.
Abstract
The programming method of the present invention minimizes program disturb in a non-volatile memory device by initially programming a lower page of a memory block. The upper page of the memory block is then programmed.
Description
MULTIPLE LEVEL PROGRAMMING IN A NON-VOLATILE MEMORY DEVICE
TECHNICAL FIELD OF THE INVENTION
The present invention relates generally to memory devices and in particular the present invention relates to non-volatile memory devices.
BACKGROUND OF THE INVENTION
Memory devices are typically provided as internal, semiconductor, integrated circuits in computers or other electronic devices. There are many different types of memory including random-access memory (RAM), read only memory (ROM), dynamic random access memory (DRAM), synchronous dynamic random access memory (SDRAM), and flash memory.
Flash memory devices have developed into a popular source of non- volatile memory for a wide range of electronic applications. Flash memory devices typically use a one-transistor memory cell that allows for high memory densities, high reliability, and low power consumption. Common uses for flash memory include personal computers, personal digital assistants (PDAs), digital cameras, and cellular telephones. Program code and system data such as a basic input/output system (BIOS) are typically stored in flash memory devices for use in personal computer systems. As the performance and complexity of electronic systems increase, the requirement for additional memory in a system also increases. However, in order to continue to reduce the costs of the system, the parts count must be kept to a minimum. This can be accomplished by increasing the memory density of an integrated circuit.
Memory density can be increased by decreasing the distance between the floating gate cells and by decreasing the size of the cells. Additionally, using multi-level cells (MLC) can increase the amount of data stored in an integrated circuit without adding additional cells and/or increasing the size of the die. The MLC method stores two or more data bits in each memory cell.
MLC requires tight control of the threshold voltages in order to use multiple threshold levels per cell. One problem with non-volatile memory cells that are closely spaced, and MLC in particular, is the floating gate-to-floating gate capacitive coupling causes
006/006882
interference between cells. The interference shifts the threshold voltage of neighboring cells as one cell is programmed. This is referred to as a program disturb condition that may program cells that are not desired to be programmed.
One way that has been used to reduce this problem is to perform lower page (i.e., lower threshold voltage) programming of cells neighboring a first cell prior to upper page programming of any cell. Thus, interference is reduced since the threshold voltage of the affected cell is going to be re-adjusted when the upper page programming is performed. This programming method, however, introduces complexity into the programming process.
For the reasons stated above, and for other reasons stated below that will become apparent to those skilled in the art upon reading and understanding the present specification, there is a need in the art for a less complex method for programming multiple level, nonvolatile memory cells while reducing program disturb.
SUMMARY The above-mentioned problems with flash memories and other problems are addressed by the present invention and will be understood by reading and studying the following specification.
The present invention encompasses a method for programming a multiple level, non-volatile memory device. The memory device has a plurality of memory cells that are organized into a plurality of memory blocks. Each memory block has bit line columns and word line rows.
The method initially programs a lower page of a first memory block of the plurality of memory blocks. The lower page programming starts at a lowest word line of the first memory block and continues in an increasing word line direction until the entire lower page of the first memory block is programmed. The upper page of the first memory block is then programmed. This programming starts at the lowest word line of the first memory block and continues in an increasing word line direction until the entire upper page of the first memory block is programmed.
Further embodiments of the invention include methods and apparatus of varying scope.
BRIEF DESCRIPTION OF THE DRAWINGS
Figure 1 shows a simplified diagram of one embodiment for a NAND flash memory array of the present invention.
Figure 2 shows a diagram of one embodiment of a method of the present invention for multiple level programming of a memory device.
Figure 3 shows a simplified circuit diagram of a non- volatile memory array in accordance with the multiple level programming method embodiment of Figure 2.
Figure 4 shows a series of tables of threshold voltages in accordance with the multiple level programming embodiment of Figure 2. Figure 5 shows a block diagram of one embodiment of an electronic system of the present invention.
DETAILED DESCRIPTION
In the following detailed description of the invention, reference is made to the accompanying drawings that form a part hereof and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. In the drawings, like numerals describe substantially similar components throughout the several views. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims and equivalents thereof.
Figure 1 illustrates a simplified diagram of one embodiment for a semiconductor NAND flash memory array of the present invention. This memory array is for purposes of illustration only as the present invention is not limited to NAND flash but can be used for other flash architectures (e.g., NOR, AND) and other non-volatile memory technologies such as electrically erasable programmable read only memory (EEPROM).
The memory array of Figure 1, for purposes of clarity, does not show all of the elements typically required in a memory array. For example, only three bit lines are shown (BLl, BL2, and BLN) when the number of bit lines required actually depends upon the memory density and chip architecture. The bit lines are subsequently referred to as (BLl -
BLN). The bit lines (BLl - BLN) are eventually coupled to sense amplifiers (not shown) that detect the state of each cell.
The array is comprised of an array of floating gate cells 101 arranged in series strings 104, 105. Each of the floating gate cells 101 are coupled drain to source in each series chain 104, 105. A word line (WLO - WLN) that spans across multiple series strings 104, 105 is coupled to the control gates of every floating gate cell in a row in order to control their operation. In one embodiment, an array is comprised of 32 word lines. However, the present invention is not limited to any one word line quantity.
In operation, the word lines (WLO - WLN) select the individual floating gate memory cells in the series chain 104, 105 to be written to or read from and operate the remaining floating gate memory cells in each series string 104, 105 in a pass through mode. Each series string 104, 105 of floating gate memory cells is coupled to a source line 106 by a source select gate 116, 117 and to an individual bit line (BLl — BLN) by a drain select gate 112, 113. The source select gates 116, 117 are controlled by a source select gate control line SG(S) 118 coupled to their control gates. The drain select gates 112, 113 are controlled by a drain select gate control line SG(D) 114.
In the embodiment of Figure 1, the top of the array (i.e., WLO) is at the top of the page and the bottom of the array (i.e., WLN) is at the bottom of the page. However, these labels are for purposes of illustration only as WLO can also begin at the bottom of the page with the word line numbers increasing towards the top of the page.
Each cell can be programmed as a single bit per cell (i.e., single level cell - SLC) or multiple bits per cell (i.e., multiple level cell - MLC). Each cell's threshold voltage (Vt) determines the data that is stored in the cell. For example, in a single bit per cell, a Vt of 0.5V might indicate a programmed cell while a Vt of —0.5V might indicate an erased cell. The multilevel cell may have multiple Vt windows that each indicate a different state. Multilevel cells take advantage of the analog nature of a traditional flash cell by assigning a bit pattern to a specific voltage range stored on the cell. This technology permits the storage of two or more bits per cell, depending on the quantity of voltage ranges assigned to the cell.
For example, a cell may be assigned four different voltage ranges of 200 mV for each range. Typically, a dead space or margin of 0.2V to 0.4V is between each range. If the voltage stored on the cell is within the first range, the cell is storing a 01. If the voltage is
within the second range, the cell is storing a 00. This continues for as many ranges that are used for the cell.
The embodiments of the present invention are not limited to two bits per cell. Some embodiments may store more than two bits per cell, depending on the quantity of different voltage ranges that can be differentiated on the cell.
During a typical prior art programming operation, the selected word line for the flash memory cell to be programmed is biased with a programming pulse at a voltage that, in one embodiment, is greater than 16V. A verification operation with a word line voltage of OV is then performed to determine if the floating gate is at the proper voltage (e.g., 0.5 V). The unselected word lines for the remaining cells are typically biased with at approximately 10V during the program operation. In one embodiment, the unselected word line voltages can be any voltage above ground potential. Each of the memory cells is programmed in a substantially similar fashion.
A typical memory block maybe comprised of 64 pages of single level cells. An MLC memory block is typically comprised of 128 pages. When one of these pages is accessed, the remaining pages in the block can experience a disturb condition. This occurs for both a read and a write access. In both cases, the pages share common word lines and bitlines that can experience higher programming/read voltages whenever any one of the pages is programmed/read. These voltages can cause problems by disturbing the distributions for the cells that are not being accessed.
Figure 2 illustrates a diagram of one embodiment of a method of the present invention for multiple level programming of a memory device. This diagram shows the order in which cells and pages of the device are programmed. For purposes of clarity, only eight cells (i.e., four word lines) are discussed. However, this method is repeated to include an entire block of memory word lines. This concept is illustrated and discussed subsequently with reference to Figure 3.
Each row of the diagram of Figure 2 illustrates the write operation to each of cells 1 - 8 that are illustrated in Figure 1. Each column 200, 201 illustrates the page being programmed (i.e., first or second). Within each page 200, 201 are the circled numbers indicating the order of the write operation.
In a first write operation, one bit of data is written to the first page of memory cell 1. A second write operation writes one bit of data to the first page (i.e., lower page) of memory cell 2. A third write operation writes one bit of data to the first page of memory cell 3. A fourth write operation writes one bit of data to the first page of memory cell 4. A fifth write operation writes one bit of data to the first page of memory cell 5. A sixth write operation writes one bit of data to the first page of memory cell 6. A seventh write operation writes one bit of data to the first page of memory cell 7. An eighth write operation writes one bit of data to the first page of memory cell 8.
Similarly, a ninth write operation writes one bit of data to the second page (i.e., upper page) of memory cell 1. A tenth write operation writes one bit of data to the second page of memory cell 2. An eleventh write operation writes one bit of data to the second page of memory cell 3. A twelfth write operation writes one bit of data to the second page of memory cell 4. A thirteenth write operation writes one bit of data to the second page of memory cell 5. A fourteenth write operation writes one bit of data to the second page of memory cell 6. A fifteenth write operation writes one bit of data to the second page of memory cell 7. A sixteenth write operation writes one bit of data to the second page of memory cell 8.
As is well known in the art, an erase operation is performed on the memory block prior to the above-described write operations. This initializes the memory cells to the logical "11" state. Additionally, a verify operation is performed after the write operations to verify proper programming. The erase and verify operations are well known in the art and not discussed further.
Figure 3 illustrates a write pattern to a memory array using the multiple level programming embodiment of Figure 2. For purposes of clarity, only a small portion of the cells of a memory block are shown.
Each cell shows a pair of numbers near each memory cell gate that indicate the write operation order as discussed previously with reference to Figure 2. The lower number indicates the order of programming the lower page of the cell. The upper number indicates the order of programming the upper page of the cell. This pattern is repeated throughout the block of 128 pages.
Figure 4 illustrates a series of tables of threshold voltages (Vt) 400 — 402 resulting from the programming method of the present invention. The first table 400 illustrates the threshold voltages of a matrix of nine memory cells in an erased (i.e., logical "11") state. In this embodiment, each of the threshold voltages are —3.50V in this state. The second table 401 illustrates the resulting threshold voltages of the memory cell matrix after the lower page programming operation. The memory cells with the 1.00V threshold voltages have been programmed to a logical "01" state, while the remaining cells are still in the erased state. It can be seen that the cells adjacent to the programmed cells have exhibited a slight change in their threshold voltages. The third table 402 illustrates the "worst case" resulting threshold voltages of the memory cell matrix after all of the cells of the matrix have been programmed to a logical "01" state. The cells that have a threshold voltage of 1.15V exhibit a slight amount of program capacitance interference since they would be at 1.00 V without experiencing interference from neighboring cells. The center cell 410 of the matrix 402 is surrounded by cells that have been programmed and, therefore, should exhibit the most program disturb. However, this cell only experiences a disturb condition of 150 mV. In a typical prior art program operation, such a cell might have a threshold voltage that is 230 mV from the programmed threshold voltage.
Figure 5 illustrates a functional block diagram of a memory device 500 that can incorporate the flash memory array and programming method embodiments of the present invention. The memory device 500 is coupled to a processor 510. The processor 510 may be a microprocessor or some other type of controlling circuitry. The memory device 500 and the processor 510 form part of an electronic system 520. The memory device 500 has been simplified to focus on features of the memory that are helpful in understanding the present invention.
The memory device includes an array of flash memory cells 530 as described above with reference to Figure 1. The memory array 530 is arranged in banks of rows and columns. The control gates of each row of memory cells is coupled with a word line while the drain and source connections of the memory cells are coupled to bitlines. As is well known in the art, the connections of the cells to the bitlines determines whether the array is a NAND architecture, an AND architecture, or a NOR architecture.
An address buffer circuit 540 is provided to latch address signals provided on address input connections AO-Ax 542. Address signals are received and decoded by a row decoder 544 and a column decoder 546 to access the memory array 530. It will be appreciated by those skilled in the art, with the benefit of the present description, that the number of address input connections depends on the density and architecture of the memory array 530. That is, the number of addresses increases with both increased memory cell counts and increased bank and block counts.
The memory device 500 reads data in the memory array 530 by sensing voltage or current changes in the memory array columns using sense/buffer circuitry 550. The sense/buffer circuitry, in one embodiment, is coupled to read and latch a row of data from the memory array 530. Data input and output buffer circuitry 560 is included for bi-directional data communication over a plurality of data connections 562 with the controller 510. Write circuitry 555 is provided to write data to the memory array.
Control circuitry 570 decodes signals provided on control connections 572 from the processor 510. These signals are used to control the operations on the memory array 530, including data read, data write (program), and erase operations. The control circuitry 570 may be a state machine, a sequencer, or some other type of controller. In one embodiment, the control circuitry 570 is responsible for executing the embodiments of the programming method of the present invention for improved interference immunity in a MLC array. The flash memory device illustrated in Figure 5 has been simplified to facilitate a basic understanding of the features of the memory. A more detailed understanding of internal circuitry and functions of flash memories are known to those skilled in the art.
Conclusion
In summary, the embodiments of the present invention improves margins between MLC levels while maintaining programming throughput. This is accomplished by initially programming all of the lower page bits of a memory block. The upper page bits of the memory block are then programmed. In one embodiment, this programming method can reduce interference by 30 - 40% in a programmed cell as compared to prior art methods of programming. Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to
achieve the same purpose may be substituted for the specific embodiments shown. Many adaptations of the invention will be apparent to those of ordinary skill in the art. Accordingly, this application is intended to cover any adaptations or variations of the invention. It is manifestly intended that this invention be limited only by the following claims and equivalents thereof.
Claims
1. A method for programming a multiple level, non- volatile memory device having a plurality of memory cells organized into a plurality of memory blocks having bit line columns and word line rows, the method comprising: initially programming a lower page of a first memory block of the plurality of memory blocks such that the programming starts at a lowest word line of the first memory block and continues in an increasing word line direction; and programming an upper page of the first memory block such that the programming starts at the lowest word line of the first memory block and continues in an increasing word line direction.
2. The method of claim 1 wherein the first memory block is comprised of 128 pages.
3. The method of claim 1 wherein each of the plurality of memory cells is a multiple level memory cell.
4. The method of claim 1 wherein the plurality of memory cells is arranged in a NAND architecture.
5. The method of claim 1 wherein the plurality of memory cells is arranged in a NOR architecture.
6. The method of claim 1 and further including the memory cells initially having an erased state.
7. The method of claim 6 wherein the erased state is a logical "11" state.
8. A method for programming a multiple level flash memory device having memory array comprising a plurality of memory cells organized into a plurality of memory blocks having bit line columns and word line rows, the method comprising: initially programming a first page of a first memory block of the plurality of memory blocks such that the programming starts at the top of the first memory block and continues toward the bottom of the first memory block, the programming comprising substantially simultaneously programming alternate cells in a bit line direction for every write operation; and programming a second page of the first memory block such that the programming starts at the top of the first memory block and continues toward the bottom of the first memory block, the programming comprising substantially simultaneously programming alternate cells in the bit line direction for every write operation.
9. The method of claim 8 wherein programming the first page of the first memory block includes performing a first write operation on each alternate memory cell of a first word line in the bit line direction, performing a second write operation on the remaining memory cells of the first block that are coupled to the first word line, performing a third write operation on each alternate memory cell of a second word line in the bit line direction, performing a fourth write operation on the remaining memory cells of the first block that are coupled to the second word line, performing a fifth write operation on each alternate memory cell of a third word line in the bit line direction, performing a sixth write operation on the remaining memory cells of the first block that are coupled to the third word line, performing a seventh write operation on each alternate memory cell of a fourth word line in the bit line direction, and performing an eighth write operation on the remaining memory cells of the first block that are coupled to the fourth word line.
10. The method of claim 9 wherein programming the second page of the first memory block includes performing a ninth write operation on each alternate memory cell of the first word line in the bit line direction, performing a tenth write operation on the remaining memory cells of the first block that are coupled to the first word line, performing an eleventh write operation on each alternate memory cell of the second word line in the bit line direction, performing a twelfth write operation on the remaining memory cells of the first block that are coupled to the second word line, performing a thirteenth write operation on each alternate memory cell of the third word line in the bit line direction, performing a fourteenth write operation on the remaining memory cells of the first block that are coupled to the third word line, performing a fifteenth write operation on each alternate memory cell of the fourth word line in the bit line direction, and performing a sixteenth write operation on the remaining memory cells of the first block that are coupled to the fourth word line.
11. The method of claim 8 and further including erasing the first memory block prior to programming the first page.
12. The method of claim 8 and further including verifying the first memory block after programming the first and second pages.
13. The method of claim 8 wherein each write operation increases a threshold voltage for the programmed memory cell.
14. A flash memory device comprising: a memory array comprising a plurality of multiple level memory cells, the plurality of memory cells organized into memory blocks having a plurality of word line rows and a plurality of bit line columns; and a control circuit that is coupled to program the memory array, the control circuit adapted to initially program a lower page of a first memory block prior to programming an upper page of the first memory block, each programming operation starting at a lowest word line of the first memory block and continuing in an increasing word line direction.
15. The flash memory device of claim 14 wherein the lowest word line is word line 0.
16. The flash memory device of claim 14 wherein the control circuit is adapted to perform erase, read, and verify operations on the memory array in response to received commands.
17. The flash memory device of claim 14 and further including sense amplifiers coupled to the memory array for determining a programmed state of the memory blocks.
18. The flash memory device of claim 14 wherein the plurality of multiple level memory cells are organized in one of a NAND architecture, an AND architecture, or a NOR architecture.
19. An electronic system comprising: a processor for generating memory signals; and a memory device, coupled to the processor, for operating in response to the memory signals, the memory device comprising: a memory array comprising a plurality of wordlines that are each coupled to a plurality of multiple level memory cells, the plurality of memory cells organized into memory blocks; and a control circuit that is coupled to program the memory array, the control circuit adapted to initially program a lower page of a first memory block prior to programming an upper page of the first memory block.
20. The system of claim 19 wherein the memory signals include erase, read, and write signals.
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
AT06736241T ATE441188T1 (en) | 2005-02-28 | 2006-02-28 | MULTI-STAGE PROGRAMMING IN A NON-VOLATILE MEMORY DEVICE |
DE602006008748T DE602006008748D1 (en) | 2005-02-28 | 2006-02-28 | MULTI-STAGE PROGRAMMING IN A NON-VOLATILE MEMORY DEVICE |
JP2007558107A JP4806814B2 (en) | 2005-02-28 | 2006-02-28 | Multilevel programming in non-volatile memory devices |
CN2006800063038A CN101128883B (en) | 2005-02-28 | 2006-02-28 | Flash memroy apparatus, electronics system and method of multiple level programming in a non-volatile memory device |
EP06736241A EP1854102B1 (en) | 2005-02-28 | 2006-02-28 | Multiple level programming in a non-volatile memory device |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/067,977 | 2005-02-28 | ||
US11/067,977 US7212436B2 (en) | 2005-02-28 | 2005-02-28 | Multiple level programming in a non-volatile memory device |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2006093886A1 true WO2006093886A1 (en) | 2006-09-08 |
Family
ID=36660742
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US2006/006882 WO2006093886A1 (en) | 2005-02-28 | 2006-02-28 | Multiple level programming in a non-volatile memory device |
Country Status (8)
Country | Link |
---|---|
US (2) | US7212436B2 (en) |
EP (1) | EP1854102B1 (en) |
JP (1) | JP4806814B2 (en) |
KR (1) | KR100904352B1 (en) |
CN (1) | CN101128883B (en) |
AT (1) | ATE441188T1 (en) |
DE (1) | DE602006008748D1 (en) |
WO (1) | WO2006093886A1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2008090993A (en) * | 2006-09-29 | 2008-04-17 | Hynix Semiconductor Inc | Method for programming nand flash memory element |
WO2009151933A3 (en) * | 2008-06-12 | 2010-02-25 | Micron Technology, Inc. | Method of storing data on a flash memory device |
KR101075253B1 (en) * | 2006-06-22 | 2011-10-20 | 샌디스크 코포레이션 | Method for non-real time reprogramming of non-volatile memory to achieve distribution of threshold voltages |
Families Citing this family (37)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7212447B2 (en) * | 2005-08-04 | 2007-05-01 | Micron Technology, Inc. | NAND flash memory cell programming |
KR101162739B1 (en) * | 2005-09-29 | 2012-07-05 | 트렉 2000 인터네셔널 엘티디. | Portable data storage using SLC and MLC flash memory |
US7366013B2 (en) * | 2005-12-09 | 2008-04-29 | Micron Technology, Inc. | Single level cell programming in a multiple level cell non-volatile memory device |
US7474560B2 (en) | 2006-08-21 | 2009-01-06 | Micron Technology, Inc. | Non-volatile memory with both single and multiple level cells |
US7738291B2 (en) * | 2007-03-12 | 2010-06-15 | Micron Technology, Inc. | Memory page boosting method, device and system |
KR100877104B1 (en) * | 2007-06-26 | 2009-01-07 | 주식회사 하이닉스반도체 | Method for programming multi-level cell flash memory device |
US7869273B2 (en) | 2007-09-04 | 2011-01-11 | Sandisk Corporation | Reducing the impact of interference during programming |
US7668012B2 (en) * | 2007-10-31 | 2010-02-23 | Micron Technology, Inc. | Memory cell programming |
US7742335B2 (en) | 2007-10-31 | 2010-06-22 | Micron Technology, Inc. | Non-volatile multilevel memory cells |
US7848142B2 (en) | 2007-10-31 | 2010-12-07 | Micron Technology, Inc. | Fractional bits in memory cells |
KR101227368B1 (en) * | 2007-11-05 | 2013-01-29 | 삼성전자주식회사 | Method for data programming of a NAND flash memory device and method for data reading of the same |
US7826262B2 (en) * | 2008-01-10 | 2010-11-02 | Macronix International Co., Ltd | Operation method of nitride-based flash memory and method of reducing coupling interference |
KR101386489B1 (en) * | 2008-01-14 | 2014-04-21 | 삼성전자주식회사 | Memory device and method of multi-bit programming |
US7817472B2 (en) * | 2008-02-14 | 2010-10-19 | Macronix International Co., Ltd. | Operating method of memory device |
KR101378602B1 (en) * | 2008-05-13 | 2014-03-25 | 삼성전자주식회사 | Memory device and memory programming method |
KR101490421B1 (en) | 2008-07-11 | 2015-02-06 | 삼성전자주식회사 | Nonvolatile memory device supressing interference between memory cells, computing system and programming method thereof |
KR101518039B1 (en) * | 2008-12-08 | 2015-05-07 | 삼성전자주식회사 | Nonvolatile memory device and write method thereof |
KR101586047B1 (en) * | 2009-03-25 | 2016-01-18 | 삼성전자주식회사 | Nonvolatile memory device and program methods for the same |
JP5259481B2 (en) * | 2009-04-14 | 2013-08-07 | 株式会社東芝 | Nonvolatile semiconductor memory device |
US8402203B2 (en) * | 2009-12-31 | 2013-03-19 | Seagate Technology Llc | Systems and methods for storing data in a multi-level cell solid state storage device |
US8549214B2 (en) | 2010-02-17 | 2013-10-01 | Marvell World Trade Ltd. | Protection against data corruption for multi-level memory cell (MLC) flash memory |
US8218366B2 (en) | 2010-04-18 | 2012-07-10 | Sandisk Technologies Inc. | Programming non-volatile storage including reducing impact from other memory cells |
US8645794B1 (en) * | 2010-07-31 | 2014-02-04 | Apple Inc. | Data storage in analog memory cells using a non-integer number of bits per cell |
US10671529B2 (en) | 2010-08-20 | 2020-06-02 | Samsung Electronics Co., Ltd. | Address scheduling methods for non-volatile memory devices with three-dimensional memory cell arrays |
KR101807539B1 (en) | 2010-08-20 | 2017-12-12 | 삼성전자주식회사 | Address scheduring method for non-volatile memory device with 3d memory cell array |
US8913428B2 (en) | 2013-01-25 | 2014-12-16 | Sandisk Technologies Inc. | Programming non-volatile storage system with multiple memory die |
US9026757B2 (en) * | 2013-01-25 | 2015-05-05 | Sandisk Technologies Inc. | Non-volatile memory programming data preservation |
TWI514141B (en) * | 2013-08-08 | 2015-12-21 | Phison Electronics Corp | Memory address management method, memory controller and memory storage device |
CN104424040B (en) | 2013-08-23 | 2017-10-31 | 慧荣科技股份有限公司 | Method for accessing storage unit in flash memory and device using the same |
TWI515749B (en) * | 2013-08-23 | 2016-01-01 | 慧榮科技股份有限公司 | Methods for accessing a storage unit of a flash memory and apparatuses using the same |
CN104425019B (en) | 2013-08-23 | 2018-07-06 | 慧荣科技股份有限公司 | Method for accessing memory cell in flash memory and device using the same |
CN104424127A (en) | 2013-08-23 | 2015-03-18 | 慧荣科技股份有限公司 | Method for accessing storage unit in flash memory and device using the same |
CN104425018B (en) | 2013-08-23 | 2019-07-23 | 慧荣科技股份有限公司 | Method for accessing storage unit in flash memory and device using the same |
KR102070667B1 (en) | 2013-08-26 | 2020-01-29 | 삼성전자주식회사 | Method of operating a nonvolatile memory device |
US9734912B2 (en) * | 2015-11-25 | 2017-08-15 | Macronix International Co., Ltd. | Reprogramming single bit memory cells without intervening erasure |
CN110827904B (en) * | 2018-08-09 | 2023-04-14 | 旺宏电子股份有限公司 | Memory device and programming method thereof |
KR20230079888A (en) * | 2021-11-29 | 2023-06-07 | 삼성전자주식회사 | Mehtod for programming a memory array and memory apparatus performing the same |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6046935A (en) * | 1996-03-18 | 2000-04-04 | Kabushiki Kaisha Toshiba | Semiconductor device and memory system |
US20040170056A1 (en) * | 2002-11-29 | 2004-09-02 | Kabushiki Kaisha Toshiba | Semiconductor memory device for storing multivalued data |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3200006B2 (en) * | 1996-03-18 | 2001-08-20 | 株式会社東芝 | Nonvolatile semiconductor memory device |
US5764568A (en) * | 1996-10-24 | 1998-06-09 | Micron Quantum Devices, Inc. | Method for performing analog over-program and under-program detection for a multistate memory cell |
JP2001093288A (en) * | 1999-09-20 | 2001-04-06 | Toshiba Corp | Non-volatile semiconductor memory |
US6522580B2 (en) * | 2001-06-27 | 2003-02-18 | Sandisk Corporation | Operating techniques for reducing effects of coupling between storage elements of a non-volatile memory operated in multiple data states |
US6967872B2 (en) * | 2001-12-18 | 2005-11-22 | Sandisk Corporation | Method and system for programming and inhibiting multi-level, non-volatile memory cells |
DE10164415A1 (en) * | 2001-12-29 | 2003-07-17 | Philips Intellectual Property | Method and arrangement for programming and verification of EEPROM pages as well as a corresponding computer program product and a corresponding computer-readable storage medium |
US6657891B1 (en) * | 2002-11-29 | 2003-12-02 | Kabushiki Kaisha Toshiba | Semiconductor memory device for storing multivalued data |
-
2005
- 2005-02-28 US US11/067,977 patent/US7212436B2/en not_active Expired - Fee Related
-
2006
- 2006-02-28 AT AT06736241T patent/ATE441188T1/en not_active IP Right Cessation
- 2006-02-28 EP EP06736241A patent/EP1854102B1/en not_active Not-in-force
- 2006-02-28 CN CN2006800063038A patent/CN101128883B/en not_active Expired - Fee Related
- 2006-02-28 WO PCT/US2006/006882 patent/WO2006093886A1/en active Application Filing
- 2006-02-28 KR KR1020077022130A patent/KR100904352B1/en not_active IP Right Cessation
- 2006-02-28 JP JP2007558107A patent/JP4806814B2/en not_active Expired - Fee Related
- 2006-02-28 DE DE602006008748T patent/DE602006008748D1/en active Active
- 2006-05-17 US US11/435,705 patent/US7221589B2/en not_active Expired - Fee Related
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6046935A (en) * | 1996-03-18 | 2000-04-04 | Kabushiki Kaisha Toshiba | Semiconductor device and memory system |
US20040170056A1 (en) * | 2002-11-29 | 2004-09-02 | Kabushiki Kaisha Toshiba | Semiconductor memory device for storing multivalued data |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101075253B1 (en) * | 2006-06-22 | 2011-10-20 | 샌디스크 코포레이션 | Method for non-real time reprogramming of non-volatile memory to achieve distribution of threshold voltages |
JP2008090993A (en) * | 2006-09-29 | 2008-04-17 | Hynix Semiconductor Inc | Method for programming nand flash memory element |
WO2009151933A3 (en) * | 2008-06-12 | 2010-02-25 | Micron Technology, Inc. | Method of storing data on a flash memory device |
US7949821B2 (en) | 2008-06-12 | 2011-05-24 | Micron Technology, Inc. | Method of storing data on a flash memory device |
US8230165B2 (en) | 2008-06-12 | 2012-07-24 | Micron Technology, Inc. | Method of storing data on a flash memory device |
US8595423B2 (en) | 2008-06-12 | 2013-11-26 | Micron Technology, Inc. | Method of storing data on a flash memory device |
US9230658B2 (en) | 2008-06-12 | 2016-01-05 | Micron Technology, Inc. | Method of storing data on a flash memory device |
Also Published As
Publication number | Publication date |
---|---|
CN101128883A (en) | 2008-02-20 |
US20060209596A1 (en) | 2006-09-21 |
EP1854102B1 (en) | 2009-08-26 |
JP2008532199A (en) | 2008-08-14 |
US7212436B2 (en) | 2007-05-01 |
US20060193176A1 (en) | 2006-08-31 |
US7221589B2 (en) | 2007-05-22 |
JP4806814B2 (en) | 2011-11-02 |
KR100904352B1 (en) | 2009-06-23 |
DE602006008748D1 (en) | 2009-10-08 |
EP1854102A1 (en) | 2007-11-14 |
ATE441188T1 (en) | 2009-09-15 |
KR20070112224A (en) | 2007-11-22 |
CN101128883B (en) | 2010-06-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7212436B2 (en) | Multiple level programming in a non-volatile memory device | |
US7221592B2 (en) | Multiple level programming in a non-volatile memory device | |
US8462548B2 (en) | Non-volatile memory device capable of reducing floating gate-to-floating gate coupling effect during programming | |
USRE43665E1 (en) | Reading non-volatile multilevel memory cells | |
US7149117B2 (en) | Reduction of adjacent floating gate data pattern sensitivity | |
US8773910B2 (en) | Programming to mitigate memory cell performance differences | |
US7400549B2 (en) | Memory block reallocation in a flash memory device | |
KR20080085158A (en) | Single level cell programming in a multiple level cell non-volatile memory device | |
US9202574B2 (en) | Memory device having a different source line coupled to each of a plurality of layers of memory cell arrays | |
US7532517B2 (en) | Non-volatile one time programmable memory | |
JP4534211B2 (en) | Multi-level cell memory device with improved reliability | |
WO2010056504A2 (en) | Erase voltage reduction in a non-volatile memory device | |
US7663930B2 (en) | Programming a non-volatile memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 200680006303.8 Country of ref document: CN |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
DPE2 | Request for preliminary examination filed before expiration of 19th month from priority date (pct application filed from 20040101) | ||
WWE | Wipo information: entry into national phase |
Ref document number: 2007558107 Country of ref document: JP |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2006736241 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020077022130 Country of ref document: KR |